US3789364A - Address code terminal - Google Patents
Address code terminal Download PDFInfo
- Publication number
- US3789364A US3789364A US00235597A US3789364DA US3789364A US 3789364 A US3789364 A US 3789364A US 00235597 A US00235597 A US 00235597A US 3789364D A US3789364D A US 3789364DA US 3789364 A US3789364 A US 3789364A
- Authority
- US
- United States
- Prior art keywords
- signal
- logic
- row
- matrix
- columns
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Images
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F3/00—Input arrangements for transferring data to be processed into a form capable of being handled by the computer; Output arrangements for transferring data from processing unit to output unit, e.g. interface arrangements
- G06F3/01—Input arrangements or combined input and output arrangements for interaction between user and computer
- G06F3/02—Input arrangements using manually operated switches, e.g. using keyboards or dials
- G06F3/0202—Constructional details or processes of manufacture of the input device
Definitions
- the matrix assembled on a printed circuit board and associated logic means.
- the matrix includes a series of strips having holes.
- Message programming is accom- [Z] 81. 340/166 R, 330/ 163 /1013 pushed by inserting a diode between corresponding I d 5 1 64 R holes of two strips to achieve proper row-column con- I 0 nections.
- the logic means causes a signal to be ap- 56 R f d plied to the rows of the matrix, one at a time, and the I 1 e erences signal appearing at the columns is the desired identifi- UNITED STATES PATENTS cation signal.
- FIG. 2A F I628 R LATCH 6 FIG.2C
- This invention relates to an identification circuit and more particularly an identification circuit for use in a remote unit which must identify itself to other remote units or to a central unit.
- identifying means associated with a remote unit for transmitting a coded identification signal identifying the remote unit.
- the coded signal includes a given number of N bit characters where the given number is between I and M.
- the identifying means comprises matrix means having N+1 columns and M rows. There is an intersection of each row and each column. Electrical connections are capable of being made between any of these intersections to cause a signal applied to a row to appear on a column.
- a first sub-matrix of N columns and M rows is assigned to develop the coded identifying signal and a second sub-matrix of one column and M rows is assigned to d evel? ope a stop signal.
- the identifying means further includes logic means for applying a signal to each of the matrix rows, one at a time. It also includes first means for providing as the coded identification signal the signals electrically appearing on the N columns of the first sub-matrix and second means responsive to one of either a signal appearing on to the one column of the second sub-matrix or Mth row of said matrix for providing a stop signal.
- the logic means further includes means responsive to the stop signal for causing the signal applied to the matrix rows to cease upon the occurrence of the stop signal.
- FIG. 1 is a block diagram of a remote unit including the identification circuit of this invention
- FIGS. 2A, 2B and 2C show respective circuit blocks used in the block diagram showing the indentification circuit
- FIG. 3 is a block diagram of the identification circuit of the present invention.
- FIG. 4 shows a series of waveforms useful in understanding the operation of the identification circuit shown in FIG. 3;
- FIG. 5 is a perspective view of the portion of the printed circuit board having the matrix of the identifi- 5 cation circuit thereon;
- FIG. 6 is a plan view of the printed wiring on the printed circuit board of FIG. 5.
- Data terminal 10 includes keyboard 12, keyboard interface logic 14, printer 16, output circuit 18 and identification circuit 20.
- Keyboard 12 may be a state of the art alphanumeric keyboard which provides a seven bit code when one of the keys thereof (not shown) is depressed. A code such as ASCII may be employed for this purpose.
- keyboard 12 will include a SEND key which maybe depressed prior to depressing the keys representing the message. I
- the seven bit code, representing the depressed key, is applied, in parallel, over wires 22 to keyboard interface logic 14,' where it is processed by having a parity bit inserted and is serially sent over wire 24 to output circuit 18.
- Output circuit 18 then transmits the signal through wire 28 to the designated destination point, which may be another terminal (not shown) or a central unit (not shown).
- the signal from keyboard interface logic 14 is also sent in parallel over lines 26 (only one of which is shown) to printer 16 for causing the printing of a character manifested by the signal.
- the central unit may poll data terminal 10. This may be accomplished by the central unit sending an ENQUIRY signal over line 28 to output circuit 18. Logic included within printer 16 decodes the ENQUIRY signal and provides an ENQUIRY flag signal to line 30 which is coupled to-identification circuit 20.
- a SEND signal will be applied through line 32 to identification circuit '20.
- identification circuit 20 receives either the SEND signal or the EN- QUIRY flag signal, it becomes active and transmits a logic 1 ENQ signal and a logic 1 PT IN signal to keyboard interface logic 14. After a short time it transmits the first seven bit character of the identification signal on lines Bl through B7 to keyboard interface logic 14 and a short time later, a logic I ENQ STB pulse signal is sent to keyboard interface logic 14.
- the seven bit code is operated upon in keyboard interface logic 14 in the same manner as the seven bit code from keyboard 12 and sent over lines 24'and 26 to the output circuit 18 and printer 16 respectively.
- RST signal In response to the first character being sent to keyboard interface logic l4, and RST signal is sent to identification circuit 20.
- the RST signal causes the second character of the identification signal and another ENQ STB pulse to be transmitted over lines B1 through B7.
- a clock signal is also being sent from keyboard interface logic 14 to identification circuit 20. After the entire identification message has been sent from identification circuit 20 to keyboard interface logic 14, the logic I ENQ and PT IN signals return to logic and normal operation resumes.
- thr e is shown a block 40 which is used to represent a flip-flop (F-F) circuit in FIG. 3.
- Flip-flop 40 has five inputs labeled S, J, C, K and R and two outputs labeled Q and 6.
- the Q output is at logic 0 (zero volts or ground potential) and the 6 output is at logic 1 (positive potential).
- the signal applied to the S input of flip-flop 40 goes from logic I to logic 0,-
- the state of flip-flop 40 changes to the set state if not already there; that is, the Q output becomes logic I and the 6 output becomes logic 0.
- the state of flip-flop 40 assumes the reset state, if not already there;.that is, the Q output becomes logic 0 and the 6 output becomes logic 1.
- both the S and the R inputs to flip-flop 40 are independent of any clock signal applied to flip-flop 40.
- flip-flop 40 When a clock signal applied to the C input of flip-flop 40 becomes logic 1 while the J input is logic 1, flip-flop 40 will assume a set state on the rising edge of the clock pulse. Similarly, if the K input is logic 0, flip-flop 40 will assume the reset state upon the leading edge of the logic I clock pulse.
- Monostable multivibrator 42 includes S and 1 inputs and Q and 6 outputs. Whenever a logic 1 signal is applied to the S input of monostable multivibrator 42, the Q output goes from logic 0 tologic l for a predetermined fixed time and then returns to logicO and 6 output goes from logic I to logic 0 for that fixed time and then returns to logic 1. Monostable multivibrator 42 can be selected to respond to either the leading or trailing edge of the logic 1 signal. However ifa logic 0 is applied to the l input of monostable multivibrator 42, any change at the S input is ignored. The fixed time of the pulse at the Q output or the 6 output is controlled by the value of resistance (not shown) and capacitance (not shown) which is coupled to monostable multivibrator 42.
- a latch circuit 44 which has S and R inputs and Q and 6 outputs. Whenever a signal goes from logic 0 to logic 1 at the S input, the Q output will simlarly go from logic 0 to logic 1, if not already there. Similarly, whenever the voltage at the R input goes from logic 0 to logic I, the 6 output goes from logic 1 to logic 0, if not already there.
- identification circuit 20 is a matrix 46 which has 21 rows labeled 1, 2, 3, i and 21 and eight columns labeled A, B, G, H. It is possible to have an electrical connection between any row and column intersection by inserting a conductor between a coupling terminal connected to a row, such as terminal 48, and a coupling terminal coupled to a column, such as terminal 50.
- the conductor' may be a diode which is poled to conduct from the column terminal 50 to the row terminal 48, such as diode 52.
- Each of the twentyone rows represent one character and each of the first seven columns A through G represent the individual bits of the character.
- the eighth column H is assigned to a stop bit, and a diode, such as diode 54, will couple the eighth column to the row manifesting the last character of the identification code.
- each row and each column are at a positive potential. However during the time the identification code is being transmitted, the rows are set to ground potential, one at a time, so any column of the matrix coupled through a diode to the ground potential row assumes ground potential. This ground potential is detected by the inverter gates 56, 58 59 coupled to the columns A through G and inverted to represent a logic 1 bit. In this manner whenever a logic I is desired, a diode is inserted, and whenever a logic 0 is desired, no diode is inserted.
- upsequencing circuit 60 applies a 100 millisecond logic 0 reset pulse to the R inputs of printer inhibit flip-flop 62 and I. D. inhibit flip-flop 64 and through NAND gate 66 and inverter 68 to the R input of I. D. start flip-flop 70.
- a logic 0 applied to the R input of a flip-flop unconditionally resets the flip-flop and thus flip-flops 62, 64 and 70 are all reset. This is the initial condition which allows identification circuit 20 to properly respond to either the SEND signal or ENQUIRY flag signal.
- the SEND signal and ENQUIRY flag signal are applied over lines 32 and 30 respectively to the two inputs of OR gate 72.
- the output of OR gate 72 is applied to the S input of I. D. state monostable-multivibrator 74.
- the IDSM signal is taken from the 6 output of l. D. start monostable multivibrator 74 and applied to the C input of I. D. start flip-flop 70.
- the IDSM signal is a 50 millisecond logic 0 pulse, and has a leading edge at the time of the leading edge of the ENQUIRY flag signal or SEND signal.
- the trailing (rising) edge of the IDSM logic 0 pulse causes ID start flip-flop 70 to become set because the J and K inputs thereof are at logic I, or +V volts.
- the IDSF signal at the Q output becomes logic 1 and the IDS? signal at the 6 output becomes logic 0.
- the logic 0 IDS I signal is applied to an enable (E) input of shift register 76 which will be described in detail hereinafter.
- the TITS? signal is applied to the S input of S. R. load monostable multivibrator 78 and to the R input of ENQ latch 80.
- the leading edge of the W signal applied to S. R. load monostable multivibrator 78 causes the SRT. signal at the 6 output thereof to become logic 0 for approximately 50 microseconds.
- the SRE signal is applied to the S input of ENQ latch 80 and the load (L) input of shift register 76.
- the leading edge of the still signal sets ENQ latch 80, thereby causing the ENQ signal at the Q output thereof to become logic I and the EN6 signal at the 6 output thereof to become logic 0.
- the logic 0 EN6 signal is applied to the S input of printer inhibit flip-flop 62, thereby setting it and causing the 6 output thereof to become logic 0.
- This is the PT IN signal which applied to keyboard interface logic 14 in FIG. 1 to inhibit the printer from printing the identification code. In certain situations it may be desirable to have the printer print the identification code and in this event the PT IN signal may be disconnected from keyboard interface logic 14.
- the ENQ signal from ENQ latch 80 is applied to keyboard interface 14 shown in FIG. 1 to indicate that identification circuit will be transmitting information thereto and to cause the keys on keyboard 12 to be locked out. This condition will remain so long as the ENQ signal is logic 1. During this time the RST signal from keyboard interface logic 14 is logic 0. This signal is applied through inverter 81, where it becomes a logic 1 and then is applied to one input of NAND gate 82. The ENQ signal from ENQ latch 80 is applied to the other input of NAND gate 82. At the time the ENQ signal becomes logic 1, the output of NAND gate 82 becomes logic 0. This causes the S. R.
- clock monostable multivibrator 84 to be triggered, causing the Q ouput thereof, or SRC signal, to become logic 1 for approximately three microseconds and the 6 output, or W signal, to become logic 0 for about three microseconds.
- the SRC signal is applied to the clock (C) input of shift register 76 and this causes a logic 0 to be applied from the first stage of shift register 76 to the first row of matrix 46 as will be explained in more detail hereinafter.
- the SRC signal is applied through twenty microsecond delay circuit 86 to ENO STB monostable multi-vibrator 88, causing a 50 microsecond logic 0 pulse to be provided from the 6 output thereof as the ENQ STB signal. This signal is applied to keyboard interface logic 14.
- Shift register 76 is a twenty-one flip-flop stage shift register which has the Q output of each stage coupled to a respective one of twenty-one rows of matrix 46.
- shift register 76 becomes logic 0 shift register 76 is ready to be initially loaded.
- the SRL signal applied to the load (L) input of shift register 76 becomes logic 0
- the first SRC logic 1 signal is applied to the clock input of shift register 76
- the first stage of shift register 76 becomes reset and the second through twenty-first stages become set.
- the SRC signal returns to logic 0
- the first stage stores a logic 0 bit and the remaining stages store logic 1 bits.
- the logic 0 bit is shifted one stage towards the twenty-first stage.
- the first row of matrix 46 is at logic 0, or 0 volts.
- the B7 signal from the output of inverter 59 will be logic 1 and the B1 through B6 signals will be logic 0.
- the Bl through B7 signals are applied to the keyboard interface 14 shown in FIG. 1. After a delay caused by a delay circuit 86, the logic 0 ENQ STB signal is also applied to keyboard interface logic 14. During the time the ENQ STB signal is logic 0, the state of B1 through B7 signals is sampled in keyboard interface logic 14 and processed for transmission as the first identification code character.
- keyboard interface logic 14 transmits a logic 1 RST signal to identification circuit 20.
- This signal is applied through inverter 81 and causes a logic 0 signal to be applied to NAND gate 82.
- This causes the output of NAND gate 82 to become logic 1 for the duration of the RST signal.
- S. R. clock monostable multivibrator 84 is again triggered and a second logic 1 SRC pulse signal is provided to the clock input of shift register 76.
- This causes the second state to become reset, all others being set, thereby causing the logic 0 to be applied to the second row of matrix 46.
- the SRC signal is delayed by delay circuit 86 and the ENO STB signal is transmitted to keyboard interface logic 14 and the state of B1 through B7 signals is sampled. This represents the second character of the identification code signal.
- the output of inverter 81 is also applied'to the S input of l. D. inhibit flip-flop 64 and one input of NAND gate 90.
- the other input of NAND gate 90 is coupled to the clock signal from keyboard interface logic 14.
- the duration of the RST signal is approximately one clock time.
- the leading edge of the logic 0 signal applied to the S input of l. D. inhibit flip-flop 64 causes it to assume the set state. It will remain set until the first clock pulse after the logic 0 at the S input is removed because the J and K inputs therof are at logic 0 (grounded).
- the ID lN signal at the 6 output of l. D. inhibit flip-flop 64 becomes logic 0 for two clock times. This logic 0 signal is applied to the inhibit input of I. D.
- start monostable multivibrator 74 to inhibit it from processing any further SEND or ENQUIRY signals during the time a character is being sent to keyboard interface logic 14.
- the 1D 1N signal is also applied to the clock input of printer inhibit flip-flop 62 and the J and R inputs thereof are set at logic 0.
- the keyboard interface logic 14 When the keyboard interface logic 14 receives the second ENQ STB signal it sends another RST signal to interface circuit 20 and-the same events just described occur again. This continues until just prior to shift register 76 applying a logic 0 signal to the 1''" row of matrix 46.
- Diode 54 connects the 1" row to the 11" column.
- the l-l" column of matrix 46 is as? signed to a stop bit that is diode 54 placed to connect the 1'1" column to the i" row when the i" row contains the last character of the identification code. This causes the H" column of matrix 46 to become logic 0 when a logic 0 is applied to the i" row.
- the H' column of matrix 46 is coupled to one input of NAND gate 92, and the other input of NAND gate 92 is coupled to the twenty-first row of matrix 46.
- both of the inputs to NAND gate 92 are logic 1, so the output thereof, which is the STOP signal, is logic 0.
- the output of NAND gate 92, and thus, the STOP signal becomes logic 1.
- the STOP signal is applied as one input to NAND gate 94 and the second input of NAND gate 94 is coupled to the RST signal.
- both the STOP signalandRST signal are logic 1
- the output of NAND gate 94 which is the RST-STOP signal, becomes logic 0.
- the W is applied to one input of NAND gate 66, the other input thereof being logic 1 from upsequencing circuit 60.
- the logic 0 RST-STOP signal causes the output of NAND gate 66 to become logic 1 and this is inverted to logic 0 at the output of inverter 68.
- the logic 0 from inverter 68 is applied to the R input of l. D. start flip-flop 70 to reset it and cause the IDSF signal to become logic 0 and the lDSF signal to become logic 1. This, in turn, causes the ENQ latch to be reset and the ENQ signal becomes logic 0 and the m signal becomes logic 1.
- the logic 1 m thus allows the printerinhibit flip-flop 62 to be reset at the trailingedge of next lD 1N logic 0 signal from I. D. inhibit flip-flop 64.
- the logic 0 ENQ signal indicates to keyboard interface logic 14 that identification circuit 20 is finished sending the ientification code.
- the twenty-first stage output of shift register 76 is coupled to the input of the first stage thereof. This is provided so that, if NAND gate 92 does not sense the logic .0 being applied to either the H". column or the twenty-first row, the logic is recirculated. In this manner, the logic 0 from shift register 76 is never lost.
- FIG. 5 shows a perspective view of a portion of printed circuit board 100 upon which identification circuit may be constructed and specifically that portion having matrix 46 thereon and FIG. 6 shows a top plan view of printed circuit board 100 without various elements affixed thereto.
- Printed circuit board 100 may be a state of the art printed circuit board which includes a substrate 102 having a plurality of holes thereon and further having printed wiring, such as wire 104, connecting certain of the holes.
- FIG. 5 certain of the integrated circuit logic components such as 106, 108 and 110 are shown. These may be placed in any desired location on printer circuit 'board 100 and interconnected to form the circuit shown in FIG. 3. Also shown in FIG. 5 are sixteen strips, such as strips 1 12, 1 14, 1 16 and 118, which form the matrix 46. Each of the strips have twenty-one holes into which one end of a circuit element may be inserted. Each of the holes of alternate ones of the strips, such as strips 112 and 116, are connected to different rows of matrix 46.
- Each of the holes of the remaining strips such as strips 114 and 118 are respectively connected to one of the columns of matrix 46, with all of the holes of strip 114 being connected to the first column, all of the holes of strip 118 being coupled to the second column, and so forth.
- a connection between a row and a column may be made by inserting a diode between adjacent strips, such as inserting diode 120 between strips 112 and 114.
- Diode 120 being inserted in the first holes of the strips 112 and 114 would thus connect the first column with the first row of matrix 46. If onedesired, for instance, to connect the second column with the third row, diode 122 would be inserted between strips 116 and 118 in the third holes from the top. If the message is only eight characters long, a diode 124 is inserted between strips 126 and 128 in the eighth holes from the top, as shown in FIG. 5.
- FIG. 6 The plan view of FIG. 6 is taken looking from the top in FIG. 5 with the circuit'components and strips removed.
- the solid lines such as lines 104, 130 and 132,
- Printed circuit board 100 has sixteen columns, such as columns 136, 138, 140 and 142, with twenty-one holes in each column, such as holes 144,
- each of the holes has printed wire around the inner circumference thereof, as indicated by the solid line thereat.
- the strip 112, shown in FIG. 5, is positioned on printed circuit board 100 so that the twenty-one holes thereof are in alignment with the twenty-one holes of column 136 and are electrically connected thereto by, for instance, soldering.
- the holes of strips 114, 116 and 118 are aligned with the holes of columns 138, 140, 142 of printed circuit board 100 and electrically connected thereto.
- Each of the printed wires such as wires and are connected to logic elements (not shown) which would correspond to the inverters 56, 58 and 60 shown in FIG. 3,
- Each of the printed wires such as wires 134 and 156 are connected to outputs of the shift register 76 of FIG. 3.
- Identifying means associated with a remoteunit for causing said remote unit to transmit a coded identification signal identifying said remote unit, said coded signal including a given number of N bit characters, said given number being a number between one and M, said identifying means comprising:
- matrix means having N+l columns and M rows, there being an intersection of each row and column, electrical connections being capable of being made between any of said intersections to cause a signal applied to a row to appear on a column, a first submatrix of N columns and M rows being assigned to develop said coded identification signal and a second submatrix of one column and M rows being assigned to develop a stop signal; logic means for applying a signalto each of said matrix rows, one at a time; first means for providing as the coded identification signal the signals appearing on the N columns of said first submatrix; and second means responsive to one of either a signal appearing on the one column of said second submatrix or the Mth row of said matrix for providing a.
- said logic means further including means responsive to said stop signal for causing said signals applied to said matrix rows to cease upon the occurrence of said stop signal.
- said logic means includes an M stage shift register means and clocking means, said shift register means shifting a row signal, one stage at a time, from said first stage towards said Mth stage each time said clocking means provides a clock signal thereto, each stage of said shift register means being coupled to a different one of said matrix rows.
- said first meansfurther includes means for causing said remote unit to transmit the signals at each of said N columns as said coded identification signal.
- said remote unit includes control means for providing first and second control signals, said first control signal causing said shift register means to apply said row signal to the first row of said matrx,
- control means in response to a row signal being applied to any row of said matrix, providing said second control signal
- said clocking means responds to each secwhich are electrically coupled to the row then having the signal applied thereto, said logic means further including means responsive to the occurrence of a signal applied to said one column for causing ond control signal by providing a clock signal to 5 said signals applied to said row to cease, and said shift register means. means for providing as the address code the signals 5.
- the invention according to claim 4 appearing on the other ones of said columns. wherein said logic means further includes input logic 8.
- said matrix means includes 2(N+l) strips, the first stage of said shift register means to assume o each strip having M corresponding holes thereon, one state and the remaining stages of said shift regalternate ones of said strips having the holes ister means to assume a second state, and for prothereof electrically coupled together and the reviding a signal to enable said clocking means to remaining ones of said strips having each hole electrispond to said second control signal; and cally coupled to a different one of said rows; and wherein said logic means further includes means for wherein said electrical coupling means is inserted in providing a third control signal to said control corresponding holes of adjacent strips to electrimeans each time a clocking means signal is procally couple one row to one column.
- control means responding to said third 9.
- control signal by providing said second control sigwherein said matrix means is arranged on a printed nal. I circuit board having printed wiring on two sides 6.
- the invention according to claim 5 thereof and at least 2(N+l) columns of holes wherein said logic means further includes means to therethrough, each column of holes including at apply said stop signal to said input logic means; and least M corresponding holes, one side of said board wherein said input logic means further includes having M leads of printed wire, each of said M means for enabling said shift register means to shift leads being connected to corresponding holes of said row signal between the occurrence of said first alternate ones of said columns of holes, each of control signal and said stop signal. said M leads being coupled to said logic means, the 7.
- each said N+l leads minal address transmitting means comprising: being coupled to said logic means;
- each of said 2(N+l) strips is aligned with a means, said matrix means being programmable by different one of said 2(N+l) columns so that the insertion of electrical coupling means between holes of said strip is electrically connected to a corselected row-column intersections, one of said colresponding hole of said board.
Landscapes
- Engineering & Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Human Computer Interaction (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Input From Keyboards Or The Like (AREA)
- Dc Digital Transmission (AREA)
- Computer And Data Communications (AREA)
- Communication Control (AREA)
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US23559772A | 1972-03-17 | 1972-03-17 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| US3789364A true US3789364A (en) | 1974-01-29 |
Family
ID=22886173
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US00235597A Expired - Lifetime US3789364A (en) | 1972-03-17 | 1972-03-17 | Address code terminal |
Country Status (6)
| Country | Link |
|---|---|
| US (1) | US3789364A (cs) |
| JP (1) | JPS4914054A (cs) |
| CA (1) | CA976255A (cs) |
| DE (1) | DE2312648C3 (cs) |
| FR (1) | FR2176774B1 (cs) |
| GB (1) | GB1370591A (cs) |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP0088534A1 (en) * | 1982-02-25 | 1983-09-14 | Honeywell Information Systems Inc. | Keyboard terminal type identification |
| US4412218A (en) * | 1980-02-26 | 1983-10-25 | Nippon Electric Co., Ltd. | Remote control signal transmitter capable of setting custom codes individually alloted to a plurality of controlled instruments |
Families Citing this family (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS4990235A (cs) * | 1972-12-28 | 1974-08-28 |
Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US2610243A (en) * | 1951-04-06 | 1952-09-09 | Monroe Calculating Machine | Keyboard operated translating circuit |
| US3064236A (en) * | 1959-07-16 | 1962-11-13 | Bell Telephone Labor Inc | Selective signaling system |
| US3171098A (en) * | 1961-02-08 | 1965-02-23 | Motorola Inc | Binary selective calling system |
| US3230355A (en) * | 1962-12-04 | 1966-01-18 | Melpar Inc | Matrix logic computer |
| US3281795A (en) * | 1962-12-28 | 1966-10-25 | Ibm | Message assembly and distribution apparatus |
-
1972
- 1972-03-17 US US00235597A patent/US3789364A/en not_active Expired - Lifetime
- 1972-12-28 CA CA160,126A patent/CA976255A/en not_active Expired
-
1973
- 1973-02-22 JP JP48021751A patent/JPS4914054A/ja active Pending
- 1973-03-02 GB GB1025473A patent/GB1370591A/en not_active Expired
- 1973-03-14 DE DE732312648A patent/DE2312648C3/de not_active Expired
- 1973-03-16 FR FR7309450A patent/FR2176774B1/fr not_active Expired
Patent Citations (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US2610243A (en) * | 1951-04-06 | 1952-09-09 | Monroe Calculating Machine | Keyboard operated translating circuit |
| US3064236A (en) * | 1959-07-16 | 1962-11-13 | Bell Telephone Labor Inc | Selective signaling system |
| US3171098A (en) * | 1961-02-08 | 1965-02-23 | Motorola Inc | Binary selective calling system |
| US3230355A (en) * | 1962-12-04 | 1966-01-18 | Melpar Inc | Matrix logic computer |
| US3281795A (en) * | 1962-12-28 | 1966-10-25 | Ibm | Message assembly and distribution apparatus |
Cited By (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4412218A (en) * | 1980-02-26 | 1983-10-25 | Nippon Electric Co., Ltd. | Remote control signal transmitter capable of setting custom codes individually alloted to a plurality of controlled instruments |
| EP0088534A1 (en) * | 1982-02-25 | 1983-09-14 | Honeywell Information Systems Inc. | Keyboard terminal type identification |
Also Published As
| Publication number | Publication date |
|---|---|
| FR2176774A1 (cs) | 1973-11-02 |
| JPS4914054A (cs) | 1974-02-07 |
| DE2312648A1 (de) | 1973-09-27 |
| GB1370591A (en) | 1974-10-16 |
| DE2312648C3 (de) | 1979-03-08 |
| DE2312648B2 (de) | 1978-07-13 |
| FR2176774B1 (cs) | 1974-05-17 |
| CA976255A (en) | 1975-10-14 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US3866175A (en) | Data communication system between a central computer and a plurality of data terminals | |
| US3924144A (en) | Method for testing logic chips and logic chips adapted therefor | |
| US3237164A (en) | Digital communication system for transferring digital information between a plurality of data processing devices | |
| US3454936A (en) | Method of and system for interrogating a plurality of sources of data | |
| US3387298A (en) | Combined binary decoder-encoder employing tunnel diode pyramidorganized switching matrix | |
| CN103984268B (zh) | 一种信号逻辑控制器的输入输出装置及信号逻辑控制器 | |
| US3789364A (en) | Address code terminal | |
| CA1264095A (en) | Four wire keyboard interface | |
| US2959768A (en) | Comparator | |
| GB1004037A (en) | Memory | |
| US2910685A (en) | Binary to decimal translator | |
| US2773444A (en) | Magnetic core storage for business machines | |
| JP3068394B2 (ja) | センサシステム | |
| US4635222A (en) | Interface device for converting a computer printer port into an input/output port | |
| US3438019A (en) | Data gathering system | |
| US3323107A (en) | Plural station telemetering system responsive to condition to interrupt scan until station information is transmitted | |
| US4074261A (en) | Keyboard contact and signal line arrangement | |
| US3699545A (en) | Adaptable associative memory system | |
| US3725877A (en) | Self contained memory keyboard | |
| US4074262A (en) | Key input circuit | |
| US3210734A (en) | Magnetic core transfer matrix | |
| US4827257A (en) | Identification circuit | |
| US3183365A (en) | Electronic counter or scanner using memory means and logic gate | |
| US3453421A (en) | Readout system by sequential addressing of computer elements | |
| US4086588A (en) | Signal generator |