US20240038869A1 - Normally-off mesfet device with stacked gate contact - Google Patents
Normally-off mesfet device with stacked gate contact Download PDFInfo
- Publication number
- US20240038869A1 US20240038869A1 US18/245,838 US202118245838A US2024038869A1 US 20240038869 A1 US20240038869 A1 US 20240038869A1 US 202118245838 A US202118245838 A US 202118245838A US 2024038869 A1 US2024038869 A1 US 2024038869A1
- Authority
- US
- United States
- Prior art keywords
- layer
- metal layer
- normally
- semiconductor
- semiconductor layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 229910052751 metal Inorganic materials 0.000 claims abstract description 162
- 239000002184 metal Substances 0.000 claims abstract description 162
- 239000004065 semiconductor Substances 0.000 claims abstract description 135
- 239000000463 material Substances 0.000 claims description 18
- 238000000034 method Methods 0.000 claims description 10
- 239000000758 substrate Substances 0.000 claims description 10
- 230000004888 barrier function Effects 0.000 claims description 7
- 238000011065 in-situ storage Methods 0.000 claims description 4
- 238000004519 manufacturing process Methods 0.000 claims description 4
- 150000001875 compounds Chemical class 0.000 claims description 3
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 description 10
- 238000000151 deposition Methods 0.000 description 7
- 230000008021 deposition Effects 0.000 description 7
- MCMNRKCIXSYSNV-UHFFFAOYSA-N Zirconium dioxide Chemical compound O=[Zr]=O MCMNRKCIXSYSNV-UHFFFAOYSA-N 0.000 description 6
- CJNBYAVZURUTKZ-UHFFFAOYSA-N hafnium(IV) oxide Inorganic materials O=[Hf]=O CJNBYAVZURUTKZ-UHFFFAOYSA-N 0.000 description 4
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 3
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 3
- 238000000231 atomic layer deposition Methods 0.000 description 3
- 229910052593 corundum Inorganic materials 0.000 description 3
- 229910001845 yogo sapphire Inorganic materials 0.000 description 3
- 229910052581 Si3N4 Inorganic materials 0.000 description 2
- 229910045601 alloy Inorganic materials 0.000 description 2
- 239000000956 alloy Substances 0.000 description 2
- 230000003247 decreasing effect Effects 0.000 description 2
- 230000001419 dependent effect Effects 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 230000008020 evaporation Effects 0.000 description 2
- 238000001704 evaporation Methods 0.000 description 2
- 230000005284 excitation Effects 0.000 description 2
- 230000005669 field effect Effects 0.000 description 2
- 230000001965 increasing effect Effects 0.000 description 2
- 230000001939 inductive effect Effects 0.000 description 2
- 239000011810 insulating material Substances 0.000 description 2
- 150000002739 metals Chemical class 0.000 description 2
- 150000004767 nitrides Chemical class 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 2
- 238000004544 sputter deposition Methods 0.000 description 2
- 239000000126 substance Substances 0.000 description 2
- 229910002704 AlGaN Inorganic materials 0.000 description 1
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 1
- JMASRVWKEDWRBT-UHFFFAOYSA-N Gallium nitride Chemical compound [Ga]#N JMASRVWKEDWRBT-UHFFFAOYSA-N 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 230000000903 blocking effect Effects 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 238000005234 chemical deposition Methods 0.000 description 1
- 238000001311 chemical methods and process Methods 0.000 description 1
- 238000011109 contamination Methods 0.000 description 1
- 239000002178 crystalline material Substances 0.000 description 1
- 230000009977 dual effect Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000005265 energy consumption Methods 0.000 description 1
- 230000014509 gene expression Effects 0.000 description 1
- 229910021389 graphene Inorganic materials 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- MRELNEQAGSRDBK-UHFFFAOYSA-N lanthanum oxide Inorganic materials [O-2].[O-2].[O-2].[La+3].[La+3] MRELNEQAGSRDBK-UHFFFAOYSA-N 0.000 description 1
- 238000001465 metallisation Methods 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- KTUFCUMIWABKDW-UHFFFAOYSA-N oxo(oxolanthaniooxy)lanthanum Chemical compound O=[La]O[La]=O KTUFCUMIWABKDW-UHFFFAOYSA-N 0.000 description 1
- 238000005289 physical deposition Methods 0.000 description 1
- 230000000704 physical effect Effects 0.000 description 1
- 238000000926 separation method Methods 0.000 description 1
- 230000005533 two-dimensional electron gas Effects 0.000 description 1
- 238000013022 venting Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/47—Schottky barrier electrodes
- H01L29/475—Schottky barrier electrodes on AIII-BV compounds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/283—Deposition of conductive or insulating materials for electrodes conducting electric current
- H01L21/285—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation
- H01L21/28506—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers
- H01L21/28575—Deposition of conductive or insulating materials for electrodes conducting electric current from a gas or vapour, e.g. condensation of conductive layers on semiconductor bodies comprising AIIIBV compounds
- H01L21/28581—Deposition of Schottky electrodes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/06—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration
- H01L27/07—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration the components having an active region in common
- H01L27/0705—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration the components having an active region in common comprising components of the field effect type
- H01L27/0727—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration the components having an active region in common comprising components of the field effect type in combination with diodes, or capacitors or resistors
- H01L27/0733—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration the components having an active region in common comprising components of the field effect type in combination with diodes, or capacitors or resistors in combination with capacitors only
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/095—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being Schottky barrier gate field-effect transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/20—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only AIIIBV compounds
- H01L29/2003—Nitride compounds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66446—Unipolar field-effect transistors with an active layer made of a group 13/15 material, e.g. group 13/15 velocity modulation transistor [VMT], group 13/15 negative resistance FET [NERFET]
- H01L29/66462—Unipolar field-effect transistors with an active layer made of a group 13/15 material, e.g. group 13/15 velocity modulation transistor [VMT], group 13/15 negative resistance FET [NERFET] with a heterojunction interface channel or gate, e.g. HFET, HIGFET, SISFET, HJFET, HEMT
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/778—Field effect transistors with two-dimensional charge carrier gas channel, e.g. HEMT ; with two-dimensional charge-carrier layer formed at a heterojunction interface
- H01L29/7786—Field effect transistors with two-dimensional charge carrier gas channel, e.g. HEMT ; with two-dimensional charge-carrier layer formed at a heterojunction interface with direct single heterostructure, i.e. with wide bandgap layer formed on top of active layer, e.g. direct single heterostructure MIS-like HEMT
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7831—Field effect transistors with field effect produced by an insulated gate with multiple gate structure
- H01L29/7832—Field effect transistors with field effect produced by an insulated gate with multiple gate structure the structure comprising a MOS gate and at least one non-MOS gate, e.g. JFET or MESFET gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/80—Field effect transistors with field effect produced by a PN or other rectifying junction gate, i.e. potential-jump barrier
- H01L29/812—Field effect transistors with field effect produced by a PN or other rectifying junction gate, i.e. potential-jump barrier with a Schottky gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/8252—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using III-V technology
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/06—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration
- H01L27/0605—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration integrated circuits made of compound material, e.g. AIIIBV
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
- H01L27/092—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate complementary MIS field-effect transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L28/00—Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
- H01L28/40—Capacitors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/16—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic Table
- H01L29/1606—Graphene
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7831—Field effect transistors with field effect produced by an insulated gate with multiple gate structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/80—Field effect transistors with field effect produced by a PN or other rectifying junction gate, i.e. potential-jump barrier
- H01L29/812—Field effect transistors with field effect produced by a PN or other rectifying junction gate, i.e. potential-jump barrier with a Schottky gate
- H01L29/8124—Field effect transistors with field effect produced by a PN or other rectifying junction gate, i.e. potential-jump barrier with a Schottky gate with multiple gate
Definitions
- the invention relates to a normally-off metal semiconductor field effect transistor (MESFET) device comprising a semiconductor layer, a source contact, a drain contact and a stacked gate contact, to a method of manufacturing a normally-off MESFET device and to an electrical circuit, comprising a first and a second normally-off MESFET device.
- MESFET metal semiconductor field effect transistor
- a normally-off MESFET device comprising a semiconductor layer, a source contact, a drain contact and a stacked gate contact
- the stacked gate contact comprises a bottom metal layer, a top metal layer and an insulating layer between the bottom and top metal layers, wherein the source, drain and stacked gate contacts are in contact with the semiconductor layer, wherein the bottom metal layer and the semiconductor layer form a Schottky contact, creating a depletion region in the semiconductor layer below the bottom metal layer, and wherein the extension of the depletion region into the semiconductor layer is configured to be modulated by application of a voltage to the top metal layer.
- the normally-off MESFET device according to the invention is for example a stacked-gate MESFET or stacked-gate high electron mobility transistor (HEMT).
- HEMT high electron mobility transistor
- the invention relates to a particularly advantageous embodiment of a MESFET in which the electrically conductive connection between the metal gate of a MESFET device and its semiconductor layer is separated.
- This is achieved by replacing the, typically homogeneous, metal gate with a multilayer stacked gate, which comprises two metal layers insulated from each other.
- the bottom metal layer is designed to form a Schottky contact with the semiconductor layer of the MESFET device, creating a depletion region in the semiconductor layer below the bottom metal layer and allowing for normally-off operation of the MESFET.
- the top metal layer affects the bottom metal layer electrostatically.
- a voltage to the top metal layer induces charges in the bottom metal layer, leading to a modulating of the depletion region.
- a forward voltage is applied to the top metal layer
- the depletion region is modulated such that it shrinks due to the charges induced in the bottom metal layer, and as a result, a current begins to flow from the source contact to the drain contact.
- Both positive and negative voltages can be applied to the top metal layer to either increase or decrease the size of the depletion region. This can be done without the fear of forward biasing the Schottky contact by driving the gate through the top metal contact, because the insulating layer between the bottom and top metal layers prevents electrical current from flowing from the top metal layer into the semiconductor layer.
- the invention has identified that this particular separation of the electrically conductive bottom and top metal layers in a stacked gate contact allows the gate leakage current to be decisively reduced, and can be combined with the feature of normally-off operation of a MESFET device.
- the claimed solution enables energy losses to be reduced, especially during operation, i.e., in on-state, of a normally-off MESFET device. Since it is not necessary for operation of MESFET devices to apply gate voltages above a specific threshold voltage to create a conducting channel, as it is the case for MOSFET devices, their operation can start from zero gate voltage onward. As a result, low voltage and current digital operation is possible. This way, energy losses related to gate operation can be significantly decreased, which allows for digital circuits, e.g., CPUs, with a generally lower energy consumption compared to the MOSFET based counterparts.
- a “stacked gate” refers to a layout of a gate of a transistor, which comprises a plurality of layers, vertically stacked on top of each other. “Vertically” means perpendicular to the direction of the transistor channel, i.e., perpendicular to the direction of the current flow of the transistor between source and drain contacts.
- a “normally-off” device also known as an “enhancement-mode” device in the technical field of field-effect transistors (FETs) describes a transistor type that is in OFF state at zero gate-source voltage, or, when considering amplifying or digital circuits, at zero input voltage.
- a “normally-on” device also known as a “depletion-mode” device refers to a transistor type that is in ON state at zero gate-source voltage or zero input voltage.
- a “Schottky contact” describes a direct electrical contact between a metal and a semiconductor. This contact forms a Schottky barrier, leading to a rectifying behavior of the electrical contact. This happens both when the semiconductor is n-type and its work function is smaller than the work function of the metal, and when the semiconductor is p-type and the opposite relation between work functions holds.
- the opposite, i.e., a non-rectifying contact, is called an “Ohmic contact”.
- the semiconductor layer may comprise or may be constituted of elemental semiconductors, such as for example Si and Ge, and/or of compound semiconductors, in particular III-V semiconductor material, such as for example GaAs, GaN or other families of compound semiconductors.
- the semiconductor layer may also comprise or be constituted of 2D materials, which are able to provide a Schottky contact with metal, such as for example graphene.
- the semiconductor layer may be formed at least partially out of crystalline material.
- the bottom metal layer may comprise one or more metals and/or alloys. It can be comprised of a different sublayers itself, for example such that the contact region of the bottom metal layer with the insulating layer makes an appropriate surface for creation and/or attachment of the insulating layer.
- the bottom metal layer is to be such that, in conjunction with the semiconductor layer doping, work function and electron affinity, the work function and physical properties of the bottom metal layer result in a depletion region providing normally-off operation of the MESFET device.
- the bottom metal layer may for example comprise Ni or Ti.
- Ni as bottom metal layer allows for providing a Schottky contact to GaN, while Ti can be used for providing a Schottky contact to GaAs.
- the top metal layer may also comprise one or more metals and/or alloys and can also be comprised of a different sublayers itself.
- the top metal layer may be designed in order to show a particularly low resistance.
- the top metal layer may comprise Au.
- the material of the bottom metal layer is different to the top metal layer.
- the insulating layer can be created by allowing the top surface of the bottom metal layer to form an insulating material. For example, by applying a gas inside a vacuum chamber or via chemical processes, e.g., by oxidization. It is likewise possible that the insulating layer is formed via the deposition of an insulating material, e.g., by chemical or physical deposition. It is also possible that the insulating layer comprises different materials and/or different layers, for example an oxide layer and a nitride layer. For example, the insulating layer may comprise at least two sublayers of different materials.
- the semiconductor layer comprises a first semiconductor sublayer and a second semiconductor sublayer.
- the first and second semiconductor sublayers may for example have different band gaps and/or exhibit different work functions when in contact with a semiconductor material.
- the number of design options for normally-off MESFET devices can be increased and/or one or more of their properties can be further improved. This creates greater scope and flexibility in the creation of normally-off MESFET devices.
- the semiconductor layer may form a HEMT structure.
- the first semiconductor sublayer may be a substrate layer and the second semiconductor sublayer a barrier layer.
- the first semiconductor sublayer may further comprise the high electron mobility region.
- the bottom gate metal is applied onto a semiconductor sublayer forming the barrier.
- the barrier sublayer may also be comprised of a plurality of individual sublayers, e.g., each of which of a different material composition.
- the depletion region in the semiconductor layer may for instance be created along the entire thickness of the semiconductor layer.
- the depletion region may be created not only in the channel of the transistor between the source and drain contacts, but may also extend further into the semiconductor layer.
- leakage currents that occur within the semiconductor layer e.g., in a substrate layer of the semiconductor layer, for example due to thermal excitation, can be suppressed.
- the top metal layer comprises a first area and a second area, wherein the first and second areas are electrically separated from each other, wherein the extension of the depletion region into the semiconductor layer is configured to be modulated by application of a voltage to at least one of the first area and the second area.
- a first voltage (“blocking voltage”) may be applied to the first area such that a specific extension of the depletion region into the semiconductor layer is set.
- the stacked gate as a whole is then driven by applying a second voltage to the second area, such that the extension of the depletion region, set by the application of the first voltage, can be modulated, wherein e.g., the second voltage is of the opposite polarity compared to the first voltage.
- This configuration enables particularly precise control of the transistor and also at especially low currents.
- first and second areas can be chosen to be large enough such that their associated capacitances with the bottom metal layer is several times larger than the capacitance between the bottom metal layer and the depletion region in the semiconductor layer. In this manner most of the voltage applied to the top metal layer would be dropped at the Schottky junction, so the device can be operated like within the same voltage range compared to a device with one top metal layer.
- the bottom metal layer is arranged to be electrically connected.
- the bottom metal layer may be electrically connected to the source contact, so that the voltage applied to the top metal layer will influence the voltage level of both bottom metal layer and source contact. This allows to obtain a more inert behavior of the normally-off MESFET device.
- the bottom metal layer may be electrically connected externally. This allows for individually setting a voltage level of the bottom metal layer, so the characteristics of the device can be tuned in a particularly flexible manner.
- the thickness of the insulating layer is designed to limit leakage current between the bottom metal layer and the top metal layer in on-state to less than 4000 A/cm 2 , preferably to less than 1000 A/cm 2 , more preferably to less than 100 A/cm 2 .
- the thickness of the insulating layer is to be designed as a tradeoff between two opposing aspects.
- the first aspect is the amount of leakage current to be allowed
- the second is the desire to control the extension of the depletion region as extensively as possible by application of a voltage to the top metal layer.
- the thickness of the insulating layer should be as great as possible, whereas the second aspect requires the smallest possible thickness.
- the dielectric constant of the material (or the material layers) used within the insulating layer has an impact on the leakage current between the bottom metal layer and the top metal layer in on-state. With a larger dielectric constant the control over the depletion region can be more direct and to a larger extent.
- a material with larger dielectric constant allows for less leakage current for a given thickness.
- the thickness of the insulating layer is to be designed depending on the dielectric constant of the material. The higher the dielectric constant, the lower may the thickness be designed in order to achieve the required limits of leakage current values.
- Exemplary materials of the insulating layer comprise Si 3 N 4 , Al 2 O 3 , ZrO 2 , HfO 2 , La 2 O 3 , Ra 2 O 3 and TiO 2 .
- the dielectric constant of these materials increases from Si 3 N 4 to TiO 2 in order of their nomination.
- Al 2 O 3 , ZrO 2 , HfO 2 and TiO 2 allow for a particularly easy and reliable deposition on top of the bottom metal gate.
- the thickness of an insulating layer comprising at least one of Al 2 O 3 , ZrO 2 , HfO 2 and TiO 2 may be 60 nm limiting the leakage current between the bottom metal layer and the top metal layer in on-state to less than 4000 A/cm 2 , and may be 110 nm limiting the leakage current between the bottom metal layer and the top metal layer in on-state to less than 100 A/cm 2 .
- the stacked gate contact is configured to have voltages of both polarities applied to the top metal layer.
- the polarity of the voltage may be applied dependent on the type of semiconductor in the semiconductor layer.
- a high versatility of the normally-off MESFET device can be achieved.
- a method of manufacturing a normally-off MESFET device with a stacked gate contact comprising: providing a semiconductor layer, applying a source contact and a drain contact onto the semiconductor layer, applying a bottom metal layer onto the semiconductor layer, wherein the bottom metal layer and the semiconductor layer form a Schottky contact, creating a depletion region in the semiconductor layer below the bottom metal layer, applying an insulating layer onto the bottom metal layer, applying a top metal layer onto the insulating layer, wherein the extension of the depletion region into the semiconductor layer is configured to be modulated by application of a voltage to the top metal layer, wherein preferably the insulating layer and the top metal layer are applied in-situ.
- An in-situ application of different layers is to be understood as deposition of one layer after another without the possibility for contamination of the contact area of the layers, for example without breaking of the vacuum in one process environment (e.g., deposition of layers within one vacuum chamber without venting).
- a transistor area is defined as the area spanned between the source contact and the drain contact
- the step of applying a bottom metal layer comprises extending the bottom metal layer to a stacked gate area different from the transistor area, and wherein the insulating layer is applied onto the bottom metal layer in the stacked gate area.
- the device may for example be removed from the deposition system.
- Metal connections to the bottom metal gate layer are provided in a specific stacked gate area different from the transistor area.
- the insulating layer is then formed onto those parts of the bottom metal layer that are situated in the stacked gate area.
- the top metal layer is deposited on top of the insulating layer in the stacked gate area. By this, the top metal layer can be placed outside of the transistor area, which facilitates the contacting of this layer and thus of the gate.
- an electrical circuit according to the invention comprising a first normally-off MESFET device according to the invention, wherein the semiconductor layer comprises a n-type semiconductor, and a second normally-off MESFET device according to the invention, wherein the semiconductor layer comprises an p-type semiconductor.
- Such an electrical circuit may for instance be built on a common substrate.
- the drain contact of the first normally-off MESFET device is electrically connected to the source contact of second normally-off MESFET device, wherein the top metal layers of the first and the second normally-off MESFET devices are electrically connected, wherein the extension of the depletion region into the semiconductor layer in the first and the second normally-off MESFET devices is configured to be modulated by application of a voltage to one of the top metal layers.
- This configuration allows for provision of a digital NOT gate, which can also be used as an inverter amplifier, in which the leakage current between top metal layer and the semiconductor layer in the first and second normally-off MESFET device is significantly reduced.
- the described electrical circuit can also be used in any amplifying circuit such as input or output of operational amplifiers, current mirrors, current sinks or sources.
- FIG. 1 a schematic representation of a first embodiment of a normally-off MESFET device according to the invention
- FIG. 2 a schematic representation of a second embodiment of a normally-off MESFET device according to the invention
- FIG. 3 a schematic representation of a third embodiment of a normally-off MESFET device according to the invention.
- FIG. 4 a schematic representation of an embodiment of an electric circuit according to the invention.
- FIG. 5 a schematic flow diagram of an embodiment of a method according to the invention.
- FIGS. 1 , 2 and 3 shows a normally-off MESFET device according to the invention, which comprises a semiconductor layer 1 , a source contact 2 , a drain contact 3 and a stacked gate contact 4 .
- the stacked gate contact 4 comprises a bottom metal layer 41 , a top metal layer 43 and an insulating layer 42 .
- the insulating layer 42 is situated between the bottom metal layer 41 and top metal layer 43 .
- the stacked gate contact 4 has a sandwich structure, in which the insulating layer 42 lies between the bottom and top metal layers 41 and 43 .
- application of negative voltage to the top metal layer 43 results in the creation of positive charges in the contact region of the bottom metal layer 41 with the insulating layer 42 and negative charges in the contact region of the bottom metal layer 41 with the semiconductor layer 1 .
- application of positive voltage to the top metal layer 43 leads to the creation of positive charges in the contact region of the bottom layer 41 with the semiconductor layer 1 . Due to the insulating layer 42 , there will however no leakage current be flowing between the top metal layer 43 and the bottom metal layer 41 .
- the normally-off MESFET device may be embodied on a substrate (not shown), wherein the semiconductor layer 1 is placed on top of the substrate.
- the semiconductor sublayer 1 may for example be an elemental semiconductor, such as Si, which comprises appropriate doped regions for acting as a transistor.
- Each of the source contact 2 , the drain contact 3 and the stacked gate contact 4 is in contact with the semiconductor layer 1 .
- the bottom metal layer 41 and the semiconductor layer 1 form a Schottky contact, creating a depletion region 5 in the semiconductor layer 1 below the bottom metal layer 41 .
- the depletion region 5 is created in the semiconductor layer 1 along the entire thickness of the semiconductor layer 1 .
- electrical current may pass from the source contact 2 to the drain contact 3 through the semiconductor layer 1 , depending on the respective voltage levels applied to the source, stacked gate and drain contacts.
- the extension of the depletion region 5 into the semiconductor layer 1 can be modulated by application of a voltage to the top metal layer 43 .
- a voltage applied to the top metal layer 43 induces negative charges in the bottom metal layer 41 , wherein this negative charge is compensated by positive charges in the region of the semiconductor layer 1 below the bottom metal layer 41 , forming the depletion region 5 .
- the same effect can be achieved in the case of the device being p-channel by applying a forward bias voltage, which leads to inducing negative charges in the depletion region 5 .
- the electronic symbol for an n-channel normally-off MESFET device is provided.
- the gate being constituted by the stacked gate contact 4 is represented by two separated lines.
- a p-channel device would have its gate arrow pointing in the opposite direction.
- FIG. 2 shows a second embodiment, in which the bottom metal layer 41 extends to a stacked gate area different from the transistor area, which is defined as the area spanned between the source contact 2 and the drain contact 3 .
- the insulating layer 42 is applied onto the bottom metal layer 41 in this stacked gate area, and the top metal layer 43 is applied onto the insulating layer 42 likewise. Again, the insulating layer 42 prevents leakage current from flowing between the top metal layer 43 and the bottom metal layer 41 .
- charges induced in the bottom metal layer 41 by application of a negative voltage to the top metal layer 43 are indicated by minus signs (representing negative charges) and plus signs (representing positive charges).
- minus signs representing negative charges
- plus signs representing positive charges
- the semiconductor layer 1 comprises a first semiconductor sublayer 11 and the second semiconductor sublayer 12 .
- the normally-off MESFET device is a GaN-based HEMT, wherein the first semiconductor sublayer 11 is a GaN substrate layer and the second semiconductor sublayer 12 is a barrier layer composed of AlGaN.
- This HEMT structure leads to the formation of a two-dimensional electron gas (2DEG) in the contact region of the substrate layer 11 with a barrier layer 12 , which is indicated as dashed line in FIG. 2 .
- 2DEG two-dimensional electron gas
- electrical current may pass from the source contact 2 to the drain contact 3 via the 2DEG, if the depletion region 5 does not extend to such a depths of the semiconductor layer 1 , that the 2DEG would be interrupted. This may be achieved by an according modulation of the depletion region 5 by applying a (positive) voltage to the top metal layer 43 .
- the device of FIG. 3 is similar to the one of FIG. 2 , with the difference that the top metal layer 43 comprises a first area 431 and a second area 432 , which areas are electrically separated from each other.
- the extension of the depletion region 5 into the semiconductor layer 1 can be modulated by applying a voltage to one of the first area 431 and second area 432 .
- Such a configuration allows for inducing charges in the bottom metal layer 41 by voltage biasing the first area 431 such that the depletion region 5 will not only be created to an extent that normally-off operation of the MESFET device is achieved, but along the entire thickness of the semiconductor layer 1 , i.e., the depletion region 5 will also extend along the entire thickness of the substrate layer 11 . This way, leakage currents that may occur within the substrate layer, for example due to thermal excitation, are suppressed.
- the second area 432 can then be used as an input for voltage biasing the bottom metal layer 41 to modulate the extension of the depletion region 5 , i.e., to reduce the extension of the depletion region 5 caused by the voltage biasing applied to the first area 431 .
- the configuration of FIG. 3 allows for a very precise setting even of very low output currents of the MESFET device.
- FIG. 4 An embodiment of an electrical circuit according to the invention is presented in FIG. 4 . It shows two normally-off MESFET devices as described above, each comprising a semiconductor layer 1 , 1 ′, a source contact 2 , 2 ′, a drain contact 3 , 3 ′, a stacked gate contact 4 , 4 ′ and a depletion region 5 , 5 ′.
- Each of the stacked gate contacts 4 , 4 ′ comprises a bottom metal layer 41 , 41 ′ and a top metal layer 43 , 43 ′ with an insulating layer 42 , 42 ′ situated between the bottom metal layer 41 , 41 ′ and the top metal layer 43 , 43 ′.
- the difference between the two devices is that the semiconductor layer 1 of the first device is of n-type, while the semiconductor layer 1 ′ of the second device is of p-type.
- the drain contact 3 of the first normally-off MESFET device is electrically connected to the source contact 2 ′ of the second normally-off MESFET device. Furthermore, the top metal layers of the stacked gate contact 4 , 4 ′ are electrically connected, as well.
- This configuration allows for provision of a digital NOT gate, which can also be used as an inverter amplifier. Because the input terminal is attached to top metal layer 43 , 43 ′ of the stacked gate contacts 4 , 4 ′, which is isolated from the respective bottom metal layer 41 , 41 ′ and the semiconductor 1 , 1 ′, the leakage current between top metal layer 43 , 43 ′ and the semiconductor layer 1 , 1 ′ is significantly reduced. Furthermore, the input can take both polarities of voltage without the fear of forward biasing the Schottky contact between the bottom metal layer 41 , 41 ′ and the semiconductor layer 1 , 1 ′.
- the exemplary electrical circuit can also be used in any amplifying circuit such as input or output of operational amplifiers, current mirrors, current sinks or sources.
- FIG. 5 shows a flow diagram of an embodiment of a method 100 according to the invention for manufacturing a normally-off MESFET device with a stacked gate contact.
- a semiconductor layer 1 is provided, for example a semiconductor layer, which forms a HEMT structure.
- a source contact 2 and a drain contact 3 are applied onto the semiconductor layer 1 . This may be done for instance by metal deposition in an evaporation process and/or by sputtering.
- a bottom metal layer 41 is applied onto the semiconductor layer 1 in step 103 , which may be performed analog to the application of the metallic source and drain contacts 2 and 3 .
- the bottom metal layer 41 is applied such that it forms a Schottky contact with the semiconductor layer 1 , onto which it is deposited. This leads to the creation of a depletion region 5 in the semiconductor layer 1 below the bottom metal layer 41 .
- Method step 104 comprises applying an insulating layer 42 onto the bottom metal layer 41 .
- this may be performed for instance by Plasma Enhanced Chemical Vapor Deposition (PECVD) for example in the case of nitrides, or Atomic Layer Deposition (ALD) for example in the case of oxides such as HfO 2 .
- PECVD Plasma Enhanced Chemical Vapor Deposition
- ALD Atomic Layer Deposition
- a chemical treatment of the deposited bottom metal layer 41 such as Plasma Oxidation, is possible in order to achieve the application of the insulating layer 42 , for example in the case of TiO 2 .
- a top metal layer 43 is applied onto the insulating layer 42 , which allows to modulate the extension of the depletion region 5 into the semiconductor layer 1 by application of a voltage to the top metal layer 43 .
- deposition of the top metal layer 43 may be exemplarily done in an evaporation process and/or by sputtering. If the insulating layer 42 and the top metal layer 43 are to be applied in-situ, an appropriate processing means has to be chosen in order to being able to deposit the insulating (non-conducting) layer 42 as well as the (conducting) top metal layer 43 . For example, this can be achieved in an ALD system.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Junction Field-Effect Transistors (AREA)
Abstract
A Normally-off MESFET device comprising a semiconductor layer, a source contact, a drain contact and a stacked gate contact, wherein the stacked gate contact comprises a bottom metal layer, a top metal layer and an insulating layer between the bottom and top metal layers, wherein the source, drain and stacked gate contacts are in contact with the semiconductor layer, wherein the bottom metal layer and the semiconductor layer form a Schottky contact, creating a depletion region in the semiconductor layer below the bottom metal layer, and wherein the extension of the depletion region into the semiconductor layer is configured to be modulated by application of a voltage to the top metal layer.
Description
- The invention relates to a normally-off metal semiconductor field effect transistor (MESFET) device comprising a semiconductor layer, a source contact, a drain contact and a stacked gate contact, to a method of manufacturing a normally-off MESFET device and to an electrical circuit, comprising a first and a second normally-off MESFET device.
- As electronic applications are increasingly used in all kinds of technical fields, the demand for highly efficient electronic devices is growing. Typically, such devices are based on semiconductor materials, so there is a great need for high-efficiency semiconductor devices in particular. Increasing breakdown strength of the devices and decreasing energy losses within use become critical. Reducing energy losses allows for larger integration and less power consumption in the case of digital circuits, and higher voltage and current handling in case of power devices and circuits.
- Against the background of the aforementioned problems, it is therefore an object of the present invention to provide an improved MESFET.
- The solution according to the invention lies in the features of the independent claims. Advantageous further embodiments are subject of the dependent claims.
- According to the invention a normally-off MESFET device comprising a semiconductor layer, a source contact, a drain contact and a stacked gate contact is disclosed, wherein the stacked gate contact comprises a bottom metal layer, a top metal layer and an insulating layer between the bottom and top metal layers, wherein the source, drain and stacked gate contacts are in contact with the semiconductor layer, wherein the bottom metal layer and the semiconductor layer form a Schottky contact, creating a depletion region in the semiconductor layer below the bottom metal layer, and wherein the extension of the depletion region into the semiconductor layer is configured to be modulated by application of a voltage to the top metal layer.
- The normally-off MESFET device according to the invention is for example a stacked-gate MESFET or stacked-gate high electron mobility transistor (HEMT).
- The invention relates to a particularly advantageous embodiment of a MESFET in which the electrically conductive connection between the metal gate of a MESFET device and its semiconductor layer is separated. This is achieved by replacing the, typically homogeneous, metal gate with a multilayer stacked gate, which comprises two metal layers insulated from each other. The bottom metal layer is designed to form a Schottky contact with the semiconductor layer of the MESFET device, creating a depletion region in the semiconductor layer below the bottom metal layer and allowing for normally-off operation of the MESFET. Being electrically insulated from the bottom metal layer by an insulating layer, the top metal layer affects the bottom metal layer electrostatically. Application of a voltage to the top metal layer induces charges in the bottom metal layer, leading to a modulating of the depletion region. When a forward voltage is applied to the top metal layer, the depletion region is modulated such that it shrinks due to the charges induced in the bottom metal layer, and as a result, a current begins to flow from the source contact to the drain contact. Both positive and negative voltages can be applied to the top metal layer to either increase or decrease the size of the depletion region. This can be done without the fear of forward biasing the Schottky contact by driving the gate through the top metal contact, because the insulating layer between the bottom and top metal layers prevents electrical current from flowing from the top metal layer into the semiconductor layer.
- The invention has identified that this particular separation of the electrically conductive bottom and top metal layers in a stacked gate contact allows the gate leakage current to be decisively reduced, and can be combined with the feature of normally-off operation of a MESFET device. The claimed solution enables energy losses to be reduced, especially during operation, i.e., in on-state, of a normally-off MESFET device. Since it is not necessary for operation of MESFET devices to apply gate voltages above a specific threshold voltage to create a conducting channel, as it is the case for MOSFET devices, their operation can start from zero gate voltage onward. As a result, low voltage and current digital operation is possible. This way, energy losses related to gate operation can be significantly decreased, which allows for digital circuits, e.g., CPUs, with a generally lower energy consumption compared to the MOSFET based counterparts.
- In the following, some expressions are explained first:
- A “stacked gate” refers to a layout of a gate of a transistor, which comprises a plurality of layers, vertically stacked on top of each other. “Vertically” means perpendicular to the direction of the transistor channel, i.e., perpendicular to the direction of the current flow of the transistor between source and drain contacts.
- A “normally-off” device (also known as an “enhancement-mode” device) in the technical field of field-effect transistors (FETs) describes a transistor type that is in OFF state at zero gate-source voltage, or, when considering amplifying or digital circuits, at zero input voltage. In contrast, a “normally-on” device (also known as a “depletion-mode” device) refers to a transistor type that is in ON state at zero gate-source voltage or zero input voltage.
- A “Schottky contact” describes a direct electrical contact between a metal and a semiconductor. This contact forms a Schottky barrier, leading to a rectifying behavior of the electrical contact. This happens both when the semiconductor is n-type and its work function is smaller than the work function of the metal, and when the semiconductor is p-type and the opposite relation between work functions holds. The opposite, i.e., a non-rectifying contact, is called an “Ohmic contact”.
- The semiconductor layer may comprise or may be constituted of elemental semiconductors, such as for example Si and Ge, and/or of compound semiconductors, in particular III-V semiconductor material, such as for example GaAs, GaN or other families of compound semiconductors. The semiconductor layer may also comprise or be constituted of 2D materials, which are able to provide a Schottky contact with metal, such as for example graphene. The semiconductor layer may be formed at least partially out of crystalline material.
- The bottom metal layer may comprise one or more metals and/or alloys. It can be comprised of a different sublayers itself, for example such that the contact region of the bottom metal layer with the insulating layer makes an appropriate surface for creation and/or attachment of the insulating layer. The bottom metal layer is to be such that, in conjunction with the semiconductor layer doping, work function and electron affinity, the work function and physical properties of the bottom metal layer result in a depletion region providing normally-off operation of the MESFET device.
- For example, in case of the semiconductor layer comprising or being constituted of GaAs or GaN, the bottom metal layer may for example comprise Ni or Ti. Using Ni as bottom metal layer allows for providing a Schottky contact to GaN, while Ti can be used for providing a Schottky contact to GaAs.
- The top metal layer may also comprise one or more metals and/or alloys and can also be comprised of a different sublayers itself. For example, the top metal layer may be designed in order to show a particularly low resistance. For example, the top metal layer may comprise Au. Exemplarily, the material of the bottom metal layer is different to the top metal layer.
- The insulating layer can be created by allowing the top surface of the bottom metal layer to form an insulating material. For example, by applying a gas inside a vacuum chamber or via chemical processes, e.g., by oxidization. It is likewise possible that the insulating layer is formed via the deposition of an insulating material, e.g., by chemical or physical deposition. It is also possible that the insulating layer comprises different materials and/or different layers, for example an oxide layer and a nitride layer. For example, the insulating layer may comprise at least two sublayers of different materials.
- According to an embodiment of the normally-off MESFET device, the semiconductor layer comprises a first semiconductor sublayer and a second semiconductor sublayer.
- The first and second semiconductor sublayers may for example have different band gaps and/or exhibit different work functions when in contact with a semiconductor material. By considering individual semiconductor sublayers within the semiconductor layer, the number of design options for normally-off MESFET devices can be increased and/or one or more of their properties can be further improved. This creates greater scope and flexibility in the creation of normally-off MESFET devices.
- Exemplarily, the semiconductor layer may form a HEMT structure. Therein, the first semiconductor sublayer may be a substrate layer and the second semiconductor sublayer a barrier layer. The first semiconductor sublayer may further comprise the high electron mobility region.
- When being formed as a HEMT structure, the bottom gate metal is applied onto a semiconductor sublayer forming the barrier. The barrier sublayer may also be comprised of a plurality of individual sublayers, e.g., each of which of a different material composition. By designing the semiconductor layer accordingly, the normally-off MESFET device can be combined with the advantages of a HEMT, such as high gain, high switching speeds, low noise values and high thermal operation capability.
- The depletion region in the semiconductor layer may for instance be created along the entire thickness of the semiconductor layer.
- Accordingly, the depletion region may be created not only in the channel of the transistor between the source and drain contacts, but may also extend further into the semiconductor layer. As a result, leakage currents that occur within the semiconductor layer (e.g., in a substrate layer of the semiconductor layer), for example due to thermal excitation, can be suppressed.
- According to an exemplary embodiment, the top metal layer comprises a first area and a second area, wherein the first and second areas are electrically separated from each other, wherein the extension of the depletion region into the semiconductor layer is configured to be modulated by application of a voltage to at least one of the first area and the second area.
- This configuration allows for a “dual gate” design of the stacked gate. A first voltage (“blocking voltage”) may be applied to the first area such that a specific extension of the depletion region into the semiconductor layer is set. The stacked gate as a whole is then driven by applying a second voltage to the second area, such that the extension of the depletion region, set by the application of the first voltage, can be modulated, wherein e.g., the second voltage is of the opposite polarity compared to the first voltage. This configuration enables particularly precise control of the transistor and also at especially low currents. Furthermore, the first and second areas can be chosen to be large enough such that their associated capacitances with the bottom metal layer is several times larger than the capacitance between the bottom metal layer and the depletion region in the semiconductor layer. In this manner most of the voltage applied to the top metal layer would be dropped at the Schottky junction, so the device can be operated like within the same voltage range compared to a device with one top metal layer.
- Advantageously, the bottom metal layer is arranged to be electrically connected. For example, the bottom metal layer may be electrically connected to the source contact, so that the voltage applied to the top metal layer will influence the voltage level of both bottom metal layer and source contact. This allows to obtain a more inert behavior of the normally-off MESFET device.
- Additionally or alternatively, the bottom metal layer may be electrically connected externally. This allows for individually setting a voltage level of the bottom metal layer, so the characteristics of the device can be tuned in a particularly flexible manner.
- In another embodiment the normally-off MESFET device, the thickness of the insulating layer is designed to limit leakage current between the bottom metal layer and the top metal layer in on-state to less than 4000 A/cm2, preferably to less than 1000 A/cm2, more preferably to less than 100 A/cm2.
- Thus, the thickness of the insulating layer is to be designed as a tradeoff between two opposing aspects. The first aspect is the amount of leakage current to be allowed, and the second is the desire to control the extension of the depletion region as extensively as possible by application of a voltage to the top metal layer. In the sense of the first aspect, the thickness of the insulating layer should be as great as possible, whereas the second aspect requires the smallest possible thickness. Also, the dielectric constant of the material (or the material layers) used within the insulating layer has an impact on the leakage current between the bottom metal layer and the top metal layer in on-state. With a larger dielectric constant the control over the depletion region can be more direct and to a larger extent. Also a material with larger dielectric constant allows for less leakage current for a given thickness. Thus, for a given material of the insulating layer, the thickness of the insulating layer is to be designed depending on the dielectric constant of the material. The higher the dielectric constant, the lower may the thickness be designed in order to achieve the required limits of leakage current values. Exemplary materials of the insulating layer comprise Si3N4, Al2O3, ZrO2, HfO2, La2O3, Ra2O3 and TiO2. The dielectric constant of these materials increases from Si3N4 to TiO2 in order of their nomination. Al2O3, ZrO2, HfO2 and TiO2 allow for a particularly easy and reliable deposition on top of the bottom metal gate. For example, the thickness of an insulating layer comprising at least one of Al2O3, ZrO2, HfO2 and TiO2 may be 60 nm limiting the leakage current between the bottom metal layer and the top metal layer in on-state to less than 4000 A/cm2, and may be 110 nm limiting the leakage current between the bottom metal layer and the top metal layer in on-state to less than 100 A/cm2.
- According to an embodiment the stacked gate contact is configured to have voltages of both polarities applied to the top metal layer.
- Therein, the polarity of the voltage may be applied dependent on the type of semiconductor in the semiconductor layer. This allows to use the normally-off MESFET device in numerous scenarios, for example in combining a first normally-off MESFET device with a semiconductor layer comprising a n-type semiconductor with a second normally-off MESFET device with a semiconductor layer comprising a p-type semiconductor in an electrical circuit, e.g., on a common substrate. This way, a high versatility of the normally-off MESFET device can be achieved.
- In accordance with the invention, there is also disclosed a method of manufacturing a normally-off MESFET device with a stacked gate contact according the invention, comprising: providing a semiconductor layer, applying a source contact and a drain contact onto the semiconductor layer, applying a bottom metal layer onto the semiconductor layer, wherein the bottom metal layer and the semiconductor layer form a Schottky contact, creating a depletion region in the semiconductor layer below the bottom metal layer, applying an insulating layer onto the bottom metal layer, applying a top metal layer onto the insulating layer, wherein the extension of the depletion region into the semiconductor layer is configured to be modulated by application of a voltage to the top metal layer, wherein preferably the insulating layer and the top metal layer are applied in-situ.
- An in-situ application of different layers is to be understood as deposition of one layer after another without the possibility for contamination of the contact area of the layers, for example without breaking of the vacuum in one process environment (e.g., deposition of layers within one vacuum chamber without venting).
- In an embodiment of the method, a transistor area is defined as the area spanned between the source contact and the drain contact, wherein the step of applying a bottom metal layer comprises extending the bottom metal layer to a stacked gate area different from the transistor area, and wherein the insulating layer is applied onto the bottom metal layer in the stacked gate area.
- After deposition of the bottom metal gate layer, the device may for example be removed from the deposition system. Metal connections to the bottom metal gate layer are provided in a specific stacked gate area different from the transistor area. The insulating layer is then formed onto those parts of the bottom metal layer that are situated in the stacked gate area. The top metal layer is deposited on top of the insulating layer in the stacked gate area. By this, the top metal layer can be placed outside of the transistor area, which facilitates the contacting of this layer and thus of the gate.
- Furthermore, an electrical circuit according to the invention is disclosed, comprising a first normally-off MESFET device according to the invention, wherein the semiconductor layer comprises a n-type semiconductor, and a second normally-off MESFET device according to the invention, wherein the semiconductor layer comprises an p-type semiconductor.
- Such an electrical circuit may for instance be built on a common substrate.
- In an embodiment of the electrical circuit, the drain contact of the first normally-off MESFET device is electrically connected to the source contact of second normally-off MESFET device, wherein the top metal layers of the first and the second normally-off MESFET devices are electrically connected, wherein the extension of the depletion region into the semiconductor layer in the first and the second normally-off MESFET devices is configured to be modulated by application of a voltage to one of the top metal layers.
- This configuration allows for provision of a digital NOT gate, which can also be used as an inverter amplifier, in which the leakage current between top metal layer and the semiconductor layer in the first and second normally-off MESFET device is significantly reduced. The described electrical circuit can also be used in any amplifying circuit such as input or output of operational amplifiers, current mirrors, current sinks or sources.
- It is to be understood that the presentation of the invention in this section is merely by way of examples and non-limiting.
- The invention is explained in more detail below by way of examples in conjunction with the accompanying drawings, showing advantageous embodiments.
- In the figures show:
-
FIG. 1 a schematic representation of a first embodiment of a normally-off MESFET device according to the invention; -
FIG. 2 a schematic representation of a second embodiment of a normally-off MESFET device according to the invention; -
FIG. 3 a schematic representation of a third embodiment of a normally-off MESFET device according to the invention; -
FIG. 4 a schematic representation of an embodiment of an electric circuit according to the invention; and -
FIG. 5 a schematic flow diagram of an embodiment of a method according to the invention. - Each of
FIGS. 1, 2 and 3 shows a normally-off MESFET device according to the invention, which comprises asemiconductor layer 1, asource contact 2, adrain contact 3 and astacked gate contact 4. - The stacked
gate contact 4 comprises abottom metal layer 41, atop metal layer 43 and an insulatinglayer 42. The insulatinglayer 42 is situated between thebottom metal layer 41 andtop metal layer 43. Accordingly, the stackedgate contact 4 has a sandwich structure, in which the insulatinglayer 42 lies between the bottom andtop metal layers stacked gate contact 4, application of negative voltage to thetop metal layer 43 results in the creation of positive charges in the contact region of thebottom metal layer 41 with the insulatinglayer 42 and negative charges in the contact region of thebottom metal layer 41 with thesemiconductor layer 1. Accordingly, application of positive voltage to thetop metal layer 43 leads to the creation of positive charges in the contact region of thebottom layer 41 with thesemiconductor layer 1. Due to the insulatinglayer 42, there will however no leakage current be flowing between thetop metal layer 43 and thebottom metal layer 41. - The normally-off MESFET device may be embodied on a substrate (not shown), wherein the
semiconductor layer 1 is placed on top of the substrate. Thesemiconductor sublayer 1 may for example be an elemental semiconductor, such as Si, which comprises appropriate doped regions for acting as a transistor. - Each of the
source contact 2, thedrain contact 3 and the stackedgate contact 4 is in contact with thesemiconductor layer 1. Thebottom metal layer 41 and thesemiconductor layer 1 form a Schottky contact, creating adepletion region 5 in thesemiconductor layer 1 below thebottom metal layer 41. In the example presented inFIG. 1 , thedepletion region 5 is created in thesemiconductor layer 1 along the entire thickness of thesemiconductor layer 1. - In the device, electrical current may pass from the
source contact 2 to thedrain contact 3 through thesemiconductor layer 1, depending on the respective voltage levels applied to the source, stacked gate and drain contacts. - The extension of the
depletion region 5 into thesemiconductor layer 1 can be modulated by application of a voltage to thetop metal layer 43. For example, if the device is n-channel, i.e., thesemiconductor layer 1 is an n-type semiconductor, a reverse bias voltage applied to thetop metal layer 43 induces negative charges in thebottom metal layer 41, wherein this negative charge is compensated by positive charges in the region of thesemiconductor layer 1 below thebottom metal layer 41, forming thedepletion region 5. The same effect can be achieved in the case of the device being p-channel by applying a forward bias voltage, which leads to inducing negative charges in thedepletion region 5. - On the right hand side of
FIG. 1 , the electronic symbol for an n-channel normally-off MESFET device is provided. The gate being constituted by the stackedgate contact 4 is represented by two separated lines. A p-channel device would have its gate arrow pointing in the opposite direction. -
FIG. 2 shows a second embodiment, in which thebottom metal layer 41 extends to a stacked gate area different from the transistor area, which is defined as the area spanned between thesource contact 2 and thedrain contact 3. The insulatinglayer 42 is applied onto thebottom metal layer 41 in this stacked gate area, and thetop metal layer 43 is applied onto the insulatinglayer 42 likewise. Again, the insulatinglayer 42 prevents leakage current from flowing between thetop metal layer 43 and thebottom metal layer 41. - As an example, charges induced in the
bottom metal layer 41 by application of a negative voltage to thetop metal layer 43 are indicated by minus signs (representing negative charges) and plus signs (representing positive charges). By applying a positive voltage to thetop metal layer 43, charges of opposite sign compared to the ones illustrated inFIG. 2 are induced. - In the example of
FIG. 2 , thesemiconductor layer 1 comprises afirst semiconductor sublayer 11 and thesecond semiconductor sublayer 12. In the presented exemplary embodiment, the normally-off MESFET device is a GaN-based HEMT, wherein thefirst semiconductor sublayer 11 is a GaN substrate layer and thesecond semiconductor sublayer 12 is a barrier layer composed of AlGaN. This HEMT structure leads to the formation of a two-dimensional electron gas (2DEG) in the contact region of thesubstrate layer 11 with abarrier layer 12, which is indicated as dashed line inFIG. 2 . - In this device, electrical current may pass from the
source contact 2 to thedrain contact 3 via the 2DEG, if thedepletion region 5 does not extend to such a depths of thesemiconductor layer 1, that the 2DEG would be interrupted. This may be achieved by an according modulation of thedepletion region 5 by applying a (positive) voltage to thetop metal layer 43. - The device of
FIG. 3 is similar to the one ofFIG. 2 , with the difference that thetop metal layer 43 comprises afirst area 431 and asecond area 432, which areas are electrically separated from each other. The extension of thedepletion region 5 into thesemiconductor layer 1 can be modulated by applying a voltage to one of thefirst area 431 andsecond area 432. - Such a configuration allows for inducing charges in the
bottom metal layer 41 by voltage biasing thefirst area 431 such that thedepletion region 5 will not only be created to an extent that normally-off operation of the MESFET device is achieved, but along the entire thickness of thesemiconductor layer 1, i.e., thedepletion region 5 will also extend along the entire thickness of thesubstrate layer 11. This way, leakage currents that may occur within the substrate layer, for example due to thermal excitation, are suppressed. - The
second area 432 can then be used as an input for voltage biasing thebottom metal layer 41 to modulate the extension of thedepletion region 5, i.e., to reduce the extension of thedepletion region 5 caused by the voltage biasing applied to thefirst area 431. The configuration ofFIG. 3 allows for a very precise setting even of very low output currents of the MESFET device. - An embodiment of an electrical circuit according to the invention is presented in
FIG. 4 . It shows two normally-off MESFET devices as described above, each comprising asemiconductor layer source contact drain contact stacked gate contact depletion region stacked gate contacts bottom metal layer top metal layer layer bottom metal layer top metal layer - The difference between the two devices is that the
semiconductor layer 1 of the first device is of n-type, while thesemiconductor layer 1′ of the second device is of p-type. - The
drain contact 3 of the first normally-off MESFET device is electrically connected to thesource contact 2′ of the second normally-off MESFET device. Furthermore, the top metal layers of the stackedgate contact - This configuration allows for provision of a digital NOT gate, which can also be used as an inverter amplifier. Because the input terminal is attached to
top metal layer stacked gate contacts bottom metal layer semiconductor top metal layer semiconductor layer bottom metal layer semiconductor layer -
FIG. 5 shows a flow diagram of an embodiment of amethod 100 according to the invention for manufacturing a normally-off MESFET device with a stacked gate contact. - In a method step 101 a
semiconductor layer 1 is provided, for example a semiconductor layer, which forms a HEMT structure. - In
step 102, asource contact 2 and adrain contact 3 are applied onto thesemiconductor layer 1. This may be done for instance by metal deposition in an evaporation process and/or by sputtering. - A
bottom metal layer 41 is applied onto thesemiconductor layer 1 instep 103, which may be performed analog to the application of the metallic source anddrain contacts bottom metal layer 41 is applied such that it forms a Schottky contact with thesemiconductor layer 1, onto which it is deposited. This leads to the creation of adepletion region 5 in thesemiconductor layer 1 below thebottom metal layer 41. -
Method step 104 comprises applying an insulatinglayer 42 onto thebottom metal layer 41. Depending on the material of the insulatinglayer 42 this may be performed for instance by Plasma Enhanced Chemical Vapor Deposition (PECVD) for example in the case of nitrides, or Atomic Layer Deposition (ALD) for example in the case of oxides such as HfO2. Also, a chemical treatment of the depositedbottom metal layer 41, such as Plasma Oxidation, is possible in order to achieve the application of the insulatinglayer 42, for example in the case of TiO2. - In step 105 a
top metal layer 43 is applied onto the insulatinglayer 42, which allows to modulate the extension of thedepletion region 5 into thesemiconductor layer 1 by application of a voltage to thetop metal layer 43. Similar to thebottom metal layer 41 and the source anddrain contacts top metal layer 43 may be exemplarily done in an evaporation process and/or by sputtering. If the insulatinglayer 42 and thetop metal layer 43 are to be applied in-situ, an appropriate processing means has to be chosen in order to being able to deposit the insulating (non-conducting)layer 42 as well as the (conducting)top metal layer 43. For example, this can be achieved in an ALD system. - The embodiments of the invention described in this specification and the optional features and characteristics indicated in each case with respect thereto shall also be understood as disclosed in all combinations with each other. In particular, the description of a feature encompassed by an embodiment—unless explicitly stated to the contrary—shall also not be understood herein as meaning that the feature is indispensable or essential for the embodiment.
Claims (14)
1. A normally off MESFET device comprising a semiconductor layer (1), a source contact (2), a drain contact (3) and a stacked gate contact (4), wherein the stacked gate contact (4) comprises a bottom metal layer (41), a top metal layer (43) and an insulating layer (42) between the bottom and top metal layers, wherein the source (2), drain (3) and stacked gate contacts (4) are in contact with the semiconductor layer (1), wherein the bottom metal layer (41) and the semiconductor layer (1) form a Schottky contact, creating a depletion region (5) in the semiconductor layer (1) below the bottom metal layer (41), and wherein extension of the depletion region (5) into the semiconductor layer (1) is configured to be modulated by application of a voltage to the top metal layer (43).
2. The normally off MESFET device of claim 1 , wherein the semiconductor layer (1) comprises a first semiconductor sublayer (11) and a second semiconductor sublayer (12).
3. The normally off MESFET device of claim 1 , wherein the semiconductor layer (1) comprises a compound semiconductor, preferably a III-V semiconductor material.
4. The normally off MESFET device of claim 3 , wherein the semiconductor layer (1) forms a HEMT structure, wherein the first semiconductor sublayer (11) is a substrate layer and the second semiconductor sublayer (12) is a barrier layer, and wherein the first semiconductor sublayer (12) comprises a high electron mobility region.
5. The normally off MESFET device of claim 1 , wherein the depletion region (5) in the semiconductor layer (1) is created along an entire thickness of the semiconductor layer (1).
6. The normally-off MESFET device of claim 1 , wherein the insulating layer (42) comprises at least two sublayers of different materials.
7. The normally-off MESFET device of claim 1 , wherein the top metal layer (43) comprises a first area (431) and a second area (432), wherein the first and second areas are electrically separated from each other, and wherein the extension of the depletion region (5) into the semiconductor layer (1) is configured to be modulated by application of a voltage to at least one of the first area (431) and the second area (432).
8. The normally off MESFET device of claim 1 , wherein the bottom metal layer (41) is arranged to be electrically connected, preferably externally.
9. The normally off MESFET device of claim 1 , wherein a thickness of the insulating layer (42) is designed to limit leakage current between the bottom metal layer (41) and the top metal layer (43) in an on-state to less than 4000 A/cm2, preferably to less than 1000 A/cm2, more preferably to less than 100 A/cm2.
10. The normally-off MESFET device of claim 1 , wherein the stacked gate contact (4) is configured to have voltages of both polarities applied to the top metal layer (43).
11. A method (100) of manufacturing a normally-off MESFET device with a stacked gate contact (4) of claim 1 , comprising:
providing (101) a semiconductor layer (1);
applying (102) a source contact (2) and a drain contact (3) onto the semiconductor layer (1);
applying (103) a bottom metal layer (41) onto the semiconductor layer (1), wherein the bottom metal layer (41) and the semiconductor layer (1) form a Schottky contact, creating a depletion region (5) in the semiconductor layer (1) below the bottom metal layer (41);
applying (104) an insulating layer (42) onto the bottom metal layer (41);
applying (105) a top metal layer (43) onto the insulating layer (42), wherein the extension of the depletion region (5) into the semiconductor layer (1) is configured to be modulated by application of a voltage to the top metal layer (43), wherein the insulating layer (42) and the top metal layer (43) are applied in-situ.
12. The method (100) of claim 11 , wherein a transistor area is defined as the area spanned between the source contact (2) and the drain contact (3), wherein the step of applying (103) a bottom metal layer (41) comprises extending the bottom metal layer (41) to a stacked gate area different from the transistor area, and wherein the insulating layer (42) is applied onto the bottom metal layer (41) in the stacked gate area.
13. An electrical circuit, comprising:
a first normally-off MESFET device of claim 1 , wherein the semiconductor layer (1) comprises an n-type semiconductor; and
a second normally-off MESFET device of claim 1 , wherein the semiconductor layer (1′) comprises a p-type semiconductor.
14. The electrical circuit of claim 13 , wherein the drain contact (3) of the first normally-off MESFET device is electrically connected to the source contact (2′) of the second normally-off MESFET device, wherein the top metal layer (43) of the first normally-off MESFET device and the top metal layer (43′) of the second normally-off MESFET device are electrically connected, and wherein the extension of the depletion region (5, 5′) into the semiconductor layer (1, 1′) in the first normally-off MESFET device and in the second normally-off MESFET devices is configured to be modulated by application of a voltage to one of the top metal layers (43, 43′).
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP20196866.6A EP3971973A1 (en) | 2020-09-18 | 2020-09-18 | Inverters, amplifiers and universal gates based on stacked gate mesfet and hemt |
EP20196866.6 | 2020-09-18 | ||
EP20196868.2 | 2020-09-18 | ||
EP20196868.2A EP3971991A1 (en) | 2020-09-18 | 2020-09-18 | Stacked gate mesfet/hemt transistor eliminating gate leakage current and providing normally off transistor |
PCT/EP2021/075056 WO2022058269A1 (en) | 2020-09-18 | 2021-09-13 | Normally-off mesfet device with stacked gate contact |
Publications (1)
Publication Number | Publication Date |
---|---|
US20240038869A1 true US20240038869A1 (en) | 2024-02-01 |
Family
ID=77913103
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US18/245,838 Pending US20240038869A1 (en) | 2020-09-18 | 2021-09-13 | Normally-off mesfet device with stacked gate contact |
Country Status (4)
Country | Link |
---|---|
US (1) | US20240038869A1 (en) |
EP (1) | EP4214755A1 (en) |
CN (1) | CN116195069A (en) |
WO (1) | WO2022058269A1 (en) |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR2483146A1 (en) * | 1980-05-23 | 1981-11-27 | Thomson Csf | HIGH-SPEED FAST LOGIC OPERATOR WITH COMPLEX LOGIC FUNCTION USING AT LEAST ONE LOW VOLTAGE FIELD EFFECT TRANSISTOR |
FR2545989B1 (en) * | 1983-05-10 | 1985-07-05 | Thomson Csf | FIELD EFFECT TRANSISTOR, OPERATING IN ENRICHMENT |
JP2718076B2 (en) * | 1988-08-09 | 1998-02-25 | 日本電気株式会社 | Method for manufacturing group III-V compound semiconductor device |
JP2002324813A (en) * | 2001-02-21 | 2002-11-08 | Nippon Telegr & Teleph Corp <Ntt> | Heterostructure field-effect transistor |
JP5214652B2 (en) * | 2010-03-10 | 2013-06-19 | 株式会社東芝 | Semiconductor device |
JP5732228B2 (en) * | 2010-10-28 | 2015-06-10 | 新日本無線株式会社 | Manufacturing method of nitride semiconductor device |
-
2021
- 2021-09-13 WO PCT/EP2021/075056 patent/WO2022058269A1/en active Application Filing
- 2021-09-13 CN CN202180063691.8A patent/CN116195069A/en active Pending
- 2021-09-13 EP EP21777477.7A patent/EP4214755A1/en active Pending
- 2021-09-13 US US18/245,838 patent/US20240038869A1/en active Pending
Also Published As
Publication number | Publication date |
---|---|
WO2022058269A1 (en) | 2022-03-24 |
CN116195069A (en) | 2023-05-30 |
EP4214755A1 (en) | 2023-07-26 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8963209B2 (en) | Enhancement-mode HFET circuit arrangement having high power and a high threshold voltage | |
US9087718B2 (en) | Enhancement-mode III-nitride devices | |
US20060197107A1 (en) | Semiconductor device and production method thereof | |
JP2006222414A (en) | Semiconductor apparatus | |
KR101248202B1 (en) | Enhancement-mode high-electron-mobility transistor and the manufacturing method thereof | |
JP2007180143A (en) | Nitride semiconductor element | |
JP2012212875A (en) | High voltage composite semiconductor device with protection for low voltage device | |
US20220416072A1 (en) | Nitride semiconductor device and method of manufacturing the same | |
US10243049B2 (en) | Nitride semiconductor device | |
US20170098649A1 (en) | Semiconductor device | |
US11705513B2 (en) | Nitride semiconductor device | |
US20220384418A1 (en) | Nitride-based semiconductor bidirectional switching device and method for manufacturing the same | |
EP3599640B1 (en) | High electron mobility transistor esd protection structures | |
WO2023010560A1 (en) | Nitride-based semiconductor ic chip and method for manufacturing thereof | |
US20230317840A1 (en) | Hemt and method of fabricating the same | |
US20240038869A1 (en) | Normally-off mesfet device with stacked gate contact | |
CN116864530A (en) | Semiconductor device with a semiconductor layer having a plurality of semiconductor layers | |
EP3971991A1 (en) | Stacked gate mesfet/hemt transistor eliminating gate leakage current and providing normally off transistor | |
EP4307392A1 (en) | Jfet device with stacked gate contact | |
WO2024103252A1 (en) | Nitride-based semiconductor ic chip and method for manufacturing the same | |
US20240030216A1 (en) | Semiconductor device | |
WO2024040516A1 (en) | Nitride-based electronic device with wafer-level dynamic on-resistance monitoring capability | |
Lu et al. | Enhancement-mode AlGaN/GaN HEMTs with high linearity fabricated by hydrogen plasma treatment | |
JP6007927B2 (en) | Semiconductor device | |
CN112397584A (en) | Enhanced high electron mobility transistor element |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: III-V TECHNOLOGIES GMBH, AUSTRIA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:RAISSI, FARSHID;REEL/FRAME:063021/0557 Effective date: 20230316 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |