US20190237558A1 - Sic semiconductor device having pn junction interface and method for manufacturing the sic semiconductor device - Google Patents
Sic semiconductor device having pn junction interface and method for manufacturing the sic semiconductor device Download PDFInfo
- Publication number
- US20190237558A1 US20190237558A1 US16/374,226 US201916374226A US2019237558A1 US 20190237558 A1 US20190237558 A1 US 20190237558A1 US 201916374226 A US201916374226 A US 201916374226A US 2019237558 A1 US2019237558 A1 US 2019237558A1
- Authority
- US
- United States
- Prior art keywords
- layer
- semiconductor device
- drift layer
- formation step
- manufacturing
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 104
- 238000000034 method Methods 0.000 title claims abstract description 72
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 66
- 150000002500 ions Chemical class 0.000 claims abstract description 124
- 229910052799 carbon Inorganic materials 0.000 claims abstract description 91
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical group [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 claims abstract description 86
- 125000004432 carbon atom Chemical group C* 0.000 claims abstract description 47
- 239000000758 substrate Substances 0.000 claims abstract description 44
- 230000004913 activation Effects 0.000 claims abstract description 38
- 239000012535 impurity Substances 0.000 claims abstract description 34
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 claims description 151
- 229910010271 silicon carbide Inorganic materials 0.000 claims description 149
- 238000002513 implantation Methods 0.000 claims description 37
- 230000015572 biosynthetic process Effects 0.000 claims description 36
- 238000010438 heat treatment Methods 0.000 claims description 29
- 230000001939 inductive effect Effects 0.000 claims description 26
- 230000001681 protective effect Effects 0.000 claims description 22
- 239000007943 implant Substances 0.000 claims description 10
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 claims description 9
- 229910052796 boron Inorganic materials 0.000 claims description 9
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 claims description 8
- 229910052782 aluminium Inorganic materials 0.000 claims description 6
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 claims description 6
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 claims description 4
- 229910052757 nitrogen Inorganic materials 0.000 claims description 4
- 229910052698 phosphorus Inorganic materials 0.000 claims description 4
- 239000011574 phosphorus Substances 0.000 claims description 4
- 239000010410 layer Substances 0.000 description 220
- 230000008569 process Effects 0.000 description 33
- 238000005468 ion implantation Methods 0.000 description 26
- 230000007547 defect Effects 0.000 description 23
- 239000002019 doping agent Substances 0.000 description 19
- 239000000969 carrier Substances 0.000 description 16
- 125000004429 atom Chemical group 0.000 description 11
- 230000000694 effects Effects 0.000 description 11
- 230000003647 oxidation Effects 0.000 description 10
- 238000007254 oxidation reaction Methods 0.000 description 10
- 230000006798 recombination Effects 0.000 description 9
- 238000002347 injection Methods 0.000 description 7
- 239000007924 injection Substances 0.000 description 7
- -1 intrinsic defects Substances 0.000 description 6
- 239000000463 material Substances 0.000 description 6
- 238000005215 recombination Methods 0.000 description 6
- 239000013078 crystal Substances 0.000 description 5
- 230000005684 electric field Effects 0.000 description 5
- 238000005530 etching Methods 0.000 description 4
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 3
- 238000000137 annealing Methods 0.000 description 3
- 238000001773 deep-level transient spectroscopy Methods 0.000 description 3
- 238000010586 diagram Methods 0.000 description 3
- 239000010703 silicon Substances 0.000 description 3
- 229910052710 silicon Inorganic materials 0.000 description 3
- 239000002344 surface layer Substances 0.000 description 3
- 230000007704 transition Effects 0.000 description 3
- PFNQVRZLDWYSCW-UHFFFAOYSA-N (fluoren-9-ylideneamino) n-naphthalen-1-ylcarbamate Chemical compound C12=CC=CC=C2C2=CC=CC=C2C1=NOC(=O)NC1=CC=CC2=CC=CC=C12 PFNQVRZLDWYSCW-UHFFFAOYSA-N 0.000 description 2
- 230000003213 activating effect Effects 0.000 description 2
- 229910052734 helium Inorganic materials 0.000 description 2
- 239000001307 helium Substances 0.000 description 2
- SWQJXJOGLNCZEY-UHFFFAOYSA-N helium atom Chemical compound [He] SWQJXJOGLNCZEY-UHFFFAOYSA-N 0.000 description 2
- 239000001257 hydrogen Substances 0.000 description 2
- 229910052739 hydrogen Inorganic materials 0.000 description 2
- 125000004435 hydrogen atom Chemical class [H]* 0.000 description 2
- JMASRVWKEDWRBT-UHFFFAOYSA-N Gallium nitride Chemical compound [Ga]#N JMASRVWKEDWRBT-UHFFFAOYSA-N 0.000 description 1
- 101000582320 Homo sapiens Neurogenic differentiation factor 6 Proteins 0.000 description 1
- 102100030589 Neurogenic differentiation factor 6 Human genes 0.000 description 1
- XLOMVQKBTHCTTD-UHFFFAOYSA-N Zinc monoxide Chemical compound [Zn]=O XLOMVQKBTHCTTD-UHFFFAOYSA-N 0.000 description 1
- 238000009825 accumulation Methods 0.000 description 1
- 230000009471 action Effects 0.000 description 1
- 150000001638 boron Chemical class 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 230000003247 decreasing effect Effects 0.000 description 1
- 239000006185 dispersion Substances 0.000 description 1
- 238000010893 electron trap Methods 0.000 description 1
- 238000011156 evaluation Methods 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 230000005524 hole trap Effects 0.000 description 1
- 229910044991 metal oxide Inorganic materials 0.000 description 1
- 150000004706 metal oxides Chemical class 0.000 description 1
- 229920002120 photoresistant polymer Polymers 0.000 description 1
- 238000004611 spectroscopical analysis Methods 0.000 description 1
- 230000001052 transient effect Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66053—Multistep manufacturing processes of devices having a semiconductor body comprising crystalline silicon carbide
- H01L29/6606—Multistep manufacturing processes of devices having a semiconductor body comprising crystalline silicon carbide the devices being controllable only by variation of the electric current supplied or the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. two-terminal devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/0445—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising crystalline silicon carbide
- H01L21/0455—Making n or p doped regions or layers, e.g. using diffusion
- H01L21/046—Making n or p doped regions or layers, e.g. using diffusion using ion implantation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/322—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to modify their internal properties, e.g. to produce internal imperfections
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/0603—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
- H01L29/0607—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration
- H01L29/0611—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices
- H01L29/0615—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/08—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/0843—Source or drain regions of field-effect devices
- H01L29/0847—Source or drain regions of field-effect devices of field-effect transistors with insulated gate
- H01L29/0852—Source or drain regions of field-effect devices of field-effect transistors with insulated gate of DMOS transistors
- H01L29/0873—Drain regions
- H01L29/0878—Impurity concentration or distribution
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/10—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/1095—Body region, i.e. base region, of DMOS transistors or IGBTs
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/16—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic System
- H01L29/1608—Silicon carbide
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/30—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by physical imperfections; having polished or roughened surface
- H01L29/32—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by physical imperfections; having polished or roughened surface the imperfections being within the semiconductor body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/86—Types of semiconductor device ; Multistep manufacturing processes therefor controllable only by variation of the electric current supplied, or only the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched
- H01L29/861—Diodes
- H01L29/8611—Planar PN junction diodes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/86—Types of semiconductor device ; Multistep manufacturing processes therefor controllable only by variation of the electric current supplied, or only the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched
- H01L29/861—Diodes
- H01L29/868—PIN diodes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/70—Bipolar devices
- H01L29/72—Transistor-type devices, i.e. able to continuously respond to applied control signals
- H01L29/739—Transistor-type devices, i.e. able to continuously respond to applied control signals controlled by field-effect, e.g. bipolar static induction transistors [BSIT]
- H01L29/7393—Insulated gate bipolar mode transistors, i.e. IGBT; IGT; COMFET
- H01L29/7395—Vertical transistors, e.g. vertical IGBT
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/70—Bipolar devices
- H01L29/74—Thyristor-type devices, e.g. having four-zone regenerative action
- H01L29/744—Gate-turn-off devices
Definitions
- the present invention improves electrical characteristics of a semiconductor device.
- SiC silicon carbide
- MOSFET metal oxide semiconductor field effect transistor
- IGBT insulated gate bipolar transistor
- a drift layer having a low concentration and a great thickness is used to keep withstand pressure. Consequently, when a semiconductor device is used as a unipolar device, a drift resistance and an ON resistance are likely to increase. Thus, a bipolar device is often used to reduce the ON resistance. Examples of a bipolar device include a pn diode and an IGBT, for example. In the bipolar device, carriers including both electrons and positive holes contribute to conduction, so that a drift layer at a low concentration seemingly functions as if the drift layer is doped at a high concentration (conductivity modulation effects), and the ON resistance is significantly reduced.
- a time constant (lifetime of carriers) in which excess carriers disappear due to recombination is an important index.
- the longer lifetime further enhances the conductivity modulation effects in the bipolar device. As a result, the ON resistance can be reduced.
- the lifetime is too long, the accumulation of the carriers reduces switching characteristics of the bipolar device, which increases a switching loss. Therefore, the lifetime needs to be properly controlled according to the intended purpose of the device.
- the lifetime of the semiconductor material is represented by an inverse of a sum of an inverse of a lifetime in each recombination process.
- a process in which a lifetime is the shortest among the plurality of recombination processes limits the rate of the lifetime of the semiconductor material.
- a lifetime is not a transition between intrinsic band gaps of a semiconductor material, and a lifetime is determined by a recombination center.
- the recombination center that is a main cause of reducing a lifetime is referred to as a lifetime killer.
- Mr. Zhang has specified a defect being a lifetime killer among electrically active defects (referred to as recombination centers or carrier traps) in an as-grown SiC layer by using the deep level transient spectroscopy (DLTS) and the minority carrier transient spectroscopy (MCTS) (Non-Patent Document 1).
- DLTS deep level transient spectroscopy
- MCTS minority carrier transient spectroscopy
- Non-Patent Document 1 electron traps by intrinsic defects and positive hole traps by boron impurities at the Z1/Z2 and EH6/7 centers are measured. Since a density of Z1/Z2 traps or a density of EH6/7 traps particularly indicates an inverse correlation with a lifetime, it is suggested that the Z1/Z2 traps or the EH6/7 traps are lifetime killers.
- Mr. Hiyoshi has proposed the model in which thermal oxidation of an as-grown SiC epitaxial layer disperses interstitial carbon atoms ejected into the SiC layer in the thermal oxidation process, and thus the interstitial carbon atoms fill carbon vacancies in the as-grown SiC epitaxial layer, indicating that the thermal oxidation reduces a density of Z1/Z2 traps or a density of EH6/7 traps (Non-Patent Document 2).
- Mr. Tsuchida has proposed the method of making traps electrically inert by implanting ions in an SiC crystal layer to additionally introduce interstitial carbon atoms in a shallow surface layer. Furthermore, by heating the SiC crystals, the interstitial carbon atoms additionally introduced in the surface layer are dispersed to the deeper area while the interstitial carbon atoms are combined with the carbon vacancies in the SiC crystal layer (Patent Document 1).
- Non-Patent Document 3 discloses that particularly Z1/Z2 traps or EH6/7 traps are generated at a high concentration by the ion implantation and the traps are decreasingly distributed from the surface of the SiC layer toward the deeper area.
- Patent Document 2 It has been proposed that dopant atoms such as aluminum and boron are ion-implanted in a surface of an SiC layer, and carbon atoms are simultaneously ion-implanted therein when an element structure is formed by electrically activating impurities in the surface layer through annealing in the process of manufacturing an SiC device (Patent Document 2).
- Patent Document 2 by ion-implanting carbon with boron in the surface of the SiC layer and introducing the surplus interstitial carbon atoms, the introduced surplus interstitial carbon atoms occupy carbon vacancies first, and boron is selectively introduced to silicon vacancies instead of the carbon vacancies at the time of annealing for electrically activating the impurities.
- a rate of boron that is electrically active is increased (a rate of activated boron is improved) more than the case of ion-implanting boron alone.
- a bipolar device used in an extra-high-voltage region for example, greater than or equal to 10 kV
- conductivity modulation effects are actively used to reduce an ON resistance. It is important here that minority carriers are injected in a conductivity modulation layer (drift layer), which is a key to the conductivity modulation, through a pn junction interface.
- drift layer conductivity modulation layer
- the drift layer is an n-semiconductor
- positive holes are minority carriers.
- the more minority carriers injected through the pn junction interface further enhances the conductivity modulation effects.
- the ON resistance is reduced.
- many electrically active defects such as carbon vacancies, namely, carrier traps occur close to (for example, within 500 nm from) the pn junction interface
- the injection of the minority carriers is hampered, which reduces the conductivity modulation effects. This leads to a unipolar action (in which carriers including electrons or carriers including positive holes contribute to conduction), and thus the ON resistance is not reduced.
- the carrier traps are formed not only in the surface of the SiC layer but also close to the pn junction interface. This reduces the conductivity modulation effects, and the ON resistance cannot be reduced.
- the present invention has been made in view of the above mentioned problems, and an object thereof is to provide a semiconductor device capable of reducing an ON resistance in a bipolar device and a method for manufacturing the same.
- a method for manufacturing a semiconductor device includes: a drift layer formation step of forming a drift layer of a first conductivity type on a silicon carbide semiconductor substrate; an ion implanted layer formation step of implanting impurity ions being impurities of a second conductivity type in a surface of the drift layer to form an ion implanted layer in which the impurity ions are implanted; a surplus carbon region formation step of implanting interstitial carbon inducing ions that induce carbon between lattices in the drift layer to form a surplus carbon region having surplus interstitial carbon atoms; and a heating step of heating the drift layer after the ion implanted layer formation step and after the surplus carbon region formation step.
- the surplus carbon region formation step implants the interstitial carbon inducing ions in a region deeper than an interface between the ion implanted layer and the drift layer to form the surplus carbon region.
- the heating step heats the drift layer to activate the impurity ions implanted in the ion implanted layer in order to form an activation layer of the second conductivity type while the heating step heats the drift layer to disperse the interstitial carbon atoms toward the activation layer.
- a method for manufacturing a semiconductor device includes: a drift layer formation step of forming a drift layer of a first conductivity type on a silicon carbide semiconductor substrate; an ion implanted layer formation step of implanting impurity ions being impurities of a second conductivity type in a surface of the drift layer to form an ion implanted layer in which the impurity ions are implanted; a substrate removal step of removing the silicon carbide semiconductor substrate; a protective film formation step of forming a protective film at least on a surface of the ion implanted layer after the substrate removal step; a thermal oxide film formation step of forming a thermal oxide film on the surface of the drift layer and a back surface of the drift layer after the protective film formation step; a film removal step of removing the protective film and the thermal oxide film; and a heating step of heating the drift layer after the ion implanted layer formation step.
- the thermal oxide film formation step forms the thermal oxide film to cause interstitial carbon atoms to be ejected into the drift layer.
- the heating step heats the drift layer to activate the impurity ions implanted in the ion implanted layer in order to form an activation layer of the second conductivity type.
- a semiconductor device includes a drift layer of a first conductivity type formed on a silicon carbide semiconductor substrate and an activation layer of a second conductivity type formed in a predetermined region on a surface side of the drift layer.
- a relationship among a carrier lifetime A (ns) in a surface of the activation layer, a carrier lifetime B (ns) in an interface between the activation layer and the drift layer, and a thickness T (m) of the drift layer satisfies B ⁇ A ⁇ 10 and B ⁇ 0.3 ⁇ T 2 .
- the surplus carbon region is formed in the region deeper than the interface between the ion implanted layer and the drift layer, and the interstitial carbon atoms are dispersed toward the activation layer by heating the drift layer.
- the carrier traps close to the pn junction interface can be effectively reduced or removed. Therefore, the ON resistance of the semiconductor device can be reduced.
- FIG. 1 is a cross-sectional view for describing a process of manufacturing a semiconductor device according to a first embodiment.
- FIG. 2 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the first embodiment.
- FIG. 3 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the first embodiment.
- FIG. 4 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the first embodiment.
- FIG. 5 is a cross-sectional view schematically showing an element structure of the SiC semiconductor device manufactured by using the method for manufacturing a semiconductor device according to the first embodiment.
- FIG. 6 is a cross-sectional view for describing a process of manufacturing a semiconductor device according to a second embodiment.
- FIG. 7 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the second embodiment.
- FIG. 8 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the second embodiment.
- FIG. 9 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the second embodiment.
- FIG. 10 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the second embodiment.
- FIG. 11 is a cross-sectional view schematically showing an element structure of the SiC semiconductor device manufactured by using the method for manufacturing a semiconductor device according to the second embodiment.
- FIG. 12 is a cross-sectional view for describing a process of manufacturing a semiconductor device according to a third embodiment.
- FIG. 13 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the third embodiment.
- FIG. 14 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the third embodiment.
- FIG. 15 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the third embodiment.
- FIG. 16 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the third embodiment.
- FIG. 17 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the third embodiment.
- FIG. 18 is a cross-sectional view for describing a process of manufacturing a semiconductor device according to a fourth embodiment.
- FIG. 19 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the fourth embodiment.
- FIG. 20 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the fourth embodiment.
- FIG. 21 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the fourth embodiment.
- FIG. 22 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the fourth embodiment.
- FIG. 23 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the fourth embodiment.
- FIG. 24 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the fourth embodiment.
- FIG. 25 is a diagram for describing a profile of carrier lifetime in the SiC semiconductor device manufactured by using the method for manufacturing a semiconductor device according to the first embodiment.
- FIG. 26 is a diagram for describing a profile of carrier lifetime in the SiC semiconductor device manufactured by using the method for manufacturing a semiconductor device according to the first embodiment.
- FIGS. 1 to 4 are cross-sectional views schematically showing processes of manufacturing a semiconductor device in which carrier traps close to (for example, within 500 nm from) a pn junction interface are reduced or removed by using a method for manufacturing a semiconductor device according to this embodiment.
- epitaxial growth is performed on a first main surface (front surface) of an SiC substrate 11 of an n-type with a predetermined dopant.
- an SiC epitaxial layer 12 (or also called an epilayer) of the n-type is formed on the first main surface of the SiC substrate 11 of the n-type.
- silicon carbide is a kind of wide band gap semiconductor.
- a wide band gap semiconductor typically represents a semiconductor having a band gap width of approximately 2 eV or more.
- a group III-nitride typified by gallium nitride (GaN), a group II-oxide typified by zinc oxide (ZnO), a group II-chalcogenide typified by zinc selenide (ZnSe), and silicon carbide are known as a wide band gap semiconductor.
- silicon carbide is used in descriptions, but another semiconductor and a wide band gap semiconductor are similarly applicable.
- ion implantation of p-dopant atoms is performed in a predetermined region (partial region) of the first main surface of the SiC epitaxial layer 12 through an implantation mask 30 .
- dopant atoms include aluminum, boron, phosphorus, and nitrogen, for example.
- a photomechanical photoresist or an oxide film, for example, is used as the implantation mask 30 .
- an ion implanted layer 13 in which the dopant ions (impurity ions) are implanted is formed in the first main surface of the SiC epitaxial layer 12 .
- the ion implantation may be performed with single implantation energy or performed with implantation energy that is gradually changed from, for example, high to low.
- An implantation surface density during the ion implantation is preferably in a range of 1 ⁇ 10 13 cm ⁇ 2 to 1 ⁇ 10 16 cm ⁇ 2 .
- Implantation energy during the ion implantation is preferably in a range of 10 keV to 10 MeV.
- the SiC layer in the ion implantation preferably has a temperature in a range of 10° C. to 1000° C., more preferably in a range of 200° C. to 800° C.
- interstitial carbon inducing ions that induce carbon between lattices are further implanted in the predetermined region of the first main surface of the SiC epitaxial layer 12 .
- interstitial carbon inducing ions include carbon, silicon, hydrogen, and helium, for example.
- a surplus carbon region 31 having surplus interstitial carbon atoms is formed.
- the surplus carbon region 31 having the surplus interstitial carbon atoms is formed in the region (in which a direction far away from the first main surface in the SiC epitaxial layer 12 is a depth direction) deeper than the interface between the ion implanted layer 13 and the SiC epitaxial layer 12 .
- the surplus carbon region 31 is formed on the deeper region side close to the interface between the ion implanted layer 13 and the SiC epitaxial layer 12 .
- the surplus carbon region 31 is preferably formed on the deeper region side within 500 nm from the interface between the ion implanted layer 13 and the SiC epitaxial layer 12 .
- the ion implantation may be performed with single implantation energy or performed with implantation energy that is gradually changed from, for example, high to low.
- An implantation surface density during the ion implantation is preferably in a range of 1 ⁇ 10 13 cm ⁇ 2 to 1 ⁇ 10 16 cm ⁇ 2 .
- Implantation energy during the ion implantation is preferably in a range of 10 keV to 10 MeV.
- the SiC layer in the ion implantation preferably has a temperature in a range of 10° C. to 1000° C., more preferably in a range of 200° C. to 800° C.
- the implantation energy in the ion implantation is preferably greater than the implantation energy previously used for implanting the ions of the dopant atoms.
- the surplus carbon region 31 having the surplus interstitial carbon atoms can be formed in the region deeper than the interface between the ion implanted layer 13 and the SiC epitaxial layer 12 .
- the implantation surface density in the ion implantation is preferably selected so as to exceed a density of carrier traps (for example, higher than or equal to 1 ⁇ 10 13 cm ⁇ 2 ) that may be generated close to (for example, within 500 nm from) a pn junction interface (interface between the ion implanted layer 13 and the SiC epitaxial layer 12 ).
- the interstitial carbon inducing ions are implanted after the dopant ions are implanted, but the order may be changed.
- heating the SiC epitaxial layer 12 activates the dopant atoms in the ion implanted layer 13 while dispersing the interstitial carbon atoms toward the ion implanted layer 13 to be combined with point defects close to the pn junction interface.
- an activation layer 113 of a p-type is formed while the carrier traps particularly close to the pn junction interface are reduced or removed.
- a heating temperature of the SiC epitaxial layer 12 is preferably in a range of 1000° C. to 2000° C., more preferably in a range of 1400° C. to 1800° C.
- FIG. 5 is a cross-sectional view schematically showing an element structure of the SiC semiconductor device (pn diode) manufactured by using the method for manufacturing a semiconductor device according to this embodiment.
- an pn diode 10 using SiC includes the SiC substrate 11 , the SiC epitaxial layer 12 (drift layer), the activation layer 113 (anode region), an electric field relaxation region 14 , an anode electrode 15 , and a cathode electrode 16 .
- the SiC epitaxial layer 12 (drift layer) is an n-type layer that is epitaxially grown on the first main surface of the SiC substrate 11 of the n-type at a high concentration and that has a concentration lower than that of the SiC substrate 11 .
- the activation layer 113 (anode region) is a p-type layer at a high concentration that is formed, by the ion implantation, in the predetermined region in the surface of the SiC epitaxial layer 12 of the n-type at the low concentration.
- the electric field relaxation region 14 is a p-type region that is formed, by the ion implantation, in the predetermined region in the surface of the SiC epitaxial layer 12 of the n-type at the low concentration and that has a concentration lower than that of the activation layer 113 .
- the anode electrode 15 is an electrode formed on the surface of the activation layer 113 (anode region).
- the cathode electrode 16 is an electrode formed on a second main surface (a surface opposite to the first main surface, namely, a back surface) of the SiC substrate 11 .
- point defects that are electrically active are combined with interstitial carbon atoms particularly close to the pn junction interface, which reduces or removes the carrier traps. This accelerates an injection of minority carriers into the pn interface, and excellent electrical characteristics can be achieved.
- the method for manufacturing a semiconductor device forms the SiC epitaxial layer 12 as a drift layer of a first conductivity type (for example, an n-type) on the SiC substrate 11 as a silicon carbide semiconductor substrate.
- the impurity ions being impurities of a second conductivity type (for example, a p-type) are implanted in the surface of the SiC epitaxial layer 12 to form the ion implanted layer 13 in which the impurity ions are implanted.
- the interstitial carbon inducing ions that induce carbon between lattices are implanted in the SiC epitaxial layer 12 to form the surplus carbon region 31 having the surplus interstitial carbon atoms. After the ion implanted layer 13 is formed and after the surplus carbon region 31 is formed, the SiC epitaxial layer 12 is heated.
- the interstitial carbon inducing ions are implanted in the region deeper than the interface between the ion implanted layer 13 and the SiC epitaxial layer 12 to form the surplus carbon region 31 .
- the SiC epitaxial layer 12 is heated, heating the SiC epitaxial layer 12 activates the impurity ions implanted in the ion implanted layer 13 to form the activation layer 113 of the second conductivity type while heating the SiC epitaxial layer 12 disperses the interstitial carbon atoms toward the activation layer 113 .
- surplus carbon region 31 may be replaced with a surplus carbon region 31 A described below.
- the activation layer 113 may be replaced with an activation layer 113 A described below.
- This configuration can effectively reduce or remove the carrier traps close to the pn junction interface by forming the surplus region 31 in the region deeper than the interface between the ion implanted layer 13 and the SiC epitaxial layer 12 and also by heating the SiC epitaxial layer 12 to disperse the interstitial carbon atoms toward the activation layer 113 . This accelerates the injection of the minority carriers through the pn injection interface, and an ON resistance of the semiconductor device can be reduced.
- the interstitial carbon inducing ions are implanted in the region deeper than the interface between the ion implanted layer 13 and the SiC epitaxial layer 12 , the interstitial carbon atoms can be introduced in the surplus carbon region 31 while avoiding the surface of the ion implanted layer 13 in which the carrier traps are generated at a higher concentration.
- the SiC epitaxial layer 12 is heated to disperse the interstitial carbon atoms, the point defects close to the pn junction interface can be combined with the interstitial carbon atoms more effectively than the case in which the interstitial carbon inducing ions are implanted in the surface of the ion implanted layer 13 . Therefore, the implantation surface density of the interstitial carbon atoms does not need to be made at a high concentration, and it suffices that the implantation surface density exceeds the density of the carrier traps at a lower concentration close to the pn junction interface.
- the interstitial carbon inducing ions having a higher implantation surface density of the interstitial carbon atoms need to be implanted when heating the SiC epitaxial layer 12 disperses the interstitial carbon atoms such that the dispersion of the interstitial carbon atoms reaches the point defects close to the pn junction interface.
- the carrier traps are generated at a higher concentration in the surface of the ion implanted surface 13 , so that the interstitial carbon inducing ions having the implantation surface density that exceeds the density of the carrier traps in the above-mentioned region need to be introduced. At a high implantation surface density of ions that are implanted, new implantation defects may occur.
- the interstitial carbon inducing ions having the implantation surface density higher than the density of the carrier traps in the interface between the ion implanted layer 13 and the SiC epitaxial layer 12 are implanted to form the surplus carbon region 31 .
- This configuration can sufficiently reduce or remove the carrier traps in the interface between the ion implanted layer 13 and the SiC epitaxial layer 12 by implanting the interstitial carbon inducing ions.
- FIGS. 25 and 26 are diagrams for describing a profile of carrier lifetime in the SiC semiconductor device (pn diode) manufactured by using the method for manufacturing a semiconductor device according to this embodiment.
- FIG. 26 schematically shows carrier lifetime in a Y-Y′ section (in a thickness direction of the substrate) of the pn diode shown in FIG. 25 .
- the vertical axis represents carrier lifetime
- the horizontal axis represents a depth position in the Y-Y′ section.
- a, b, c, and d each represent the corresponding depth positions of the surface of the activation layer 113 , the interface (pn junction interface) between the lower surface of the activation layer 113 and the SiC epitaxial layer 12 , the interface between the SiC epitaxial layer 12 and the SiC substrate 11 , and the back surface of the SiC substrate 11 .
- A represents carrier lifetime in the position a (surface of the activation layer), and B represents carrier lifetime in the position b (pn junction interface).
- T represents a length between the positions b and c (thickness of the drift layer).
- the activation layer (anode layer in the case of the pn diode) is formed by ion-implanting the dopant such as aluminum, so that many carrier traps are formed even close to the pn junction interface, and this case is different from the case where the activation layer is epitaxially grown.
- the minority carriers are injected through the pn junction interface, and thus it is important to actively remove or reduce the carrier traps in the pn junction interface in order to accelerate conductivity modulation to reduce the ON resistance of the device.
- the carbon ions at the implantation surface density higher than the density of the carrier traps in the pn junction interface are implanted in the region deeper than the pn junction interface, to thereby form the surplus carbon region.
- the carrier traps in the pn junction interface can be actively removed or reduced. Consequently, as shown in FIG. 26 , the profile of the carrier lifetime is achieved such that the carrier lifetime B in the position b (pn junction interface) with respect to the carrier lifetime A in the position a (surface of the activation layer) satisfies
- the carrier traps in the surface of the activation layer are not sufficiently reduced, and thus the carrier lifetime is short.
- the implanted carbon ions are dispersed from, as the starting point, an implantation peak position in the thickness direction of the substrate, and thus the profile has the carrier lifetime that takes on a maximum value in the implantation peak position of the carbon ions and that is gradually decreased toward the position b or the position c.
- the profile has the carrier lifetime that takes on a maximum value in the implantation peak position of the carbon ions and that is gradually decreased toward the position b or the position c.
- an implantation surface density of the carbon ions and implantation energy are preferably selected such that the carrier lifetime B in the pn junction interface is greater than or equal to 3 ⁇ s.
- the minority carriers for sufficient conductivity modulation performed on the drift layer cannot be supplied from the activation layer, and thus the ON resistance of the device cannot be reduced.
- FIGS. 6 to 10 are cross-sectional views schematically showing processes of manufacturing a semiconductor device in which carrier traps close to the pn junction interface are reduced or removed by using a method for manufacturing a semiconductor device according to this embodiment.
- the same details as those in the first embodiment are not described as appropriate.
- epitaxial growth is performed on the first main surface of the SiC substrate 11 of the n-type with a predetermined dopant (see FIG. 6 ).
- ion implantation of dopant atoms is performed in a predetermined region of the first main surface of the SiC epitaxial layer 12 through the implantation mask 30 (see FIG. 7 ).
- the SiC substrate 11 is completely removed by etching or a mechanical technique.
- the SiC epitaxial layer 12 is exposed.
- interstitial carbon inducing ions are further ion-implanted in a predetermined region or the entire main surface of the second main surface of the SiC epitaxial layer 12 .
- interstitial carbon inducing ions include carbon, silicon, hydrogen, and helium, for example.
- a surplus carbon region 31 A having surplus interstitial carbon atoms is formed.
- the surplus carbon region 31 A having the surplus interstitial carbon atoms is formed in a region deeper than the interface between the ion implanted layer 13 and the SiC epitaxial layer 12 .
- the ion implantation may be performed with single implantation energy or performed with implantation energy that is gradually changed from, for example, high to low.
- An implantation surface density during the ion implantation is preferably in a range of 1 ⁇ 10 13 cm ⁇ 2 to 1 ⁇ 10 16 cm ⁇ 2 .
- Implantation energy during the ion implantation is preferably in a range of 10 keV to 10 MeV.
- the SiC layer in the ion implantation preferably has a temperature in a range of 10° C. to 1000° C., more preferably in a range of 200° C. to 800° C.
- the implantation surface density in the ion implantation is preferably selected so as to exceed a density of carrier traps (for example, higher than or equal to 1 ⁇ 10 13 cm ⁇ 2 ) that may be generated close to (for example, within 500 nm from) the pn junction interface.
- the SiC substrate 11 is removed after the dopant ions are implanted, and the interstitial carbon inducing ions are implanted, but the order may be changed.
- heating the SiC epitaxial layer 12 activates the dopant atoms in the ion implanted layer 13 while dispersing the interstitial carbon atoms toward the ion implanted layer 13 to be combined with point defects close to the pn junction interface.
- an activation layer 113 A of the p-type is formed while carrier traps particularly close to the pn junction interface are reduced or removed.
- a heating temperature of the SiC epitaxial layer 12 is preferably in a range of 1000° C. to 2000° C., more preferably in a range of 1400° C. to 1800° C.
- FIG. 11 is a cross-sectional view schematically showing an element structure of the SiC semiconductor device (pn diode) manufactured by using the method for manufacturing a semiconductor device according to this embodiment.
- a pn diode 20 using SiC includes the SiC epitaxial layer 12 (drift layer), the activation layer 113 A (anode region), the electric field relaxation region 14 , the anode electrode 15 , and the cathode electrode 16 .
- the activation layer 113 A (anode region) is a p-type layer at a high concentration that is formed by implanting ions in the predetermined region in the surface of the SiC epitaxial layer 12 of the n-type at a low concentration.
- the point defects that are electrically active are combined with the interstitial carbon atoms particularly close to the pn junction interface, which reduces or removes the carrier traps. This accelerates an injection of minority carriers into the pn interface, and excellent electrical characteristics can be achieved.
- the method for manufacturing a semiconductor device removes the SiC substrate 11 as a silicon carbide semiconductor substrate before the surplus carbon region 31 A is formed.
- the interstitial carbon inducing ions are implanted from the back surface of the SiC epitaxial layer 12 as a drift layer.
- This configuration increases flexibility in a method for implanting interstitial carbon inducing ions.
- FIGS. 12 to 17 are cross-sectional views schematically showing processes of manufacturing a semiconductor device in which carrier traps close to the pn junction interface are reduced or removed by using a method for manufacturing a semiconductor device according to this embodiment.
- the same details as those in the first embodiment or the second embodiment are not described as appropriate.
- epitaxial growth is performed on the first main surface of the SiC substrate 11 of the n-type with a predetermined dopant (see FIG. 12 ).
- ion implantation of dopant atoms is performed in a predetermined region of the first main surface of the SiC epitaxial layer 12 through the implantation mask 30 (see FIG. 13 ).
- the SiC substrate 11 is completely removed by etching or a mechanical technique (see FIG. 14 ).
- a protective film 17 is formed on the first main surface of the SiC epitaxial layer 12 and the ion implanted layer 13 .
- a deposited oxide film for example, is used as the protective film 17 .
- a thermal oxide film 18 is formed on the second main surface of the SiC epitaxial layer 12 by subsequent thermal oxidation. Since the protective film 17 is formed on the first main surface of the SiC epitaxial layer 12 and the ion implanted layer 13 , the thermal oxide film 18 is not formed thereon.
- a thermal oxidation temperature is preferably in a range of 1000° C. to 1500° C.
- thermal oxidation time is preferably in a range of 10 minutes to 100 hours.
- the thermal oxide film 18 is formed only on the second main surface of the SiC epitaxial layer 12 .
- the protective film 17 may be formed on only the first main surface of the ion implanted layer 13 of the first main surface of the SiC epitaxial layer 12 .
- the thermal oxide film 18 is formed on the region of the first main surface of the SiC epitaxial layer 12 in which the ion implanted layer 13 is not formed and the thermal oxide film 18 is formed on the second main surface of the SiC epitaxial layer 12 by the subsequent thermal oxidation.
- the thermal oxide film 18 is not formed on the first main surface of the ion implanted layer 13 .
- the thermal oxide film 18 is formed, so that the interstitial carbon atoms ejected into the SiC epitaxial layer 12 are combined with point defects in the SiC epitaxial layer 12 and close to the pn junction interface. This reduces or removes the carrier traps.
- a density of the point defects close to (for example, within 500 nm from) the pn junction interface is orders of magnitude higher than a density of the point defects in the SiC epitaxial layer 12 , so that the interstitial carbon atoms are combined with the point defects mainly close to the pn junction interface.
- the protective film 17 and the thermal oxide film 18 are completely removed by etching or a mechanical technique.
- heating the SiC epitaxial layer 12 activates the dopant atoms in the ion implanted layer 13 .
- an activation layer 113 B of the p-type is formed.
- a heating temperature of the SiC epitaxial layer 12 is preferably in a range of 1000° C. to 2000° C., more preferably in a range of 1400° C. to 1800° C.
- the method for manufacturing a semiconductor device forms the SiC epitaxial layer 12 as a drift layer of a first conductivity type (for example, an n-type) on the SiC substrate 11 as a silicon carbide semiconductor substrate.
- the impurity ions being impurities of a second conductivity type (for example, a p-type) are implanted in the surface of the SiC epitaxial layer 12 to form the ion implanted layer 13 in which the impurity ions are implanted.
- the SiC substrate 11 is removed. After the SiC substrate 11 is removed, the protective film 17 is formed at least on the surface of the ion implanted layer 13 .
- the thermal oxide film 18 is formed on the surface of the SiC epitaxial layer 12 and the back surface of the SiC epitaxial layer 12 .
- the protective film 17 and the thermal oxide film 18 are removed.
- the SiC epitaxial layer 12 is heated.
- thermal oxide film 18 In the case where the thermal oxide film 18 is formed, forming the thermal oxide film 18 causes the interstitial carbon atoms to be ejected into the SiC epitaxial layer 12 . In the case where the SiC epitaxial layer 12 is heated, heating the SiC epitaxial layer 12 activates the impurity ions implanted in the ion implanted layer 13 , to thereby form the activation layer 113 B of the second conductivity type.
- This configuration can reduce or remove the carrier traps close to the pn junction interface by ejecting the interstitial carbon atoms into the SiC epitaxial layer 12 when the thermal oxide film 18 is formed. This accelerates the injection of the minority carriers through the pn injection interface, and the ON resistance of the semiconductor device can be reduced.
- the surface of the ion implanted layer 13 is covered with the protective film 17 , so that the thermal oxide film 18 is not formed on the surface of the ion implanted layer 13 .
- the thermal oxide film 18 causes the interstitial carbon atoms to be ejected into the SiC epitaxial layer 12 , the interstitial carbon atoms can be introduced in the SiC epitaxial layer 12 while avoiding the surface of the ion implanted layer 13 in which the carrier traps are generated at a higher concentration.
- FIGS. 18 to 24 are cross-sectional views schematically showing processes of manufacturing a semiconductor device in which carrier traps close to the pn junction interface are reduced or removed by using a method for manufacturing a semiconductor device according to this embodiment.
- the same details as those in the first embodiment, the second embodiment, or the third embodiment are not described as appropriate.
- epitaxial growth is performed on the first main surface of the SiC substrate 11 of the n-type with a predetermined dopant (see FIG. 18 ).
- ion implantation of dopant atoms is performed in a predetermined region of the first main surface of the SiC epitaxial layer 12 through the implantation mask 30 (see FIG. 19 ).
- the SiC substrate 11 is completely removed by etching or a mechanical technique (see FIG. 20 ).
- the protective film 17 is formed on the first main surface of the SiC epitaxial layer 12 and the ion implanted layer 13 .
- the thermal oxide film 18 is formed on the second main surface of the SiC epitaxial layer 12 by subsequent thermal oxidation (see FIG. 21 ).
- the surplus interstitial carbon atoms are introduced by the ion implantation. This can effectively reduce or remove the point defects in the SiC epitaxial layer 12 and close to (for example, within 500 nm from) the pn junction interface.
- the method for manufacturing a semiconductor device forms the protective film 17 at least on the surface of the ion implanted layer 13 , forms the thermal oxide film 18 on the surface of the SiC epitaxial layer 12 and the back surface of the SiC epitaxial layer 12 , and removes the protective film 17 and the thermal oxide film 18 after the SiC substrate 11 as a silicon carbide semiconductor substrate is removed and before the SiC epitaxial layer 12 as a drift layer is heated.
- thermal oxide film 18 causes the interstitial carbon atoms to be ejected into the SiC epitaxial layer 12 .
- the surplus interstitial carbon atoms are introduced by the ion implantation. Therefore, this configuration can effectively reduce or remove the point defects in the SiC epitaxial layer 12 and close to (for example, within 500 nm from) the pn junction interface.
- the embodiments above takes the pn diode 20 as a semiconductor device as an example.
- SiC bipolar devices such as IGBT, gate turn-off thyristor (GTO), and bipolar junction transistor (BJT) having a pn junction except for the pn diode are manufactured, electrical characteristics of the device can be significantly improved by applying the method for manufacturing a semiconductor device of the present invention.
Abstract
A method for manufacturing a semiconductor device capable of reducing an ON resistance. In the present invention, a drift layer is formed on a substrate. An ion implanted layer is formed in a surface of the drift layer. A surplus carbon region is formed in the drift layer. The drift layer is heated. In a case where the surplus carbon region is formed, the surplus carbon region is formed in a region deeper than an interface between the ion implanted layer and the drift layer. In a case where the drift layer is heated, impurity ions of the ion implanted layer are activated to form an activation layer, and interstitial carbon atoms are dispersed toward the activation layer.
Description
- The present application is a divisional of U.S. application Ser. No. 15/030,763, filed Apr. 20, 2016, which is a National Stage of PCT/JP2014/073058 filed Sep. 2, 2014, and claims priority to Japanese Patent Application No. 2013-234581, filed Nov. 13, 2013. The entire contents of each of which are incorporated herein by reference.
- The present invention improves electrical characteristics of a semiconductor device.
- There have been power semiconductor devices including a silicon carbide (SiC) substrate, such as a Schottky diode, a pn diode, a metal oxide semiconductor field effect transistor (MOSFET), and an insulated gate bipolar transistor (IGBT). SiC has dielectric breakdown electric field strength greater than that of Si, so that the semiconductor devices including the SiC substrate can also be used in an extra-high-voltage region (greater than or equal to 10 kV) to which Si is not applicable.
- In the extra-high-voltage region, a drift layer having a low concentration and a great thickness is used to keep withstand pressure. Consequently, when a semiconductor device is used as a unipolar device, a drift resistance and an ON resistance are likely to increase. Thus, a bipolar device is often used to reduce the ON resistance. Examples of a bipolar device include a pn diode and an IGBT, for example. In the bipolar device, carriers including both electrons and positive holes contribute to conduction, so that a drift layer at a low concentration seemingly functions as if the drift layer is doped at a high concentration (conductivity modulation effects), and the ON resistance is significantly reduced.
- To discuss performance of the bipolar device, a time constant (lifetime of carriers) in which excess carriers disappear due to recombination is an important index. The longer lifetime further enhances the conductivity modulation effects in the bipolar device. As a result, the ON resistance can be reduced. On the other hand, if the lifetime is too long, the accumulation of the carriers reduces switching characteristics of the bipolar device, which increases a switching loss. Therefore, the lifetime needs to be properly controlled according to the intended purpose of the device.
- In indirect transition semiconductors such as Si and SiC that are normally used as materials for power devices, the lifetime increases because a recombination speed of an electron and a positive hole between bands is slow. On the other hand, however, the band gap have an energy level (defect level) when the semiconductor materials have impurities, intrinsic defects, and crystal defects such as dislocation, and stacking faults. The electron and the positive hole recombine with each other through the defect level in some cases, and the defect is referred to as a recombination center. With a plurality of recombination centers, the lifetime of the semiconductor material is represented by an inverse of a sum of an inverse of a lifetime in each recombination process. Thus, a process in which a lifetime is the shortest among the plurality of recombination processes limits the rate of the lifetime of the semiconductor material.
- Therefore, in an indirect transition semiconductor, a lifetime is not a transition between intrinsic band gaps of a semiconductor material, and a lifetime is determined by a recombination center. Particularly, the recombination center that is a main cause of reducing a lifetime is referred to as a lifetime killer.
- Many results of research for the purpose of specifying a defect being a lifetime killer of SiC or reducing the lifetime killer have been reported.
- Mr. Zhang has specified a defect being a lifetime killer among electrically active defects (referred to as recombination centers or carrier traps) in an as-grown SiC layer by using the deep level transient spectroscopy (DLTS) and the minority carrier transient spectroscopy (MCTS) (Non-Patent Document 1). According to Non-Patent Document 1, electron traps by intrinsic defects and positive hole traps by boron impurities at the Z1/Z2 and EH6/7 centers are measured. Since a density of Z1/Z2 traps or a density of EH6/7 traps particularly indicates an inverse correlation with a lifetime, it is suggested that the Z1/Z2 traps or the EH6/7 traps are lifetime killers.
- Mr. Hiyoshi has proposed the model in which thermal oxidation of an as-grown SiC epitaxial layer disperses interstitial carbon atoms ejected into the SiC layer in the thermal oxidation process, and thus the interstitial carbon atoms fill carbon vacancies in the as-grown SiC epitaxial layer, indicating that the thermal oxidation reduces a density of Z1/Z2 traps or a density of EH6/7 traps (Non-Patent Document 2).
- Mr. Tsuchida has proposed the method of making traps electrically inert by implanting ions in an SiC crystal layer to additionally introduce interstitial carbon atoms in a shallow surface layer. Furthermore, by heating the SiC crystals, the interstitial carbon atoms additionally introduced in the surface layer are dispersed to the deeper area while the interstitial carbon atoms are combined with the carbon vacancies in the SiC crystal layer (Patent Document 1).
- Mr. Kawahara has researched traps generated in ion implantation by ion-implanting impurity (dopant) atoms such as aluminum, phosphorus, and nitrogen in a surface of an SiC layer and also by performing DLTS evaluation on an element structure electrically activated by high-temperature annealing (Non-Patent Document 3). Non-Patent Document 3 discloses that particularly Z1/Z2 traps or EH6/7 traps are generated at a high concentration by the ion implantation and the traps are decreasingly distributed from the surface of the SiC layer toward the deeper area.
- It has been proposed that dopant atoms such as aluminum and boron are ion-implanted in a surface of an SiC layer, and carbon atoms are simultaneously ion-implanted therein when an element structure is formed by electrically activating impurities in the surface layer through annealing in the process of manufacturing an SiC device (Patent Document 2). According to Patent Document 2, by ion-implanting carbon with boron in the surface of the SiC layer and introducing the surplus interstitial carbon atoms, the introduced surplus interstitial carbon atoms occupy carbon vacancies first, and boron is selectively introduced to silicon vacancies instead of the carbon vacancies at the time of annealing for electrically activating the impurities. As a result, it is indicated that a rate of boron that is electrically active is increased (a rate of activated boron is improved) more than the case of ion-implanting boron alone.
-
- Patent Document 1: Japanese Patent Application Laid-Open No. 2008-53667
- Patent Document 2: Japanese Patent No. 4141505
-
- Non-Patent Document 1: J. Zhang, “Journal of Applied Physics, Vol. 93, No. 8,” 2003, pp. 4708-4714
- Non-Patent Document 2: Toru Hiyoshi, “Applied Physics Express, Vol. 2,” 2009, pp. 091101
- Non-Patent Document 3: Koutarou Kawahara, “Journal of Applied Physics, Vol. 108,” 2010, pp. 033706
- In a bipolar device used in an extra-high-voltage region (for example, greater than or equal to 10 kV), conductivity modulation effects are actively used to reduce an ON resistance. It is important here that minority carriers are injected in a conductivity modulation layer (drift layer), which is a key to the conductivity modulation, through a pn junction interface.
- When the drift layer is an n-semiconductor, positive holes are minority carriers. The more minority carriers injected through the pn junction interface further enhances the conductivity modulation effects. As a result, the ON resistance is reduced. On the other hand, in a case where many electrically active defects such as carbon vacancies, namely, carrier traps occur close to (for example, within 500 nm from) the pn junction interface, the injection of the minority carriers is hampered, which reduces the conductivity modulation effects. This leads to a unipolar action (in which carriers including electrons or carriers including positive holes contribute to conduction), and thus the ON resistance is not reduced.
- As described above, particularly in the case where the pn junction is formed by the ion implantation, the carrier traps are formed not only in the surface of the SiC layer but also close to the pn junction interface. This reduces the conductivity modulation effects, and the ON resistance cannot be reduced.
- The present invention has been made in view of the above mentioned problems, and an object thereof is to provide a semiconductor device capable of reducing an ON resistance in a bipolar device and a method for manufacturing the same.
- A method for manufacturing a semiconductor device according to one aspect of the present invention includes: a drift layer formation step of forming a drift layer of a first conductivity type on a silicon carbide semiconductor substrate; an ion implanted layer formation step of implanting impurity ions being impurities of a second conductivity type in a surface of the drift layer to form an ion implanted layer in which the impurity ions are implanted; a surplus carbon region formation step of implanting interstitial carbon inducing ions that induce carbon between lattices in the drift layer to form a surplus carbon region having surplus interstitial carbon atoms; and a heating step of heating the drift layer after the ion implanted layer formation step and after the surplus carbon region formation step. The surplus carbon region formation step implants the interstitial carbon inducing ions in a region deeper than an interface between the ion implanted layer and the drift layer to form the surplus carbon region. The heating step heats the drift layer to activate the impurity ions implanted in the ion implanted layer in order to form an activation layer of the second conductivity type while the heating step heats the drift layer to disperse the interstitial carbon atoms toward the activation layer.
- A method for manufacturing a semiconductor device according to another aspect of the present invention includes: a drift layer formation step of forming a drift layer of a first conductivity type on a silicon carbide semiconductor substrate; an ion implanted layer formation step of implanting impurity ions being impurities of a second conductivity type in a surface of the drift layer to form an ion implanted layer in which the impurity ions are implanted; a substrate removal step of removing the silicon carbide semiconductor substrate; a protective film formation step of forming a protective film at least on a surface of the ion implanted layer after the substrate removal step; a thermal oxide film formation step of forming a thermal oxide film on the surface of the drift layer and a back surface of the drift layer after the protective film formation step; a film removal step of removing the protective film and the thermal oxide film; and a heating step of heating the drift layer after the ion implanted layer formation step. The thermal oxide film formation step forms the thermal oxide film to cause interstitial carbon atoms to be ejected into the drift layer. The heating step heats the drift layer to activate the impurity ions implanted in the ion implanted layer in order to form an activation layer of the second conductivity type.
- A semiconductor device according to one aspect of the present invention includes a drift layer of a first conductivity type formed on a silicon carbide semiconductor substrate and an activation layer of a second conductivity type formed in a predetermined region on a surface side of the drift layer. A relationship among a carrier lifetime A (ns) in a surface of the activation layer, a carrier lifetime B (ns) in an interface between the activation layer and the drift layer, and a thickness T (m) of the drift layer satisfies B≥A×10 and B≥0.3×T2.
- According to the above-mentioned aspects of the present invention, the surplus carbon region is formed in the region deeper than the interface between the ion implanted layer and the drift layer, and the interstitial carbon atoms are dispersed toward the activation layer by heating the drift layer. Thus, the carrier traps close to the pn junction interface can be effectively reduced or removed. Therefore, the ON resistance of the semiconductor device can be reduced.
- These and other objects, features, aspects and advantages of the present invention will become more apparent from the following detailed description of the present invention when taken in conjunction with the accompanying drawings.
-
FIG. 1 is a cross-sectional view for describing a process of manufacturing a semiconductor device according to a first embodiment. -
FIG. 2 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the first embodiment. -
FIG. 3 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the first embodiment. -
FIG. 4 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the first embodiment. -
FIG. 5 is a cross-sectional view schematically showing an element structure of the SiC semiconductor device manufactured by using the method for manufacturing a semiconductor device according to the first embodiment. -
FIG. 6 is a cross-sectional view for describing a process of manufacturing a semiconductor device according to a second embodiment. -
FIG. 7 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the second embodiment. -
FIG. 8 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the second embodiment. -
FIG. 9 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the second embodiment. -
FIG. 10 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the second embodiment. -
FIG. 11 is a cross-sectional view schematically showing an element structure of the SiC semiconductor device manufactured by using the method for manufacturing a semiconductor device according to the second embodiment. -
FIG. 12 is a cross-sectional view for describing a process of manufacturing a semiconductor device according to a third embodiment. -
FIG. 13 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the third embodiment. -
FIG. 14 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the third embodiment. -
FIG. 15 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the third embodiment. -
FIG. 16 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the third embodiment. -
FIG. 17 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the third embodiment. -
FIG. 18 is a cross-sectional view for describing a process of manufacturing a semiconductor device according to a fourth embodiment. -
FIG. 19 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the fourth embodiment. -
FIG. 20 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the fourth embodiment. -
FIG. 21 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the fourth embodiment. -
FIG. 22 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the fourth embodiment. -
FIG. 23 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the fourth embodiment. -
FIG. 24 is a cross-sectional view for describing a process of manufacturing the semiconductor device according to the fourth embodiment. -
FIG. 25 is a diagram for describing a profile of carrier lifetime in the SiC semiconductor device manufactured by using the method for manufacturing a semiconductor device according to the first embodiment. -
FIG. 26 is a diagram for describing a profile of carrier lifetime in the SiC semiconductor device manufactured by using the method for manufacturing a semiconductor device according to the first embodiment. - <Manufacturing Method>
-
FIGS. 1 to 4 are cross-sectional views schematically showing processes of manufacturing a semiconductor device in which carrier traps close to (for example, within 500 nm from) a pn junction interface are reduced or removed by using a method for manufacturing a semiconductor device according to this embodiment. - First, epitaxial growth is performed on a first main surface (front surface) of an
SiC substrate 11 of an n-type with a predetermined dopant. Thus, as shown inFIG. 1 , an SiC epitaxial layer 12 (or also called an epilayer) of the n-type is formed on the first main surface of theSiC substrate 11 of the n-type. - Herein, the above-mentioned silicon carbide (SiC) is a kind of wide band gap semiconductor. A wide band gap semiconductor typically represents a semiconductor having a band gap width of approximately 2 eV or more. A group III-nitride typified by gallium nitride (GaN), a group II-oxide typified by zinc oxide (ZnO), a group II-chalcogenide typified by zinc selenide (ZnSe), and silicon carbide are known as a wide band gap semiconductor. In this embodiment, silicon carbide is used in descriptions, but another semiconductor and a wide band gap semiconductor are similarly applicable.
- Next, ion implantation of p-dopant atoms is performed in a predetermined region (partial region) of the first main surface of the
SiC epitaxial layer 12 through animplantation mask 30. Examples of dopant atoms include aluminum, boron, phosphorus, and nitrogen, for example. A photomechanical photoresist or an oxide film, for example, is used as theimplantation mask 30. Thus, as shown inFIG. 2 , an ion implantedlayer 13 in which the dopant ions (impurity ions) are implanted is formed in the first main surface of theSiC epitaxial layer 12. Herein, the ion implantation may be performed with single implantation energy or performed with implantation energy that is gradually changed from, for example, high to low. An implantation surface density during the ion implantation is preferably in a range of 1×1013 cm−2 to 1×1016 cm−2. Implantation energy during the ion implantation is preferably in a range of 10 keV to 10 MeV. The SiC layer in the ion implantation preferably has a temperature in a range of 10° C. to 1000° C., more preferably in a range of 200° C. to 800° C. - Next, interstitial carbon inducing ions that induce carbon between lattices are further implanted in the predetermined region of the first main surface of the
SiC epitaxial layer 12. Examples of interstitial carbon inducing ions include carbon, silicon, hydrogen, and helium, for example. Thus, as shown inFIG. 3 , asurplus carbon region 31 having surplus interstitial carbon atoms is formed. Herein, it is important that thesurplus carbon region 31 having the surplus interstitial carbon atoms is formed in the region (in which a direction far away from the first main surface in theSiC epitaxial layer 12 is a depth direction) deeper than the interface between the ion implantedlayer 13 and theSiC epitaxial layer 12. More specifically, thesurplus carbon region 31 is formed on the deeper region side close to the interface between the ion implantedlayer 13 and theSiC epitaxial layer 12. Thesurplus carbon region 31 is preferably formed on the deeper region side within 500 nm from the interface between the ion implantedlayer 13 and theSiC epitaxial layer 12. Herein, the ion implantation may be performed with single implantation energy or performed with implantation energy that is gradually changed from, for example, high to low. An implantation surface density during the ion implantation is preferably in a range of 1×1013 cm−2 to 1×1016 cm−2. Implantation energy during the ion implantation is preferably in a range of 10 keV to 10 MeV. The SiC layer in the ion implantation preferably has a temperature in a range of 10° C. to 1000° C., more preferably in a range of 200° C. to 800° C. The implantation energy in the ion implantation is preferably greater than the implantation energy previously used for implanting the ions of the dopant atoms. Thus, thesurplus carbon region 31 having the surplus interstitial carbon atoms can be formed in the region deeper than the interface between the ion implantedlayer 13 and theSiC epitaxial layer 12. Moreover, the implantation surface density in the ion implantation is preferably selected so as to exceed a density of carrier traps (for example, higher than or equal to 1×1013 cm−2) that may be generated close to (for example, within 500 nm from) a pn junction interface (interface between the ion implantedlayer 13 and the SiC epitaxial layer 12). In this embodiment, the interstitial carbon inducing ions are implanted after the dopant ions are implanted, but the order may be changed. - Subsequently, heating the
SiC epitaxial layer 12 activates the dopant atoms in the ion implantedlayer 13 while dispersing the interstitial carbon atoms toward the ion implantedlayer 13 to be combined with point defects close to the pn junction interface. Thus, as shown inFIG. 4 , anactivation layer 113 of a p-type is formed while the carrier traps particularly close to the pn junction interface are reduced or removed. Herein, a heating temperature of theSiC epitaxial layer 12 is preferably in a range of 1000° C. to 2000° C., more preferably in a range of 1400° C. to 1800° C. -
FIG. 5 is a cross-sectional view schematically showing an element structure of the SiC semiconductor device (pn diode) manufactured by using the method for manufacturing a semiconductor device according to this embodiment. - As shown in
FIG. 5 , anpn diode 10 using SiC includes theSiC substrate 11, the SiC epitaxial layer 12 (drift layer), the activation layer 113 (anode region), an electricfield relaxation region 14, ananode electrode 15, and acathode electrode 16. - The SiC epitaxial layer 12 (drift layer) is an n-type layer that is epitaxially grown on the first main surface of the
SiC substrate 11 of the n-type at a high concentration and that has a concentration lower than that of theSiC substrate 11. The activation layer 113 (anode region) is a p-type layer at a high concentration that is formed, by the ion implantation, in the predetermined region in the surface of theSiC epitaxial layer 12 of the n-type at the low concentration. The electricfield relaxation region 14 is a p-type region that is formed, by the ion implantation, in the predetermined region in the surface of theSiC epitaxial layer 12 of the n-type at the low concentration and that has a concentration lower than that of theactivation layer 113. Theanode electrode 15 is an electrode formed on the surface of the activation layer 113 (anode region). Thecathode electrode 16 is an electrode formed on a second main surface (a surface opposite to the first main surface, namely, a back surface) of theSiC substrate 11. - In the
pn diode 10, point defects that are electrically active are combined with interstitial carbon atoms particularly close to the pn junction interface, which reduces or removes the carrier traps. This accelerates an injection of minority carriers into the pn interface, and excellent electrical characteristics can be achieved. - <Effects>
- In this embodiment, the method for manufacturing a semiconductor device forms the
SiC epitaxial layer 12 as a drift layer of a first conductivity type (for example, an n-type) on theSiC substrate 11 as a silicon carbide semiconductor substrate. The impurity ions being impurities of a second conductivity type (for example, a p-type) are implanted in the surface of theSiC epitaxial layer 12 to form the ion implantedlayer 13 in which the impurity ions are implanted. The interstitial carbon inducing ions that induce carbon between lattices are implanted in theSiC epitaxial layer 12 to form thesurplus carbon region 31 having the surplus interstitial carbon atoms. After the ion implantedlayer 13 is formed and after thesurplus carbon region 31 is formed, theSiC epitaxial layer 12 is heated. - In the case where the
surplus carbon region 31 is formed, the interstitial carbon inducing ions are implanted in the region deeper than the interface between the ion implantedlayer 13 and theSiC epitaxial layer 12 to form thesurplus carbon region 31. In the case where theSiC epitaxial layer 12 is heated, heating theSiC epitaxial layer 12 activates the impurity ions implanted in the ion implantedlayer 13 to form theactivation layer 113 of the second conductivity type while heating theSiC epitaxial layer 12 disperses the interstitial carbon atoms toward theactivation layer 113. - In addition, the
surplus carbon region 31 may be replaced with asurplus carbon region 31A described below. At the same time, theactivation layer 113 may be replaced with anactivation layer 113A described below. - This configuration can effectively reduce or remove the carrier traps close to the pn junction interface by forming the
surplus region 31 in the region deeper than the interface between the ion implantedlayer 13 and theSiC epitaxial layer 12 and also by heating theSiC epitaxial layer 12 to disperse the interstitial carbon atoms toward theactivation layer 113. This accelerates the injection of the minority carriers through the pn injection interface, and an ON resistance of the semiconductor device can be reduced. - Since the interstitial carbon inducing ions are implanted in the region deeper than the interface between the ion implanted
layer 13 and theSiC epitaxial layer 12, the interstitial carbon atoms can be introduced in thesurplus carbon region 31 while avoiding the surface of the ion implantedlayer 13 in which the carrier traps are generated at a higher concentration. Thus, when theSiC epitaxial layer 12 is heated to disperse the interstitial carbon atoms, the point defects close to the pn junction interface can be combined with the interstitial carbon atoms more effectively than the case in which the interstitial carbon inducing ions are implanted in the surface of the ion implantedlayer 13. Therefore, the implantation surface density of the interstitial carbon atoms does not need to be made at a high concentration, and it suffices that the implantation surface density exceeds the density of the carrier traps at a lower concentration close to the pn junction interface. - In a case where the surplus carbon region is formed in a region shallower than the interface between the ion implanted
layer 13 and theSiC epitaxial layer 12, the interstitial carbon inducing ions having a higher implantation surface density of the interstitial carbon atoms need to be implanted when heating theSiC epitaxial layer 12 disperses the interstitial carbon atoms such that the dispersion of the interstitial carbon atoms reaches the point defects close to the pn junction interface. The carrier traps are generated at a higher concentration in the surface of the ion implantedsurface 13, so that the interstitial carbon inducing ions having the implantation surface density that exceeds the density of the carrier traps in the above-mentioned region need to be introduced. At a high implantation surface density of ions that are implanted, new implantation defects may occur. - In this embodiment, in the case where the
surplus carbon region 31 is formed, the interstitial carbon inducing ions having the implantation surface density higher than the density of the carrier traps in the interface between the ion implantedlayer 13 and theSiC epitaxial layer 12 are implanted to form thesurplus carbon region 31. - This configuration can sufficiently reduce or remove the carrier traps in the interface between the ion implanted
layer 13 and theSiC epitaxial layer 12 by implanting the interstitial carbon inducing ions. -
FIGS. 25 and 26 are diagrams for describing a profile of carrier lifetime in the SiC semiconductor device (pn diode) manufactured by using the method for manufacturing a semiconductor device according to this embodiment.FIG. 26 schematically shows carrier lifetime in a Y-Y′ section (in a thickness direction of the substrate) of the pn diode shown inFIG. 25 . InFIG. 26 , the vertical axis represents carrier lifetime, and the horizontal axis represents a depth position in the Y-Y′ section. - In
FIG. 25 , a, b, c, and d each represent the corresponding depth positions of the surface of theactivation layer 113, the interface (pn junction interface) between the lower surface of theactivation layer 113 and theSiC epitaxial layer 12, the interface between theSiC epitaxial layer 12 and theSiC substrate 11, and the back surface of theSiC substrate 11. - In
FIG. 26 , A represents carrier lifetime in the position a (surface of the activation layer), and B represents carrier lifetime in the position b (pn junction interface). T represents a length between the positions b and c (thickness of the drift layer). - In this embodiment, it is assumed that the activation layer (anode layer in the case of the pn diode) is formed by ion-implanting the dopant such as aluminum, so that many carrier traps are formed even close to the pn junction interface, and this case is different from the case where the activation layer is epitaxially grown.
- The minority carriers are injected through the pn junction interface, and thus it is important to actively remove or reduce the carrier traps in the pn junction interface in order to accelerate conductivity modulation to reduce the ON resistance of the device.
- In this embodiment, the carbon ions at the implantation surface density higher than the density of the carrier traps in the pn junction interface are implanted in the region deeper than the pn junction interface, to thereby form the surplus carbon region. Thus, the carrier traps in the pn junction interface can be actively removed or reduced. Consequently, as shown in
FIG. 26 , the profile of the carrier lifetime is achieved such that the carrier lifetime B in the position b (pn junction interface) with respect to the carrier lifetime A in the position a (surface of the activation layer) satisfies -
B>>A. [Math 1] - The carrier traps in the surface of the activation layer are not sufficiently reduced, and thus the carrier lifetime is short.
- As shown in
FIG. 26 , the implanted carbon ions are dispersed from, as the starting point, an implantation peak position in the thickness direction of the substrate, and thus the profile has the carrier lifetime that takes on a maximum value in the implantation peak position of the carbon ions and that is gradually decreased toward the position b or the position c. For a relationship among A, B, and T, -
B≥A×10 and B≥0.3×T 2 (unit of B: ns, unit of T: μm) [Math 2] - is preferable. For example, when the carrier lifetime A in the surface of the activation layer is assumed to be 100 ns and the thickness T of the drift layer is assumed to be 100 m, an implantation surface density of the carbon ions and implantation energy are preferably selected such that the carrier lifetime B in the pn junction interface is greater than or equal to 3 μs. If
-
B<3 μs, [Math 3] - the minority carriers for sufficient conductivity modulation performed on the drift layer cannot be supplied from the activation layer, and thus the ON resistance of the device cannot be reduced.
- <Manufacturing Method>
-
FIGS. 6 to 10 are cross-sectional views schematically showing processes of manufacturing a semiconductor device in which carrier traps close to the pn junction interface are reduced or removed by using a method for manufacturing a semiconductor device according to this embodiment. In addition, the same details as those in the first embodiment are not described as appropriate. - First, epitaxial growth is performed on the first main surface of the
SiC substrate 11 of the n-type with a predetermined dopant (seeFIG. 6 ). Next, ion implantation of dopant atoms is performed in a predetermined region of the first main surface of theSiC epitaxial layer 12 through the implantation mask 30 (seeFIG. 7 ). - Next, the
SiC substrate 11 is completely removed by etching or a mechanical technique. Thus, as shown inFIG. 8 , the second main surface of theSiC epitaxial layer 12 is exposed. - Next, interstitial carbon inducing ions are further ion-implanted in a predetermined region or the entire main surface of the second main surface of the
SiC epitaxial layer 12. Examples of interstitial carbon inducing ions include carbon, silicon, hydrogen, and helium, for example. Thus, as shown inFIG. 9 , asurplus carbon region 31A having surplus interstitial carbon atoms is formed. Herein, it is important that thesurplus carbon region 31A having the surplus interstitial carbon atoms is formed in a region deeper than the interface between the ion implantedlayer 13 and theSiC epitaxial layer 12. Herein, the ion implantation may be performed with single implantation energy or performed with implantation energy that is gradually changed from, for example, high to low. An implantation surface density during the ion implantation is preferably in a range of 1×1013 cm−2 to 1×1016 cm−2. Implantation energy during the ion implantation is preferably in a range of 10 keV to 10 MeV. The SiC layer in the ion implantation preferably has a temperature in a range of 10° C. to 1000° C., more preferably in a range of 200° C. to 800° C. Moreover, the implantation surface density in the ion implantation is preferably selected so as to exceed a density of carrier traps (for example, higher than or equal to 1×1013 cm−2) that may be generated close to (for example, within 500 nm from) the pn junction interface. In this embodiment, theSiC substrate 11 is removed after the dopant ions are implanted, and the interstitial carbon inducing ions are implanted, but the order may be changed. - Subsequently, heating the
SiC epitaxial layer 12 activates the dopant atoms in the ion implantedlayer 13 while dispersing the interstitial carbon atoms toward the ion implantedlayer 13 to be combined with point defects close to the pn junction interface. Thus, as shown inFIG. 10 , anactivation layer 113A of the p-type is formed while carrier traps particularly close to the pn junction interface are reduced or removed. Herein, a heating temperature of theSiC epitaxial layer 12 is preferably in a range of 1000° C. to 2000° C., more preferably in a range of 1400° C. to 1800° C. -
FIG. 11 is a cross-sectional view schematically showing an element structure of the SiC semiconductor device (pn diode) manufactured by using the method for manufacturing a semiconductor device according to this embodiment. - As shown in
FIG. 11 , apn diode 20 using SiC includes the SiC epitaxial layer 12 (drift layer), theactivation layer 113A (anode region), the electricfield relaxation region 14, theanode electrode 15, and thecathode electrode 16. Theactivation layer 113A (anode region) is a p-type layer at a high concentration that is formed by implanting ions in the predetermined region in the surface of theSiC epitaxial layer 12 of the n-type at a low concentration. - In the
pn diode 20, the point defects that are electrically active are combined with the interstitial carbon atoms particularly close to the pn junction interface, which reduces or removes the carrier traps. This accelerates an injection of minority carriers into the pn interface, and excellent electrical characteristics can be achieved. - <Effects>
- In this embodiment, the method for manufacturing a semiconductor device removes the
SiC substrate 11 as a silicon carbide semiconductor substrate before thesurplus carbon region 31A is formed. In the case where thesurplus carbon region 31A is formed, the interstitial carbon inducing ions are implanted from the back surface of theSiC epitaxial layer 12 as a drift layer. - This configuration increases flexibility in a method for implanting interstitial carbon inducing ions.
- <Manufacturing Method>
-
FIGS. 12 to 17 are cross-sectional views schematically showing processes of manufacturing a semiconductor device in which carrier traps close to the pn junction interface are reduced or removed by using a method for manufacturing a semiconductor device according to this embodiment. In addition, the same details as those in the first embodiment or the second embodiment are not described as appropriate. - First, epitaxial growth is performed on the first main surface of the
SiC substrate 11 of the n-type with a predetermined dopant (seeFIG. 12 ). Next, ion implantation of dopant atoms is performed in a predetermined region of the first main surface of theSiC epitaxial layer 12 through the implantation mask 30 (seeFIG. 13 ). - Next, the
SiC substrate 11 is completely removed by etching or a mechanical technique (seeFIG. 14 ). - Next, a
protective film 17 is formed on the first main surface of theSiC epitaxial layer 12 and the ion implantedlayer 13. A deposited oxide film, for example, is used as theprotective film 17. Athermal oxide film 18 is formed on the second main surface of theSiC epitaxial layer 12 by subsequent thermal oxidation. Since theprotective film 17 is formed on the first main surface of theSiC epitaxial layer 12 and the ion implantedlayer 13, thethermal oxide film 18 is not formed thereon. Herein, a thermal oxidation temperature is preferably in a range of 1000° C. to 1500° C., and thermal oxidation time is preferably in a range of 10 minutes to 100 hours. Thus, as shown inFIG. 15 , thethermal oxide film 18 is formed only on the second main surface of theSiC epitaxial layer 12. - Herein, the
protective film 17 may be formed on only the first main surface of the ion implantedlayer 13 of the first main surface of theSiC epitaxial layer 12. In this case, thethermal oxide film 18 is formed on the region of the first main surface of theSiC epitaxial layer 12 in which the ion implantedlayer 13 is not formed and thethermal oxide film 18 is formed on the second main surface of theSiC epitaxial layer 12 by the subsequent thermal oxidation. Thethermal oxide film 18 is not formed on the first main surface of the ion implantedlayer 13. - In the process of thermal oxidation described above, the
thermal oxide film 18 is formed, so that the interstitial carbon atoms ejected into theSiC epitaxial layer 12 are combined with point defects in theSiC epitaxial layer 12 and close to the pn junction interface. This reduces or removes the carrier traps. Herein, a density of the point defects close to (for example, within 500 nm from) the pn junction interface is orders of magnitude higher than a density of the point defects in theSiC epitaxial layer 12, so that the interstitial carbon atoms are combined with the point defects mainly close to the pn junction interface. - Next, as shown in
FIG. 16 , theprotective film 17 and thethermal oxide film 18 are completely removed by etching or a mechanical technique. - Subsequently, heating the
SiC epitaxial layer 12 activates the dopant atoms in the ion implantedlayer 13. Thus, as shown inFIG. 17 , anactivation layer 113B of the p-type is formed. A heating temperature of theSiC epitaxial layer 12 is preferably in a range of 1000° C. to 2000° C., more preferably in a range of 1400° C. to 1800° C. - <Effects>
- In this embodiment, the method for manufacturing a semiconductor device forms the
SiC epitaxial layer 12 as a drift layer of a first conductivity type (for example, an n-type) on theSiC substrate 11 as a silicon carbide semiconductor substrate. The impurity ions being impurities of a second conductivity type (for example, a p-type) are implanted in the surface of theSiC epitaxial layer 12 to form the ion implantedlayer 13 in which the impurity ions are implanted. TheSiC substrate 11 is removed. After theSiC substrate 11 is removed, theprotective film 17 is formed at least on the surface of the ion implantedlayer 13. After theprotective film 17 is formed, thethermal oxide film 18 is formed on the surface of theSiC epitaxial layer 12 and the back surface of theSiC epitaxial layer 12. Theprotective film 17 and thethermal oxide film 18 are removed. After the ion implantedlayer 13 is formed, theSiC epitaxial layer 12 is heated. - In the case where the
thermal oxide film 18 is formed, forming thethermal oxide film 18 causes the interstitial carbon atoms to be ejected into theSiC epitaxial layer 12. In the case where theSiC epitaxial layer 12 is heated, heating theSiC epitaxial layer 12 activates the impurity ions implanted in the ion implantedlayer 13, to thereby form theactivation layer 113B of the second conductivity type. - This configuration can reduce or remove the carrier traps close to the pn junction interface by ejecting the interstitial carbon atoms into the
SiC epitaxial layer 12 when thethermal oxide film 18 is formed. This accelerates the injection of the minority carriers through the pn injection interface, and the ON resistance of the semiconductor device can be reduced. - The surface of the ion implanted
layer 13 is covered with theprotective film 17, so that thethermal oxide film 18 is not formed on the surface of the ion implantedlayer 13. Thus, when forming thethermal oxide film 18 causes the interstitial carbon atoms to be ejected into theSiC epitaxial layer 12, the interstitial carbon atoms can be introduced in theSiC epitaxial layer 12 while avoiding the surface of the ion implantedlayer 13 in which the carrier traps are generated at a higher concentration. - <Manufacturing Method>
-
FIGS. 18 to 24 are cross-sectional views schematically showing processes of manufacturing a semiconductor device in which carrier traps close to the pn junction interface are reduced or removed by using a method for manufacturing a semiconductor device according to this embodiment. In addition, the same details as those in the first embodiment, the second embodiment, or the third embodiment are not described as appropriate. - First, epitaxial growth is performed on the first main surface of the
SiC substrate 11 of the n-type with a predetermined dopant (seeFIG. 18 ). Next, ion implantation of dopant atoms is performed in a predetermined region of the first main surface of theSiC epitaxial layer 12 through the implantation mask 30 (seeFIG. 19 ). - Next, the
SiC substrate 11 is completely removed by etching or a mechanical technique (seeFIG. 20 ). - Next, the
protective film 17 is formed on the first main surface of theSiC epitaxial layer 12 and the ion implantedlayer 13. Thethermal oxide film 18 is formed on the second main surface of theSiC epitaxial layer 12 by subsequent thermal oxidation (seeFIG. 21 ). - Next, after the
protective film 17 and thethermal oxide film 18 are removed (seeFIG. 22 ), carbon ions are ion-implanted in a predetermined region or the entire main surface of the second main surface of the SiC epitaxial layer 12 (seeFIG. 23 ). Then, after asurplus carbon region 31B having surplus interstitial carbon atoms is formed, theSiC epitaxial layer 12 is heated to form anactivation layer 113C of the p-type (seeFIG. 24 ). - Thus, in the process of thermal oxidation described above, in addition to the interstitial carbon atoms ejected into the
SiC epitaxial layer 12 by forming thethermal oxide film 18, the surplus interstitial carbon atoms are introduced by the ion implantation. This can effectively reduce or remove the point defects in theSiC epitaxial layer 12 and close to (for example, within 500 nm from) the pn junction interface. - <Effects>
- In this embodiment, the method for manufacturing a semiconductor device forms the
protective film 17 at least on the surface of the ion implantedlayer 13, forms thethermal oxide film 18 on the surface of theSiC epitaxial layer 12 and the back surface of theSiC epitaxial layer 12, and removes theprotective film 17 and thethermal oxide film 18 after theSiC substrate 11 as a silicon carbide semiconductor substrate is removed and before theSiC epitaxial layer 12 as a drift layer is heated. - Then, forming the
thermal oxide film 18 causes the interstitial carbon atoms to be ejected into theSiC epitaxial layer 12. - In addition to the interstitial carbon atoms ejected into the
SiC epitaxial layer 12 by forming thethermal oxide film 18, the surplus interstitial carbon atoms are introduced by the ion implantation. Therefore, this configuration can effectively reduce or remove the point defects in theSiC epitaxial layer 12 and close to (for example, within 500 nm from) the pn junction interface. - The embodiments above takes the
pn diode 20 as a semiconductor device as an example. When various SiC bipolar devices (such as IGBT, gate turn-off thyristor (GTO), and bipolar junction transistor (BJT)) having a pn junction except for the pn diode are manufactured, electrical characteristics of the device can be significantly improved by applying the method for manufacturing a semiconductor device of the present invention. - Although the materials of the respective components, the conditions of implementation (for example, crystal types of SiC, conductivity types of a semiconductor, and a specific thickness and a specific impurity concentration of each layer) and the like, are described in the embodiments of the present invention, the foregoing description is illustrative and not restrictive.
- In addition, according to the present invention, the above embodiments can be arbitrarily combined, or each embodiment can be appropriately varied or omitted within the scope of the invention.
- 10, 20 pn diode; 11 SiC substrate; 12 SiC epitaxial layer; 13 ion implanted layer; 14 electric field relaxation region; 15 anode electrode; 16 cathode electrode; 17 protective film; 18 thermal oxide film; 30 implantation mask; 31, 31A, 31B surplus carbon region; 113, 113A,
113 B 113C activation layer.
Claims (13)
1. A method for manufacturing a semiconductor device, comprising:
a drift layer formation step of forming a drift layer of a first conductivity type on a silicon carbide semiconductor substrate;
an ion implanted layer formation step of implanting impurity ions being impurities of a second conductivity type in a surface of said drift layer to form an ion implanted layer in which said impurity ions are implanted;
a surplus carbon region formation step of implanting interstitial carbon inducing ions that induce carbon between lattices in said drift layer to form a surplus carbon region having surplus interstitial carbon atoms; and
a heating step of heating said drift layer after said ion implanted layer formation step and after said surplus carbon region formation step, wherein
said surplus carbon region formation step implants said interstitial carbon inducing ions in a region deeper than an interface between said ion implanted layer and said drift layer to form said surplus carbon region, and
said heating step heats said drift layer to activate said impurity ions implanted in said ion implanted layer in order to form an activation layer of the second conductivity type while said heating step heats said drift layer to disperse said interstitial carbon atoms toward said activation layer.
2. The method for manufacturing a semiconductor device according to claim 1 , wherein said surplus carbon region formation step implants said interstitial carbon inducing ions on the deeper region side within 500 nm from the interface between said ion implanted layer and said drift layer to form said surplus carbon region.
3. The method for manufacturing a semiconductor device according to claim 1 , wherein said surplus carbon region formation step implants said interstitial carbon inducing ions from the surface of said drift layer.
4. The method for manufacturing a semiconductor device according to claim 1 , further comprising a substrate removal step of removing said silicon carbide semiconductor substrate before said surplus carbon region formation step,
wherein said surplus carbon region formation step implants said interstitial carbon inducing ions from a back surface of said drift layer.
5. The method for manufacturing a semiconductor device according to claim 1 , wherein said surplus carbon region formation step implants said interstitial carbon inducing ions being carbon to form said surplus carbon region.
6. The method for manufacturing a semiconductor device according to claim 1 , wherein said surplus carbon region formation step implants said interstitial carbon inducing ions having an implantation surface density of 1×1013 cm−2 to 1×1016 cm−2 and implantation energy of 10 keV to 10 MeV to form said surplus carbon region.
7. The method for manufacturing a semiconductor device according to claim 1 , wherein said surplus carbon region formation step implants said interstitial carbon inducing ions having an implantation surface density higher than a density of carrier traps in the interface between said ion implanted layer and said drift layer to form said surplus carbon region.
8. The method for manufacturing a semiconductor device according to claim 1 , wherein said ion implanted layer formation step implants said impurity ions being aluminum, boron, phosphorus, or nitrogen to form said ion implanted layer.
9. The method for manufacturing a semiconductor device according to claim 1 , wherein said heating step heats said drift layer at a temperature in a range of 1400° C. to 1800° C.
10. A method for manufacturing a semiconductor device, comprising:
a drift layer formation step of forming a drift layer of a first conductivity type on a silicon carbide semiconductor substrate;
an ion implanted layer formation step of implanting impurity ions being impurities of a second conductivity type in a surface of said drift layer to form an ion implanted layer in which said impurity ions are implanted;
a substrate removal step of removing said silicon carbide semiconductor substrate;
a protective film formation step of forming a protective film at least on a surface of said ion implanted layer after said substrate removal step;
a thermal oxide film formation step of forming a thermal oxide film on the surface of said drift layer and a back surface of said drift layer after said protective film formation step;
a film removal step of removing said protective film and said thermal oxide film; and
a heating step of heating said drift layer after said ion implanted layer formation step, wherein
said thermal oxide film formation step forms said thermal oxide film to cause interstitial carbon atoms to be ejected into said drift layer, and
said heating step heats said drift layer to activate said impurity ions implanted in said ion implanted layer in order to form an activation layer of the second conductivity type.
11. The method for manufacturing a semiconductor device according to claim 10 , wherein said ion implanted layer formation step implants said impurity ions being aluminum, boron, phosphorus, or nitrogen to form said ion implanted layer.
12. The method for manufacturing a semiconductor device according to claim 10 , wherein said heating step heats said drift layer at a temperature in a range of 1400° C. to 1800° C.
13. The method for manufacturing a semiconductor device according to claim 10 , wherein said thermal oxide film formation step forms said thermal oxide film at a temperature in a range of 1000° C. to 1500° C.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US16/374,226 US20190237558A1 (en) | 2013-11-13 | 2019-04-03 | Sic semiconductor device having pn junction interface and method for manufacturing the sic semiconductor device |
Applications Claiming Priority (5)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2013-234581 | 2013-11-13 | ||
JP2013234581 | 2013-11-13 | ||
PCT/JP2014/073058 WO2015072210A1 (en) | 2013-11-13 | 2014-09-02 | Method for manufacturing semiconductor device |
US201615030763A | 2016-04-20 | 2016-04-20 | |
US16/374,226 US20190237558A1 (en) | 2013-11-13 | 2019-04-03 | Sic semiconductor device having pn junction interface and method for manufacturing the sic semiconductor device |
Related Parent Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/030,763 Division US10304939B2 (en) | 2013-11-13 | 2014-09-02 | SiC semiconductor device having pn junction interface and method for manufacturing the SiC semiconductor device |
PCT/JP2014/073058 Division WO2015072210A1 (en) | 2013-11-13 | 2014-09-02 | Method for manufacturing semiconductor device |
Publications (1)
Publication Number | Publication Date |
---|---|
US20190237558A1 true US20190237558A1 (en) | 2019-08-01 |
Family
ID=53057156
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/030,763 Active 2034-11-16 US10304939B2 (en) | 2013-11-13 | 2014-09-02 | SiC semiconductor device having pn junction interface and method for manufacturing the SiC semiconductor device |
US16/374,226 Abandoned US20190237558A1 (en) | 2013-11-13 | 2019-04-03 | Sic semiconductor device having pn junction interface and method for manufacturing the sic semiconductor device |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/030,763 Active 2034-11-16 US10304939B2 (en) | 2013-11-13 | 2014-09-02 | SiC semiconductor device having pn junction interface and method for manufacturing the SiC semiconductor device |
Country Status (5)
Country | Link |
---|---|
US (2) | US10304939B2 (en) |
JP (1) | JP6113298B2 (en) |
CN (1) | CN105723499B (en) |
DE (1) | DE112014005188T5 (en) |
WO (1) | WO2015072210A1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10629754B2 (en) * | 2016-08-10 | 2020-04-21 | PowerCubeSemi, INC. | SiC wide trench-type junction barrier Schottky diode and manufacturing method therefor |
Families Citing this family (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2016051973A1 (en) * | 2014-10-03 | 2016-04-07 | 富士電機株式会社 | Semiconductor device and semiconductor device manufacturing method |
WO2017073333A1 (en) * | 2015-10-27 | 2017-05-04 | 住友電気工業株式会社 | Silicon carbide base plate |
US10388778B2 (en) * | 2016-11-18 | 2019-08-20 | Nexperia B.V. | Low resistance and leakage device |
DE112017002379T5 (en) * | 2016-12-19 | 2019-01-24 | Fuji Electric Co., Ltd. | Semiconductor device and method for manufacturing a semiconductor device |
JP7102948B2 (en) * | 2017-10-26 | 2022-07-20 | 株式会社デンソー | Silicon carbide semiconductor device and its manufacturing method |
WO2019083017A1 (en) * | 2017-10-26 | 2019-05-02 | 株式会社デンソー | Silicon carbide semiconductor device and method for manufacturing same |
US11127817B2 (en) * | 2018-07-13 | 2021-09-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Formation of semiconductor device structure by implantation |
CN110106550A (en) * | 2019-05-15 | 2019-08-09 | 中国电子科技集团公司第十三研究所 | A kind of preparation method of epitaxial wafer |
DE102019118803A1 (en) * | 2019-07-11 | 2021-01-14 | Infineon Technologies Ag | METHOD OF MANUFACTURING A SEMICONDUCTOR DEVICE AND A SEMICONDUCTOR DEVICE |
Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5543637A (en) * | 1994-11-14 | 1996-08-06 | North Carolina State University | Silicon carbide semiconductor devices having buried silicon carbide conduction barrier layers therein |
US6703294B1 (en) * | 1996-10-03 | 2004-03-09 | Cree, Inc. | Method for producing a region doped with boron in a SiC-layer |
US20090039358A1 (en) * | 2006-07-28 | 2009-02-12 | Central Research Institute Of Electric Power Industry | SiC Crystal Semiconductor Device |
US20140209927A1 (en) * | 2013-01-30 | 2014-07-31 | Kabushiki Kaisha Toshiba | Semiconductor device and method for manufacturing same and semiconductor substrate |
US20150115283A1 (en) * | 2012-04-04 | 2015-04-30 | Fairchild Semiconductor Corporation | Sic bipolar junction transistor with reduced carrier lifetime in collector and a defect termination layer |
US20150270128A1 (en) * | 2014-03-19 | 2015-09-24 | Kabushiki Kaisha Toshiba | MANUFACTURING METHOD OF SiC EPITAXIAL SUBSTRATE, MANUFACTURING METHOD OF SEMICONDUCTOR DEVICE, AND SEMICONDUCTOR DEVICE |
US20160086799A1 (en) * | 2014-09-22 | 2016-03-24 | Sumitomo Electric Industries, Ltd. | Method of Producing Silicon Carbide Epitaxial Substrate, Silicon Carbide Epitaxial Substrate, and Silicon Carbide Semiconductor Device |
US20160149056A1 (en) * | 2014-11-26 | 2016-05-26 | Kabushiki Kaisha Toshiba | Semiconductor device manufacturing method, and semiconductor device |
US20160276497A1 (en) * | 2015-03-16 | 2016-09-22 | Kabushiki Kaisha Toshiba | Semiconductor device and manufacturing method thereof |
Family Cites Families (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3647515B2 (en) * | 1995-08-28 | 2005-05-11 | 株式会社デンソー | Method for manufacturing p-type silicon carbide semiconductor |
JP3893725B2 (en) | 1998-03-25 | 2007-03-14 | 株式会社デンソー | Method for manufacturing silicon carbide semiconductor device |
JP4568929B2 (en) * | 1999-09-21 | 2010-10-27 | 株式会社デンソー | Silicon carbide semiconductor device and manufacturing method thereof |
DE10393777T5 (en) * | 2002-11-25 | 2005-10-20 | National Institute Of Advanced Industrial Science And Technology | Semiconductor device and electric power converter, drive inverter, general-purpose inverter, and high-power high-frequency communication device using the semiconductor device |
DE602005025976D1 (en) * | 2004-02-06 | 2011-03-03 | Panasonic Corp | METHOD OF MANUFACTURING A SILICON CARBIDE SEMICONDUCTOR ELEMENT |
CN101542688B (en) * | 2007-03-29 | 2011-03-30 | 松下电器产业株式会社 | Method for manufacturing silicon carbide semiconductor element |
JP5699628B2 (en) * | 2010-07-26 | 2015-04-15 | 住友電気工業株式会社 | Semiconductor device |
WO2013100155A1 (en) * | 2011-12-28 | 2013-07-04 | 富士電機株式会社 | Semiconductor device and method for producing semiconductor device |
JP2014017325A (en) | 2012-07-06 | 2014-01-30 | Rohm Co Ltd | Semiconductor device and semiconductor device manufacturing method |
JP5646570B2 (en) * | 2012-09-26 | 2014-12-24 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
-
2014
- 2014-09-02 US US15/030,763 patent/US10304939B2/en active Active
- 2014-09-02 WO PCT/JP2014/073058 patent/WO2015072210A1/en active Application Filing
- 2014-09-02 DE DE112014005188.8T patent/DE112014005188T5/en active Pending
- 2014-09-02 JP JP2015547672A patent/JP6113298B2/en active Active
- 2014-09-02 CN CN201480062114.7A patent/CN105723499B/en active Active
-
2019
- 2019-04-03 US US16/374,226 patent/US20190237558A1/en not_active Abandoned
Patent Citations (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5543637A (en) * | 1994-11-14 | 1996-08-06 | North Carolina State University | Silicon carbide semiconductor devices having buried silicon carbide conduction barrier layers therein |
US6703294B1 (en) * | 1996-10-03 | 2004-03-09 | Cree, Inc. | Method for producing a region doped with boron in a SiC-layer |
US20090039358A1 (en) * | 2006-07-28 | 2009-02-12 | Central Research Institute Of Electric Power Industry | SiC Crystal Semiconductor Device |
US20100173475A1 (en) * | 2006-07-28 | 2010-07-08 | Central Research Institute Of Electric Power Industry | Method for Improving the Quality of a SiC Crystal |
US20150115283A1 (en) * | 2012-04-04 | 2015-04-30 | Fairchild Semiconductor Corporation | Sic bipolar junction transistor with reduced carrier lifetime in collector and a defect termination layer |
US20140209927A1 (en) * | 2013-01-30 | 2014-07-31 | Kabushiki Kaisha Toshiba | Semiconductor device and method for manufacturing same and semiconductor substrate |
US20150270128A1 (en) * | 2014-03-19 | 2015-09-24 | Kabushiki Kaisha Toshiba | MANUFACTURING METHOD OF SiC EPITAXIAL SUBSTRATE, MANUFACTURING METHOD OF SEMICONDUCTOR DEVICE, AND SEMICONDUCTOR DEVICE |
US20160086799A1 (en) * | 2014-09-22 | 2016-03-24 | Sumitomo Electric Industries, Ltd. | Method of Producing Silicon Carbide Epitaxial Substrate, Silicon Carbide Epitaxial Substrate, and Silicon Carbide Semiconductor Device |
US20160149056A1 (en) * | 2014-11-26 | 2016-05-26 | Kabushiki Kaisha Toshiba | Semiconductor device manufacturing method, and semiconductor device |
US20160276497A1 (en) * | 2015-03-16 | 2016-09-22 | Kabushiki Kaisha Toshiba | Semiconductor device and manufacturing method thereof |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10629754B2 (en) * | 2016-08-10 | 2020-04-21 | PowerCubeSemi, INC. | SiC wide trench-type junction barrier Schottky diode and manufacturing method therefor |
US10720535B2 (en) | 2016-08-10 | 2020-07-21 | PowerCubeSemi, INC. | SiC wide trench-type junction barrier Schottky diode and manufacturing method therefor |
Also Published As
Publication number | Publication date |
---|---|
CN105723499A (en) | 2016-06-29 |
CN105723499B (en) | 2018-11-06 |
JP6113298B2 (en) | 2017-04-12 |
WO2015072210A1 (en) | 2015-05-21 |
DE112014005188T5 (en) | 2016-07-21 |
US20160247894A1 (en) | 2016-08-25 |
JPWO2015072210A1 (en) | 2017-03-16 |
US10304939B2 (en) | 2019-05-28 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20190237558A1 (en) | Sic semiconductor device having pn junction interface and method for manufacturing the sic semiconductor device | |
US9484470B2 (en) | Method of fabricating a GaN P-i-N diode using implantation | |
JP6237902B2 (en) | Semiconductor device and manufacturing method of semiconductor device | |
JP6111572B2 (en) | Semiconductor device and manufacturing method of semiconductor device | |
US5804482A (en) | Method for producing a semiconductor device having a semiconductor layer of SiC | |
US9887263B2 (en) | Silicon carbide semiconductor device and method of manufacturing the same | |
US20170140934A1 (en) | Semiconductor device manufacturing method and semiconductor device | |
JP2004247545A (en) | Semiconductor device and its fabrication process | |
KR20070029633A (en) | Methods of forming power semiconductor devices using boule-grown silicon carbide drift layers and power semiconductor devices formed thereby | |
JP7263740B2 (en) | Silicon carbide semiconductor device and method for manufacturing silicon carbide semiconductor device | |
US11062907B2 (en) | Nitride semiconductor device | |
US9590047B2 (en) | SiC bipolar junction transistor with reduced carrier lifetime in collector and a defect termination layer | |
JP2014146748A (en) | Semiconductor device, method of manufacturing the same, and semiconductor substrate | |
JP2019080035A (en) | Silicon carbide semiconductor device and manufacturing method of the same | |
KR101875287B1 (en) | A method for forming a semiconductor device | |
JP2015149346A (en) | Method of manufacturing semiconductor device, and semiconductor device | |
US11557506B2 (en) | Methods for processing a semiconductor substrate | |
US20200273970A1 (en) | Semiconductor device | |
WO2019083017A1 (en) | Silicon carbide semiconductor device and method for manufacturing same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: ADVISORY ACTION MAILED |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |