US20170256712A1 - Method for manufacturing electrode and resistive random access memory - Google Patents

Method for manufacturing electrode and resistive random access memory Download PDF

Info

Publication number
US20170256712A1
US20170256712A1 US15/263,392 US201615263392A US2017256712A1 US 20170256712 A1 US20170256712 A1 US 20170256712A1 US 201615263392 A US201615263392 A US 201615263392A US 2017256712 A1 US2017256712 A1 US 2017256712A1
Authority
US
United States
Prior art keywords
layer
pvd
transition metal
metal compound
electrode
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US15/263,392
Inventor
Yi-Chung Chen
Cheng-An Peng
Shuo-Che Chang
Sung-Ying Wen
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Winbond Electronics Corp
Original Assignee
Winbond Electronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Winbond Electronics Corp filed Critical Winbond Electronics Corp
Assigned to WINBOND ELECTRONICS CORP. reassignment WINBOND ELECTRONICS CORP. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CHANG, SHUO-CHE, CHEN, YI-CHUNG, PENG, CHENG-AN, WEN, SUNG-YING
Publication of US20170256712A1 publication Critical patent/US20170256712A1/en
Priority to US16/508,322 priority Critical patent/US10636967B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/011Manufacture or treatment of multistable switching devices
    • H10N70/021Formation of switching materials, e.g. deposition of layers
    • H10N70/026Formation of switching materials, e.g. deposition of layers by physical vapor deposition, e.g. sputtering
    • H01L45/1625
    • H01L45/124
    • H01L45/1253
    • H01L45/146
    • H01L45/1616
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/011Manufacture or treatment of multistable switching devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/011Manufacture or treatment of multistable switching devices
    • H10N70/021Formation of switching materials, e.g. deposition of layers
    • H10N70/023Formation of switching materials, e.g. deposition of layers by chemical vapor deposition, e.g. MOCVD, ALD
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/20Multistable switching devices, e.g. memristors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/821Device geometry
    • H10N70/826Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/821Device geometry
    • H10N70/826Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
    • H10N70/8265Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices on sidewalls of dielectric structures, e.g. mesa-shaped or cup-shaped devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/841Electrodes
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices having no potential barriers, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/881Switching materials
    • H10N70/883Oxides or nitrides
    • H10N70/8833Binary metal oxides, e.g. TaOx

Definitions

  • the invention relates to a method for manufacturing a conductive component and a memory, and particularly relates to a method for manufacturing an electrode having a flat surface and a lower electrode of a resistive random access memory (RRAM) using the same.
  • RRAM resistive random access memory
  • Resistive Random Access Memory is one of the most concerned technologies because of its advantages of simple structure, low power consumption, high operation speed, and high density integration.
  • the RRAM includes a metal-insulator-metal (MIM) structure, which can be switched in a high resistance state (HRS) and a low resistance state (LRS) by applying a voltage.
  • MIM metal-insulator-metal
  • the material which is commonly used as an electrode of the non-volatile memory is platinum (Pt), aluminum (Al), or copper (Au), wherein the grain boundary of the electrode formed by a general physical vapor deposition (PVD) is quite obvious.
  • Pt platinum
  • Al aluminum
  • Au copper
  • PVD general physical vapor deposition
  • the requirement of the surface flatness of a lower electrode is higher, and thus a chemical mechanical polishing process is usually used to improve the surface flatness of the lower electrode.
  • a thickness of the lower electrode is reduced by using the chemical mechanical polishing process, thereby affecting the electrical performance of the device.
  • the invention provides a method for manufacturing an electrode, which can form the electrode having a flat and compact surface and a sufficient thickness.
  • the invention provides a resistive random access memory.
  • a lower electrode thereof has a conductive layer and a radio frequency physical vapor deposition (RF PVD) transition metal compound layer.
  • the lower electrode has the flat and compact surface and the sufficient thickness so that the resistive random access memory may have a better electrical performance.
  • RF PVD radio frequency physical vapor deposition
  • the invention provides a method for manufacturing an electrode including the following steps.
  • a conductive layer is formed on a base material.
  • An RF PVD transition metal compound layer is formed on the conductive layer by using a RF PVD.
  • a sacrificial layer is formed on the RF PVD transition metal compound layer.
  • a planarization process is performed to remove the sacrificial layer and a portion of the RF PVD transition metal compound layer.
  • a material of each of the conductive layer and the sacrificial layer is titanium nitride, titanium, tantalum nitride, or a combination thereof, for example.
  • a method of forming the conductive layer and the sacrificial layer is a physical vapor deposition (PVD) or a chemical vapor deposition (CVD), for example.
  • the method further includes forming an adhesive layer on the base material, and a material of the adhesive layer is titanium, tantalum, indium tin oxide, or a combination thereof, for example.
  • a method of forming the adhesive layer is a PVD or a CVD, for example.
  • the method for manufacturing the electrode may be used for manufacturing a lower electrode of a resistive random access memory (RRAM).
  • RRAM resistive random access memory
  • the invention provides a resistive random access memory including a base material, a lower electrode, a variable resistance layer, and an upper electrode.
  • the lower electrode includes a conductive layer and an RF PVD transition metal compound layer.
  • the conductive layer is disposed on the base material.
  • the RF PVD transition metal compound layer is disposed on the conductive layer.
  • the variable resistance layer is disposed on the RF PVD transition metal compound layer.
  • the upper electrode is disposed on the variable resistance layer.
  • the lower electrode in the resistive random access memory, further includes an adhesive layer.
  • the adhesive layer is disposed between the base material and the conductive layer.
  • a material of the adhesive layer is titanium, tantalum, indium tin oxide, or a combination thereof, for example.
  • a material of the conductive layer is titanium nitride, titanium, tantalum nitride, or a combination thereof, for example.
  • a thickness of the RF PVD transition metal compound layer may be between 10 nm and 20 nm.
  • the sacrificial layer can provide the required removal amount for the planarization process, after removing the sacrificial layer and the portion of the RF PVD transition metal compound layer by using the planarization process, the RF PVD transition metal compound layer having the flat and compact surface and the sufficient thickness can be formed, thereby improving the electrical performance of the device.
  • the resistive random access memory since the lower electrode is a multi-layer structure having the conductive layer and the RF PVD transition metal compound layer, the resistive random access memory may have the better electrical performance.
  • FIG. 1A to FIG. 1B are cross-sectional views illustrating a manufacturing process of an electrode according to an embodiment of the invention.
  • FIG. 2 is a cross-sectional view of a resistive random access memory according to an embodiment of the invention.
  • FIG. 1A to FIG. 1B are cross-sectional views illustrating a manufacturing process of an electrode according to an embodiment of the invention.
  • an adhesive layer 102 may be selectively formed on a base material 100 .
  • the base material 100 may be used for carrying the electrode.
  • the base material 100 may be a dielectric layer, a conductive layer, or a substrate having the aforementioned layers.
  • a person having ordinary skill in the art may select the type of the base material 100 according to the product design requirements.
  • the adhesive layer 102 is selected from the material with good adhesion to the base material 100 and a conductive layer 104 subsequently deposited.
  • a material of the adhesive layer 102 is titanium, tantalum, indium tin oxide, or a combination thereof, for example.
  • a method of forming the adhesive layer 102 is a PVD or a CVD, for example.
  • the conductive layer 104 is formed on the adhesive layer 102 .
  • the conductive layer 104 may be used for reducing the electrode impedance.
  • the conductive layer 104 may be a single-layer structure or a multi-layer structure.
  • a material of the conductive layer 104 is titanium nitride, titanium, tantalum nitride, or a combination thereof, for example.
  • a method of forming the conductive layer 104 is a PVD or a CVD, for example. It should be noted that, the adhesive layer 102 may be omitted, and the conductive layer 104 is directly formed on the base material 100 .
  • a radio frequency physical vapor deposition (RF PVD) transition metal compound layer 106 is formed on the conductive layer 104 by using a RF PVD.
  • the RF PVD transition metal compound layer 106 has a more compact structure and a lower oxygen content and thus having a better electrical property. Pin holes are hardly formed in the RF PVD transition metal compound layer 106 during the following cleaning process, and hence the RF PVD transition metal compound layer 106 has a flatter surface.
  • the transition metal compound is titanium nitride, for example.
  • the conductive layer 104 and the RF PVD transition metal compound layer 106 can be formed in the same PVD machine in different chambers. Thus, the conductive layer 104 and the RF PVD transition metal compound layer 106 can be formed without changing the machine, thereby reducing the processing time effectively.
  • a sacrificial layer 108 is formed on the RF PVD transition metal compound layer 106 .
  • the sacrificial layer 108 may be used for providing the required removal amount for the planarization process.
  • the sacrificial layer 108 may be a single-layer structure or a multi-layer structure.
  • a material of the sacrificial layer 108 may be a conductive material, such as titanium nitride, titanium, tantalum nitride, or a combination thereof.
  • a method of forming the sacrificial layer 108 is a PVD or a CVD, for example.
  • the sacrificial layer 108 when the sacrificial layer 108 is formed by using the PVD, the sacrificial layer 108 and the RF PVD transition metal compound layer 106 can be formed in the same PVD machine in different chambers. Thus, the sacrificial layer 108 and the RF PVD transition metal compound layer 106 can be formed without changing the machine, thereby reducing the processing time effectively.
  • a planarization process is performed to remove the sacrificial layer 108 and a portion of the RF PVD transition metal compound layer 106 , so as to form a RF PVD transition metal compound layer 106 a having a flat surface and a compact structure.
  • the sacrificial layer 108 can provide the required removal amount for the planarization process. Therefore, the RF PVD transition metal compound layer 106 a can be formed with a sufficient thickness, and it can effectively exhibit an excellent electrical property thereof.
  • the planarization process is a chemical mechanical polishing process, for example.
  • a thickness of the RF PVD transition metal compound layer 106 a may be more than 10 nm. In an embodiment, the thickness of the RF PVD transition metal compound layer 106 a is between 10 nm and 20 nm.
  • the formed electrode 110 includes the adhesive layer 102 , the conductive layer 104 , and the planarized RF PVD transition metal compound layer 106 a sequentially stacked disposed.
  • the electrode 110 may be used as an electrode of various semiconductor devices.
  • the electrode 110 may be used as an electrode of a resistive random access memory, such as a lower electrode.
  • the sacrificial layer 108 can provide the required removal amount for the planarization process, after removing the sacrificial layer 108 and the portion of the RF PVD transition metal compound layer 106 by using the planarization process, the RF PVD transition metal compound layer 106 a with the flat surface, the compact structure and having the sufficient thickness can be formed, thereby improving the electrical performance of the electrode 110 .
  • FIG. 2 is a cross-sectional view of a resistive random access memory according to an embodiment of the invention.
  • a resistive random access memory 10 includes the base material 100 , the electrode 110 , a variable resistance layer 112 , and an upper electrode 114 .
  • the structure of the base material 100 in FIG. 2 is as an example for illustration; however, the invention is not limited thereto. A person having ordinary skill in the art may select the type of the base material 100 according to the product design requirements.
  • the base material 100 may include a substrate 116 , a dielectric structure 118 , a conductive layer 120 , a plug 122 , and a barrier layer 124 .
  • the substrate 116 may be a semiconductor substrate, for example (e.g., a silicon substrate).
  • the dielectric structure 118 includes dielectric layers 118 a , 118 b and 118 c sequentially disposed on the substrate 116 .
  • a material of each of the dielectric layers 118 a , 118 b and 118 c is silicon oxide, silicon nitride, or silicon oxynitride, for example.
  • a method of forming each of the dielectric layers 118 a , 118 b and 118 c is a thermal oxidation method or a CVD, for example.
  • the dielectric structure 118 is illustrated by a three-layer structure as an example; however, the invention is not limited thereto. A person having ordinary skill in the art can adjust the number of layers of the dielectric structure 118 according to the product and the manufacturing process requirements.
  • the conductive layer 120 is disposed on the dielectric layer 118 a and located in an opening 119 of the dielectric layer 118 b .
  • a material of the conductive layer 120 is metal, such as aluminum or copper.
  • a method of forming the conductive layer 120 includes performing a damascene process, for example.
  • the plug 122 is disposed on the conductive layer 120 and located in an opening 121 of the dielectric layer 118 c .
  • a material of the plug 122 is metal, such as tungsten or copper.
  • a method of forming the plug 122 includes performing a damascene process, for example.
  • the barrier layer 124 is disposed between the plug 122 and the dielectric layer 118 c and between the plug 122 and the conductive layer 120 .
  • a material of the barrier layer 124 is titanium nitride, titanium, or a combination thereof, for example.
  • a method of forming the barrier layer 124 is a PVD or a CVD, for example.
  • the electrode 110 includes the conductive layer 104 and the RF PVD transition metal compound layer 106 a .
  • the electrode 110 is manufactured following the aforementioned method for manufacturing the electrode. In the present embodiment, the electrode 110 is used as the lower electrode of the resistive random access memory 10 .
  • the conductive layer 104 is disposed on the base material 100 .
  • the RF PVD transition metal compound layer 106 a is disposed on the conductive layer 104 .
  • the electrode 110 may further include the adhesive layer 102 .
  • the adhesive layer 102 is disposed between the base material 100 and the conductive layer 104 .
  • the variable resistance layer 112 is disposed on the RF PVD transition metal compound layer 106 a .
  • a material of the variable resistance layer 112 is a variable resistance material, such as transition metal oxide.
  • the transition metal oxide is hafnium oxide, titanium oxide, zirconium oxide, zinc oxide, or other suitable metal oxide, for example.
  • a method of forming the variable resistance layer 112 is a PVD, a CVD, or an atomic layer deposition (ALD), for example.
  • the upper electrode 114 is disposed on the variable resistance layer 112 , and the upper electrode 114 may be a single-layer structure or a multi-layer structure.
  • a material of the upper electrode 114 is titanium nitride, tantalum nitride, titanium, or tantalum, for example.
  • a method of forming the upper electrode 114 is a PVD or a CVD, for example.
  • the resistive random access memory 10 may have a better electrical performance.
  • the RF PVD transition metal compound layer with the flat surface and the compact structure and having the sufficient thickness can be formed, thereby effectively improving the electrical performance of the device.
  • the resistive random access memory 10 of the embodiment has the lower electrode formed from the multi-layer structure.
  • the resistive random access memory may have the better electrical performance.

Landscapes

  • Engineering & Computer Science (AREA)
  • Manufacturing & Machinery (AREA)
  • Semiconductor Memories (AREA)

Abstract

A method for manufacturing an electrode including the following steps is provided. A conductive layer is formed on a base material. A radio frequency physical vapor deposition (RF PVD) transition metal compound layer is formed on the conductive layer by using a RF PVD. A sacrificial layer is formed on the RF PVD transition metal compound layer. A planarization process is performed to remove the sacrificial layer and a portion of the RF PVD transition metal compound layer.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • This application claims the priority benefit of China application serial no. 201610121062.7, filed on Mar. 3, 2016. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.
  • BACKGROUND OF THE INVENTION
  • Field of the Invention
  • The invention relates to a method for manufacturing a conductive component and a memory, and particularly relates to a method for manufacturing an electrode having a flat surface and a lower electrode of a resistive random access memory (RRAM) using the same.
  • Description of Related Art
  • In recent years, with the progress and the development of science and technology, more and more electronic products appear on the market, wherein a memory plays an important role. In addition to storing data of users, the memory is also responsible for the storage of the code executed by the central processing unit, and the information required to be temporarily stored in the operation process. In a new generation of non-volatile memory, Resistive Random Access Memory (RRAM) is one of the most concerned technologies because of its advantages of simple structure, low power consumption, high operation speed, and high density integration. The RRAM includes a metal-insulator-metal (MIM) structure, which can be switched in a high resistance state (HRS) and a low resistance state (LRS) by applying a voltage.
  • In recent years, there are a lot of research on the RRAM, such as the research on characteristics of dielectric layer materials, thermal annealing characteristics, and characteristics of electrode materials. The material which is commonly used as an electrode of the non-volatile memory is platinum (Pt), aluminum (Al), or copper (Au), wherein the grain boundary of the electrode formed by a general physical vapor deposition (PVD) is quite obvious. Thus, pin holes are easily formed in the electrode in the process of performing a cleaning process, such that a surface of the electrode is rough, thereby reducing the electrical performance of the device. Additionally, an oxygen content of the electrode formed by the general PVD is higher, which may cause the poor electrical performance of the device.
  • Furthermore, in the RRAM, the requirement of the surface flatness of a lower electrode is higher, and thus a chemical mechanical polishing process is usually used to improve the surface flatness of the lower electrode. However, a thickness of the lower electrode is reduced by using the chemical mechanical polishing process, thereby affecting the electrical performance of the device.
  • SUMMARY OF THE INVENTION
  • The invention provides a method for manufacturing an electrode, which can form the electrode having a flat and compact surface and a sufficient thickness.
  • The invention provides a resistive random access memory. A lower electrode thereof has a conductive layer and a radio frequency physical vapor deposition (RF PVD) transition metal compound layer. The lower electrode has the flat and compact surface and the sufficient thickness so that the resistive random access memory may have a better electrical performance.
  • The invention provides a method for manufacturing an electrode including the following steps. A conductive layer is formed on a base material. An RF PVD transition metal compound layer is formed on the conductive layer by using a RF PVD.
  • A sacrificial layer is formed on the RF PVD transition metal compound layer. A planarization process is performed to remove the sacrificial layer and a portion of the RF PVD transition metal compound layer.
  • According to an embodiment of the invention, in the method for manufacturing the electrode, a material of each of the conductive layer and the sacrificial layer is titanium nitride, titanium, tantalum nitride, or a combination thereof, for example.
  • According to an embodiment of the invention, in the method for manufacturing the electrode, a method of forming the conductive layer and the sacrificial layer is a physical vapor deposition (PVD) or a chemical vapor deposition (CVD), for example.
  • According to an embodiment of the invention, in the method for manufacturing the electrode, before forming the conductive layer, the method further includes forming an adhesive layer on the base material, and a material of the adhesive layer is titanium, tantalum, indium tin oxide, or a combination thereof, for example.
  • According to an embodiment of the invention, in the method for manufacturing the electrode, a method of forming the adhesive layer is a PVD or a CVD, for example.
  • According to an embodiment of the invention, the method for manufacturing the electrode may be used for manufacturing a lower electrode of a resistive random access memory (RRAM).
  • The invention provides a resistive random access memory including a base material, a lower electrode, a variable resistance layer, and an upper electrode. The lower electrode includes a conductive layer and an RF PVD transition metal compound layer. The conductive layer is disposed on the base material. The RF PVD transition metal compound layer is disposed on the conductive layer. The variable resistance layer is disposed on the RF PVD transition metal compound layer. The upper electrode is disposed on the variable resistance layer.
  • According to an embodiment of the invention, in the resistive random access memory, the lower electrode further includes an adhesive layer. The adhesive layer is disposed between the base material and the conductive layer. A material of the adhesive layer is titanium, tantalum, indium tin oxide, or a combination thereof, for example.
  • According to an embodiment of the invention, in the resistive random access memory, a material of the conductive layer is titanium nitride, titanium, tantalum nitride, or a combination thereof, for example.
  • According to an embodiment of the invention, in the resistive random access memory, a thickness of the RF PVD transition metal compound layer may be between 10 nm and 20 nm.
  • Based on the above, in the method for manufacturing the electrode provided by the invention, since the sacrificial layer can provide the required removal amount for the planarization process, after removing the sacrificial layer and the portion of the RF PVD transition metal compound layer by using the planarization process, the RF PVD transition metal compound layer having the flat and compact surface and the sufficient thickness can be formed, thereby improving the electrical performance of the device.
  • Additionally, in the resistive random access memory provided by the invention, since the lower electrode is a multi-layer structure having the conductive layer and the RF PVD transition metal compound layer, the resistive random access memory may have the better electrical performance.
  • In order to make the aforementioned features and advantages of the disclosure more comprehensible, embodiments accompanied with figures are described in detail below.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
  • FIG. 1A to FIG. 1B are cross-sectional views illustrating a manufacturing process of an electrode according to an embodiment of the invention.
  • FIG. 2 is a cross-sectional view of a resistive random access memory according to an embodiment of the invention.
  • DESCRIPTION OF THE EMBODIMENTS
  • In the following detailed description, for purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of the disclosed embodiments. It will be apparent, however, that one or more embodiments may be practiced without these specific details. In other instances, well-known structures and devices are schematically shown in order to simplify the drawing.
  • FIG. 1A to FIG. 1B are cross-sectional views illustrating a manufacturing process of an electrode according to an embodiment of the invention.
  • Referring to FIG. 1A, an adhesive layer 102 may be selectively formed on a base material 100. The base material 100 may be used for carrying the electrode. The base material 100 may be a dielectric layer, a conductive layer, or a substrate having the aforementioned layers. A person having ordinary skill in the art may select the type of the base material 100 according to the product design requirements.
  • The adhesive layer 102 is selected from the material with good adhesion to the base material 100 and a conductive layer 104 subsequently deposited. A material of the adhesive layer 102 is titanium, tantalum, indium tin oxide, or a combination thereof, for example. A method of forming the adhesive layer 102 is a PVD or a CVD, for example.
  • The conductive layer 104 is formed on the adhesive layer 102. The conductive layer 104 may be used for reducing the electrode impedance. The conductive layer 104 may be a single-layer structure or a multi-layer structure. A material of the conductive layer 104 is titanium nitride, titanium, tantalum nitride, or a combination thereof, for example. A method of forming the conductive layer 104 is a PVD or a CVD, for example. It should be noted that, the adhesive layer 102 may be omitted, and the conductive layer 104 is directly formed on the base material 100.
  • A radio frequency physical vapor deposition (RF PVD) transition metal compound layer 106 is formed on the conductive layer 104 by using a RF PVD. In comparison of a PVD transition metal compound layer and a CVD transition metal compound layer, the RF PVD transition metal compound layer 106 has a more compact structure and a lower oxygen content and thus having a better electrical property. Pin holes are hardly formed in the RF PVD transition metal compound layer 106 during the following cleaning process, and hence the RF PVD transition metal compound layer 106 has a flatter surface. The transition metal compound is titanium nitride, for example.
  • Additionally, when the conductive layer 104 is formed by using the PVD, the conductive layer 104 and the RF PVD transition metal compound layer 106 can be formed in the same PVD machine in different chambers. Thus, the conductive layer 104 and the RF PVD transition metal compound layer 106 can be formed without changing the machine, thereby reducing the processing time effectively.
  • A sacrificial layer 108 is formed on the RF PVD transition metal compound layer 106. The sacrificial layer 108 may be used for providing the required removal amount for the planarization process. The sacrificial layer 108 may be a single-layer structure or a multi-layer structure. A material of the sacrificial layer 108 may be a conductive material, such as titanium nitride, titanium, tantalum nitride, or a combination thereof. A method of forming the sacrificial layer 108 is a PVD or a CVD, for example.
  • Additionally, when the sacrificial layer 108 is formed by using the PVD, the sacrificial layer 108 and the RF PVD transition metal compound layer 106 can be formed in the same PVD machine in different chambers. Thus, the sacrificial layer 108 and the RF PVD transition metal compound layer 106 can be formed without changing the machine, thereby reducing the processing time effectively.
  • Referring to FIG. 1B, a planarization process is performed to remove the sacrificial layer 108 and a portion of the RF PVD transition metal compound layer 106, so as to form a RF PVD transition metal compound layer 106 a having a flat surface and a compact structure. Additionally, in the process of performing the planarization process, the sacrificial layer 108 can provide the required removal amount for the planarization process. Therefore, the RF PVD transition metal compound layer 106 a can be formed with a sufficient thickness, and it can effectively exhibit an excellent electrical property thereof. The planarization process is a chemical mechanical polishing process, for example. For instance, a thickness of the RF PVD transition metal compound layer 106 a may be more than 10 nm. In an embodiment, the thickness of the RF PVD transition metal compound layer 106 a is between 10 nm and 20 nm.
  • At this time, according to an embodiment of the invention, the formed electrode 110 includes the adhesive layer 102, the conductive layer 104, and the planarized RF PVD transition metal compound layer 106 a sequentially stacked disposed. The electrode 110 may be used as an electrode of various semiconductor devices. For instance, the electrode 110 may be used as an electrode of a resistive random access memory, such as a lower electrode.
  • Based on the above embodiments, since the sacrificial layer 108 can provide the required removal amount for the planarization process, after removing the sacrificial layer 108 and the portion of the RF PVD transition metal compound layer 106 by using the planarization process, the RF PVD transition metal compound layer 106 a with the flat surface, the compact structure and having the sufficient thickness can be formed, thereby improving the electrical performance of the electrode 110.
  • FIG. 2 is a cross-sectional view of a resistive random access memory according to an embodiment of the invention.
  • Referring to FIG. 2, a resistive random access memory 10 includes the base material 100, the electrode 110, a variable resistance layer 112, and an upper electrode 114.
  • The structure of the base material 100 in FIG. 2 is as an example for illustration; however, the invention is not limited thereto. A person having ordinary skill in the art may select the type of the base material 100 according to the product design requirements. In the present embodiment, the base material 100 may include a substrate 116, a dielectric structure 118, a conductive layer 120, a plug 122, and a barrier layer 124. The substrate 116 may be a semiconductor substrate, for example (e.g., a silicon substrate).
  • The dielectric structure 118 includes dielectric layers 118 a, 118 b and 118 c sequentially disposed on the substrate 116. A material of each of the dielectric layers 118 a, 118 b and 118 c is silicon oxide, silicon nitride, or silicon oxynitride, for example. A method of forming each of the dielectric layers 118 a, 118 b and 118 c is a thermal oxidation method or a CVD, for example. In the present embodiment, the dielectric structure 118 is illustrated by a three-layer structure as an example; however, the invention is not limited thereto. A person having ordinary skill in the art can adjust the number of layers of the dielectric structure 118 according to the product and the manufacturing process requirements.
  • The conductive layer 120 is disposed on the dielectric layer 118 a and located in an opening 119 of the dielectric layer 118 b. A material of the conductive layer 120 is metal, such as aluminum or copper. A method of forming the conductive layer 120 includes performing a damascene process, for example.
  • The plug 122 is disposed on the conductive layer 120 and located in an opening 121 of the dielectric layer 118 c. A material of the plug 122 is metal, such as tungsten or copper. A method of forming the plug 122 includes performing a damascene process, for example.
  • The barrier layer 124 is disposed between the plug 122 and the dielectric layer 118 c and between the plug 122 and the conductive layer 120. A material of the barrier layer 124 is titanium nitride, titanium, or a combination thereof, for example. A method of forming the barrier layer 124 is a PVD or a CVD, for example.
  • The electrode 110 includes the conductive layer 104 and the RF PVD transition metal compound layer 106 a. The electrode 110 is manufactured following the aforementioned method for manufacturing the electrode. In the present embodiment, the electrode 110 is used as the lower electrode of the resistive random access memory 10. The conductive layer 104 is disposed on the base material 100. The RF PVD transition metal compound layer 106 a is disposed on the conductive layer 104. Additionally, the electrode 110 may further include the adhesive layer 102. The adhesive layer 102 is disposed between the base material 100 and the conductive layer 104. The material, the forming method, and the effect of the adhesive layer 102, the conductive layer 104, and the RF PVD transition metal compound layer 106 a in the electrode 110 have been illustrated in the embodiment of FIG. 1, and thus it will not be repeated herein.
  • The variable resistance layer 112 is disposed on the RF PVD transition metal compound layer 106 a. A material of the variable resistance layer 112 is a variable resistance material, such as transition metal oxide. The transition metal oxide is hafnium oxide, titanium oxide, zirconium oxide, zinc oxide, or other suitable metal oxide, for example. A method of forming the variable resistance layer 112 is a PVD, a CVD, or an atomic layer deposition (ALD), for example.
  • The upper electrode 114 is disposed on the variable resistance layer 112, and the upper electrode 114 may be a single-layer structure or a multi-layer structure. A material of the upper electrode 114 is titanium nitride, tantalum nitride, titanium, or tantalum, for example. A method of forming the upper electrode 114 is a PVD or a CVD, for example.
  • Based on the above embodiments, since the electrode 110 is the multi-layer structure having the conductive layer 104 and the RF PVD transition metal compound layer 106 a, the resistive random access memory 10 may have a better electrical performance.
  • In summary, by the method for manufacturing the electrode of the embodiment, the RF PVD transition metal compound layer with the flat surface and the compact structure and having the sufficient thickness can be formed, thereby effectively improving the electrical performance of the device. Additionally, the resistive random access memory 10 of the embodiment has the lower electrode formed from the multi-layer structure. Thus, the resistive random access memory may have the better electrical performance.
  • Although the invention has been described with reference to the above embodiments, it will be apparent to one of ordinary skill in the art that modifications to the described embodiments may be made without departing from the spirit of the invention. Accordingly, the scope of the invention is defined by the attached claims not by the above detailed descriptions.

Claims (10)

1. A method for manufacturing an electrode, comprising:
forming a conductive layer on a base material;
forming a radio frequency physical vapor deposition (RF PVD) transition metal compound layer on the conductive layer by using a RF PVD;
forming a sacrificial layer on the RF PVD transition metal compound layer; and
performing a planarization process to remove the sacrificial layer and a portion of the RF PVD transition metal compound layer.
2. The method for manufacturing the electrode according to claim 1, wherein a material of each of the conductive layer and the sacrificial layer comprises titanium nitride, titanium, tantalum nitride, or a combination thereof.
3. The method for manufacturing the electrode according to claim 1, wherein a method of forming the conductive layer and the sacrificial layer comprises a physical vapor deposition (PVD) or a chemical vapor deposition (CVD).
4. The method for manufacturing the electrode according to claim 1, before forming the conductive layer, further comprising forming an adhesive layer on the base material, a material of the adhesive layer comprising titanium, tantalum, indium tin oxide, or a combination thereof.
5. The method for manufacturing the electrode according to claim 4, wherein a method of forming the adhesive layer comprises a PVD or a CVD.
6. The method for manufacturing the electrode according to claim 1 is used for manufacturing a lower electrode of a resistive random access memory.
7. A resistive random access memory, comprising:
a base material;
a lower electrode, comprising:
a conductive layer disposed on the base material; and
an RF PVD transition metal compound layer disposed on the conductive layer;
a variable resistance layer disposed on the RF PVD transition metal compound layer; and
an upper electrode disposed on the variable resistance layer.
8. The resistive random access memory according to claim 7, wherein the lower electrode further comprises an adhesive layer, the adhesive layer is disposed between the base material and the conductive layer, and a material of the adhesive layer comprises titanium, tantalum, indium tin oxide, or a combination thereof.
9. The resistive random access memory according to claim 7, wherein a material of the conductive layer comprises titanium nitride, titanium, tantalum nitride, or a combination thereof.
10. The resistive random access memory according to claim 7, wherein a thickness of the RF PVD transition metal compound layer is between 10 nm and 20 nm.
US15/263,392 2016-03-03 2016-09-13 Method for manufacturing electrode and resistive random access memory Abandoned US20170256712A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US16/508,322 US10636967B2 (en) 2016-03-03 2019-07-11 Method for manufacturing electrode and resistive random access memory

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
CN201610121062.7A CN107154457B (en) 2016-03-03 2016-03-03 Electrode manufacturing method and resistance random access memory
CN201610121062.7 2016-03-03

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US16/508,322 Continuation US10636967B2 (en) 2016-03-03 2019-07-11 Method for manufacturing electrode and resistive random access memory

Publications (1)

Publication Number Publication Date
US20170256712A1 true US20170256712A1 (en) 2017-09-07

Family

ID=59722878

Family Applications (2)

Application Number Title Priority Date Filing Date
US15/263,392 Abandoned US20170256712A1 (en) 2016-03-03 2016-09-13 Method for manufacturing electrode and resistive random access memory
US16/508,322 Active US10636967B2 (en) 2016-03-03 2019-07-11 Method for manufacturing electrode and resistive random access memory

Family Applications After (1)

Application Number Title Priority Date Filing Date
US16/508,322 Active US10636967B2 (en) 2016-03-03 2019-07-11 Method for manufacturing electrode and resistive random access memory

Country Status (2)

Country Link
US (2) US20170256712A1 (en)
CN (1) CN107154457B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20200135807A1 (en) * 2018-10-30 2020-04-30 International Business Machines Corporation Atomic layer deposition and physical vapor deposition bilayer for additive patterning

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN109728158B (en) * 2017-10-27 2023-07-07 华邦电子股份有限公司 Resistive memory and manufacturing method thereof and chemical mechanical polishing process

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110210447A1 (en) * 2010-02-26 2011-09-01 Robert Seidel Contact elements of semiconductor devices comprising a continuous transition to metal lines of a metallization layer
US20130214234A1 (en) * 2012-02-22 2013-08-22 Adesto Technologies Corporation Resistive Switching Devices and Methods of Formation Thereof
US20140070283A1 (en) * 2012-09-10 2014-03-13 Globalfoundries Inc. Field effect transistor and method of fabrication
US20150056795A1 (en) * 2013-08-21 2015-02-26 Samsung Electronics Co., Ltd Method of manufacturing semiconductor device
US20150091100A1 (en) * 2013-10-02 2015-04-02 International Business Machines Corporation Methods of forming finfet semiconductor devices using a replacement gate technique and the resulting devices
US20170194436A1 (en) * 2015-12-30 2017-07-06 International Business Machines Corporation Fin field-effect transistor (finfet) with reduced parasitic capacitance

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7456420B2 (en) * 2006-03-07 2008-11-25 International Business Machines Corporation Electrode for phase change memory device and method
US9847478B2 (en) * 2012-03-09 2017-12-19 Taiwan Semiconductor Manufacturing Company, Ltd. Methods and apparatus for resistive random access memory (RRAM)
CN103151459B (en) * 2013-03-28 2015-02-18 天津理工大学 Hafnium-oxynitride-based low-power consumption resistive random access memory and preparation method for same
US9443769B2 (en) * 2014-04-21 2016-09-13 Taiwan Semiconductor Manufacturing Company, Ltd. Wrap-around contact

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110210447A1 (en) * 2010-02-26 2011-09-01 Robert Seidel Contact elements of semiconductor devices comprising a continuous transition to metal lines of a metallization layer
US20130214234A1 (en) * 2012-02-22 2013-08-22 Adesto Technologies Corporation Resistive Switching Devices and Methods of Formation Thereof
US20140070283A1 (en) * 2012-09-10 2014-03-13 Globalfoundries Inc. Field effect transistor and method of fabrication
US20150056795A1 (en) * 2013-08-21 2015-02-26 Samsung Electronics Co., Ltd Method of manufacturing semiconductor device
US20150091100A1 (en) * 2013-10-02 2015-04-02 International Business Machines Corporation Methods of forming finfet semiconductor devices using a replacement gate technique and the resulting devices
US20170194436A1 (en) * 2015-12-30 2017-07-06 International Business Machines Corporation Fin field-effect transistor (finfet) with reduced parasitic capacitance

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20200135807A1 (en) * 2018-10-30 2020-04-30 International Business Machines Corporation Atomic layer deposition and physical vapor deposition bilayer for additive patterning
US11158788B2 (en) * 2018-10-30 2021-10-26 International Business Machines Corporation Atomic layer deposition and physical vapor deposition bilayer for additive patterning

Also Published As

Publication number Publication date
CN107154457A (en) 2017-09-12
US20190334087A1 (en) 2019-10-31
CN107154457B (en) 2019-12-10
US10636967B2 (en) 2020-04-28

Similar Documents

Publication Publication Date Title
US10283702B2 (en) Methods for resistive random access memory (RRAM)
US11024802B2 (en) Method of fabricating resistive memory
CN110024034B (en) Unit disturbance prevention using a funnel device
US9966530B2 (en) Resistive random access memory device and method for fabricating the same
US7300840B2 (en) MIM capacitor structure and fabricating method thereof
CN104979470B (en) The formation of the hearth electrode of RRAM units
JP5640210B2 (en) Memory device comprising a capacitor having a concave electrode and method for forming the memory device
TW201740552A (en) Semiconductor structure and manufacturing method thereof
TWI712155B (en) Memory structure and method for forming the same
US10636967B2 (en) Method for manufacturing electrode and resistive random access memory
CN104517988B (en) Conducting bridge storage system and its manufacturing method
CN106356450B (en) Memory element and its manufacturing method
CN111584711A (en) RRAM device and method for forming RRAM device
TWI585766B (en) Method for manufacturing electrode and resistive random access memory
TWI521576B (en) Resistive random-access memory and method for fabricating the same
US20090051034A1 (en) Semiconductor device and method for the same
CN108134008B (en) Resistance conversion memory element and manufacturing method thereof
CN104952835A (en) Semiconductor device
CN107665945A (en) A kind of resistive random access memory and its manufacture method
CN108288671B (en) Semiconductor device with memory structure
JP2015146343A (en) Nonvolatile storage device and manufacturing method of the same
KR20090122048A (en) Capacitor of semiconductor memory device and manufacturing method therof
KR20060110069A (en) Mim capacitor and manufacturing method of it

Legal Events

Date Code Title Description
AS Assignment

Owner name: WINBOND ELECTRONICS CORP., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHEN, YI-CHUNG;PENG, CHENG-AN;CHANG, SHUO-CHE;AND OTHERS;REEL/FRAME:039806/0333

Effective date: 20160910

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION