US20170084545A1 - Semiconductor device and method of forming an alignment structure in backside of a semiconductor die - Google Patents

Semiconductor device and method of forming an alignment structure in backside of a semiconductor die Download PDF

Info

Publication number
US20170084545A1
US20170084545A1 US15/218,717 US201615218717A US2017084545A1 US 20170084545 A1 US20170084545 A1 US 20170084545A1 US 201615218717 A US201615218717 A US 201615218717A US 2017084545 A1 US2017084545 A1 US 2017084545A1
Authority
US
United States
Prior art keywords
semiconductor die
die
alignment
substrate
semiconductor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US15/218,717
Inventor
Michael J. Seddon
Francis J. Carney
Chee Hiong Chew
Soon Wei Wang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Semiconductor Components Industries LLC
Original Assignee
Semiconductor Components Industries LLC
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Semiconductor Components Industries LLC filed Critical Semiconductor Components Industries LLC
Priority to US15/218,717 priority Critical patent/US20170084545A1/en
Assigned to SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC reassignment SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CARNEY, FRANCIS J., SEDDON, MICHAEL J., CHEW, CHEE HIONG, WANG, SOON WEI
Priority to CN201621055325.0U priority patent/CN206293443U/en
Assigned to DEUTSCHE BANK AG NEW YORK BRANCH reassignment DEUTSCHE BANK AG NEW YORK BRANCH SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
Publication of US20170084545A1 publication Critical patent/US20170084545A1/en
Assigned to SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, FAIRCHILD SEMICONDUCTOR CORPORATION reassignment SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 041187, FRAME 0295 Assignors: DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5384Conductive vias through the substrate with or without pins, e.g. buried coaxial conductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49827Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02002Preparing wafers
    • H01L21/02005Preparing bulk and homogeneous wafers
    • H01L21/02035Shaping
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/283Deposition of conductive or insulating materials for electrodes conducting electric current
    • H01L21/288Deposition of conductive or insulating materials for electrodes conducting electric current from a liquid, e.g. electrolytic deposition
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/304Mechanical treatment, e.g. grinding, polishing, cutting
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/3065Plasma etching; Reactive-ion etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/308Chemical or electrical treatment, e.g. electrolytic etching using masks
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/30Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
    • H01L21/302Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
    • H01L21/306Chemical or electrical treatment, e.g. electrolytic etching
    • H01L21/308Chemical or electrical treatment, e.g. electrolytic etching using masks
    • H01L21/3083Chemical or electrical treatment, e.g. electrolytic etching using masks characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4821Flat leads, e.g. lead frames with or without insulating supports
    • H01L21/4825Connection or disconnection of other leads to or from flat leads, e.g. wires, bumps, other flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4846Leads on or in insulating or insulated substrates, e.g. metallisation
    • H01L21/4853Connection or disconnection of other leads to or from a metallisation, e.g. pins, wires, bumps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/48Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
    • H01L21/4814Conductive parts
    • H01L21/4846Leads on or in insulating or insulated substrates, e.g. metallisation
    • H01L21/486Via connections through the substrate with or without pins
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/565Moulds
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/67005Apparatus not specifically provided for elsewhere
    • H01L21/67011Apparatus for manufacture or treatment
    • H01L21/67017Apparatus for fluid treatment
    • H01L21/67063Apparatus for fluid treatment for etching
    • H01L21/67069Apparatus for fluid treatment for etching for drying etching
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/67Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
    • H01L21/683Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L21/6835Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76838Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
    • H01L21/76877Filling of holes, grooves or trenches, e.g. vias, with conductive material
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/768Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
    • H01L21/76898Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics formed through a semiconductor substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/77Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
    • H01L21/78Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L22/00Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
    • H01L22/10Measuring as part of the manufacturing process
    • H01L22/12Measuring as part of the manufacturing process for structural parameters, e.g. thickness, line width, refractive index, temperature, warp, bond strength, defects, optical inspection, electrical measurement of structural dimensions, metallurgic measurement of diffusions
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L22/00Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
    • H01L22/20Sequence of activities consisting of a plurality of measurements, corrections, marking or sorting steps
    • H01L22/26Acting in response to an ongoing measurement without interruption of processing, e.g. endpoint detection, in-situ thickness measurement
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/28Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
    • H01L23/31Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
    • H01L23/3107Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
    • H01L23/3114Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed the device being a chip scale package, e.g. CSP
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/481Internal lead connections, e.g. via connections, feedthrough structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/482Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body
    • H01L23/4822Beam leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49503Lead-frames or other flat leads characterised by the die pad
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49503Lead-frames or other flat leads characterised by the die pad
    • H01L23/4951Chip-on-leads or leads-on-chip techniques, i.e. inner lead fingers being used as die pad
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49541Geometry of the lead-frame
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49541Geometry of the lead-frame
    • H01L23/49562Geometry of the lead-frame for devices being provided for in H01L29/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/495Lead-frames or other flat leads
    • H01L23/49575Assemblies of semiconductor devices on lead frames
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49838Geometry or layout
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49866Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5386Geometry or layout of the interconnection structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/544Marks applied to semiconductor devices or parts, e.g. registration marks, alignment structures, wafer maps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/562Protection against mechanical damage
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L24/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/11Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L24/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0655Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next to each other
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0657Stacked arrangements of devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/50Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/0203Particular design considerations for integrated circuits
    • H01L27/0207Geometrical layout of the components, e.g. computer aided design; custom LSI, semi-custom LSI, standard cell technique
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
    • H01L27/08Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
    • H01L27/085Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
    • H01L27/088Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14683Processes or apparatus peculiar to the manufacture or treatment of these devices or parts thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/08Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/0843Source or drain regions of field-effect devices
    • H01L29/0847Source or drain regions of field-effect devices of field-effect transistors with insulated gate
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/02Conversion of dc power input into dc power output without intermediate conversion into ac
    • H02M3/04Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
    • H02M3/10Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode
    • H02M3/145Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal
    • H02M3/155Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only
    • H02M3/156Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators
    • H02M3/158Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using discharge tubes with control electrode or semiconductor devices with control electrode using devices of a triode or transistor type requiring continuous application of a control signal using semiconductor devices only with automatic control of output voltage or current, e.g. switching regulators including plural semiconductor devices as final control devices for a single load
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2221/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
    • H01L2221/67Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
    • H01L2221/683Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
    • H01L2221/68304Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
    • H01L2221/68327Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used during dicing or grinding
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2223/00Details relating to semiconductor or other solid state devices covered by the group H01L23/00
    • H01L2223/544Marks applied to semiconductor devices or parts
    • H01L2223/54426Marks applied to semiconductor devices or parts for alignment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2223/00Details relating to semiconductor or other solid state devices covered by the group H01L23/00
    • H01L2223/544Marks applied to semiconductor devices or parts
    • H01L2223/54453Marks applied to semiconductor devices or parts for use prior to dicing
    • H01L2223/5446Located in scribe lines
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/0212Auxiliary members for bonding areas, e.g. spacers
    • H01L2224/02122Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body
    • H01L2224/02163Auxiliary members for bonding areas, e.g. spacers being formed on the semiconductor or solid-state body on the bonding area
    • H01L2224/02165Reinforcing structures
    • H01L2224/02166Collar structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/0401Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/04042Bonding areas specifically adapted for wire connectors, e.g. wirebond pads
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05075Plural internal layers
    • H01L2224/0508Plural internal layers being stacked
    • H01L2224/05083Three-layer arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05075Plural internal layers
    • H01L2224/0508Plural internal layers being stacked
    • H01L2224/05084Four-layer arrangements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05117Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
    • H01L2224/05124Aluminium [Al] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05139Silver [Ag] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05144Gold [Au] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05147Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05138Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05155Nickel [Ni] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05163Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05164Palladium [Pd] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05163Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05166Titanium [Ti] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05163Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05171Chromium [Cr] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05163Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05172Vanadium [V] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/05001Internal layers
    • H01L2224/05099Material
    • H01L2224/051Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05163Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05184Tungsten [W] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/0556Disposition
    • H01L2224/05571Disposition the external layer being disposed in a recess of the surface
    • H01L2224/05572Disposition the external layer being disposed in a recess of the surface the external layer extending out of an opening
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05639Silver [Ag] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05644Gold [Au] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05647Copper [Cu] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05638Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
    • H01L2224/05655Nickel [Ni] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05663Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05664Palladium [Pd] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/05Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
    • H01L2224/0554External layer
    • H01L2224/05599Material
    • H01L2224/056Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/05663Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
    • H01L2224/05672Vanadium [V] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods
    • H01L2224/113Manufacturing methods by local deposition of the material of the bump connector
    • H01L2224/1133Manufacturing methods by local deposition of the material of the bump connector in solid form
    • H01L2224/11334Manufacturing methods by local deposition of the material of the bump connector in solid form using preformed bumps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/1302Disposition
    • H01L2224/13021Disposition the bump connector being disposed in a recess of the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/1302Disposition
    • H01L2224/13022Disposition the bump connector being at least partially embedded in the surface
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/1302Disposition
    • H01L2224/13025Disposition the bump connector being disposed on a via connection of the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13101Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
    • H01L2224/13111Tin [Sn] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • H01L2224/13101Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
    • H01L2224/13116Lead [Pb] as principal constituent
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32135Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/32145Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/34Strap connectors, e.g. copper straps for grounding power devices; Manufacturing methods related thereto
    • H01L2224/39Structure, shape, material or disposition of the strap connectors after the connecting process
    • H01L2224/40Structure, shape, material or disposition of the strap connectors after the connecting process of an individual strap connector
    • H01L2224/401Disposition
    • H01L2224/40151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/40221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/40245Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73251Location after the connecting process on different surfaces
    • H01L2224/73265Layer and wire connectors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06555Geometry of the stack, e.g. form of the devices, geometry to facilitate stacking
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06593Mounting aids permanently on device; arrangements for alignment
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06596Structural arrangements for testing
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • H01L23/14Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
    • H01L23/147Semiconductor insulating substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • H01L23/14Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
    • H01L23/15Ceramic or glass substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/34Arrangements for cooling, heating, ventilating or temperature compensation ; Temperature sensing arrangements
    • H01L23/36Selection of materials, or shaping, to facilitate cooling or heating, e.g. heatsinks
    • H01L23/367Cooling facilitated by shape of device
    • H01L23/3677Wire-like or pin-like cooling fins or heat sinks
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • H01L23/49816Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14601Structural or functional details thereof
    • H01L27/14625Optical elements or arrangements associated with the device
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14683Processes or apparatus peculiar to the manufacture or treatment of these devices or parts thereof
    • H01L27/14685Process for coatings or optical elements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/1015Shape
    • H01L2924/10155Shape being other than a cuboid
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1305Bipolar Junction Transistor [BJT]
    • H01L2924/13055Insulated gate bipolar transistor [IGBT]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/13Discrete devices, e.g. 3 terminal devices
    • H01L2924/1304Transistor
    • H01L2924/1306Field-effect transistor [FET]
    • H01L2924/13091Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/181Encapsulation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/35Mechanical effects
    • H01L2924/351Thermal stress
    • H01L2924/3511Warping

Definitions

  • the present invention relates in general to semiconductor devices and, more particularly, to a semiconductor device and method of forming an alignment notch or alignment protrusion in backside of a semiconductor die.
  • Semiconductor devices are commonly found in modern electronic products. Semiconductor devices vary in the number and density of electrical components. Semiconductor devices perform a wide range of functions such as analog and digital signal processing, sensors, transmitting and receiving electromagnetic signals, controlling electronic devices, power management, and audio/video signal processing. Discrete semiconductor devices generally contain one type of electrical component, e.g., light emitting diode (LED), small signal transistor, resistor, capacitor, inductor, diodes, rectifiers, thyristors, and power metal-oxide-semiconductor field-effect transistor (MOSFET). Integrated semiconductor devices typically contain hundreds to millions of electrical components. Examples of integrated semiconductor devices include microcontrollers, application specific integrated circuits (ASIC), standard logic, amplifiers, clock management, memory, interface circuits, and other signal processing circuits.
  • LED light emitting diode
  • MOSFET power metal-oxide-semiconductor field-effect transistor
  • Advanced micro packaging and multichip packaging require precise die alignment tolerances.
  • the die placement accuracy is dependent on variation in die size due to wafer saw, placement accuracy during pick and place operations, movement during reflow, and shifting or sliding off of a die pedestal within micro packaging.
  • the alignment tolerance adds to the overall package dimensions and spacing limitations.
  • FIG. 1 a shows semiconductor die 50 partially placed on a planar surface of die pad 52 with a portion of the planar back surface 53 of the semiconductor die overhanging the die pad.
  • Semiconductor die 50 is bonded to die pad 52 with an adhesive and active surface 54 is coupled to wire bond pad 56 with bond wire 58 .
  • Die pad 52 and wire bond pad 56 are integral components of a leadframe.
  • An encapsulant 60 covers semiconductor die 50 , wire bond pad 56 , and bond wire 58 .
  • semiconductor die 50 is susceptible to tilting, rotation, slipping off, or other undesired movement on die pad 52 during the manufacturing process.
  • the planar back surface 53 of semiconductor die 50 may detach or otherwise shift in position with respect to die pad 52 by improper alignment, or by adhesive failure and tension of bond wire 58 , as shown in FIG. 1 b . Holding semiconductor die 50 to exact alignment tolerances is difficult and can lead to bond wire sweep, bond wire disconnect, or shorting of the bond wires.
  • die pad 52 Since die pad 52 must be kept small in order to meet the customer footprint requirements, the die size is limited because of the relatively small die overhang that can be used before semiconductor die 50 becomes susceptible to slipping, tilting, rotation, or detachment from the die pad. The movement of large semiconductor die 50 with respect to small die pad 52 may constitute a manufacturing defect and reduce production yield.
  • FIGS. 1 a -1 b illustrate a common mounting arrangement between a larger semiconductor die and smaller die pad
  • FIGS. 2 a -2 c illustrate a semiconductor wafer with a plurality of semiconductor die separated by a saw street
  • FIGS. 3 a -3 e illustrate a process of forming an alignment notch in a back surface of the semiconductor die
  • FIG. 4 illustrates a semiconductor package with the semiconductor die mounted to a die pad within the backside alignment notch
  • FIG. 5 illustrates another semiconductor package with the semiconductor die mounted to a die pad partially within the backside alignment notch
  • FIG. 6 illustrates another semiconductor package with the semiconductor die mounted to a die pad partially within the backside alignment notch
  • FIGS. 7 a -7 g illustrate another process of forming an alignment notch with backside metal
  • FIG. 8 illustrates another semiconductor package with the semiconductor die mounted to a die pad within the backside metal alignment notch
  • FIG. 9 illustrates another semiconductor package with the semiconductor die mounted to a die pad partially within the backside metal alignment notch
  • FIGS. 10 a -10 c illustrate semiconductor die with elongated alignment notches mated to protrusions formed over a substrate
  • FIGS. 11 a -11 c illustrate semiconductor die with cross-shaped alignment notches mated to cross-shaped protrusions formed over a substrate
  • FIGS. 12 a -12 c illustrate semiconductor die with elongated alignment protrusions mated to recesses formed in a substrate
  • FIGS. 13 a -13 c illustrate semiconductor die with cross-shaped alignment protrusions mated to cross-shaped recesses formed in a substrate
  • FIGS. 14 a -14 b illustrate semiconductor die with alignment recesses or protrusions mated to corresponding structures formed in a PCB
  • FIGS. 15 a -15 c illustrate a semiconductor die with alignment protrusions inserted into mating openings formed through a substrate.
  • semiconductor die refers to both the singular and plural form of the words, and accordingly, can refer to both a single semiconductor device and multiple semiconductor devices.
  • Front-end manufacturing involves the formation of a plurality of die on the surface of a semiconductor wafer.
  • Each die on the wafer may contain active and passive electrical components and optical devices, which are electrically connected to form functional electrical circuits.
  • Active electrical components such as transistors and diodes, have the ability to control the flow of electrical current.
  • Passive electrical components such as capacitors, inductors, and resistors, create a relationship between voltage and current necessary to perform electrical circuit functions.
  • the optical device detects and records an image by converting the variable attenuation of light waves or electromagnetic radiation into electric signals.
  • Back-end manufacturing refers to cutting or singulating the finished wafer into the individual semiconductor die and packaging the semiconductor die for structural support, electrical interconnect, and environmental isolation.
  • the wafer is singulated using plasma etching, laser cutting tool, or saw blade along non-functional regions of the wafer called saw streets or scribes.
  • the individual semiconductor die are mounted to a package substrate that includes pins or contact pads for interconnection with other system components. Contact pads formed over the semiconductor die are then connected to contact pads within the package.
  • the electrical connections can be made with conductive layers, bumps, stud bumps, conductive paste, or wirebonds.
  • An encapsulant or other molding material is deposited over the package to provide physical support and electrical isolation.
  • the finished package is then inserted into an electrical system and the functionality of the semiconductor device is made available to the other system components.
  • FIG. 2 a shows semiconductor wafer 100 with a base substrate material 102 , such as silicon, germanium, aluminum phosphide, aluminum arsenide, gallium arsenide, gallium nitride, indium phosphide, silicon carbide, or other bulk semiconductor material for structural support.
  • a plurality of semiconductor die 104 is formed on wafer 100 separated by a non-active, inter-die wafer area or saw street 106 , as described above.
  • Saw street 106 provides cutting areas to singulate semiconductor wafer 100 into individual semiconductor die 104 .
  • semiconductor wafer 100 has a width or diameter of 100-450 millimeters (mm) and thickness of 50-100 micrometers ( ⁇ m) or 15-250 ⁇ m.
  • FIG. 2 b shows a cross-sectional view of a portion of semiconductor wafer 100 .
  • Each semiconductor die 104 has a back or non-active surface 108 and an active surface or region 110 containing analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed within the die and electrically interconnected according to the electrical design and function of the die.
  • the circuit may include one or more transistors, diodes, and other circuit elements formed within active surface or region 110 to implement analog circuits or digital circuits, such as digital signal processor (DSP), microcontrollers, ASIC, standard logic, amplifiers, clock management, memory, interface circuits, and other signal processing circuit.
  • DSP digital signal processor
  • Semiconductor die 104 may also contain integrated passive devices (IPDs), such as inductors, capacitors, and resistors, for RF signal processing.
  • Active surface 110 may contain an image sensor area implemented as semiconductor charge-coupled devices (CCD) and active pixel sensors in complementary metal-oxide-semiconductor (CMOS) or N-type metal-oxide-semiconductor (NMOS) technologies.
  • CCD semiconductor charge-coupled devices
  • CMOS complementary metal-oxide-semiconductor
  • NMOS N-type metal-oxide-semiconductor
  • semiconductor die 104 can be an optical lens, detector, vertical cavity surface emitting laser (VCSEL), waveguide, stacked die, electromagnetic (EM) filter, or multi-chip module.
  • VCSEL vertical cavity surface emitting laser
  • EM electromagnetic
  • An electrically conductive layer 112 is formed over active surface 110 using PVD, CVD, electrolytic plating, electroless plating process, or other suitable metal deposition process.
  • Conductive layer 112 includes one or more layers of aluminum (Al), copper (Cu), tin (Sn), nickel (Ni), gold (Au), silver (Ag), titanium (Ti), titanium tungsten (TiW), or other suitable electrically conductive material.
  • Conductive layer 112 operates as contact pads electrically connected to the circuits on active surface 110 .
  • Conductive layer 112 can be formed as contact pads disposed side-by-side along an edge of semiconductor die 104 , as shown in FIG. 2 b .
  • conductive layer 112 can be formed as contact pads that are offset in multiple rows such that a first row of contact pads is disposed a first distance from the edge of the die, and a second row of contact pads alternating with the first row is disposed a second distance from the edge of the die.
  • Semiconductor wafer 100 undergoes electrical testing and inspection as part of a quality control process.
  • Manual visual inspection and automated optical systems are used to perform inspections on semiconductor wafer 100 .
  • Software can be used in the automated optical analysis of semiconductor wafer 100 .
  • Visual inspection methods may employ equipment such as a scanning electron microscope, high-intensity or ultra-violet light, or metallurgical microscope.
  • Semiconductor wafer 100 is inspected for structural characteristics including warpage, thickness variation, surface particulates, irregularities, cracks, delamination, and discoloration.
  • the active and passive components within semiconductor die 104 undergo testing at the wafer level for electrical performance and circuit function.
  • Each semiconductor die 104 is tested for functionality and electrical parameters, as shown in FIG. 2 c , using a test probe head 116 including a plurality of probes or test leads 118 , or other testing device.
  • Probes 118 are used to make electrical contact with nodes or conductive layer 112 on each semiconductor die 104 and provide electrical stimuli to contact pads 112 .
  • Semiconductor die 104 responds to the electrical stimuli, which is measured by computer test system 119 and compared to an expected response to test functionality of the semiconductor die.
  • the electrical tests may include circuit functionality, lead integrity, resistivity, continuity, reliability, junction depth, ESD, RF performance, drive current, threshold current, leakage current, and operational parameters specific to the component type.
  • the inspection and electrical testing of semiconductor wafer 100 enables semiconductor die 104 that pass to be designated as known good die (KGD) for use in a semiconductor package.
  • KGD known good die
  • FIGS. 3 a -3 e illustrate a process of forming an alignment notch in back surface 108 of semiconductor die 104 .
  • a portion of back surface 108 is removed by grinder 120 in a backgrinding operation.
  • the backgrinding operation reduces a thickness of base substrate material 102 to surface 122 of the base substrate material.
  • semiconductor wafer 100 has a post-grinding thickness of 100 ⁇ m.
  • semiconductor wafer 100 is inverted and a masking layer 126 is disposed over surface 122 of base substrate material 102 .
  • Masking layer 126 can be implemented as a photoresist layer or oxide layer with openings 128 extending to surface 122 .
  • surface 122 is plasma etched through openings 128 in masking layer 126 to form alignment notches or keyed recesses 130 in base substrate material 102 while in wafer form of FIG. 2 a .
  • alignment notches or keyed recesses 130 in base substrate material 102 can be formed by laser direct ablation (LDA) or other wet or dry chemical etching process.
  • masking layer 126 is removed.
  • Semiconductor die 104 are shown with alignment notches or keyed recesses 130 having side surfaces 132 and back surface 134 in base substrate material 102 . Alignment notches 130 make a non-uniform thickness or surface of base substrate material 102 .
  • semiconductor wafer 100 is disposed over film frame or backing tape 136 with surface 122 and alignment notches 130 oriented toward the film frame.
  • Semiconductor wafer 100 is singulated through saw street 106 into individual semiconductor die 104 using plasma etching.
  • Plasma etching has advantages of removing base substrate 102 to form precision surfaces, while retaining the structure and integrity of the base substrate material.
  • semiconductor wafer 100 is singulated through saw street 106 using a saw blade or laser cutting tool 137 into individual semiconductor die 104 .
  • the individual semiconductor die 104 can be inspected and electrically tested for identification of KGD post singulation.
  • FIG. 4 illustrates a semiconductor package 138 containing semiconductor die 104 with alignment notch or keyed recess 130 formed in base substrate material 102 disposed over die pad 140 .
  • surfaces 132 and 134 of notch 130 provide alignment for mounting semiconductor die 104 to die pad 140 .
  • die pad 140 has thickness of 30-40 ⁇ m and semiconductor die 104 has thickness of 50-100 ⁇ m.
  • Semiconductor die 104 is larger than die pad 140 resulting in a significant extension of base substrate material 102 beyond the die pad.
  • Die pad 140 is completely contained with alignment notch 130 to securely hold semiconductor die 104 to the die pad.
  • the smaller die pad 140 allows for smaller semiconductor package dimensions and package footprint to meet industry demands.
  • semiconductor die 104 is robust against laterally slippage, tilting, shifting, or detachment with respect to the die pad because the surfaces of the die pad are disposed within notch 130 .
  • Semiconductor die 104 can be significantly larger than die pad 140 with the use of alignment notch 130 , while avoiding the manufacturing slippage, tilt, rotation, or detachment defect noted in FIGS. 1 a - 1 b.
  • Bond wire 144 is connected between conductive layer or contact pad 112 on active surface 110 and wire bond pad 146 .
  • Die pad 140 and wire bond pad 146 represent a portion of a leadframe, substrate, interposer, or semiconductor die.
  • An optional insulating layer 148 is formed over surface 122 of semiconductor die 104 using PVD, CVD, printing, spin coating, spray coating, sintering or thermal oxidation.
  • the insulating layer 148 contains one or more layers of SiO2, Si3N4, SiON, Ta2O5, Al2O3, or other material having similar insulating and structural properties. Insulating layer 148 is exposed from semiconductor package 138 .
  • Encapsulant or molding compound 150 is deposited over semiconductor die 104 , bond wire 144 , and wire bond pad 146 using a compressive molding, transfer molding, liquid encapsulant molding, vacuum lamination, or other suitable applicator.
  • Encapsulant 150 can be polymer composite material, such as epoxy resin with filler, epoxy acrylate with filler, or polymer with proper filler.
  • Encapsulant 150 is non-conductive, provides physical support, and environmentally protects the semiconductor device from external elements and contaminants.
  • FIG. 5 illustrates a semiconductor package 160 , similar to FIG. 4 , containing semiconductor die 104 with a shallow alignment notch or keyed recess 130 formed in base substrate material 102 disposed over die pad 162 .
  • surfaces 132 and 134 of notch 130 provide alignment for mounting semiconductor die 104 to die pad 162 .
  • Semiconductor die 104 is larger than die pad 162 resulting in a significant extension or overhang of base substrate material 102 beyond the die pad.
  • Die pad 162 is partially contained with alignment notch 130 to securely hold semiconductor die 104 to the die pad.
  • a portion of die pad 162 extends vertically outside alignment notch 130 . The smaller die pad 162 allows for smaller semiconductor package dimensions and package footprint to meet industry demands.
  • semiconductor die 104 is robust against laterally slippage, tilting, shifting, or detachment with respect to the die pad because the surfaces of the die pad are disposed at least partially within notch 130 .
  • Semiconductor die 104 can be significantly larger than die pad 162 with the use of alignment notch 130 , while avoiding the manufacturing slippage, tilt, rotation, or detachment defect noted in FIGS. 1 a - 1 b.
  • Bond wire 164 is connected between conductive layer or contact pad 112 on active surface 110 and wire bond pad 166 .
  • Die pad 162 and wire bond pad 166 represent a portion of a leadframe, substrate, interposer, or semiconductor die.
  • An encapsulant or molding compound 170 is deposited over semiconductor die 104 , bond wire 164 , and wire bond pad 166 using a compressive molding, transfer molding, liquid encapsulant molding, vacuum lamination, or other suitable applicator.
  • Encapsulant 170 can be polymer composite material, such as epoxy resin with filler, epoxy acrylate with filler, or polymer with proper filler.
  • Encapsulant 170 is non-conductive, provides physical support, and environmentally protects the semiconductor device from external elements and contaminants.
  • FIG. 6 illustrates a semiconductor package 180 , similar to FIG. 5 , containing semiconductor die 104 with a shallow alignment notch or keyed recess 130 formed in base substrate material 102 disposed over die pad 182 .
  • surfaces 132 and 134 of notch 130 provide alignment for mounting semiconductor die 104 to die pad 182 .
  • Semiconductor die 104 is larger than die pad 182 resulting in a significant extension or overhang of base substrate material 102 beyond the die pad.
  • Die pad 182 is partially contained with alignment notch 130 to securely hold semiconductor die 104 to the die pad.
  • a portion of die pad 182 extends vertically outside alignment notch 130 .
  • the smaller die pad 182 allows for smaller semiconductor package dimensions and package footprint to meet industry demands.
  • the alignment of semiconductor die 104 with alignment notch 130 to die pad 182 can be offset for reliable and repeatable wirebonding.
  • Bond wire 184 is connected between conductive layer or contact pad 112 on active surface 110 and wire bond pad 186 .
  • Die pad 182 and wire bond pad 186 represent a portion of a leadframe, substrate, interposer, or semiconductor die.
  • An encapsulant or molding compound 190 is deposited over semiconductor die 104 , bond wire 184 , and wire bond pad 186 using a compressive molding, transfer molding, liquid encapsulant molding, vacuum lamination, or other suitable applicator.
  • Encapsulant 190 can be polymer composite material, such as epoxy resin with filler, epoxy acrylate with filler, or polymer with proper filler.
  • Encapsulant 190 is non-conductive, provides physical support, and environmentally protects the semiconductor device from external elements and contaminants.
  • alignment notch 130 can be a one-sided, two-sided, three-sided, or four-sided sidewall structure to partially or completely contain the die pad.
  • Notch 130 provides alignment in mounting semiconductor die 104 to the die pad, as well as stiffness and stability for the semiconductor die.
  • Semiconductor die 104 is robust against laterally slippage, tilting, shifting, or detachment with respect to the die pad because the surfaces of the die pad are disposed at least partially within notch 130 .
  • Alignment notch 130 allows for thinner semiconductor die 104 to accommodate the height requirements of the bond wires in a thinner semiconductor package, while avoiding the manufacturing slippage, tilt, rotation, or detachment defect.
  • FIGS. 7 a -7 g illustrate another process of forming an alignment notch in back surface 108 of semiconductor die 104 with backside metal within the notch.
  • a portion of back surface 108 is removed by grinder 200 in a backgrinding operation.
  • the backgrinding operation reduces a thickness of base substrate material 102 and exposes surface 202 of the base substrate material.
  • FIG. 7 b shows semiconductor wafer 100 after the backgrinding operation.
  • semiconductor wafer 100 is inverted and a masking layer 206 is disposed over surface 202 of base substrate material 102 .
  • Masking layer 206 can be implemented as a photoresist layer or oxide layer with openings 208 extending to surface 202 .
  • surface 202 is plasma etched through openings 208 in masking layer 206 to form alignment notches or keyed recesses 210 in base substrate material 102 while in wafer form of FIG. 2 a .
  • alignment notches or keyed recesses 210 in base substrate material 102 can be formed by LDA or other wet or dry chemical etching process.
  • Alignment notches 210 have side surfaces 212 and back surface 214 . Alignment notches 210 make a non-uniform thickness or surface of base substrate material 102 .
  • an electrically conductive layer 216 is formed over masking layer 206 and into alignment notches or keyed recesses 210 using PVD, CVD, electrolytic plating, electroless plating process, or other suitable metal deposition process.
  • Conductive layer 216 includes one or more layers of Al, Cu, Sn, Ni, Au, Ag, Ti, TiW, or other suitable electrically conductive material or combination thereof.
  • Conductive layer 216 operates a backside metal in alignment notches 210 of base substrate material 102 for electrical interconnect or heat dissipation.
  • masking layer 206 is removed taking along with it the portion of conductive layer 216 formed over the masking layer.
  • Semiconductor die 104 are shown with alignment notches or keyed recesses 210 having side surfaces 212 and back surface 214 in base substrate material 102 .
  • Conductive layer 216 remains within alignment notches 210 .
  • semiconductor wafer 100 is disposed over film frame or backing tape 218 with surface 202 and alignment notches 210 oriented toward the film frame.
  • Semiconductor wafer 100 is singulated through saw street 106 into individual semiconductor die 104 using plasma etching. Plasma etching has advantages of removing base substrate material 102 to form precision surfaces, while retaining the structure and integrity of the base substrate material.
  • semiconductor wafer 100 is singulated through saw street 106 using a saw blade or laser cutting tool 220 into individual semiconductor die 104 .
  • the individual semiconductor die 104 can be inspected and electrically tested for identification of known good die post singulation.
  • active surface 110 of semiconductor wafer 100 can be oriented toward film frame 218 while the wafer is singulated using any of the aforementioned methods.
  • FIG. 8 illustrates a semiconductor package 230 containing semiconductor die 104 with alignment notch or keyed recess 210 formed in base substrate material 102 containing back metal conductive layer 216 disposed over die pad 232 .
  • surfaces 212 and 214 of notch 210 provide alignment for mounting semiconductor die 104 to die pad 232 .
  • Semiconductor die 104 is larger than die pad 232 resulting in a significant extension of base substrate material 102 beyond the die pad.
  • Die pad 232 is completely contained with alignment notch 210 to securely hold semiconductor die 104 to the die pad.
  • the smaller die pad 232 allows for smaller semiconductor package dimensions and package footprint to meet industry demands.
  • Backside metal conductive layer 216 provides electrical interconnect or heat dissipation.
  • semiconductor die 104 is robust against laterally slippage, tilting, shifting, or detachment with respect to the die pad because the surfaces of the die pad are disposed within notch 210 .
  • Semiconductor die 104 can be significantly larger than die pad 232 with the use of alignment notch 210 containing back metal conductive layer 216 , while avoiding the manufacturing slippage, tilt, rotation, or detachment defect noted in FIGS. 1 a - 1 b.
  • Bond wire 234 is connected between conductive layer 112 on active surface 110 and wire bond pad 236 .
  • Die pad 232 and wire bond pad 236 represent a portion of a leadframe, substrate, interposer, or semiconductor die.
  • An encapsulant or molding compound 240 is deposited over semiconductor die 104 , bond wire 234 , and wire bond pad 236 using a compressive molding, transfer molding, liquid encapsulant molding, vacuum lamination, or other suitable applicator.
  • Encapsulant 240 can be polymer composite material, such as epoxy resin with filler, epoxy acrylate with filler, or polymer with proper filler.
  • Encapsulant 240 is non-conductive, provides physical support, and environmentally protects the semiconductor device from external elements and contaminants.
  • FIG. 9 illustrates a semiconductor package 250 , similar to FIG. 8 , containing semiconductor die 104 with a shallow alignment notch or keyed recess 210 formed in base substrate material 102 and containing back metal conductive layer 216 disposed over die pad 252 .
  • surfaces 212 and 214 of notch 210 provide alignment for mounting semiconductor die 104 to die pad 252 .
  • Semiconductor die 104 is larger than die pad 252 resulting in a significant extension or overhang of base substrate material 102 beyond the die pad.
  • Die pad 252 is partially contained with alignment notch 210 to securely hold semiconductor die 104 to the die pad. A portion of die pad 252 extends vertically outside notch 210 .
  • the smaller die pad 252 allows for smaller semiconductor package dimensions and package footprint to meet industry demands.
  • Backside metal conductive layer 216 provides electrical interconnect or heat dissipation.
  • semiconductor die 104 is robust against laterally slippage, tilting, shifting, or detachment with respect to the die pad because the surfaces of the die pad are disposed within notch 210 .
  • Semiconductor die 104 can be significantly larger than die pad 252 with the use of alignment notch 210 , while avoiding the manufacturing slippage, tilt, rotation, or detachment defect noted in FIGS. 1 a - 1 b.
  • Bond wire 254 is connected between conductive layer 112 on active surface 110 and wire bond pad 256 .
  • Die pad 252 and wire bond pad 256 represent a portion of a leadframe, substrate, interposer, or semiconductor die.
  • An encapsulant or molding compound 260 is deposited over semiconductor die 104 , bond wire 254 , and wire bond pad 256 using a compressive molding, transfer molding, liquid encapsulant molding, vacuum lamination, or other suitable applicator.
  • Encapsulant 260 can be polymer composite material, such as epoxy resin with filler, epoxy acrylate with filler, or polymer with proper filler.
  • Encapsulant 260 is non-conductive, provides physical support, and environmentally protects the semiconductor device from external elements and contaminants.
  • FIGS. 10 a -10 c illustrate semiconductor die with elongated alignment notches formed in the back surface of the die and mounted to mating protrusions formed over a substrate.
  • FIG. 10 a is an orthogonal view of semiconductor die 270 including an elongated alignment notch 272 formed in back surface 274 between side surfaces 276 of the semiconductor die using plasma etching, wet etching, milling, laser, or dry etching.
  • semiconductor die 278 includes an elongated alignment notch 279 formed in back surface 280 between side surfaces 281 of the semiconductor die using plasma etching, wet etching, milling, laser, or dry etching.
  • Semiconductor die 270 and 278 can be rectangular, circular, oval, or other geometric shape.
  • Semiconductor die 270 and 278 can be an ASIC, sensor, optical device, detector, VCSEL, waveguide, and multi-chip module. Semiconductor die 270 and 278 are positioned over substrate 282 with alignment protrusions 283 .
  • Substrate 282 can be a printed circuit board (PCB), flexible wiring harness, ceramic board, or glass substrate. Substrate 282 can also be a leadframe, interposer, or semiconductor die. Notches 272 and 279 are aligned with substrate protrusions 283 .
  • FIG. 10 b is a bottom view of semiconductor die 270 with alignment notch 272 formed in back surface 274 between side surfaces 276 of the semiconductor die, and semiconductor die 278 with alignment notch 279 formed in back surface 280 between side surfaces 281 of the semiconductor die.
  • semiconductor die 270 and 278 are mounted to substrate 282 with precise alignment as notches 272 and 279 are inserted into substrate protrusions 283 .
  • Alignment notches 272 and 279 and substrate protrusions 283 provide a keyed recess for easy placement and precise alignment of semiconductor die 270 and 278 on substrate 282 to lock the semiconductor die in position on the substrate in the y-z directions.
  • FIGS. 11 a -11 c illustrate semiconductor die with cross-shaped alignment notches formed in the back surface of the die and mounted to mating cross-shaped protrusions formed over a substrate.
  • FIG. 11 a is an orthogonal view of semiconductor die 284 including a cross-shaped alignment notch 285 formed in back surface 286 between side surfaces 287 of the semiconductor die using plasma etching, wet etching, milling, laser, or dry etching.
  • semiconductor die 288 includes a cross-shaped alignment notch 290 formed in back surface 292 between side surfaces 294 of the semiconductor die using plasma etching, wet etching, milling, laser, or dry etching.
  • Semiconductor die 284 and 288 can be rectangular, circular, oval, or other geometric shape.
  • Semiconductor die 284 and 288 can be an ASIC, sensor, optical device, detector, VCSEL, waveguide, and multi-chip module. Semiconductor die 284 and 288 are positioned over substrate 296 with cross-shaped alignment protrusions 298 .
  • Substrate 296 can be a PCB, flexible wiring harness, ceramic board, or glass substrate.
  • Substrate 296 can also be a leadframe, interposer, or semiconductor die.
  • Cross-shaped notches 285 and 290 are aligned with cross-shaped substrate protrusions 298 .
  • FIG. 11 b is a bottom view of semiconductor die 284 with cross-shaped alignment notch 285 formed in back surface 286 between side surfaces 287 of the semiconductor die, and semiconductor die 288 with cross-shaped alignment notch 290 formed in back surface 292 between side surfaces 294 of the semiconductor die.
  • semiconductor die 284 and 288 are mounted to substrate 296 with precise alignment as cross-shaped notches 285 and 290 are inserted into cross-shaped substrate protrusions 298 .
  • Cross-shaped alignment notches 285 and 290 and cross-shaped substrate protrusions 298 provide a keyed recess for easy placement and precise alignment of semiconductor die 284 and 288 on substrate 296 .
  • Cross-shaped notches 285 and 290 inserted into cross-shaped substrate protrusions 298 lock semiconductor die 284 and 288 in position on substrate 296 in x-y-z directions.
  • FIGS. 12 a -12 c illustrate semiconductor die with elongated alignment protrusions formed in the back surface of the die and mounted to mating recesses formed in a substrate.
  • FIG. 12 a is an orthogonal view of semiconductor die 300 including an elongated alignment protrusion 302 formed over back surface 304 between side surfaces 306 of the semiconductor die using plasma etching, wet etching, milling, laser, or dry etching.
  • semiconductor die 308 includes an elongated alignment protrusion 309 formed over back surface 310 between side surfaces 311 of the semiconductor die using plasma etching, wet etching, milling, laser, or dry etching.
  • Semiconductor die 300 and 308 can be rectangular, circular, oval, or other geometric shape.
  • Semiconductor die 300 and 308 can be an ASIC, sensor, optical device, detector, VCSEL, waveguide, and multi-chip module. Semiconductor die 300 and 308 are positioned over substrate 312 with alignment notches 313 .
  • Substrate 282 can be a PCB, flexible wiring harness, ceramic board, or glass substrate.
  • Substrate 312 can also be a leadframe, interposer, or semiconductor die. Protrusions 302 and 309 are aligned with substrate notches 313 .
  • FIG. 12 b is a bottom view of semiconductor die 300 with alignment protrusion 302 formed over back surface 304 between side surfaces 306 of the semiconductor die, and semiconductor die 308 with alignment protrusion 309 formed over back surface 310 between side surfaces 311 of the semiconductor die.
  • semiconductor die 300 and 308 are mounted to substrate 312 with precise alignment as protrusions 302 and 309 insert into substrate notches 313 .
  • Alignment protrusions 302 and 309 formed in back surfaces 304 and 310 of semiconductor die 300 and 308 provide a keyed recess for easy placement and precise alignment of the semiconductor die on substrate 312 to lock the semiconductor die in position on the substrate in the y-z directions.
  • FIGS. 13 a -13 c illustrate semiconductor die with cross-shaped alignment protrusions formed in the back surface of the die and mounted to mating cross-shaped recesses formed in a substrate.
  • FIG. 13 a is an orthogonal view of semiconductor die 314 including cross-shaped alignment protrusion 315 formed over back surface 316 between side surfaces 317 of the semiconductor die using plasma etching, wet etching, milling, laser, or dry etching.
  • semiconductor die 318 includes cross-shaped alignment protrusion 320 formed over back surface 322 between side surfaces 324 of the semiconductor die using plasma etching, wet etching, milling, laser, or dry etching.
  • Semiconductor die 314 and 318 can be rectangular, circular, oval, or other geometric shape.
  • Semiconductor die 314 and 318 can be an ASIC, sensor, optical device, detector, VCSEL, waveguide, and multi-chip module. Semiconductor die 314 and 318 are positioned over substrate 326 with cross-shaped alignment notches 328 .
  • Substrate 326 can be a PCB, flexible wiring harness, ceramic board, or glass substrate.
  • Substrate 326 can also be a leadframe, interposer, or semiconductor die.
  • Cross-shaped protrusions 315 and 320 are aligned with cross-shaped substrate notches 328 .
  • FIG. 13 b is a bottom view of semiconductor die 314 with cross-shaped alignment protrusion 315 formed over back surface 316 between side surfaces 317 of the semiconductor die, and semiconductor die 318 with cross-shaped alignment protrusion 320 formed over back surface 322 between side surfaces 324 of the semiconductor die.
  • semiconductor die 314 and 318 are mounted to substrate 326 with precise alignment as cross-shaped protrusions 315 and 320 insert into cross-shaped substrate notches 328 .
  • Cross-shaped alignment protrusions 315 and 320 and cross-shaped substrate notches 328 provide a keyed recess for easy placement and precise alignment of semiconductor die 314 and 318 on substrate 326 .
  • Cross-shaped protrusions 315 and 320 inserted into cross-shaped substrate notches 328 lock semiconductor die 314 and 318 in position on substrate 326 in x-y-z directions.
  • FIGS. 14 a -14 b illustrate semiconductor die with alignment recesses (or protrusions) formed in the back surface of the die and mounted to mating structures formed in a PCB.
  • semiconductor die 330 and 332 are positioned over PCB 340 with corresponding alignment protrusions (or recesses) 342 and 344 formed by plasma etching, wet etching, milling, laser, or dry etching.
  • Recesses 346 and 348 in semiconductor die 330 and 332 are also formed by plasma etching, wet etching, milling, laser, or dry etching.
  • Recess 346 in semiconductor die 330 is aligned with PCB protrusion 342
  • recess 348 in semiconductor die 332 is aligned with PCB protrusion 344
  • semiconductor die 330 and 332 are mounted to PCB 340 with precise alignment as recesses 346 and 348 are inserted into the PCB protrusions 342 and 344 , respectively.
  • Alignment recesses 346 and 348 formed in the back surfaces of semiconductor die 330 and 332 provide a keyed recess for easy placement and precise alignment of the semiconductor die on PCB 340 .
  • FIGS. 15 a -15 c illustrate semiconductor die 350 a - 350 b with alignment protrusions 352 formed in back surface 354 of the die using plasma etching, wet etching, milling, laser, or dry etching and inserted into mating openings 358 formed through substrate 360 .
  • FIG. 15 a shows semiconductor die 350 a - 350 b positioned over substrate 360 with alignment protrusions 352 aligned with openings 358 .
  • Substrate 360 can be a PCB, flexible wiring harness, ceramic board, or glass substrate.
  • Substrate 360 can also be a leadframe, interposer, or semiconductor die.
  • FIG. 15 b is a bottom view of semiconductor die 350 a - 350 b with alignment protrusions 352 formed over back surface 354 .
  • semiconductor die 350 a - 350 b are mounted to substrate 360 with alignment protrusions 352 extending through openings 358 .
  • Alignment protrusions 352 and openings 358 provide a keyed mating structure for easy placement and precise alignment of semiconductor die 350 a - 350 b on substrate 360 .
  • Fasteners 362 are attached to protrusions 352 on the back side of substrate 360 opposite semiconductor die 350 . Fasteners 362 securely hold semiconductor die 350 a - 350 b to substrate 360 .
  • alignment protrusions 352 extend into openings 358 partially through substrate 360 . An electrical connection is made to alignment protrusions 352 for fastening in place structurally, thermal, and/or for electrical connection.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Ceramic Engineering (AREA)
  • Electromagnetism (AREA)
  • Geometry (AREA)
  • Plasma & Fusion (AREA)
  • General Engineering & Computer Science (AREA)
  • Chemical & Material Sciences (AREA)
  • Materials Engineering (AREA)
  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Solid State Image Pick-Up Elements (AREA)
  • Electrodes Of Semiconductors (AREA)
  • Dicing (AREA)
  • Drying Of Semiconductors (AREA)
  • Led Devices (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)
  • Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
  • Pressure Welding/Diffusion-Bonding (AREA)
  • Container, Conveyance, Adherence, Positioning, Of Wafer (AREA)

Abstract

A semiconductor device has a semiconductor die containing a base material having an active surface and a back surface opposite the active surface. A portion of the base material is removed by plasma etching to form an alignment recess in the base material. Alternatively, an alignment protrusion is formed over the base material. The alignment recess or alignment protrusion make a non-uniform surface. The semiconductor die is disposed over a substrate with a portion of the substrate, such as a die pad, positioned within the alignment recess. The die pad may be disposed partially or completely within the alignment recess of the base material. The base material may extend beyond the die pad, or the alignment recess or alignment protrusion may extend a length of the base material. A metal layer can be formed in the alignment recess of the base material.

Description

    CLAIM TO DOMESTIC PRIORITY
  • The present application claims the benefit of U.S. Provisional Application No. 62/219,666, filed Sep. 17, 2015, entitled “SEMICONDUCTOR PACKAGES AND METHODS” invented by Francis J. CARNEY and Michael J. SEDDON, and which is incorporated herein by reference and priority thereto for common subject matter is hereby claimed.
  • FIELD OF THE INVENTION
  • The present invention relates in general to semiconductor devices and, more particularly, to a semiconductor device and method of forming an alignment notch or alignment protrusion in backside of a semiconductor die.
  • BACKGROUND
  • Semiconductor devices are commonly found in modern electronic products. Semiconductor devices vary in the number and density of electrical components. Semiconductor devices perform a wide range of functions such as analog and digital signal processing, sensors, transmitting and receiving electromagnetic signals, controlling electronic devices, power management, and audio/video signal processing. Discrete semiconductor devices generally contain one type of electrical component, e.g., light emitting diode (LED), small signal transistor, resistor, capacitor, inductor, diodes, rectifiers, thyristors, and power metal-oxide-semiconductor field-effect transistor (MOSFET). Integrated semiconductor devices typically contain hundreds to millions of electrical components. Examples of integrated semiconductor devices include microcontrollers, application specific integrated circuits (ASIC), standard logic, amplifiers, clock management, memory, interface circuits, and other signal processing circuits.
  • A need exists in the semiconductor industry for smaller package size so that the end products, such as cell phones, computers, and watches, can be reduced in size and weight. Advanced micro packaging and multichip packaging require precise die alignment tolerances. The die placement accuracy is dependent on variation in die size due to wafer saw, placement accuracy during pick and place operations, movement during reflow, and shifting or sliding off of a die pedestal within micro packaging. The alignment tolerance adds to the overall package dimensions and spacing limitations.
  • Common micro packaging relies on semiconductor die which are only partially placed on a planar surface of a die pad in order to meet the customer footprint requirements, i.e., the semiconductor die overhangs the die pad. FIG. 1a shows semiconductor die 50 partially placed on a planar surface of die pad 52 with a portion of the planar back surface 53 of the semiconductor die overhanging the die pad. Semiconductor die 50 is bonded to die pad 52 with an adhesive and active surface 54 is coupled to wire bond pad 56 with bond wire 58. Die pad 52 and wire bond pad 56 are integral components of a leadframe. An encapsulant 60 covers semiconductor die 50, wire bond pad 56, and bond wire 58.
  • Given the overhang of the planar back surface 53 of semiconductor die 50 with respect to the planar surface of die pad 52, semiconductor die 50 is susceptible to tilting, rotation, slipping off, or other undesired movement on die pad 52 during the manufacturing process. The planar back surface 53 of semiconductor die 50 may detach or otherwise shift in position with respect to die pad 52 by improper alignment, or by adhesive failure and tension of bond wire 58, as shown in FIG. 1b . Holding semiconductor die 50 to exact alignment tolerances is difficult and can lead to bond wire sweep, bond wire disconnect, or shorting of the bond wires. Since die pad 52 must be kept small in order to meet the customer footprint requirements, the die size is limited because of the relatively small die overhang that can be used before semiconductor die 50 becomes susceptible to slipping, tilting, rotation, or detachment from the die pad. The movement of large semiconductor die 50 with respect to small die pad 52 may constitute a manufacturing defect and reduce production yield.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1a-1b illustrate a common mounting arrangement between a larger semiconductor die and smaller die pad;
  • FIGS. 2a-2c illustrate a semiconductor wafer with a plurality of semiconductor die separated by a saw street;
  • FIGS. 3a-3e illustrate a process of forming an alignment notch in a back surface of the semiconductor die;
  • FIG. 4 illustrates a semiconductor package with the semiconductor die mounted to a die pad within the backside alignment notch;
  • FIG. 5 illustrates another semiconductor package with the semiconductor die mounted to a die pad partially within the backside alignment notch;
  • FIG. 6 illustrates another semiconductor package with the semiconductor die mounted to a die pad partially within the backside alignment notch;
  • FIGS. 7a-7g illustrate another process of forming an alignment notch with backside metal;
  • FIG. 8 illustrates another semiconductor package with the semiconductor die mounted to a die pad within the backside metal alignment notch;
  • FIG. 9 illustrates another semiconductor package with the semiconductor die mounted to a die pad partially within the backside metal alignment notch;
  • FIGS. 10a-10c illustrate semiconductor die with elongated alignment notches mated to protrusions formed over a substrate;
  • FIGS. 11a-11c illustrate semiconductor die with cross-shaped alignment notches mated to cross-shaped protrusions formed over a substrate;
  • FIGS. 12a-12c illustrate semiconductor die with elongated alignment protrusions mated to recesses formed in a substrate;
  • FIGS. 13a-13c illustrate semiconductor die with cross-shaped alignment protrusions mated to cross-shaped recesses formed in a substrate;
  • FIGS. 14a-14b illustrate semiconductor die with alignment recesses or protrusions mated to corresponding structures formed in a PCB; and
  • FIGS. 15a-15c illustrate a semiconductor die with alignment protrusions inserted into mating openings formed through a substrate.
  • DETAILED DESCRIPTION OF THE DRAWINGS
  • The following describes one or more embodiments with reference to the figures, in which like numerals represent the same or similar elements. While the figures are described in terms of the best mode for achieving certain objectives, the description is intended to cover alternatives, modifications, and equivalents as may be included within the spirit and scope of the disclosure. The term “semiconductor die” as used herein refers to both the singular and plural form of the words, and accordingly, can refer to both a single semiconductor device and multiple semiconductor devices.
  • Semiconductor devices are generally manufactured using two complex manufacturing processes: front-end manufacturing and back-end manufacturing. Front-end manufacturing involves the formation of a plurality of die on the surface of a semiconductor wafer. Each die on the wafer may contain active and passive electrical components and optical devices, which are electrically connected to form functional electrical circuits. Active electrical components, such as transistors and diodes, have the ability to control the flow of electrical current. Passive electrical components, such as capacitors, inductors, and resistors, create a relationship between voltage and current necessary to perform electrical circuit functions. The optical device detects and records an image by converting the variable attenuation of light waves or electromagnetic radiation into electric signals.
  • Back-end manufacturing refers to cutting or singulating the finished wafer into the individual semiconductor die and packaging the semiconductor die for structural support, electrical interconnect, and environmental isolation. The wafer is singulated using plasma etching, laser cutting tool, or saw blade along non-functional regions of the wafer called saw streets or scribes. After singulation, the individual semiconductor die are mounted to a package substrate that includes pins or contact pads for interconnection with other system components. Contact pads formed over the semiconductor die are then connected to contact pads within the package. The electrical connections can be made with conductive layers, bumps, stud bumps, conductive paste, or wirebonds. An encapsulant or other molding material is deposited over the package to provide physical support and electrical isolation. The finished package is then inserted into an electrical system and the functionality of the semiconductor device is made available to the other system components.
  • FIG. 2a shows semiconductor wafer 100 with a base substrate material 102, such as silicon, germanium, aluminum phosphide, aluminum arsenide, gallium arsenide, gallium nitride, indium phosphide, silicon carbide, or other bulk semiconductor material for structural support. A plurality of semiconductor die 104 is formed on wafer 100 separated by a non-active, inter-die wafer area or saw street 106, as described above. Saw street 106 provides cutting areas to singulate semiconductor wafer 100 into individual semiconductor die 104. In one embodiment, semiconductor wafer 100 has a width or diameter of 100-450 millimeters (mm) and thickness of 50-100 micrometers (μm) or 15-250 μm.
  • FIG. 2b shows a cross-sectional view of a portion of semiconductor wafer 100. Each semiconductor die 104 has a back or non-active surface 108 and an active surface or region 110 containing analog or digital circuits implemented as active devices, passive devices, conductive layers, and dielectric layers formed within the die and electrically interconnected according to the electrical design and function of the die. For example, the circuit may include one or more transistors, diodes, and other circuit elements formed within active surface or region 110 to implement analog circuits or digital circuits, such as digital signal processor (DSP), microcontrollers, ASIC, standard logic, amplifiers, clock management, memory, interface circuits, and other signal processing circuit. Semiconductor die 104 may also contain integrated passive devices (IPDs), such as inductors, capacitors, and resistors, for RF signal processing. Active surface 110 may contain an image sensor area implemented as semiconductor charge-coupled devices (CCD) and active pixel sensors in complementary metal-oxide-semiconductor (CMOS) or N-type metal-oxide-semiconductor (NMOS) technologies. Alternatively, semiconductor die 104 can be an optical lens, detector, vertical cavity surface emitting laser (VCSEL), waveguide, stacked die, electromagnetic (EM) filter, or multi-chip module.
  • An electrically conductive layer 112 is formed over active surface 110 using PVD, CVD, electrolytic plating, electroless plating process, or other suitable metal deposition process. Conductive layer 112 includes one or more layers of aluminum (Al), copper (Cu), tin (Sn), nickel (Ni), gold (Au), silver (Ag), titanium (Ti), titanium tungsten (TiW), or other suitable electrically conductive material. Conductive layer 112 operates as contact pads electrically connected to the circuits on active surface 110. Conductive layer 112 can be formed as contact pads disposed side-by-side along an edge of semiconductor die 104, as shown in FIG. 2b . Alternatively, conductive layer 112 can be formed as contact pads that are offset in multiple rows such that a first row of contact pads is disposed a first distance from the edge of the die, and a second row of contact pads alternating with the first row is disposed a second distance from the edge of the die.
  • Semiconductor wafer 100 undergoes electrical testing and inspection as part of a quality control process. Manual visual inspection and automated optical systems are used to perform inspections on semiconductor wafer 100. Software can be used in the automated optical analysis of semiconductor wafer 100. Visual inspection methods may employ equipment such as a scanning electron microscope, high-intensity or ultra-violet light, or metallurgical microscope. Semiconductor wafer 100 is inspected for structural characteristics including warpage, thickness variation, surface particulates, irregularities, cracks, delamination, and discoloration.
  • The active and passive components within semiconductor die 104 undergo testing at the wafer level for electrical performance and circuit function. Each semiconductor die 104 is tested for functionality and electrical parameters, as shown in FIG. 2c , using a test probe head 116 including a plurality of probes or test leads 118, or other testing device. Probes 118 are used to make electrical contact with nodes or conductive layer 112 on each semiconductor die 104 and provide electrical stimuli to contact pads 112. Semiconductor die 104 responds to the electrical stimuli, which is measured by computer test system 119 and compared to an expected response to test functionality of the semiconductor die. The electrical tests may include circuit functionality, lead integrity, resistivity, continuity, reliability, junction depth, ESD, RF performance, drive current, threshold current, leakage current, and operational parameters specific to the component type. The inspection and electrical testing of semiconductor wafer 100 enables semiconductor die 104 that pass to be designated as known good die (KGD) for use in a semiconductor package.
  • FIGS. 3a-3e illustrate a process of forming an alignment notch in back surface 108 of semiconductor die 104. In FIG. 3a , a portion of back surface 108 is removed by grinder 120 in a backgrinding operation. The backgrinding operation reduces a thickness of base substrate material 102 to surface 122 of the base substrate material. In one embodiment, semiconductor wafer 100 has a post-grinding thickness of 100 μm.
  • In FIG. 3b , semiconductor wafer 100 is inverted and a masking layer 126 is disposed over surface 122 of base substrate material 102. Masking layer 126 can be implemented as a photoresist layer or oxide layer with openings 128 extending to surface 122.
  • In FIG. 3c , surface 122 is plasma etched through openings 128 in masking layer 126 to form alignment notches or keyed recesses 130 in base substrate material 102 while in wafer form of FIG. 2a . Alternatively, alignment notches or keyed recesses 130 in base substrate material 102 can be formed by laser direct ablation (LDA) or other wet or dry chemical etching process.
  • In FIG. 3d , masking layer 126 is removed. Semiconductor die 104 are shown with alignment notches or keyed recesses 130 having side surfaces 132 and back surface 134 in base substrate material 102. Alignment notches 130 make a non-uniform thickness or surface of base substrate material 102.
  • In FIG. 3e , semiconductor wafer 100 is disposed over film frame or backing tape 136 with surface 122 and alignment notches 130 oriented toward the film frame. Semiconductor wafer 100 is singulated through saw street 106 into individual semiconductor die 104 using plasma etching. Plasma etching has advantages of removing base substrate 102 to form precision surfaces, while retaining the structure and integrity of the base substrate material. Alternatively, semiconductor wafer 100 is singulated through saw street 106 using a saw blade or laser cutting tool 137 into individual semiconductor die 104. The individual semiconductor die 104 can be inspected and electrically tested for identification of KGD post singulation.
  • FIG. 4 illustrates a semiconductor package 138 containing semiconductor die 104 with alignment notch or keyed recess 130 formed in base substrate material 102 disposed over die pad 140. In particular, surfaces 132 and 134 of notch 130 provide alignment for mounting semiconductor die 104 to die pad 140. In one embodiment, die pad 140 has thickness of 30-40 μm and semiconductor die 104 has thickness of 50-100 μm. Semiconductor die 104 is larger than die pad 140 resulting in a significant extension of base substrate material 102 beyond the die pad. Die pad 140 is completely contained with alignment notch 130 to securely hold semiconductor die 104 to the die pad. The smaller die pad 140 allows for smaller semiconductor package dimensions and package footprint to meet industry demands. Even with the smaller die pad 140, semiconductor die 104 is robust against laterally slippage, tilting, shifting, or detachment with respect to the die pad because the surfaces of the die pad are disposed within notch 130. Semiconductor die 104 can be significantly larger than die pad 140 with the use of alignment notch 130, while avoiding the manufacturing slippage, tilt, rotation, or detachment defect noted in FIGS. 1a -1 b.
  • Bond wire 144 is connected between conductive layer or contact pad 112 on active surface 110 and wire bond pad 146. Die pad 140 and wire bond pad 146 represent a portion of a leadframe, substrate, interposer, or semiconductor die. An optional insulating layer 148 is formed over surface 122 of semiconductor die 104 using PVD, CVD, printing, spin coating, spray coating, sintering or thermal oxidation. The insulating layer 148 contains one or more layers of SiO2, Si3N4, SiON, Ta2O5, Al2O3, or other material having similar insulating and structural properties. Insulating layer 148 is exposed from semiconductor package 138. An encapsulant or molding compound 150 is deposited over semiconductor die 104, bond wire 144, and wire bond pad 146 using a compressive molding, transfer molding, liquid encapsulant molding, vacuum lamination, or other suitable applicator. Encapsulant 150 can be polymer composite material, such as epoxy resin with filler, epoxy acrylate with filler, or polymer with proper filler. Encapsulant 150 is non-conductive, provides physical support, and environmentally protects the semiconductor device from external elements and contaminants.
  • FIG. 5 illustrates a semiconductor package 160, similar to FIG. 4, containing semiconductor die 104 with a shallow alignment notch or keyed recess 130 formed in base substrate material 102 disposed over die pad 162. In particular, surfaces 132 and 134 of notch 130 provide alignment for mounting semiconductor die 104 to die pad 162. Semiconductor die 104 is larger than die pad 162 resulting in a significant extension or overhang of base substrate material 102 beyond the die pad. Die pad 162 is partially contained with alignment notch 130 to securely hold semiconductor die 104 to the die pad. A portion of die pad 162 extends vertically outside alignment notch 130. The smaller die pad 162 allows for smaller semiconductor package dimensions and package footprint to meet industry demands. Even with the smaller die pad 162, semiconductor die 104 is robust against laterally slippage, tilting, shifting, or detachment with respect to the die pad because the surfaces of the die pad are disposed at least partially within notch 130. Semiconductor die 104 can be significantly larger than die pad 162 with the use of alignment notch 130, while avoiding the manufacturing slippage, tilt, rotation, or detachment defect noted in FIGS. 1a -1 b.
  • Bond wire 164 is connected between conductive layer or contact pad 112 on active surface 110 and wire bond pad 166. Die pad 162 and wire bond pad 166 represent a portion of a leadframe, substrate, interposer, or semiconductor die. An encapsulant or molding compound 170 is deposited over semiconductor die 104, bond wire 164, and wire bond pad 166 using a compressive molding, transfer molding, liquid encapsulant molding, vacuum lamination, or other suitable applicator. Encapsulant 170 can be polymer composite material, such as epoxy resin with filler, epoxy acrylate with filler, or polymer with proper filler. Encapsulant 170 is non-conductive, provides physical support, and environmentally protects the semiconductor device from external elements and contaminants.
  • FIG. 6 illustrates a semiconductor package 180, similar to FIG. 5, containing semiconductor die 104 with a shallow alignment notch or keyed recess 130 formed in base substrate material 102 disposed over die pad 182. In particular, surfaces 132 and 134 of notch 130 provide alignment for mounting semiconductor die 104 to die pad 182. Semiconductor die 104 is larger than die pad 182 resulting in a significant extension or overhang of base substrate material 102 beyond the die pad. Die pad 182 is partially contained with alignment notch 130 to securely hold semiconductor die 104 to the die pad. A portion of die pad 182 extends vertically outside alignment notch 130. The smaller die pad 182 allows for smaller semiconductor package dimensions and package footprint to meet industry demands. The alignment of semiconductor die 104 with alignment notch 130 to die pad 182 can be offset for reliable and repeatable wirebonding.
  • Bond wire 184 is connected between conductive layer or contact pad 112 on active surface 110 and wire bond pad 186. Die pad 182 and wire bond pad 186 represent a portion of a leadframe, substrate, interposer, or semiconductor die. An encapsulant or molding compound 190 is deposited over semiconductor die 104, bond wire 184, and wire bond pad 186 using a compressive molding, transfer molding, liquid encapsulant molding, vacuum lamination, or other suitable applicator. Encapsulant 190 can be polymer composite material, such as epoxy resin with filler, epoxy acrylate with filler, or polymer with proper filler. Encapsulant 190 is non-conductive, provides physical support, and environmentally protects the semiconductor device from external elements and contaminants.
  • In general, alignment notch 130 can be a one-sided, two-sided, three-sided, or four-sided sidewall structure to partially or completely contain the die pad. Notch 130 provides alignment in mounting semiconductor die 104 to the die pad, as well as stiffness and stability for the semiconductor die. Semiconductor die 104 is robust against laterally slippage, tilting, shifting, or detachment with respect to the die pad because the surfaces of the die pad are disposed at least partially within notch 130. Alignment notch 130 allows for thinner semiconductor die 104 to accommodate the height requirements of the bond wires in a thinner semiconductor package, while avoiding the manufacturing slippage, tilt, rotation, or detachment defect.
  • FIGS. 7a-7g illustrate another process of forming an alignment notch in back surface 108 of semiconductor die 104 with backside metal within the notch. Continuing from FIG. 2c , a portion of back surface 108 is removed by grinder 200 in a backgrinding operation. The backgrinding operation reduces a thickness of base substrate material 102 and exposes surface 202 of the base substrate material. FIG. 7b shows semiconductor wafer 100 after the backgrinding operation.
  • In FIG. 7c , semiconductor wafer 100 is inverted and a masking layer 206 is disposed over surface 202 of base substrate material 102. Masking layer 206 can be implemented as a photoresist layer or oxide layer with openings 208 extending to surface 202.
  • In FIG. 7d , surface 202 is plasma etched through openings 208 in masking layer 206 to form alignment notches or keyed recesses 210 in base substrate material 102 while in wafer form of FIG. 2a . Alternatively, alignment notches or keyed recesses 210 in base substrate material 102 can be formed by LDA or other wet or dry chemical etching process. Alignment notches 210 have side surfaces 212 and back surface 214. Alignment notches 210 make a non-uniform thickness or surface of base substrate material 102.
  • In FIG. 7e , an electrically conductive layer 216 is formed over masking layer 206 and into alignment notches or keyed recesses 210 using PVD, CVD, electrolytic plating, electroless plating process, or other suitable metal deposition process. Conductive layer 216 includes one or more layers of Al, Cu, Sn, Ni, Au, Ag, Ti, TiW, or other suitable electrically conductive material or combination thereof. Conductive layer 216 operates a backside metal in alignment notches 210 of base substrate material 102 for electrical interconnect or heat dissipation.
  • In FIG. 7f , masking layer 206 is removed taking along with it the portion of conductive layer 216 formed over the masking layer. Semiconductor die 104 are shown with alignment notches or keyed recesses 210 having side surfaces 212 and back surface 214 in base substrate material 102. Conductive layer 216 remains within alignment notches 210.
  • In FIG. 7g , semiconductor wafer 100 is disposed over film frame or backing tape 218 with surface 202 and alignment notches 210 oriented toward the film frame. Semiconductor wafer 100 is singulated through saw street 106 into individual semiconductor die 104 using plasma etching. Plasma etching has advantages of removing base substrate material 102 to form precision surfaces, while retaining the structure and integrity of the base substrate material. Alternatively, semiconductor wafer 100 is singulated through saw street 106 using a saw blade or laser cutting tool 220 into individual semiconductor die 104. The individual semiconductor die 104 can be inspected and electrically tested for identification of known good die post singulation. Alternatively, active surface 110 of semiconductor wafer 100 can be oriented toward film frame 218 while the wafer is singulated using any of the aforementioned methods.
  • FIG. 8 illustrates a semiconductor package 230 containing semiconductor die 104 with alignment notch or keyed recess 210 formed in base substrate material 102 containing back metal conductive layer 216 disposed over die pad 232. In particular, surfaces 212 and 214 of notch 210 provide alignment for mounting semiconductor die 104 to die pad 232. Semiconductor die 104 is larger than die pad 232 resulting in a significant extension of base substrate material 102 beyond the die pad. Die pad 232 is completely contained with alignment notch 210 to securely hold semiconductor die 104 to the die pad. The smaller die pad 232 allows for smaller semiconductor package dimensions and package footprint to meet industry demands. Backside metal conductive layer 216 provides electrical interconnect or heat dissipation. Even with the smaller die pad 232, semiconductor die 104 is robust against laterally slippage, tilting, shifting, or detachment with respect to the die pad because the surfaces of the die pad are disposed within notch 210. Semiconductor die 104 can be significantly larger than die pad 232 with the use of alignment notch 210 containing back metal conductive layer 216, while avoiding the manufacturing slippage, tilt, rotation, or detachment defect noted in FIGS. 1a -1 b.
  • Bond wire 234 is connected between conductive layer 112 on active surface 110 and wire bond pad 236. Die pad 232 and wire bond pad 236 represent a portion of a leadframe, substrate, interposer, or semiconductor die. An encapsulant or molding compound 240 is deposited over semiconductor die 104, bond wire 234, and wire bond pad 236 using a compressive molding, transfer molding, liquid encapsulant molding, vacuum lamination, or other suitable applicator. Encapsulant 240 can be polymer composite material, such as epoxy resin with filler, epoxy acrylate with filler, or polymer with proper filler. Encapsulant 240 is non-conductive, provides physical support, and environmentally protects the semiconductor device from external elements and contaminants.
  • FIG. 9 illustrates a semiconductor package 250, similar to FIG. 8, containing semiconductor die 104 with a shallow alignment notch or keyed recess 210 formed in base substrate material 102 and containing back metal conductive layer 216 disposed over die pad 252. In particular, surfaces 212 and 214 of notch 210 provide alignment for mounting semiconductor die 104 to die pad 252. Semiconductor die 104 is larger than die pad 252 resulting in a significant extension or overhang of base substrate material 102 beyond the die pad. Die pad 252 is partially contained with alignment notch 210 to securely hold semiconductor die 104 to the die pad. A portion of die pad 252 extends vertically outside notch 210. The smaller die pad 252 allows for smaller semiconductor package dimensions and package footprint to meet industry demands. Backside metal conductive layer 216 provides electrical interconnect or heat dissipation. Even with the smaller die pad 252, semiconductor die 104 is robust against laterally slippage, tilting, shifting, or detachment with respect to the die pad because the surfaces of the die pad are disposed within notch 210. Semiconductor die 104 can be significantly larger than die pad 252 with the use of alignment notch 210, while avoiding the manufacturing slippage, tilt, rotation, or detachment defect noted in FIGS. 1a -1 b.
  • Bond wire 254 is connected between conductive layer 112 on active surface 110 and wire bond pad 256. Die pad 252 and wire bond pad 256 represent a portion of a leadframe, substrate, interposer, or semiconductor die. An encapsulant or molding compound 260 is deposited over semiconductor die 104, bond wire 254, and wire bond pad 256 using a compressive molding, transfer molding, liquid encapsulant molding, vacuum lamination, or other suitable applicator. Encapsulant 260 can be polymer composite material, such as epoxy resin with filler, epoxy acrylate with filler, or polymer with proper filler. Encapsulant 260 is non-conductive, provides physical support, and environmentally protects the semiconductor device from external elements and contaminants.
  • FIGS. 10a-10c illustrate semiconductor die with elongated alignment notches formed in the back surface of the die and mounted to mating protrusions formed over a substrate. FIG. 10a is an orthogonal view of semiconductor die 270 including an elongated alignment notch 272 formed in back surface 274 between side surfaces 276 of the semiconductor die using plasma etching, wet etching, milling, laser, or dry etching. Likewise, semiconductor die 278 includes an elongated alignment notch 279 formed in back surface 280 between side surfaces 281 of the semiconductor die using plasma etching, wet etching, milling, laser, or dry etching. Semiconductor die 270 and 278 can be rectangular, circular, oval, or other geometric shape. Semiconductor die 270 and 278 can be an ASIC, sensor, optical device, detector, VCSEL, waveguide, and multi-chip module. Semiconductor die 270 and 278 are positioned over substrate 282 with alignment protrusions 283. Substrate 282 can be a printed circuit board (PCB), flexible wiring harness, ceramic board, or glass substrate. Substrate 282 can also be a leadframe, interposer, or semiconductor die. Notches 272 and 279 are aligned with substrate protrusions 283.
  • FIG. 10b is a bottom view of semiconductor die 270 with alignment notch 272 formed in back surface 274 between side surfaces 276 of the semiconductor die, and semiconductor die 278 with alignment notch 279 formed in back surface 280 between side surfaces 281 of the semiconductor die.
  • In FIG. 10c , semiconductor die 270 and 278 are mounted to substrate 282 with precise alignment as notches 272 and 279 are inserted into substrate protrusions 283. Alignment notches 272 and 279 and substrate protrusions 283 provide a keyed recess for easy placement and precise alignment of semiconductor die 270 and 278 on substrate 282 to lock the semiconductor die in position on the substrate in the y-z directions.
  • FIGS. 11a-11c illustrate semiconductor die with cross-shaped alignment notches formed in the back surface of the die and mounted to mating cross-shaped protrusions formed over a substrate. FIG. 11a is an orthogonal view of semiconductor die 284 including a cross-shaped alignment notch 285 formed in back surface 286 between side surfaces 287 of the semiconductor die using plasma etching, wet etching, milling, laser, or dry etching. Likewise, semiconductor die 288 includes a cross-shaped alignment notch 290 formed in back surface 292 between side surfaces 294 of the semiconductor die using plasma etching, wet etching, milling, laser, or dry etching. Semiconductor die 284 and 288 can be rectangular, circular, oval, or other geometric shape. Semiconductor die 284 and 288 can be an ASIC, sensor, optical device, detector, VCSEL, waveguide, and multi-chip module. Semiconductor die 284 and 288 are positioned over substrate 296 with cross-shaped alignment protrusions 298. Substrate 296 can be a PCB, flexible wiring harness, ceramic board, or glass substrate. Substrate 296 can also be a leadframe, interposer, or semiconductor die. Cross-shaped notches 285 and 290 are aligned with cross-shaped substrate protrusions 298.
  • FIG. 11b is a bottom view of semiconductor die 284 with cross-shaped alignment notch 285 formed in back surface 286 between side surfaces 287 of the semiconductor die, and semiconductor die 288 with cross-shaped alignment notch 290 formed in back surface 292 between side surfaces 294 of the semiconductor die.
  • In FIG. 11c , semiconductor die 284 and 288 are mounted to substrate 296 with precise alignment as cross-shaped notches 285 and 290 are inserted into cross-shaped substrate protrusions 298. Cross-shaped alignment notches 285 and 290 and cross-shaped substrate protrusions 298 provide a keyed recess for easy placement and precise alignment of semiconductor die 284 and 288 on substrate 296. Cross-shaped notches 285 and 290 inserted into cross-shaped substrate protrusions 298 lock semiconductor die 284 and 288 in position on substrate 296 in x-y-z directions.
  • FIGS. 12a-12c illustrate semiconductor die with elongated alignment protrusions formed in the back surface of the die and mounted to mating recesses formed in a substrate. FIG. 12a is an orthogonal view of semiconductor die 300 including an elongated alignment protrusion 302 formed over back surface 304 between side surfaces 306 of the semiconductor die using plasma etching, wet etching, milling, laser, or dry etching. Likewise, semiconductor die 308 includes an elongated alignment protrusion 309 formed over back surface 310 between side surfaces 311 of the semiconductor die using plasma etching, wet etching, milling, laser, or dry etching. Semiconductor die 300 and 308 can be rectangular, circular, oval, or other geometric shape. Semiconductor die 300 and 308 can be an ASIC, sensor, optical device, detector, VCSEL, waveguide, and multi-chip module. Semiconductor die 300 and 308 are positioned over substrate 312 with alignment notches 313. Substrate 282 can be a PCB, flexible wiring harness, ceramic board, or glass substrate. Substrate 312 can also be a leadframe, interposer, or semiconductor die. Protrusions 302 and 309 are aligned with substrate notches 313.
  • FIG. 12b is a bottom view of semiconductor die 300 with alignment protrusion 302 formed over back surface 304 between side surfaces 306 of the semiconductor die, and semiconductor die 308 with alignment protrusion 309 formed over back surface 310 between side surfaces 311 of the semiconductor die.
  • In FIG. 12c , semiconductor die 300 and 308 are mounted to substrate 312 with precise alignment as protrusions 302 and 309 insert into substrate notches 313. Alignment protrusions 302 and 309 formed in back surfaces 304 and 310 of semiconductor die 300 and 308 provide a keyed recess for easy placement and precise alignment of the semiconductor die on substrate 312 to lock the semiconductor die in position on the substrate in the y-z directions.
  • FIGS. 13a-13c illustrate semiconductor die with cross-shaped alignment protrusions formed in the back surface of the die and mounted to mating cross-shaped recesses formed in a substrate. FIG. 13a is an orthogonal view of semiconductor die 314 including cross-shaped alignment protrusion 315 formed over back surface 316 between side surfaces 317 of the semiconductor die using plasma etching, wet etching, milling, laser, or dry etching. Likewise, semiconductor die 318 includes cross-shaped alignment protrusion 320 formed over back surface 322 between side surfaces 324 of the semiconductor die using plasma etching, wet etching, milling, laser, or dry etching. Semiconductor die 314 and 318 can be rectangular, circular, oval, or other geometric shape. Semiconductor die 314 and 318 can be an ASIC, sensor, optical device, detector, VCSEL, waveguide, and multi-chip module. Semiconductor die 314 and 318 are positioned over substrate 326 with cross-shaped alignment notches 328. Substrate 326 can be a PCB, flexible wiring harness, ceramic board, or glass substrate. Substrate 326 can also be a leadframe, interposer, or semiconductor die. Cross-shaped protrusions 315 and 320 are aligned with cross-shaped substrate notches 328.
  • FIG. 13b is a bottom view of semiconductor die 314 with cross-shaped alignment protrusion 315 formed over back surface 316 between side surfaces 317 of the semiconductor die, and semiconductor die 318 with cross-shaped alignment protrusion 320 formed over back surface 322 between side surfaces 324 of the semiconductor die.
  • In FIG. 13c , semiconductor die 314 and 318 are mounted to substrate 326 with precise alignment as cross-shaped protrusions 315 and 320 insert into cross-shaped substrate notches 328. Cross-shaped alignment protrusions 315 and 320 and cross-shaped substrate notches 328 provide a keyed recess for easy placement and precise alignment of semiconductor die 314 and 318 on substrate 326. Cross-shaped protrusions 315 and 320 inserted into cross-shaped substrate notches 328 lock semiconductor die 314 and 318 in position on substrate 326 in x-y-z directions.
  • FIGS. 14a-14b illustrate semiconductor die with alignment recesses (or protrusions) formed in the back surface of the die and mounted to mating structures formed in a PCB. In FIG. 14a , semiconductor die 330 and 332 are positioned over PCB 340 with corresponding alignment protrusions (or recesses) 342 and 344 formed by plasma etching, wet etching, milling, laser, or dry etching. Recesses 346 and 348 in semiconductor die 330 and 332 are also formed by plasma etching, wet etching, milling, laser, or dry etching. Recess 346 in semiconductor die 330 is aligned with PCB protrusion 342, and recess 348 in semiconductor die 332 is aligned with PCB protrusion 344. In FIG. 14b , semiconductor die 330 and 332 are mounted to PCB 340 with precise alignment as recesses 346 and 348 are inserted into the PCB protrusions 342 and 344, respectively. Alignment recesses 346 and 348 formed in the back surfaces of semiconductor die 330 and 332 provide a keyed recess for easy placement and precise alignment of the semiconductor die on PCB 340.
  • FIGS. 15a-15c illustrate semiconductor die 350 a-350 b with alignment protrusions 352 formed in back surface 354 of the die using plasma etching, wet etching, milling, laser, or dry etching and inserted into mating openings 358 formed through substrate 360. FIG. 15a shows semiconductor die 350 a-350 b positioned over substrate 360 with alignment protrusions 352 aligned with openings 358. Substrate 360 can be a PCB, flexible wiring harness, ceramic board, or glass substrate. Substrate 360 can also be a leadframe, interposer, or semiconductor die. FIG. 15b is a bottom view of semiconductor die 350 a-350 b with alignment protrusions 352 formed over back surface 354.
  • In FIG. 15c , semiconductor die 350 a-350 b are mounted to substrate 360 with alignment protrusions 352 extending through openings 358. Alignment protrusions 352 and openings 358 provide a keyed mating structure for easy placement and precise alignment of semiconductor die 350 a-350 b on substrate 360. Fasteners 362 are attached to protrusions 352 on the back side of substrate 360 opposite semiconductor die 350. Fasteners 362 securely hold semiconductor die 350 a-350 b to substrate 360. The alignment arrangement in FIGS. 15a-15c allows semiconductor die 350 a-350 b to positioned on substrate 360 so that side surface 364 of semiconductor die 350 a is in direct physical contact with side surface 364 of semiconductor die 350 b. Fasteners 362 eliminate the need for die attach adhesive so no material will occupy the space between semiconductor die 350 a-350 b. Alternatively, alignment protrusions 352 extend into openings 358 partially through substrate 360. An electrical connection is made to alignment protrusions 352 for fastening in place structurally, thermal, and/or for electrical connection.
  • While one or more embodiments have been illustrated and described in detail, the skilled artisan will appreciate that modifications and adaptations to those embodiments may be made without departing from the scope of the present disclosure.

Claims (20)

What is claimed:
1. A method of making a semiconductor device, comprising:
providing a semiconductor die including a base material; and
removing a portion of the base material to form an alignment recess or alignment protrusion in a surface of the base material.
2. The method of claim 1, further including:
providing a substrate; and
disposing the semiconductor die over the substrate with a portion of the substrate within the alignment recess.
3. The method of claim 2, wherein the substrate includes a leadframe, interposer, or semiconductor die.
4. The method of claim 2, wherein the portion of the substrate is disposed partially within the alignment recess of the base material.
5. The method of claim 1, further including utilizing plasma etching to remove the portion of the base material.
6. The method of claim 1, wherein the alignment recess extends a length of the base material.
7. A semiconductor device, comprising:
a semiconductor die including a base material; and
an alignment recess or alignment protrusion formed in a surface of the base material.
8. The semiconductor device of claim 7, further including a substrate, wherein the semiconductor die is disposed over the substrate with a portion of the substrate within the alignment recess.
9. The semiconductor device of claim 8, wherein the portion of the substrate includes a die pad.
10. The semiconductor device of claim 8, wherein the portion of the substrate is disposed partially within the alignment recess of the base material.
11. The semiconductor device of claim 7, further including a substrate, wherein the semiconductor die is disposed over a substrate with a portion of the alignment protrusion within a recess of the substrate.
12. The semiconductor device of claim 7, wherein the alignment recess or alignment protrusion extends a length of the base material.
13. The semiconductor device of claim 7, further including a metal layer formed in the alignment recess of the base material.
14. A semiconductor device, comprising a semiconductor die including a base material comprising a first surface and a non-uniform second surface for alignment.
15. The semiconductor device of claim 14, wherein the non-uniform second surface includes an alignment recess or alignment protrusion.
16. The semiconductor device of claim 15, further including a substrate, wherein the semiconductor die is disposed over the substrate with a portion of the substrate within the alignment recess.
17. The semiconductor device of claim 16, wherein the portion of the substrate includes a die pad.
18. The semiconductor device of claim 16, wherein the portion of the substrate is disposed partially within the alignment recess of the base material.
19. The semiconductor device of claim 15, further including a metal layer formed in the alignment recess of the base material.
20. The semiconductor device of claim 15, further including a substrate, wherein the semiconductor die is disposed over a substrate with a portion of the alignment protrusion within a recess of the substrate.
US15/218,717 2015-09-17 2016-07-25 Semiconductor device and method of forming an alignment structure in backside of a semiconductor die Abandoned US20170084545A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US15/218,717 US20170084545A1 (en) 2015-09-17 2016-07-25 Semiconductor device and method of forming an alignment structure in backside of a semiconductor die
CN201621055325.0U CN206293443U (en) 2015-09-17 2016-09-14 Semiconductor devices

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US201562219666P 2015-09-17 2015-09-17
US15/218,717 US20170084545A1 (en) 2015-09-17 2016-07-25 Semiconductor device and method of forming an alignment structure in backside of a semiconductor die

Publications (1)

Publication Number Publication Date
US20170084545A1 true US20170084545A1 (en) 2017-03-23

Family

ID=58283128

Family Applications (24)

Application Number Title Priority Date Filing Date
US15/208,794 Active US9893058B2 (en) 2015-09-17 2016-07-13 Method of manufacturing a semiconductor device having reduced on-state resistance and structure
US15/218,717 Abandoned US20170084545A1 (en) 2015-09-17 2016-07-25 Semiconductor device and method of forming an alignment structure in backside of a semiconductor die
US15/218,848 Active US9852972B2 (en) 2015-09-17 2016-07-25 Semiconductor device and method of aligning semiconductor wafers for bonding
US15/218,777 Expired - Fee Related US10115662B2 (en) 2015-09-17 2016-07-25 Semiconductor device and method of forming a curved image sensor
US15/218,974 Active US10090233B2 (en) 2015-09-17 2016-07-25 Semiconductor device and method of forming micro interconnect structures
US15/219,000 Active US9711434B2 (en) 2015-09-17 2016-07-25 Stacked semiconductor device structure and method
US15/231,025 Active US9935045B2 (en) 2015-09-17 2016-08-08 Semiconductor device and method of forming cantilevered protrusion on a semiconductor die
US15/244,979 Active US10014245B2 (en) 2015-09-17 2016-08-23 Method for removing material from a substrate using in-situ thickness measurement
US15/244,737 Active US10079199B2 (en) 2015-09-17 2016-08-23 Through-substrate via structure and method of manufacture
US15/614,840 Active US10163772B2 (en) 2015-09-17 2017-06-06 Stacked semiconductor device structure and method
US15/817,423 Active US10199316B2 (en) 2015-09-17 2017-11-20 Semiconductor device and method of aligning semiconductor wafers for bonding
US15/903,704 Active US10453784B2 (en) 2015-09-17 2018-02-23 Semiconductor device and method of forming cantilevered protrusion on a semiconductor die
US15/957,731 Abandoned US20180240742A1 (en) 2015-09-17 2018-04-19 Semiconductor device and method of forming cantilevered protrusion on a semiconductor die
US16/101,259 Active US10446480B2 (en) 2015-09-17 2018-08-10 Through-substrate via structure and method of manufacture
US16/131,462 Active 2036-10-02 US10825764B2 (en) 2015-09-17 2018-09-14 Semiconductor device and method of forming micro interconnect structures
US16/131,331 Active US10741484B2 (en) 2015-09-17 2018-09-14 Stacked semiconductor device structure and method
US16/148,523 Active US10818587B2 (en) 2015-09-17 2018-10-01 Semiconductor device and method of forming a curved image sensor
US16/148,563 Abandoned US20190035718A1 (en) 2015-09-17 2018-10-01 Semiconductor device and method of forming a curved image sensor
US16/545,139 Active US10950534B2 (en) 2015-09-17 2019-08-20 Through-substrate via structure and method of manufacture
US16/545,164 Active US10903154B2 (en) 2015-09-17 2019-08-20 Semiconductor device and method of forming cantilevered protrusion on a semiconductor die
US17/082,512 Active 2036-11-16 US11710691B2 (en) 2015-09-17 2020-10-28 Semiconductor device and method of forming micro interconnect structures
US17/248,784 Active US11616008B2 (en) 2015-09-17 2021-02-08 Through-substrate via structure and method of manufacture
US18/177,953 Active 2036-12-27 US12119294B2 (en) 2015-09-17 2023-03-03 Through-substrate via structure and method of manufacture
US18/329,347 Pending US20230307343A1 (en) 2015-09-17 2023-06-05 Semiconductor device and method of forming micro interconnect structures

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US15/208,794 Active US9893058B2 (en) 2015-09-17 2016-07-13 Method of manufacturing a semiconductor device having reduced on-state resistance and structure

Family Applications After (22)

Application Number Title Priority Date Filing Date
US15/218,848 Active US9852972B2 (en) 2015-09-17 2016-07-25 Semiconductor device and method of aligning semiconductor wafers for bonding
US15/218,777 Expired - Fee Related US10115662B2 (en) 2015-09-17 2016-07-25 Semiconductor device and method of forming a curved image sensor
US15/218,974 Active US10090233B2 (en) 2015-09-17 2016-07-25 Semiconductor device and method of forming micro interconnect structures
US15/219,000 Active US9711434B2 (en) 2015-09-17 2016-07-25 Stacked semiconductor device structure and method
US15/231,025 Active US9935045B2 (en) 2015-09-17 2016-08-08 Semiconductor device and method of forming cantilevered protrusion on a semiconductor die
US15/244,979 Active US10014245B2 (en) 2015-09-17 2016-08-23 Method for removing material from a substrate using in-situ thickness measurement
US15/244,737 Active US10079199B2 (en) 2015-09-17 2016-08-23 Through-substrate via structure and method of manufacture
US15/614,840 Active US10163772B2 (en) 2015-09-17 2017-06-06 Stacked semiconductor device structure and method
US15/817,423 Active US10199316B2 (en) 2015-09-17 2017-11-20 Semiconductor device and method of aligning semiconductor wafers for bonding
US15/903,704 Active US10453784B2 (en) 2015-09-17 2018-02-23 Semiconductor device and method of forming cantilevered protrusion on a semiconductor die
US15/957,731 Abandoned US20180240742A1 (en) 2015-09-17 2018-04-19 Semiconductor device and method of forming cantilevered protrusion on a semiconductor die
US16/101,259 Active US10446480B2 (en) 2015-09-17 2018-08-10 Through-substrate via structure and method of manufacture
US16/131,462 Active 2036-10-02 US10825764B2 (en) 2015-09-17 2018-09-14 Semiconductor device and method of forming micro interconnect structures
US16/131,331 Active US10741484B2 (en) 2015-09-17 2018-09-14 Stacked semiconductor device structure and method
US16/148,523 Active US10818587B2 (en) 2015-09-17 2018-10-01 Semiconductor device and method of forming a curved image sensor
US16/148,563 Abandoned US20190035718A1 (en) 2015-09-17 2018-10-01 Semiconductor device and method of forming a curved image sensor
US16/545,139 Active US10950534B2 (en) 2015-09-17 2019-08-20 Through-substrate via structure and method of manufacture
US16/545,164 Active US10903154B2 (en) 2015-09-17 2019-08-20 Semiconductor device and method of forming cantilevered protrusion on a semiconductor die
US17/082,512 Active 2036-11-16 US11710691B2 (en) 2015-09-17 2020-10-28 Semiconductor device and method of forming micro interconnect structures
US17/248,784 Active US11616008B2 (en) 2015-09-17 2021-02-08 Through-substrate via structure and method of manufacture
US18/177,953 Active 2036-12-27 US12119294B2 (en) 2015-09-17 2023-03-03 Through-substrate via structure and method of manufacture
US18/329,347 Pending US20230307343A1 (en) 2015-09-17 2023-06-05 Semiconductor device and method of forming micro interconnect structures

Country Status (2)

Country Link
US (24) US9893058B2 (en)
CN (10) CN106548924A (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2018182630A1 (en) * 2017-03-30 2018-10-04 Intel IP Corporation Magnetic coils in locally thinned silicon bridges and methods of assembling same
US10359572B2 (en) * 2016-10-31 2019-07-23 Electronics And Telecommunications Research Institute Device and method for detecting optical signal
US20200251420A1 (en) * 2019-01-31 2020-08-06 Advanced Semiconductor Engineering, Inc. Semiconductor device package and method of manufacturing the same
US10741484B2 (en) * 2015-09-17 2020-08-11 Semiconductor Components Industries, Llc Stacked semiconductor device structure and method
US10811298B2 (en) * 2018-12-31 2020-10-20 Micron Technology, Inc. Patterned carrier wafers and methods of making and using the same
US11177192B2 (en) * 2018-09-27 2021-11-16 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device including heat dissipation structure and fabricating method of the same
US20220122924A1 (en) * 2020-10-19 2022-04-21 Rockley Photonics Limited Integrated self-aligned assembly

Families Citing this family (38)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7612443B1 (en) * 2003-09-04 2009-11-03 University Of Notre Dame Du Lac Inter-chip communication
US10677965B2 (en) * 2014-01-27 2020-06-09 Forelux Inc. Optical apparatus for non-visible light applications
US20150371956A1 (en) * 2014-06-19 2015-12-24 Globalfoundries Inc. Crackstops for bulk semiconductor wafers
CN205542769U (en) * 2015-11-30 2016-08-31 奥特斯(中国)有限公司 Electronic device and electronic apparatus
KR102496037B1 (en) * 2016-01-20 2023-02-06 삼성전자주식회사 method and apparatus for plasma etching
US9881956B2 (en) * 2016-05-06 2018-01-30 International Business Machines Corporation Heterogeneous integration using wafer-to-wafer stacking with die size adjustment
JP6673173B2 (en) * 2016-12-12 2020-03-25 三菱電機株式会社 Method for manufacturing semiconductor device
JP6755842B2 (en) * 2017-08-28 2020-09-16 株式会社東芝 Semiconductor devices, manufacturing methods for semiconductor devices, and manufacturing methods for semiconductor packages
US10431565B1 (en) * 2018-02-27 2019-10-01 Xilinx, Inc. Wafer edge partial die engineered for stacked die yield
CN108666334A (en) * 2018-05-14 2018-10-16 德淮半导体有限公司 Imaging sensor and forming method thereof
US10418408B1 (en) * 2018-06-22 2019-09-17 Omnivision Technologies, Inc. Curved image sensor using thermal plastic substrate material
US11398415B2 (en) * 2018-09-19 2022-07-26 Intel Corporation Stacked through-silicon vias for multi-device packages
US11621203B2 (en) * 2018-09-20 2023-04-04 Semiconductor Components Industries, Llc SiC MOSFET semiconductor packages and related methods
US11133645B2 (en) * 2018-10-19 2021-09-28 Cisco Technology, Inc. Laser integration into a silicon photonics platform
US10923456B2 (en) * 2018-12-20 2021-02-16 Cerebras Systems Inc. Systems and methods for hierarchical exposure of an integrated circuit having multiple interconnected die
KR102689651B1 (en) 2019-03-28 2024-07-30 삼성전자주식회사 Semiconductor package
US11043471B2 (en) * 2019-05-09 2021-06-22 Microchip Technology Incorporated Mixed-orientation multi-die integrated circuit package with at least one vertically-mounted die
US11121105B2 (en) * 2019-07-06 2021-09-14 Amkor Technology Singapore Holding Pte. Ltd. Semiconductor devices and methods of manufacturing semiconductor devices
FR3099290B1 (en) * 2019-07-26 2021-07-02 Commissariat Energie Atomique Method of collective curvature of a set of electronic chips
US10901391B1 (en) 2019-09-09 2021-01-26 Carl Zeiss Smt Gmbh Multi-scanning electron microscopy for wafer alignment
WO2021050514A1 (en) * 2019-09-13 2021-03-18 Corning Incorporated Systems and methods for reducing via formation impact on electronic device formation
US11532576B2 (en) * 2020-02-11 2022-12-20 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor package and manufacturing method thereof
US11251152B2 (en) * 2020-03-12 2022-02-15 Diodes Incorporated Thinned semiconductor chip with edge support
US11245250B2 (en) 2020-04-20 2022-02-08 Cisco Technology, Inc. Quantum dot comb laser
JP7409956B2 (en) * 2020-04-28 2024-01-09 株式会社Screenホールディングス Substrate processing equipment and substrate processing method
KR20220030454A (en) 2020-09-01 2022-03-11 삼성전자주식회사 Semiconductor substrate alignment device and semiconductor substrate bonding system using the same
CN112151444B (en) * 2020-09-28 2023-04-07 武汉新芯集成电路制造有限公司 Matching design method of wafer, wafer bonding structure and chip bonding structure
US11257759B1 (en) * 2020-10-26 2022-02-22 Semiconductor Components Industries, Llc Isolation in a semiconductor device
US11728424B2 (en) 2020-10-26 2023-08-15 Semiconductor Components Industries, Llc Isolation in a semiconductor device
JP2023547925A (en) * 2020-10-30 2023-11-14 華為技術有限公司 Semiconductor device and its manufacturing method
CN112349607A (en) * 2020-11-11 2021-02-09 北京航天微电科技有限公司 Packaging method of air cavity type thin film filter and air cavity type thin film filter
US11829077B2 (en) 2020-12-11 2023-11-28 Kla Corporation System and method for determining post bonding overlay
US11443928B2 (en) 2021-01-31 2022-09-13 Winbond Electronics Corp. Etching apparatus and etching method thereof
US12094848B2 (en) * 2021-03-10 2024-09-17 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor packages and methods for forming the same
US12015010B2 (en) * 2021-03-31 2024-06-18 Taiwan Semiconductor Manufacturing Company Limited Vertically stacked semiconductor device including a hybrid bond contact junction circuit and methods of forming the same
US11782411B2 (en) 2021-07-28 2023-10-10 Kla Corporation System and method for mitigating overlay distortion patterns caused by a wafer bonding tool
CN114792669A (en) * 2022-06-22 2022-07-26 甬矽半导体(宁波)有限公司 Three-dimensional packaging structure, manufacturing method thereof and electronic equipment
CN115064531A (en) * 2022-08-18 2022-09-16 艾科微电子(深圳)有限公司 Converter, electronic device, and converter packaging method

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6078074A (en) * 1996-12-06 2000-06-20 Kabushiki Kaisha Toshiba Semiconductor device having multilayer metal interconnection
US6114221A (en) * 1998-03-16 2000-09-05 International Business Machines Corporation Method and apparatus for interconnecting multiple circuit chips
US6245594B1 (en) * 1997-08-05 2001-06-12 Micron Technology, Inc. Methods for forming conductive micro-bumps and recessed contacts for flip-chip technology and method of flip-chip assembly
US20040142575A1 (en) * 2002-07-25 2004-07-22 Brewer Peter D. Large area printing method for integrating device and circuit components
US20040168825A1 (en) * 2000-02-25 2004-09-02 Hajime Sakamoto Multilayer printed circuit board and multilayer printed circuit board manufacturing method
US20080273312A1 (en) * 2007-05-04 2008-11-06 Henry Descalzo Bathan Integrated circuit package system with interference-fit feature
US20110057296A1 (en) * 2009-09-08 2011-03-10 Texas Instruments Incorporated Delamination resistant packaged die having support and shaped die having protruding lip on support
US8889216B2 (en) * 2007-05-31 2014-11-18 Nthdegree Technologies Worldwide Inc Method of manufacturing addressable and static electronic displays

Family Cites Families (166)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE1514818A1 (en) * 1951-01-28 1969-05-08 Telefunken Patent Solid-state circuit, consisting of a semiconductor body with inserted active components and an insulating layer with applied passive components and conductor tracks
US3761782A (en) * 1971-05-19 1973-09-25 Signetics Corp Semiconductor structure, assembly and method
EP0316799B1 (en) * 1987-11-13 1994-07-27 Nissan Motor Co., Ltd. Semiconductor device
JPH05129423A (en) * 1991-10-30 1993-05-25 Rohm Co Ltd Semiconductor device and manufacture thereof
JPH0645340A (en) * 1991-11-12 1994-02-18 Rohm Co Ltd Semiconductor device and its manufacture
JPH05152574A (en) * 1991-11-29 1993-06-18 Fuji Electric Co Ltd Semiconductor device
JP2639280B2 (en) * 1992-06-10 1997-08-06 松下電器産業株式会社 Method for manufacturing high-density circuit module
US5544017A (en) 1992-08-05 1996-08-06 Fujitsu Limited Multichip module substrate
US5343071A (en) * 1993-04-28 1994-08-30 Raytheon Company Semiconductor structures having dual surface via holes
JP3073644B2 (en) * 1993-12-28 2000-08-07 株式会社東芝 Semiconductor device
US5483087A (en) * 1994-07-08 1996-01-09 International Rectifier Corporation Bidirectional thyristor with MOS turn-off capability with a single gate
US5841197A (en) * 1994-11-18 1998-11-24 Adamic, Jr.; Fred W. Inverted dielectric isolation process
US6124179A (en) * 1996-09-05 2000-09-26 Adamic, Jr.; Fred W. Inverted dielectric isolation process
EP0732107A3 (en) * 1995-03-16 1997-05-07 Toshiba Kk Circuit substrate shielding device
US6005778A (en) * 1995-06-15 1999-12-21 Honeywell Inc. Chip stacking and capacitor mounting arrangement including spacers
JP2842378B2 (en) * 1996-05-31 1999-01-06 日本電気株式会社 High-density mounting structure for electronic circuit boards
US5724230A (en) * 1996-06-21 1998-03-03 International Business Machines Corporation Flexible laminate module including spacers embedded in an adhesive
US5760478A (en) * 1996-08-20 1998-06-02 International Business Machines Corporation Clock skew minimization system and method for integrated circuits
US6054337A (en) * 1996-12-13 2000-04-25 Tessera, Inc. Method of making a compliant multichip package
GB2321336B (en) * 1997-01-15 2001-07-25 Univ Warwick Gas-sensing semiconductor devices
JP2964983B2 (en) * 1997-04-02 1999-10-18 日本電気株式会社 Three-dimensional memory module and semiconductor device using the same
US6343019B1 (en) * 1997-12-22 2002-01-29 Micron Technology, Inc. Apparatus and method of stacking die on a substrate
US5949104A (en) * 1998-02-07 1999-09-07 Xemod, Inc. Source connection structure for lateral RF MOS devices
US6150724A (en) * 1998-03-02 2000-11-21 Motorola, Inc. Multi-chip semiconductor device and method for making the device by using multiple flip chip interfaces
US5977640A (en) * 1998-06-26 1999-11-02 International Business Machines Corporation Highly integrated chip-on-chip packaging
US6104062A (en) * 1998-06-30 2000-08-15 Intersil Corporation Semiconductor device having reduced effective substrate resistivity and associated methods
TW442873B (en) * 1999-01-14 2001-06-23 United Microelectronics Corp Three-dimension stack-type chip structure and its manufacturing method
US6352923B1 (en) * 1999-03-01 2002-03-05 United Microelectronics Corp. Method of fabricating direct contact through hole type
US6228682B1 (en) * 1999-12-21 2001-05-08 International Business Machines Corporation Multi-cavity substrate structure for discrete devices
DE10004891C2 (en) * 2000-02-04 2002-10-31 Astrium Gmbh Focal area and detector for optoelectronic image recording systems, manufacturing process and optoelectronic image recording system
JP2002076326A (en) 2000-09-04 2002-03-15 Shindengen Electric Mfg Co Ltd Semiconductor device
AU2001290068B2 (en) * 2000-09-21 2006-03-02 Cambridge Semiconductor Limited Semiconductor device and method of forming a semiconductor device
GB2371922B (en) * 2000-09-21 2004-12-15 Cambridge Semiconductor Ltd Semiconductor device and method of forming a semiconductor device
US20020074652A1 (en) * 2000-12-15 2002-06-20 Pierce John L. Method, apparatus and system for multiple chip assemblies
US6910268B2 (en) * 2001-03-27 2005-06-28 Formfactor, Inc. Method for fabricating an IC interconnect system including an in-street integrated circuit wafer via
US6455931B1 (en) * 2001-05-15 2002-09-24 Raytheon Company Monolithic microelectronic array structure having substrate islands and its fabrication
US6828545B1 (en) * 2001-05-15 2004-12-07 Raytheon Company Hybrid microelectronic array structure having electrically isolated supported islands, and its fabrication
US6627865B1 (en) * 2001-05-15 2003-09-30 Raytheon Company Nonplanar integrated optical device array structure and a method for its fabrication
JP2002368218A (en) 2001-06-08 2002-12-20 Sanyo Electric Co Ltd Insulated gate semiconductor device
US6882546B2 (en) * 2001-10-03 2005-04-19 Formfactor, Inc. Multiple die interconnect system
JP4058619B2 (en) * 2001-10-25 2008-03-12 セイコーエプソン株式会社 Semiconductor wafer
JP3620528B2 (en) 2001-12-12 2005-02-16 株式会社デンソー Manufacturing method of semiconductor device
US20030116552A1 (en) * 2001-12-20 2003-06-26 Stmicroelectronics Inc. Heating element for microfluidic and micromechanical applications
US6659512B1 (en) * 2002-07-18 2003-12-09 Hewlett-Packard Development Company, L.P. Integrated circuit package employing flip-chip technology and method of assembly
DE10240461A1 (en) * 2002-08-29 2004-03-11 Infineon Technologies Ag Universal housing for an electronic component with a semiconductor chip and method for its production
JP4052078B2 (en) * 2002-10-04 2008-02-27 富士通株式会社 Semiconductor device
JP2004281551A (en) 2003-03-13 2004-10-07 Toshiba Corp Semiconductor substrate, its manufacturing method, semiconductor device, its manufacturing method, and semiconductor package
JP4123027B2 (en) * 2003-03-31 2008-07-23 セイコーエプソン株式会社 Manufacturing method of semiconductor device
EP1639634B1 (en) * 2003-06-20 2009-04-01 Nxp B.V. Electronic device, assembly and methods of manufacturing an electronic device
JP2005278133A (en) * 2003-07-03 2005-10-06 Fuji Photo Film Co Ltd Solid state imaging device and optical device
US7612443B1 (en) * 2003-09-04 2009-11-03 University Of Notre Dame Du Lac Inter-chip communication
US7180165B2 (en) 2003-09-05 2007-02-20 Sanmina, Sci Corporation Stackable electronic assembly
US7227242B1 (en) * 2003-10-09 2007-06-05 Qspeed Semiconductor Inc. Structure and method for enhanced performance in semiconductor substrates
US6930378B1 (en) * 2003-11-10 2005-08-16 Amkor Technology, Inc. Stacked semiconductor die assembly having at least one support
US7588963B2 (en) * 2004-06-30 2009-09-15 Taiwan Semiconductor Manufacturing Company, Ltd. Method of forming overhang support for a stacked semiconductor device
US7507638B2 (en) * 2004-06-30 2009-03-24 Freescale Semiconductor, Inc. Ultra-thin die and method of fabricating same
US7253511B2 (en) * 2004-07-13 2007-08-07 Chippac, Inc. Semiconductor multipackage module including die and inverted land grid array package stacked over ball grid array package
US7242101B2 (en) * 2004-07-19 2007-07-10 St Assembly Test Services Ltd. Integrated circuit die with pedestal
KR20060066952A (en) * 2004-12-14 2006-06-19 삼성전자주식회사 Ic chip having embedded bump and chip stack structure using the same
US7271482B2 (en) * 2004-12-30 2007-09-18 Micron Technology, Inc. Methods for forming interconnects in microelectronic workpieces and microelectronic workpieces formed using such methods
US8093694B2 (en) * 2005-02-14 2012-01-10 Stats Chippac Ltd. Method of manufacturing non-leaded integrated circuit package system having etched differential height lead structures
US7190039B2 (en) * 2005-02-18 2007-03-13 Micron Technology, Inc. Microelectronic imagers with shaped image sensors and methods for manufacturing microelectronic imagers
US7170183B1 (en) * 2005-05-13 2007-01-30 Amkor Technology, Inc. Wafer level stacked package
US20070001296A1 (en) * 2005-05-31 2007-01-04 Stats Chippac Ltd. Bump for overhang device
US20060284301A1 (en) * 2005-06-17 2006-12-21 Corisis David J CSP semiconductor chip and BGA assembly with enhanced physical protection, protective members and assemblies used with same, and methods of enhancing physical protection of chips and assemblies
US7510907B2 (en) * 2005-06-22 2009-03-31 Intel Corporation Through-wafer vias and surface metallization for coupling thereto
JP5011740B2 (en) 2006-02-02 2012-08-29 富士電機株式会社 Manufacturing method of semiconductor device
US7507944B1 (en) * 2006-06-27 2009-03-24 Cypress Semiconductor Corporation Non-planar packaging of image sensor
CN104614932A (en) * 2006-10-30 2015-05-13 应用材料公司 Endpoint detection for photomask etching
US20080099435A1 (en) * 2006-10-30 2008-05-01 Michael Grimbergen Endpoint detection for photomask etching
KR101382677B1 (en) * 2007-04-16 2014-04-07 엘지이노텍 주식회사 Wafer substrate, semiconductor light emitting device and manufacturing method of semiconductor light emitting device using the wafer substrate
US8450165B2 (en) * 2007-05-14 2013-05-28 Intel Corporation Semiconductor device having tipless epitaxial source/drain regions
SG148054A1 (en) * 2007-05-17 2008-12-31 Micron Technology Inc Semiconductor packages and method for fabricating semiconductor packages with discrete components
CN101330081A (en) * 2007-06-19 2008-12-24 环隆电气股份有限公司 LED array module and packaging method thereof
DE102007034306B3 (en) * 2007-07-24 2009-04-02 Austriamicrosystems Ag Semiconductor substrate with via and method for producing a semiconductor substrate with via
US20090032926A1 (en) * 2007-07-31 2009-02-05 Advanced Micro Devices, Inc. Integrated Support Structure for Stacked Semiconductors With Overhang
KR101305876B1 (en) * 2007-08-09 2013-09-09 엘지이노텍 주식회사 Semiconductor light emitting device and fabrication method thereof
JP4585561B2 (en) * 2007-09-04 2010-11-24 株式会社東芝 Manufacturing method of semiconductor device
TWI409924B (en) * 2007-09-12 2013-09-21 Advanced Semiconductor Eng Semiconductor package and manufacturing method thereof
US7968959B2 (en) * 2008-10-17 2011-06-28 The United States Of America As Represented By The Secretary Of The Navy Methods and systems of thick semiconductor drift detector fabrication
US20090130821A1 (en) * 2007-10-12 2009-05-21 Applied Materials, Inc. Three dimensional packaging with wafer-level bonding and chip-level repair
KR101378418B1 (en) * 2007-11-01 2014-03-27 삼성전자주식회사 image sensor module and fabrication method thereof
US8125796B2 (en) * 2007-11-21 2012-02-28 Frampton E. Ellis Devices with faraday cages and internal flexibility sipes
US7868431B2 (en) * 2007-11-23 2011-01-11 Alpha And Omega Semiconductor Incorporated Compact power semiconductor package and method with stacked inductor and integrated circuit die
EP2075832B1 (en) * 2007-12-27 2010-09-15 Imec Method for aligning and bonding elements and a device comprising aligned and bonded elements
US7972940B2 (en) * 2007-12-28 2011-07-05 Micron Technology, Inc. Wafer processing
US8030743B2 (en) * 2008-01-07 2011-10-04 Fairchild Semiconductor Corporation Semiconductor package with an embedded printed circuit board and stacked die
US7939449B2 (en) * 2008-06-03 2011-05-10 Micron Technology, Inc. Methods of forming hybrid conductive vias including small dimension active surface ends and larger dimension back side ends
US8637953B2 (en) * 2008-07-14 2014-01-28 International Business Machines Corporation Wafer scale membrane for three-dimensional integrated circuit device fabrication
US8292690B2 (en) 2008-09-08 2012-10-23 Semiconductor Components Industries, Llc Thinned semiconductor wafer and method of thinning a semiconductor wafer
US9119533B2 (en) * 2008-10-07 2015-09-01 Mc10, Inc. Systems, methods, and devices having stretchable integrated circuitry for sensing and delivering therapy
US8058732B2 (en) * 2008-11-20 2011-11-15 Fairchild Semiconductor Corporation Semiconductor die structures for wafer-level chipscale packaging of power devices, packages and systems for using the same, and methods of making the same
US7897481B2 (en) * 2008-12-05 2011-03-01 Taiwan Semiconductor Manufacturing Company, Ltd. High throughput die-to-wafer bonding using pre-alignment
US7960800B2 (en) * 2008-12-12 2011-06-14 Fairchild Semiconductor Corporation Semiconductor dice with backside trenches filled with elastic material for improved attachment, packages using the same, and methods of making the same
JP2010205761A (en) 2009-02-27 2010-09-16 Sanyo Electric Co Ltd Semiconductor device and method for manufacturing the same
US8062975B2 (en) * 2009-04-16 2011-11-22 Freescale Semiconductor, Inc. Through substrate vias
CN102013921B (en) 2009-09-04 2015-08-12 中兴通讯股份有限公司 A kind of wave-division multiplexer filter for EPON
FR2954580B1 (en) * 2009-12-22 2011-12-09 Commissariat Energie Atomique METHOD FOR PRODUCING A NON-PLAN MICROELECTRONIC COMPONENT
JP2011159942A (en) * 2010-01-06 2011-08-18 Renesas Electronics Corp Electronic device and method of manufacturing the electronic device
US8247895B2 (en) 2010-01-08 2012-08-21 International Business Machines Corporation 4D device process and structure
US8461017B2 (en) * 2010-07-19 2013-06-11 Soitec Methods of forming bonded semiconductor structures using a temporary carrier having a weakened ion implant region for subsequent separation along the weakened region
US8598695B2 (en) * 2010-07-23 2013-12-03 Tessera, Inc. Active chip on carrier or laminated chip having microelectronic element embedded therein
JP5640530B2 (en) * 2010-07-30 2014-12-17 ソニー株式会社 Wireless power supply system
US8492260B2 (en) 2010-08-30 2013-07-23 Semionductor Components Industries, LLC Processes of forming an electronic device including a feature in a trench
FR2966283B1 (en) * 2010-10-14 2012-11-30 Soi Tec Silicon On Insulator Tech Sa METHOD FOR PRODUCING A COLLAGE STRUCTURE
JP5724322B2 (en) * 2010-11-24 2015-05-27 ソニー株式会社 Method for manufacturing solid-state imaging device
KR101697573B1 (en) * 2010-11-29 2017-01-19 삼성전자 주식회사 Semiconductor device, fabricating method thereof, and semiconductor package comprising the semiconductor device
TWI455213B (en) * 2010-12-15 2014-10-01 Chipmos Technologies Inc Non-leaded package structure and manufacturing method thereof
JP5167332B2 (en) 2010-12-17 2013-03-21 八千代工業株式会社 Method for joining internal parts in hollow container
WO2012097163A1 (en) * 2011-01-14 2012-07-19 The Board Of Trustees Of The University Of Illinois Optical component array having adjustable curvature
CN102593108B (en) * 2011-01-18 2014-08-20 台达电子工业股份有限公司 Power semiconductor packaging structure and manufacturing method thereof
JP5514134B2 (en) * 2011-02-14 2014-06-04 ルネサスエレクトロニクス株式会社 Manufacturing method of semiconductor device
US8878116B2 (en) * 2011-02-28 2014-11-04 Sony Corporation Method of manufacturing solid-state imaging element, solid-state imaging element and electronic apparatus
US8633089B2 (en) * 2011-03-28 2014-01-21 Asm Assembly Automation Ltd Die bonding method utilizing rotary wafer table
JP5076000B2 (en) * 2011-04-08 2012-11-21 株式会社東芝 Semiconductor memory device and manufacturing method of semiconductor memory device
JP2012230981A (en) 2011-04-26 2012-11-22 Elpida Memory Inc Semiconductor device and manufacturing method of the same
JP2012249003A (en) * 2011-05-26 2012-12-13 Toshiba Corp Solid-state imaging device, manufacturing method of the same, and camera module
US9378955B2 (en) * 2011-08-25 2016-06-28 Aeroflex Colorado Springs Inc. Wafer structure for electronic integrated circuit manufacturing
US8742527B2 (en) * 2011-09-27 2014-06-03 Kabushiki Kaisha Toshiba Solid state imaging device, solid state imaging element, portable information terminal device and method for manufacturing the solid state imaging element
JP5705140B2 (en) * 2011-09-27 2015-04-22 株式会社東芝 Solid-state imaging device and method for manufacturing solid-state imaging device
CN104067463B (en) * 2012-03-02 2017-03-08 松下知识产权经营株式会社 Semiconductor light-emitting apparatus
FR2989519A1 (en) * 2012-04-13 2013-10-18 St Microelectronics Crolles 2 METHOD OF MANUFACTURING A CURVED SURFACE IMAGE SENSOR
US8822275B2 (en) * 2012-04-30 2014-09-02 Hewlett-Packard Development Company, L.P. Composite wafer including a molded wafer and a second wafer
US8786111B2 (en) * 2012-05-14 2014-07-22 Infineon Technologies Ag Semiconductor packages and methods of formation thereof
US9082808B2 (en) * 2012-06-05 2015-07-14 Oracle International Corporation Batch process for three-dimensional integration
US9034733B2 (en) * 2012-08-20 2015-05-19 Semiconductor Components Industries, Llc Semiconductor die singulation method
US8981533B2 (en) * 2012-09-13 2015-03-17 Semiconductor Components Industries, Llc Electronic device including a via and a conductive structure, a process of forming the same, and an interposer
JP6063264B2 (en) * 2012-09-13 2017-01-18 東京エレクトロン株式会社 Method for processing substrate and plasma processing apparatus
CN102945802B (en) * 2012-11-28 2015-04-01 上海华力微电子有限公司 Wet etching device and etching method
JP6135109B2 (en) 2012-12-07 2017-05-31 ソニー株式会社 Solid-state imaging device, manufacturing method of solid-state imaging device, and electronic apparatus
US9620473B1 (en) * 2013-01-18 2017-04-11 University Of Notre Dame Du Lac Quilt packaging system with interdigitated interconnecting nodules for inter-chip alignment
US9299649B2 (en) * 2013-02-08 2016-03-29 Taiwan Semiconductor Manufacturing Company, Ltd. 3D packages and methods for forming the same
US8686552B1 (en) * 2013-03-14 2014-04-01 Palo Alto Research Center Incorporated Multilevel IC package using interconnect springs
US9589929B2 (en) * 2013-03-14 2017-03-07 Vishay-Siliconix Method for fabricating stack die package
US9966330B2 (en) * 2013-03-14 2018-05-08 Vishay-Siliconix Stack die package
JP2014220439A (en) * 2013-05-10 2014-11-20 ルネサスエレクトロニクス株式会社 Method of manufacturing semiconductor device and semiconductor device
JP2015041638A (en) * 2013-08-20 2015-03-02 住友電気工業株式会社 Silicon carbide semiconductor device, and method of manufacturing the same
JP2015065270A (en) * 2013-09-25 2015-04-09 ソニー株式会社 Solid state image pickup device and manufacturing method of the same, and electronic apparatus
JP2015070159A (en) * 2013-09-30 2015-04-13 ソニー株式会社 Solid state image sensor and manufacturing method therefor, and electronic apparatus
US20150118770A1 (en) * 2013-10-28 2015-04-30 Avago Technologies General Ip (Singapore) Pte. Ltd. Wafer-level packages having voids for opto-electronic devices
US9691693B2 (en) * 2013-12-04 2017-06-27 Invensas Corporation Carrier-less silicon interposer using photo patterned polymer as substrate
WO2015087599A1 (en) * 2013-12-09 2015-06-18 ソニー株式会社 Image pickup unit, lens barrel and portable device
US9551856B2 (en) * 2014-05-19 2017-01-24 Google Inc. MEMS-released curved image sensor
US9673170B2 (en) 2014-08-05 2017-06-06 Infineon Technologies Ag Batch process for connecting chips to a carrier
JP5994825B2 (en) * 2014-08-06 2016-09-21 大日本印刷株式会社 Through electrode substrate, manufacturing method thereof, and semiconductor device using the through electrode substrate
US9570488B2 (en) * 2014-09-19 2017-02-14 Microsoft Technology Licensing, Llc Image sensor bending by induced substrate swelling
US10373995B2 (en) * 2014-09-19 2019-08-06 Microsoft Technology Licensing, Llc Image sensor bending using tension
US10026761B2 (en) * 2014-11-11 2018-07-17 Sony Corporation Semiconductor device and method of manufacturing the same, semiconductor module, and electronic device
US9305852B1 (en) * 2014-11-11 2016-04-05 Texas Instruments Incorporated Silicon package for embedded electronic system having stacked semiconductor chips
JP6230124B2 (en) * 2014-12-05 2017-11-15 太陽誘電株式会社 Imaging device built-in substrate, manufacturing method thereof, and imaging device
US20160181180A1 (en) * 2014-12-23 2016-06-23 Texas Instruments Incorporated Packaged semiconductor device having attached chips overhanging the assembly pad
US9768126B2 (en) * 2014-12-24 2017-09-19 Stmicroelectronics, Inc. Stacked semiconductor packages with cantilever pads
TWI651830B (en) 2015-02-17 2019-02-21 立昌先進科技股份有限公司 Multifunctinal miniaturized smd electronic components and process for manufacturing the same
WO2016136274A1 (en) * 2015-02-26 2016-09-01 京セラ株式会社 Image pickup element, image pickup device, and method for manufacturing image pickup element
US9998643B2 (en) * 2015-03-24 2018-06-12 Semiconductor Components Industries, Llc Methods of forming curved image sensors
JP6525687B2 (en) * 2015-04-03 2019-06-05 キヤノン株式会社 Imaging device and imaging device
CN106206633A (en) * 2015-05-28 2016-12-07 精材科技股份有限公司 Image sensor apparatus
US9472490B1 (en) * 2015-08-12 2016-10-18 GlobalFoundries, Inc. IC structure with recessed solder bump area and methods of forming same
US9893058B2 (en) * 2015-09-17 2018-02-13 Semiconductor Components Industries, Llc Method of manufacturing a semiconductor device having reduced on-state resistance and structure
US9871007B2 (en) * 2015-09-25 2018-01-16 Intel Corporation Packaged integrated circuit device with cantilever structure
US9997473B2 (en) * 2016-01-19 2018-06-12 Xintec Inc. Chip package and method for forming the same
KR102468271B1 (en) * 2016-04-15 2022-11-18 에스케이하이닉스 주식회사 Image Sensors Having a Curved Upper Surface and Image Sensor Modules Having the Same
US10056428B2 (en) * 2016-09-07 2018-08-21 Semiconductor Components Industries, Llc Semiconductor device and method of forming curved image sensor region robust against buckling
US10361235B2 (en) * 2016-11-23 2019-07-23 Industrial Technology Research Institute Image sensor
KR102468262B1 (en) * 2017-06-30 2022-11-18 에스케이하이닉스 주식회사 Curved image sensor
US10770433B1 (en) * 2019-02-27 2020-09-08 Apple Inc. High bandwidth die to die interconnect with package area reduction

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6078074A (en) * 1996-12-06 2000-06-20 Kabushiki Kaisha Toshiba Semiconductor device having multilayer metal interconnection
US6245594B1 (en) * 1997-08-05 2001-06-12 Micron Technology, Inc. Methods for forming conductive micro-bumps and recessed contacts for flip-chip technology and method of flip-chip assembly
US6114221A (en) * 1998-03-16 2000-09-05 International Business Machines Corporation Method and apparatus for interconnecting multiple circuit chips
US20040168825A1 (en) * 2000-02-25 2004-09-02 Hajime Sakamoto Multilayer printed circuit board and multilayer printed circuit board manufacturing method
US20040142575A1 (en) * 2002-07-25 2004-07-22 Brewer Peter D. Large area printing method for integrating device and circuit components
US20080273312A1 (en) * 2007-05-04 2008-11-06 Henry Descalzo Bathan Integrated circuit package system with interference-fit feature
US8889216B2 (en) * 2007-05-31 2014-11-18 Nthdegree Technologies Worldwide Inc Method of manufacturing addressable and static electronic displays
US20110057296A1 (en) * 2009-09-08 2011-03-10 Texas Instruments Incorporated Delamination resistant packaged die having support and shaped die having protruding lip on support

Cited By (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10741484B2 (en) * 2015-09-17 2020-08-11 Semiconductor Components Industries, Llc Stacked semiconductor device structure and method
US10359572B2 (en) * 2016-10-31 2019-07-23 Electronics And Telecommunications Research Institute Device and method for detecting optical signal
WO2018182630A1 (en) * 2017-03-30 2018-10-04 Intel IP Corporation Magnetic coils in locally thinned silicon bridges and methods of assembling same
US11456116B2 (en) 2017-03-30 2022-09-27 Intel Corporation Magnetic coils in locally thinned silicon bridges and methods of assembling same
US11177192B2 (en) * 2018-09-27 2021-11-16 Taiwan Semiconductor Manufacturing Company, Ltd. Semiconductor device including heat dissipation structure and fabricating method of the same
US10811298B2 (en) * 2018-12-31 2020-10-20 Micron Technology, Inc. Patterned carrier wafers and methods of making and using the same
US20200251420A1 (en) * 2019-01-31 2020-08-06 Advanced Semiconductor Engineering, Inc. Semiconductor device package and method of manufacturing the same
US10886233B2 (en) * 2019-01-31 2021-01-05 Advanced Semiconductor Engineering, Inc. Semiconductor device package and method of manufacturing the same
US20220122924A1 (en) * 2020-10-19 2022-04-21 Rockley Photonics Limited Integrated self-aligned assembly
US12119307B2 (en) * 2020-10-19 2024-10-15 Rockley Photonics Limited Integrated self-aligned assembly

Also Published As

Publication number Publication date
US20190371721A1 (en) 2019-12-05
US20170084595A1 (en) 2017-03-23
US10741484B2 (en) 2020-08-11
US20210167002A1 (en) 2021-06-03
US20170110452A1 (en) 2017-04-20
US20170084520A1 (en) 2017-03-23
US20180350733A1 (en) 2018-12-06
US9935045B2 (en) 2018-04-03
US12119294B2 (en) 2024-10-15
US20230307343A1 (en) 2023-09-28
US20170084505A1 (en) 2017-03-23
US10903154B2 (en) 2021-01-26
US20180240742A1 (en) 2018-08-23
US9711434B2 (en) 2017-07-18
US20170084661A1 (en) 2017-03-23
CN106549009A (en) 2017-03-29
US20190378788A1 (en) 2019-12-12
US11616008B2 (en) 2023-03-28
US9893058B2 (en) 2018-02-13
US20170271252A1 (en) 2017-09-21
US9852972B2 (en) 2017-12-26
CN106549003A (en) 2017-03-29
US10014245B2 (en) 2018-07-03
CN206293443U (en) 2017-06-30
CN113964106A (en) 2022-01-21
US20170084518A1 (en) 2017-03-23
CN106548924A (en) 2017-03-29
US20190035717A1 (en) 2019-01-31
CN106549003B (en) 2021-11-09
CN106549009B (en) 2021-07-27
CN206163473U (en) 2017-05-10
US10818587B2 (en) 2020-10-27
US10090233B2 (en) 2018-10-02
CN206864471U (en) 2018-01-09
CN206148423U (en) 2017-05-03
US10163772B2 (en) 2018-12-25
US20190013265A1 (en) 2019-01-10
US20180182698A1 (en) 2018-06-28
US11710691B2 (en) 2023-07-25
US10825764B2 (en) 2020-11-03
US20240297106A1 (en) 2024-09-05
US10199316B2 (en) 2019-02-05
US10115662B2 (en) 2018-10-30
US20180076120A1 (en) 2018-03-15
CN206742228U (en) 2017-12-12
US20210043553A1 (en) 2021-02-11
US20170084527A1 (en) 2017-03-23
US20190035718A1 (en) 2019-01-31
US10079199B2 (en) 2018-09-18
US10950534B2 (en) 2021-03-16
CN206293436U (en) 2017-06-30
US20190013264A1 (en) 2019-01-10
US20170084517A1 (en) 2017-03-23
US10453784B2 (en) 2019-10-22
US10446480B2 (en) 2019-10-15

Similar Documents

Publication Publication Date Title
US20170084545A1 (en) Semiconductor device and method of forming an alignment structure in backside of a semiconductor die
US9184139B2 (en) Semiconductor device and method of reducing warpage using a silicon to encapsulant ratio
US9548240B2 (en) Semiconductor device and method of forming repassivation layer for robust low cost fan-out semiconductor package
US20220028812A1 (en) Semiconductor wafer and method of ball drop on thin wafer with edge support ring
US11018092B2 (en) Thinned semiconductor wafer
US9184104B1 (en) Semiconductor device and method of forming adhesive layer over insulating layer for bonding carrier to mixed surfaces of semiconductor die and encapsulant
US10685891B2 (en) Semicoductor wafer and method of backside probe testing through opening in film frame
US20150364430A1 (en) Semiconductor Device and Method of Forming a Dampening Structure to Improve Board Level Reliability
US10553487B2 (en) Semiconductor device and method of forming conductive vias by direct via reveal with organic passivation
US11211359B2 (en) Semiconductor device and method of forming modular 3D semiconductor package with horizontal and vertical oriented substrates
US9728415B2 (en) Semiconductor device and method of wafer thinning involving edge trimming and CMP
KR101631406B1 (en) Semiconductor package and manufacturing method thereof

Legal Events

Date Code Title Description
AS Assignment

Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SEDDON, MICHAEL J.;CARNEY, FRANCIS J.;CHEW, CHEE HIONG;AND OTHERS;SIGNING DATES FROM 20160715 TO 20160725;REEL/FRAME:039247/0366

AS Assignment

Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, NEW YORK

Free format text: SECURITY INTEREST;ASSIGNOR:SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC;REEL/FRAME:041187/0295

Effective date: 20161221

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STPP Information on status: patent application and granting procedure in general

Free format text: NON FINAL ACTION MAILED

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: FAIRCHILD SEMICONDUCTOR CORPORATION, ARIZONA

Free format text: RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 041187, FRAME 0295;ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT;REEL/FRAME:064151/0203

Effective date: 20230622

Owner name: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC, ARIZONA

Free format text: RELEASE OF SECURITY INTEREST IN PATENTS RECORDED AT REEL 041187, FRAME 0295;ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT;REEL/FRAME:064151/0203

Effective date: 20230622