US20160380041A1 - Embedded Passive Chip Device and Method of Making the Same - Google Patents
Embedded Passive Chip Device and Method of Making the Same Download PDFInfo
- Publication number
- US20160380041A1 US20160380041A1 US15/152,877 US201615152877A US2016380041A1 US 20160380041 A1 US20160380041 A1 US 20160380041A1 US 201615152877 A US201615152877 A US 201615152877A US 2016380041 A1 US2016380041 A1 US 2016380041A1
- Authority
- US
- United States
- Prior art keywords
- layer
- chip
- circuit
- recess
- embedded passive
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 25
- 239000012212 insulator Substances 0.000 claims description 17
- 238000000034 method Methods 0.000 claims description 17
- 239000002184 metal Substances 0.000 claims description 9
- 229910052751 metal Inorganic materials 0.000 claims description 9
- 229920002120 photoresistant polymer Polymers 0.000 claims description 9
- 239000003990 capacitor Substances 0.000 claims description 8
- 230000015572 biosynthetic process Effects 0.000 claims description 6
- 230000002093 peripheral effect Effects 0.000 claims description 6
- 238000007747 plating Methods 0.000 claims description 5
- 238000000151 deposition Methods 0.000 claims description 4
- 239000011149 active material Substances 0.000 claims description 3
- 239000004020 conductor Substances 0.000 claims description 3
- 238000009713 electroplating Methods 0.000 claims description 3
- 239000002210 silicon-based material Substances 0.000 claims description 3
- 239000000126 substance Substances 0.000 claims description 2
- 239000000919 ceramic Substances 0.000 description 7
- 239000000843 powder Substances 0.000 description 5
- 239000000758 substrate Substances 0.000 description 5
- 239000004642 Polyimide Substances 0.000 description 4
- 238000005530 etching Methods 0.000 description 4
- 239000010408 film Substances 0.000 description 4
- 229920001721 polyimide Polymers 0.000 description 4
- 238000010438 heat treatment Methods 0.000 description 3
- 238000010030 laminating Methods 0.000 description 3
- 239000010453 quartz Substances 0.000 description 3
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N silicon dioxide Inorganic materials O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 3
- 239000011230 binding agent Substances 0.000 description 2
- SZVJSHCCFOBDDC-UHFFFAOYSA-N ferrosoferric oxide Chemical compound O=[Fe]O[Fe]O[Fe]=O SZVJSHCCFOBDDC-UHFFFAOYSA-N 0.000 description 2
- 229910052742 iron Inorganic materials 0.000 description 2
- 239000003960 organic solvent Substances 0.000 description 2
- 238000005245 sintering Methods 0.000 description 2
- 229910052581 Si3N4 Inorganic materials 0.000 description 1
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- 239000000654 additive Substances 0.000 description 1
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 1
- 230000000903 blocking effect Effects 0.000 description 1
- 230000001413 cellular effect Effects 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 238000007772 electroless plating Methods 0.000 description 1
- 238000011049 filling Methods 0.000 description 1
- 238000001914 filtration Methods 0.000 description 1
- 229910052737 gold Inorganic materials 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 229910052748 manganese Inorganic materials 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 229910052760 oxygen Inorganic materials 0.000 description 1
- 239000001301 oxygen Substances 0.000 description 1
- 229910052763 palladium Inorganic materials 0.000 description 1
- 229910052697 platinum Inorganic materials 0.000 description 1
- 238000004080 punching Methods 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 229910052709 silver Inorganic materials 0.000 description 1
- 239000011029 spinel Substances 0.000 description 1
- 229910052596 spinel Inorganic materials 0.000 description 1
- -1 such as Co Substances 0.000 description 1
- 239000010409 thin film Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L28/00—Passive two-terminal components without a potential-jump or surface barrier for integrated circuits; Details thereof; Multistep manufacturing processes therefor
- H01L28/10—Inductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01F—MAGNETS; INDUCTANCES; TRANSFORMERS; SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES
- H01F17/00—Fixed inductances of the signal type
- H01F17/0006—Printed inductances
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01F—MAGNETS; INDUCTANCES; TRANSFORMERS; SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES
- H01F41/00—Apparatus or processes specially adapted for manufacturing or assembling magnets, inductances or transformers; Apparatus or processes specially adapted for manufacturing materials characterised by their magnetic properties
- H01F41/02—Apparatus or processes specially adapted for manufacturing or assembling magnets, inductances or transformers; Apparatus or processes specially adapted for manufacturing materials characterised by their magnetic properties for manufacturing cores, coils, or magnets
- H01F41/04—Apparatus or processes specially adapted for manufacturing or assembling magnets, inductances or transformers; Apparatus or processes specially adapted for manufacturing materials characterised by their magnetic properties for manufacturing cores, coils, or magnets for manufacturing coils
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01F—MAGNETS; INDUCTANCES; TRANSFORMERS; SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES
- H01F41/00—Apparatus or processes specially adapted for manufacturing or assembling magnets, inductances or transformers; Apparatus or processes specially adapted for manufacturing materials characterised by their magnetic properties
- H01F41/02—Apparatus or processes specially adapted for manufacturing or assembling magnets, inductances or transformers; Apparatus or processes specially adapted for manufacturing materials characterised by their magnetic properties for manufacturing cores, coils, or magnets
- H01F41/04—Apparatus or processes specially adapted for manufacturing or assembling magnets, inductances or transformers; Apparatus or processes specially adapted for manufacturing materials characterised by their magnetic properties for manufacturing cores, coils, or magnets for manufacturing coils
- H01F41/041—Printed circuit coils
- H01F41/046—Printed circuit coils structurally combined with ferromagnetic material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76841—Barrier, adhesion or liner layers
- H01L21/76871—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers
- H01L21/76873—Layers specifically deposited to enhance or enable the nucleation of further layers, i.e. seed layers for electroplating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/544—Marks applied to semiconductor devices or parts, e.g. registration marks, alignment structures, wafer maps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/58—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
- H01L23/64—Impedance arrangements
- H01L23/645—Inductive arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01F—MAGNETS; INDUCTANCES; TRANSFORMERS; SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES
- H01F17/00—Fixed inductances of the signal type
- H01F17/0006—Printed inductances
- H01F2017/0066—Printed inductances with a magnetic layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2223/00—Details relating to semiconductor or other solid state devices covered by the group H01L23/00
- H01L2223/544—Marks applied to semiconductor devices or parts
- H01L2223/54453—Marks applied to semiconductor devices or parts for use prior to dicing
- H01L2223/5446—Located in scribe lines
Definitions
- the disclosure relates to a passive chip device and a method of making the same, more particularly to an embedded passive chip device and a method of making the same.
- a passive device is referred to as a circuit device that is not capable of providing power gain.
- a capacitor, an inductor, and a resistor are all considered as passive devices for mainly filtering or blocking higher-frequency alternating current (AC).
- AC higher-frequency alternating current
- a magnetic-core inductor that has a coil wound on a magnetic core may used as a choke or a common mode filter, and an assembly of a magnetic-core inductor and a capacitor that are electro-connected to each other may be used as an LC filter.
- inductors There are three types of commercially available inductors, namely thin film type inductors, multilayered type inductors, and wire wound type inductors.
- TW patent application publication No. 201440090 A discloses a multilayered type inductor (see FIG. 1 ) and a method of making the same.
- the method of making the multilayered type inductor includes the steps of: laminating a first circuit plate 110 , a second circuit plate 120 , a third circuit plate 130 and a fourth circuit plate 140 (see FIG. 2A ); attaching an assembly of a supporting film 150 and a bonding pad circuit 160 to the first circuit plate 110 (see FIG. 2B ); transferring the bonding pad circuit 160 from the supporting film 150 to the first circuit plate 110 (see FIG. 2C ); removing the supporting film 150 from the bonding pad circuit 160 (see FIG. 2D ); sintering the first, second, third and fourth circuit plates 110 , 120 , 130 , 140 and the bonding pad circuit 160 so as to form a multilayered circuit substrate 100 (see FIG. 2E ); and scribing the multilayered circuit substrate 100 using a scriber 170 (see FIG. 2F ), so that the multilayered circuit substrate 100 can be broken into a plurality of multilayered type inductors 10 (see FIG. 1 ).
- each of the first, second, third and fourth circuit plates 110 , 120 , 130 , 140 includes a respective one of non-magnetic bodies 111 , 121 , 131 , 141 and a respective one of first, second, third and fourth circuit patterns 112 , 122 , 132 , 142 .
- Formation of the first, second, third and fourth circuit plates 110 , 120 , 130 , 140 requires numerous steps (a total of at least 13 steps), including punching each non-magnetic body 111 , 121 , 131 , 141 to form holes, filling the conductive paste in the holes, forming the first, second, third and fourth circuit patterns 112 , 122 , 132 , 142 and sintering before laminating the first, second, third and fourth circuit plates 110 , 120 , 130 , 140 .
- the conventional method may tend to cause undesired non-ohmic contact and Joule-heating generated at the interfaces between every two adjacent ones of the first, second, third and fourth circuit patterns 112 , 122 , 132 , 142 .
- TW patent No. 554355 discloses an improved chip inductor and a method of making the same.
- the method of making the improved chip inductor includes the steps of: providing a ceramic substrate 200 which has a thickness of 150 ⁇ m; laminating on the ceramic substrate 200 a first circuit layer 210 with a predetermined pattern (such as a spiral coil), a first insulator layer 220 of polyimide (PI), a second circuit layer 230 with a predetermined pattern, a second insulator layer 240 of polyimide, and a third insulator layer 250 which is made from a PI-based material containing inorganic additives, such as Co, Fe, and Mn, so as to form a semi-product; heating the first and second circuit layers 210 , 230 and the first, second and third insulator layers 220 , 240 , 250 ; forming a plurality of scribing lines (not shown) with a grid pattern on the third insulator layer 250 using a laser beam; and breaking the first and second circuit layers 210 , 230 and the first, second and
- the total thickness of the first circuit layer 210 and the first insulator layer 220 is 20 ⁇ m.
- the total thickness of the second circuit layer 230 and the second insulator layer 240 is 20 ⁇ m.
- the third insulator layer 250 has a thickness ranging from 20 ⁇ m to 30 ⁇ m.
- the size of the aforesaid chip inductor 2 is 1 mm ⁇ 0.5 mm or 0.6 mm ⁇ 0.3 mm, it is too big to be used in a thin and small electronic device, such as a cellular phone.
- an object of the disclosure is to provide an embedded passive chip device that can alleviate at least one of the drawbacks of the prior arts.
- the embedded passive chip device includes a chip body and a functional layered structure.
- the chip body has a circuit-forming surface that is formed with a recess.
- the functional layered structure is formed on the chip body, and includes a conductive layer that has at least a portion which covers at least partially the circuit-forming surface, and a magnetic layer that is disposed within the recess and that is inductively coupled to the conductive layer for generating inductance.
- Another object of the disclosure is to provide a method of making an embedded passive chip device that can overcome the aforesaid drawbacks of the prior art.
- the method of making the embedded passive chip device includes: forming a patterned wafer which has a peripheral end portion and at least one passive-component unit that includes a connecting portion, a breaking line, and a plurality of spaced apart chip bodies, the connecting portion being connected to the peripheral end portion, the breaking line having a plurality of connecting tabs that are spaced apart from one another, each of the connecting tabs being disposed between and interconnecting the connecting portion and a respective one of the chip bodies, each of the chip bodies having a circuit-forming surface that is formed with a recess; forming a functional layered structure on each of the chip bodies, the functional layered structure including a conductive layer that has at least a portion which covers at least partially the circuit-forming surface, and a magnetic layer that is disposed within the recess and that is inductively coupled to the conductive layer for generating inductance; and breaking the patterned wafer along the breaking line by applying an external force thereto so as to form a plurality of embedded passive chip devices.
- FIG. 1 is an exploded perspective view of a multilayered type inductor disclosed in TW patent application publication No. 201440090 A;
- FIGS. 2A to 2F are sectional views illustrating consecutive steps of a method of making the multilayered type inductor of FIG. 1 ;
- FIG. 3 is a sectional view illustrating a semi-product formed by a method disclosed in TW patent No. 554355;
- FIG. 4 is a sectional view illustrating inductors disclosed in TW patent No. 554355;
- FIG. 5 is a schematic top view of the first embodiment of an embedded passive chip device according to the disclosure.
- FIG. 6 is a sectional view taken along line VI-VI of FIG. 5 ;
- FIG. 7 is a schematic top view of the second embodiment of the embedded passive chip device according to the disclosure.
- FIG. 8 is a sectional view taken along line VIII-VIII of FIG. 7 ;
- FIG. 9 is a schematic top view of the third embodiment of the embedded passive chip device according to the disclosure.
- FIG. 10 is a sectional view taken along line X-X of FIG. 9 ;
- FIG. 11 is an equivalent circuit of the third embodiment
- FIG. 12 is a fragmentary top view illustrating a step of a method of making the first embodiment of the embedded passive chip device according to the disclosure
- FIG. 13 is an enlarge view of an encircled portion of FIG. 12 ;
- FIG. 14 is a sectional view taken along line XIV-XIV of FIG. 13 ;
- FIGS. 15A to 15E are perspective views illustrating consecutive steps of the method of making the first embodiment of the embedded passive chip device according to the disclosure.
- FIG. 16 is a fragmentary top view illustrating a step of a method of making the first embodiment of the embedded passive chip device according to the disclosure
- FIG. 17 is a fragmentary top view illustrating a step of a method of making the second embodiment of the embedded passive chip device according to the disclosure.
- FIGS. 18A to 18C are perspective views illustrating consecutive steps of the method of making the second embodiment of the embedded passive chip device according to the disclosure.
- FIGS. 19A to 19C are perspective views illustrating consecutive steps of the method of making the third embodiment of the embedded passive chip device according to the disclosure.
- the first embodiment of an embedded passive chip device includes a chip body 3 and a first functional layered structure 4 .
- the chip body 3 has a first circuit-forming surface 31 that is formed with a first recess 33 .
- the first functional layered structure 4 is formed on the chip body 3 , and includes a first conductive layer 41 that has at least a portion which covers at least partially the first circuit-forming surface 31 , and a first magnetic layer 42 that is disposed within the first recess 33 and that is inductively coupled to the first conductive layer 41 for generating inductance.
- the chip body 3 is made from a Si-based material or metal.
- the Si-based material may include quartz, silicon wafer, SiC and Si 3 N 4 .
- the chip body 3 is in the form of a single piece, so as to have an excellent mechanical strength.
- the chip body 3 may be formed by etching a bulk, such as a quartz wafer or a Si wafer.
- the chip body 3 may have a size ranging from a micrometer scale to a millimeter scale.
- the first recess 33 has a depth (d).
- the chip body 3 has a thickness (t).
- the ratio (d/t) of the depth (d) to the thickness (t) ranges from 0.05 to 0.95 for obtaining desired properties of the first magnetic layer of the first conductive layered structure 4 .
- the ratio (d/t) ranges from 0.35 to 0.95. More preferably, the ratio (d/t) ranges from 0.45 to 0.95.
- the first conductive layer 41 is in the form of a coil, and is disposed around the chip body 3 , such that the first embodiment serves as a choke.
- the second embodiment of the embedded passive chip device differs from the first embodiment in the structure of the first functional layered structure 4 .
- the first recess 33 is defined by a first recess-defining surface 32 that contacts the first magnetic layer 42 and that has a base portion 321 and a surrounding portion 322 which is disposed between and interconnects the base portion 321 and the first circuit-forming surface 31 .
- the first conductive layer 41 has a spiral part 411 and an extending part 412 .
- the spiral part 411 is formed on the base portion 321 , and contacts and is covered by the first magnetic layer 42 .
- the extending part 412 extends from the spiral part 411 , and contacts the surrounding portion 322 and the first circuit-forming surface 31 .
- the first functional layered structure 4 further includes an insulator layer 43 that is formed on the base portion 321 and that covers a portion of the spiral part 411 .
- the extending part 412 further extends on the insulator layer 43 for crossing over the portion of the spiral part 411 .
- the chip body 3 further includes a second circuit-forming surface 34 .
- the second embodiment of the embedded chip device further includes a second functional layered structure 5 .
- the second circuit-forming surface 34 is opposite to the first circuit-forming surface 31 , and is formed with a second recess 35 .
- the second functional layered structure 5 is formed on the chip body 3 , and includes a second conductive layer 51 extending on the second circuit-forming surface 34 and a second magnetic layer 52 that is disposed within the second recess 35 and that is inductively coupled to the second conductive layer 51 for generating inductance.
- the second recess 35 is defined by a second recess-defining surface 36 that contacts the second magnetic layer 52 and that has a base portion 361 and a surrounding portion 362 which is disposed between and interconnects the base portion 361 and the second circuit-forming surface 34 .
- the second conductive layer 51 has a spiral part 511 and an extending part 512 .
- the spiral part 511 of the second conductive layer 51 is formed on the base portion 361 of the second recess-defining surface 36 , and contacts and is covered by the second magnetic layer 52 .
- the extending part 512 of the second conductive layer 51 extends from the spiral part 511 of the second conductive layer 51 , and contacts the surrounding portion 362 of the second recess-defining surface 36 and the second circuit-forming surface 34 .
- the second functional layered structure 5 further includes an insulator layer 56 that is formed on the base portion 361 of the second recess-defining surface 36 and that covers a portion of the spiral part 511 of the second conductive layer 51 .
- the extending part 512 of the second conductive layer 51 further extends on the insulator layer 56 of the second functional layered structure 5 for crossing over the portion of the spiral part 511 of the second conductive layer 51 .
- the first and second recesses 33 , 35 are symmetrical to each other, and the first and second functional layered structures 4 , 5 are symmetrical to each other, such that the second embodiment serves as a common mode filter.
- the third embodiment differs from the second embodiment in that the first functional layered structure 4 further includes first and second electrode layers 44 , 45 and a first dielectric layer 46 .
- the second functional layered structure 5 further includes third and forth electrode layers 53 , 54 , and a second dielectric layer 55 .
- the first and second electrode layers 44 , 45 are disposed on the first magnetic layer 42 .
- the first dielectric layer 46 is disposed between the first and second electrode layers 44 , 45 .
- the first and second electrode layers 44 , 45 and the first dielectric layer 46 cooperatively define a first capacitor.
- the extending part 412 of the first conductive layer 41 is electro-connected to the first and second electrode layers 44 , 45 .
- the third and fourth electrode layers 53 , 54 are disposed on the second magnetic layer 52 .
- the second dielectric layer 55 is disposed between the third and fourth electrode layers 53 , 54 .
- the third and fourth electrode layers 53 , 54 and the second dielectric layer cooperatively define a second capacitor.
- the extending part 512 of the second conductive layer 51 is electro-connected to the third and fourth electrode layers 53 , 54 .
- the first and second functional layered structures 4 , 5 are symmetrical to each other, such that the third embodiment may serve as an LC filter.
- FIG. 11 illustrates an equivalent circuit of the third embodiment. It shows that each of the first and second functional layered structures 4 , 5 (see FIG. 10 ) forms a capacitor and an inductor which are in parallel connection.
- the following description illustrates a method of making the embedded chip device of the first embodiment of the disclosure, and should not be construed as limiting the scope of the disclosure.
- the method includes the steps of S 1 to S 3 .
- step S 1 two first patterned photoresist layers (not shown) are respectively formed on top and bottom surfaces (not shown) of a wafer (not shown), such that each of the top and bottom surfaces of the wafer has wider exposed regions and narrow exposed regions (not shown) which are exposed from the respective first patterned photoresist layer.
- the narrow exposed regions have an etching rate less than those of the wider exposed regions.
- the wafer is subsequently patterned using an etching process so as to form a patterned wafer 61 .
- the patterned wafer 61 has a peripheral end portion 610 , and at least one passive-component unit 611 that includes a connecting portion 6111 , a breaking line 6112 , and a plurality of the chip bodies 3 that are spaced apart from one another.
- the connecting portion 6111 is connected to the peripheral end portion 610 .
- the breaking line 6112 has a plurality of connecting tabs 6114 that are spaced apart from one another and that correspond in position to respective ones of the narrow exposed regions of the wafer. Each of the connecting tabs 6114 is disposed between and interconnects the connecting portion 6111 and a respective one of the chip bodies 3 .
- Each of the chip bodies 3 has a structure as shown in FIG. 6 .
- the wafer may be made from quartz.
- a metal protecting film (not shown) is needed to be formed on each of the wafer at least at a portion where the chip bodies 3 are to be formed before forming the patterned wafer 61 , so as to prevent the chip bodies 3 from being damaged.
- each of the connecting tabs 6114 is reduced in width from the connecting portion 6111 toward the respective one of the chip bodies 3 .
- Each of the connecting tabs 6114 has a thickness less than that of the connecting portion 6111 and that of the chip bodies 3 . In certain embodiment, the thickness of the connecting tabs 6114 maybe further reduced by a scriber.
- step S 2 the first functional layered structure 4 is formed on each of the chip bodies 3 .
- the forming process of the first functional layered structure 3 in step S 2 includes sub-steps of S 21 to S 25 .
- a magnetic ceramic powder is compounded with an organic solvent and a binder, so as to form a magnetic ceramic green which is in the form of a paste.
- the magnetic ceramic green is disposed in and fills the first recess 33 and is subsequently cured, such that the organic solvent is volatilized and the binder is solidified, so as to form the first magnetic layer 42 which is disposed within the recess 33 and which is bonded to the recess-defining surface (not shown).
- the magnetic ceramic powder may be made from Fe 3 O 4 with an inverse spinel structure.
- a seed layer 413 is formed on each of the chip bodies 3 and the corresponding first magnetic layer 42 .
- a second patterned photoresist layer 73 is formed on the seed layer 413 , such that the seed layer 413 has an exposed region 415 that is exposed from the second patterned photoresist layer 73 , and a covered region 416 that is covered with the second patterned photoresist layer 73 .
- a metal layer 414 is electroplated on the exposed region 415 of the seed layer 413 so as to form the first conductive layer 41 on and around each of the chip bodies 3 of the patterned wafer 61 .
- sub-step S 25 (see FIG. 15E ), the second patterned photoresist layer 73 and the covered region 416 of the seed layer 413 are removed from the patterned wafer 61 .
- the seed layer 413 may be made from a catalytically active material selected from the group consisting of Pt, Pd, Au, Ag and Cu, or a conductive material.
- the metal layer 414 is formed through chemical plating (or electroless plating) techniques.
- the metal layer 414 is formed through electro-plating techniques.
- the seed layer 413 is deposited on each of the chip bodies 3 through electro-plating techniques.
- a protecting layer (not shown) may be formed on the first conductive layer 41 after the formation of the first conductive layer 41 , so as to isolate the first conductive layer 41 from atmospheric moisture or oxygen.
- the first magnetic layer 42 may be made from magnetic metal powders, such as Fe, Co or Ni, instead of the magnetic ceramic powder.
- an isolation layer (not shown) is needed to be formed on the first magnetic layer 42 before the formation of the first conductive layer 41 so as to prevent the first functional layered structure 4 from short circuit.
- step S 3 the patterned wafer 61 is broken along the breaking line 6112 by applying an external force thereto so as to form a plurality of embedded passive chip devices.
- the method of making the embedded passive chip device of the second embodiment differs from the method of making the first embodiment in the formation of the first functional layered structure 4 .
- the method further includes forming the second functional layered structure 5 .
- the first and second functional layered structures 4 , 5 are formed by the following steps.
- the wafer (not shown) is patterned using etching techniques, such that each of the chip bodies 3 of the patterned wafer 61 is formed with the first and second recess 33 , 35 .
- the first and the second conductive layers 41 , 51 are respectively formed on the first and second recess-defining surfaces 32 , 36 through deposition techniques.
- the first and second magnetic layers 42 , 52 are respectively formed on the first and the second conductive layers 41 , 51 such that the same are embedded in the first and second recesses 33 , 35 .
- the method of making the embedded passive chip device of the third embodiment differs from the method of making the second embodiment in that, after forming the first and second magnetic layers 42 , 52 , the first and second capacitors are subsequently formed.
- the first electrode layer 44 and the third electrode layer 53 are respectively formed on the first and second magnetic layers 42 , 52 through deposition techniques.
- the first and second dielectric layers 46 , 55 are respectively formed on the first electrode layer 44 and the third electrode layer 53 .
- the second electrode layer 45 and the forth electrode layer 54 are respectively formed on the first and second dielectric layers 46 , 55 through deposition techniques.
- the method of making the embedded passive chip device of the present disclosure maybe advantageous over the prior art in reducing the steps of making the passive device.
- the chip body 3 of the embedded passive chip device of the present disclosure is in the form of a single piece. As such, the chip body 3 of the embedded passive chip device of the present disclosure has a higher mechanical strength than that of the conventional multilayered type passive device.
- the size of the embedded passive chip device of the present disclosure can range from hundreds of micrometers to hundreds of millimeters.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Coils Or Transformers For Communication (AREA)
- Semiconductor Integrated Circuits (AREA)
Abstract
Description
- This application claims priority of Taiwanese Application No. 104120532, filed on Jun. 25, 2015.
- The disclosure relates to a passive chip device and a method of making the same, more particularly to an embedded passive chip device and a method of making the same.
- A passive device is referred to as a circuit device that is not capable of providing power gain. A capacitor, an inductor, and a resistor are all considered as passive devices for mainly filtering or blocking higher-frequency alternating current (AC). For example, a magnetic-core inductor that has a coil wound on a magnetic core may used as a choke or a common mode filter, and an assembly of a magnetic-core inductor and a capacitor that are electro-connected to each other may be used as an LC filter.
- There are three types of commercially available inductors, namely thin film type inductors, multilayered type inductors, and wire wound type inductors.
- TW patent application publication No. 201440090 A discloses a multilayered type inductor (see
FIG. 1 ) and a method of making the same. - The method of making the multilayered type inductor includes the steps of: laminating a
first circuit plate 110, asecond circuit plate 120, athird circuit plate 130 and a fourth circuit plate 140 (seeFIG. 2A ); attaching an assembly of a supportingfilm 150 and abonding pad circuit 160 to the first circuit plate 110 (seeFIG. 2B ); transferring thebonding pad circuit 160 from the supportingfilm 150 to the first circuit plate 110 (seeFIG. 2C ); removing the supportingfilm 150 from the bonding pad circuit 160 (seeFIG. 2D ); sintering the first, second, third andfourth circuit plates bonding pad circuit 160 so as to form a multilayered circuit substrate 100 (seeFIG. 2E ); and scribing themultilayered circuit substrate 100 using a scriber 170 (seeFIG. 2F ), so that themultilayered circuit substrate 100 can be broken into a plurality of multilayered type inductors 10 (seeFIG. 1 ). - Referring to
FIG. 1 , each of the first, second, third andfourth circuit plates non-magnetic bodies fourth circuit patterns fourth circuit plates non-magnetic body fourth circuit patterns fourth circuit plates - The conventional method may tend to cause undesired non-ohmic contact and Joule-heating generated at the interfaces between every two adjacent ones of the first, second, third and
fourth circuit patterns - In order to prevent the undesired non-ohmic contact and Joule-heating and reduce the steps of the method of making the multilayered type inductor, TW patent No. 554355 discloses an improved chip inductor and a method of making the same.
- Referring to
FIGS. 3 and 4 , the method of making the improved chip inductor includes the steps of: providing aceramic substrate 200 which has a thickness of 150 μm; laminating on the ceramic substrate 200 afirst circuit layer 210 with a predetermined pattern (such as a spiral coil), afirst insulator layer 220 of polyimide (PI), asecond circuit layer 230 with a predetermined pattern, asecond insulator layer 240 of polyimide, and athird insulator layer 250 which is made from a PI-based material containing inorganic additives, such as Co, Fe, and Mn, so as to form a semi-product; heating the first andsecond circuit layers third insulator layers third insulator layer 250 using a laser beam; and breaking the first andsecond circuit layers third insulator layers first circuit layer 210 and thefirst insulator layer 220 is 20 μm. The total thickness of thesecond circuit layer 230 and thesecond insulator layer 240 is 20 μm. Thethird insulator layer 250 has a thickness ranging from 20 μm to 30 μm. - Since the size of the aforesaid chip inductor 2 is 1 mm×0.5 mm or 0.6 mm×0.3 mm, it is too big to be used in a thin and small electronic device, such as a cellular phone.
- Therefore, an object of the disclosure is to provide an embedded passive chip device that can alleviate at least one of the drawbacks of the prior arts.
- According to the disclosure, the embedded passive chip device includes a chip body and a functional layered structure.
- The chip body has a circuit-forming surface that is formed with a recess.
- The functional layered structure is formed on the chip body, and includes a conductive layer that has at least a portion which covers at least partially the circuit-forming surface, and a magnetic layer that is disposed within the recess and that is inductively coupled to the conductive layer for generating inductance.
- Another object of the disclosure is to provide a method of making an embedded passive chip device that can overcome the aforesaid drawbacks of the prior art.
- According to the disclosure, the method of making the embedded passive chip device includes: forming a patterned wafer which has a peripheral end portion and at least one passive-component unit that includes a connecting portion, a breaking line, and a plurality of spaced apart chip bodies, the connecting portion being connected to the peripheral end portion, the breaking line having a plurality of connecting tabs that are spaced apart from one another, each of the connecting tabs being disposed between and interconnecting the connecting portion and a respective one of the chip bodies, each of the chip bodies having a circuit-forming surface that is formed with a recess; forming a functional layered structure on each of the chip bodies, the functional layered structure including a conductive layer that has at least a portion which covers at least partially the circuit-forming surface, and a magnetic layer that is disposed within the recess and that is inductively coupled to the conductive layer for generating inductance; and breaking the patterned wafer along the breaking line by applying an external force thereto so as to form a plurality of embedded passive chip devices.
- Other features and advantages of the disclosure will become apparent in the following detailed description of the embodiments with reference to the accompanying drawings, of which:
-
FIG. 1 is an exploded perspective view of a multilayered type inductor disclosed in TW patent application publication No. 201440090 A; -
FIGS. 2A to 2F are sectional views illustrating consecutive steps of a method of making the multilayered type inductor ofFIG. 1 ; -
FIG. 3 is a sectional view illustrating a semi-product formed by a method disclosed in TW patent No. 554355; -
FIG. 4 is a sectional view illustrating inductors disclosed in TW patent No. 554355; -
FIG. 5 is a schematic top view of the first embodiment of an embedded passive chip device according to the disclosure; -
FIG. 6 is a sectional view taken along line VI-VI ofFIG. 5 ; -
FIG. 7 is a schematic top view of the second embodiment of the embedded passive chip device according to the disclosure; -
FIG. 8 is a sectional view taken along line VIII-VIII ofFIG. 7 ; -
FIG. 9 is a schematic top view of the third embodiment of the embedded passive chip device according to the disclosure; -
FIG. 10 is a sectional view taken along line X-X ofFIG. 9 ; -
FIG. 11 is an equivalent circuit of the third embodiment; -
FIG. 12 is a fragmentary top view illustrating a step of a method of making the first embodiment of the embedded passive chip device according to the disclosure; -
FIG. 13 is an enlarge view of an encircled portion ofFIG. 12 ; -
FIG. 14 is a sectional view taken along line XIV-XIV ofFIG. 13 ; -
FIGS. 15A to 15E are perspective views illustrating consecutive steps of the method of making the first embodiment of the embedded passive chip device according to the disclosure; -
FIG. 16 is a fragmentary top view illustrating a step of a method of making the first embodiment of the embedded passive chip device according to the disclosure; -
FIG. 17 is a fragmentary top view illustrating a step of a method of making the second embodiment of the embedded passive chip device according to the disclosure; -
FIGS. 18A to 18C are perspective views illustrating consecutive steps of the method of making the second embodiment of the embedded passive chip device according to the disclosure; and -
FIGS. 19A to 19C are perspective views illustrating consecutive steps of the method of making the third embodiment of the embedded passive chip device according to the disclosure. - Before the disclosure is described in greater detail, it should be noted that like elements are denoted by the same reference numerals throughout the disclosure.
- Referring to
FIGS. 5 and 6 , the first embodiment of an embedded passive chip device includes achip body 3 and a first functionallayered structure 4. - The
chip body 3 has a first circuit-formingsurface 31 that is formed with afirst recess 33. - The first functional
layered structure 4 is formed on thechip body 3, and includes a firstconductive layer 41 that has at least a portion which covers at least partially the first circuit-formingsurface 31, and a firstmagnetic layer 42 that is disposed within thefirst recess 33 and that is inductively coupled to the firstconductive layer 41 for generating inductance. - Preferably, the
chip body 3 is made from a Si-based material or metal. Examples of the Si-based material may include quartz, silicon wafer, SiC and Si3N4. Thechip body 3 is in the form of a single piece, so as to have an excellent mechanical strength. Thechip body 3 may be formed by etching a bulk, such as a quartz wafer or a Si wafer. - It is noted that the
chip body 3 may have a size ranging from a micrometer scale to a millimeter scale. Thefirst recess 33 has a depth (d). Thechip body 3 has a thickness (t). In certain embodiments, the ratio (d/t) of the depth (d) to the thickness (t) ranges from 0.05 to 0.95 for obtaining desired properties of the first magnetic layer of the first conductivelayered structure 4. Preferably, the ratio (d/t) ranges from 0.35 to 0.95. More preferably, the ratio (d/t) ranges from 0.45 to 0.95. - The first
conductive layer 41 is in the form of a coil, and is disposed around thechip body 3, such that the first embodiment serves as a choke. - Referring to
FIGS. 7 and 8 , the second embodiment of the embedded passive chip device differs from the first embodiment in the structure of the first functionallayered structure 4. In this embodiment, thefirst recess 33 is defined by a first recess-definingsurface 32 that contacts the firstmagnetic layer 42 and that has abase portion 321 and a surroundingportion 322 which is disposed between and interconnects thebase portion 321 and the first circuit-formingsurface 31. The firstconductive layer 41 has aspiral part 411 and an extendingpart 412. Thespiral part 411 is formed on thebase portion 321, and contacts and is covered by the firstmagnetic layer 42. The extendingpart 412 extends from thespiral part 411, and contacts the surroundingportion 322 and the first circuit-formingsurface 31. The first functionallayered structure 4 further includes aninsulator layer 43 that is formed on thebase portion 321 and that covers a portion of thespiral part 411. The extendingpart 412 further extends on theinsulator layer 43 for crossing over the portion of thespiral part 411. - The
chip body 3 further includes a second circuit-formingsurface 34. The second embodiment of the embedded chip device further includes a second functional layered structure 5. - The second circuit-forming
surface 34 is opposite to the first circuit-formingsurface 31, and is formed with asecond recess 35. The second functional layered structure 5 is formed on thechip body 3, and includes a secondconductive layer 51 extending on the second circuit-formingsurface 34 and a secondmagnetic layer 52 that is disposed within thesecond recess 35 and that is inductively coupled to the secondconductive layer 51 for generating inductance. - The
second recess 35 is defined by a second recess-definingsurface 36 that contacts the secondmagnetic layer 52 and that has abase portion 361 and a surroundingportion 362 which is disposed between and interconnects thebase portion 361 and the second circuit-formingsurface 34. The secondconductive layer 51 has aspiral part 511 and an extendingpart 512. Thespiral part 511 of the secondconductive layer 51 is formed on thebase portion 361 of the second recess-definingsurface 36, and contacts and is covered by the secondmagnetic layer 52. The extendingpart 512 of the secondconductive layer 51 extends from thespiral part 511 of the secondconductive layer 51, and contacts the surroundingportion 362 of the second recess-definingsurface 36 and the second circuit-formingsurface 34. The second functional layered structure 5 further includes aninsulator layer 56 that is formed on thebase portion 361 of the second recess-definingsurface 36 and that covers a portion of thespiral part 511 of the secondconductive layer 51. The extendingpart 512 of the secondconductive layer 51 further extends on theinsulator layer 56 of the second functional layered structure 5 for crossing over the portion of thespiral part 511 of the secondconductive layer 51. - In the second embodiment, the first and
second recesses layered structures 4, 5 are symmetrical to each other, such that the second embodiment serves as a common mode filter. - Referring to
FIGS. 9 and 10 , the third embodiment differs from the second embodiment in that the first functionallayered structure 4 further includes first and second electrode layers 44, 45 and afirst dielectric layer 46. The second functional layered structure 5 further includes third and forth electrode layers 53, 54, and asecond dielectric layer 55. - The first and second electrode layers 44, 45 are disposed on the first
magnetic layer 42. Thefirst dielectric layer 46 is disposed between the first and second electrode layers 44, 45. The first and second electrode layers 44, 45 and thefirst dielectric layer 46 cooperatively define a first capacitor. The extendingpart 412 of the firstconductive layer 41 is electro-connected to the first and second electrode layers 44, 45. - The third and fourth electrode layers 53, 54 are disposed on the second
magnetic layer 52. Thesecond dielectric layer 55 is disposed between the third and fourth electrode layers 53, 54. The third and fourth electrode layers 53, 54 and the second dielectric layer cooperatively define a second capacitor. The extendingpart 512 of the secondconductive layer 51 is electro-connected to the third and fourth electrode layers 53, 54. - In this embodiment, the first and second functional
layered structures 4, 5 are symmetrical to each other, such that the third embodiment may serve as an LC filter. -
FIG. 11 illustrates an equivalent circuit of the third embodiment. It shows that each of the first and second functionallayered structures 4, 5 (seeFIG. 10 ) forms a capacitor and an inductor which are in parallel connection. - The following description illustrates a method of making the embedded chip device of the first embodiment of the disclosure, and should not be construed as limiting the scope of the disclosure. The method includes the steps of S1 to S3.
- Referring to
FIGS. 12 to 14 , in step S1, two first patterned photoresist layers (not shown) are respectively formed on top and bottom surfaces (not shown) of a wafer (not shown), such that each of the top and bottom surfaces of the wafer has wider exposed regions and narrow exposed regions (not shown) which are exposed from the respective first patterned photoresist layer. The narrow exposed regions have an etching rate less than those of the wider exposed regions. The wafer is subsequently patterned using an etching process so as to form a patternedwafer 61. The patternedwafer 61 has aperipheral end portion 610, and at least one passive-component unit 611 that includes a connectingportion 6111, abreaking line 6112, and a plurality of thechip bodies 3 that are spaced apart from one another. The connectingportion 6111 is connected to theperipheral end portion 610. Thebreaking line 6112 has a plurality of connectingtabs 6114 that are spaced apart from one another and that correspond in position to respective ones of the narrow exposed regions of the wafer. Each of the connectingtabs 6114 is disposed between and interconnects the connectingportion 6111 and a respective one of thechip bodies 3. - Each of the
chip bodies 3 has a structure as shown inFIG. 6 . - In certain embodiments, the wafer may be made from quartz. A metal protecting film (not shown) is needed to be formed on each of the wafer at least at a portion where the
chip bodies 3 are to be formed before forming the patternedwafer 61, so as to prevent thechip bodies 3 from being damaged. - In this embodiment, each of the connecting
tabs 6114 is reduced in width from the connectingportion 6111 toward the respective one of thechip bodies 3. Each of the connectingtabs 6114 has a thickness less than that of the connectingportion 6111 and that of thechip bodies 3. In certain embodiment, the thickness of the connectingtabs 6114 maybe further reduced by a scriber. - In step S2 (see
FIGS. 15A to 15E ), the first functionallayered structure 4 is formed on each of thechip bodies 3. - In this embodiment, the forming process of the first functional
layered structure 3 in step S2 includes sub-steps of S21 to S25. - In sub-step S21 (see
FIG. 15A ), a magnetic ceramic powder is compounded with an organic solvent and a binder, so as to form a magnetic ceramic green which is in the form of a paste. The magnetic ceramic green is disposed in and fills thefirst recess 33 and is subsequently cured, such that the organic solvent is volatilized and the binder is solidified, so as to form the firstmagnetic layer 42 which is disposed within therecess 33 and which is bonded to the recess-defining surface (not shown). The magnetic ceramic powder may be made from Fe3O4 with an inverse spinel structure. - In sub-step S22 (see
FIG. 15B ), aseed layer 413 is formed on each of thechip bodies 3 and the corresponding firstmagnetic layer 42. - In sub-step S23 (see
FIG. 15C ), a secondpatterned photoresist layer 73 is formed on theseed layer 413, such that theseed layer 413 has an exposedregion 415 that is exposed from the secondpatterned photoresist layer 73, and acovered region 416 that is covered with the secondpatterned photoresist layer 73. - In sub-step S24 (see
FIG. 15D ), ametal layer 414 is electroplated on the exposedregion 415 of theseed layer 413 so as to form the firstconductive layer 41 on and around each of thechip bodies 3 of the patternedwafer 61. - In sub-step S25 (see
FIG. 15E ), the secondpatterned photoresist layer 73 and the coveredregion 416 of theseed layer 413 are removed from the patternedwafer 61. - Preferably, the
seed layer 413 may be made from a catalytically active material selected from the group consisting of Pt, Pd, Au, Ag and Cu, or a conductive material. When theseed layer 413 is made from the catalytically active material, themetal layer 414 is formed through chemical plating (or electroless plating) techniques. When theseed layer 413 is made from the conductive material, themetal layer 414 is formed through electro-plating techniques. In the embodiment, theseed layer 413 is deposited on each of thechip bodies 3 through electro-plating techniques. - In certain embodiments, a protecting layer (not shown) may be formed on the first
conductive layer 41 after the formation of the firstconductive layer 41, so as to isolate the firstconductive layer 41 from atmospheric moisture or oxygen. - The first
magnetic layer 42 may be made from magnetic metal powders, such as Fe, Co or Ni, instead of the magnetic ceramic powder. When the firstmagnetic layer 42 is made from the magnetic metal powder, an isolation layer (not shown) is needed to be formed on the firstmagnetic layer 42 before the formation of the firstconductive layer 41 so as to prevent the first functionallayered structure 4 from short circuit. - In step S3 (see
FIG. 16 ), the patternedwafer 61 is broken along thebreaking line 6112 by applying an external force thereto so as to form a plurality of embedded passive chip devices. - Referring to
FIGS. 17 to 18 (C), the method of making the embedded passive chip device of the second embodiment differs from the method of making the first embodiment in the formation of the first functionallayered structure 4. In addition, the method further includes forming the second functional layered structure 5. - In this embodiment, the first and second functional
layered structures 4, 5 are formed by the following steps. - As shown in
FIGS. 17 and 18A , the wafer (not shown) is patterned using etching techniques, such that each of thechip bodies 3 of the patternedwafer 61 is formed with the first andsecond recess - As shown in
FIG. 18B , the first and the secondconductive layers surfaces - As shown in
FIG. 18C , the first and secondmagnetic layers conductive layers second recesses - Referring to
FIGS. 19A to 19EF , the method of making the embedded passive chip device of the third embodiment differs from the method of making the second embodiment in that, after forming the first and secondmagnetic layers - As shown in
FIG. 19A , thefirst electrode layer 44 and thethird electrode layer 53 are respectively formed on the first and secondmagnetic layers - As shown in
FIG. 19B , the first and second dielectric layers 46, 55 are respectively formed on thefirst electrode layer 44 and thethird electrode layer 53. - As shown in
FIG. 19C , thesecond electrode layer 45 and theforth electrode layer 54 are respectively formed on the first and second dielectric layers 46, 55 through deposition techniques. - In summary, the method of making the embedded passive chip device of the present disclosure maybe advantageous over the prior art in reducing the steps of making the passive device.
- Furthermore, the
chip body 3 of the embedded passive chip device of the present disclosure is in the form of a single piece. As such, thechip body 3 of the embedded passive chip device of the present disclosure has a higher mechanical strength than that of the conventional multilayered type passive device. In addition, the size of the embedded passive chip device of the present disclosure can range from hundreds of micrometers to hundreds of millimeters. - While the disclosure has been described in connection with what are considered the exemplary embodiments, it is understood that this disclosure is not limited to the disclosed embodiments but is intended to cover various arrangements included within the spirit and scope of the broadest interpretation so as to encompass all such modifications and equivalent arrangements.
Claims (14)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/723,111 US10224389B2 (en) | 2015-06-25 | 2017-10-02 | Embedded passive chip device and method of making the same |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW104120532A | 2015-06-25 | ||
TW104120532 | 2015-06-25 | ||
TW104120532A TWI592955B (en) | 2015-06-25 | 2015-06-25 | Embedded passive components and methods of mass production |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/723,111 Division US10224389B2 (en) | 2015-06-25 | 2017-10-02 | Embedded passive chip device and method of making the same |
Publications (2)
Publication Number | Publication Date |
---|---|
US20160380041A1 true US20160380041A1 (en) | 2016-12-29 |
US9812521B2 US9812521B2 (en) | 2017-11-07 |
Family
ID=57601303
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/152,877 Active US9812521B2 (en) | 2015-06-25 | 2016-05-12 | Embedded passive chip device and method of making the same |
US15/723,111 Active US10224389B2 (en) | 2015-06-25 | 2017-10-02 | Embedded passive chip device and method of making the same |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/723,111 Active US10224389B2 (en) | 2015-06-25 | 2017-10-02 | Embedded passive chip device and method of making the same |
Country Status (3)
Country | Link |
---|---|
US (2) | US9812521B2 (en) |
CN (1) | CN106298158B (en) |
TW (1) | TWI592955B (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20160380042A1 (en) * | 2015-06-25 | 2016-12-29 | Wafer Mems Co., Ltd. | Passive Chip Device and Method of Making the Same |
US20170309771A1 (en) * | 2015-09-02 | 2017-10-26 | Pixart Imaging Inc. | Optical sensor module and sensor chip thereof |
US9812521B2 (en) * | 2015-06-25 | 2017-11-07 | Wafer Mems Co., Ltd. | Embedded passive chip device and method of making the same |
US11456109B2 (en) * | 2019-06-11 | 2022-09-27 | Taiyo Yuden Co., Ltd. | Coil component |
CN117319901A (en) * | 2019-04-29 | 2023-12-29 | 美商富迪科技股份有限公司 | Movable embedded microstructure and micro-speaker |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US11881343B2 (en) * | 2020-03-13 | 2024-01-23 | Cirrus Logic, Inc. | Layered process-constructed double-winding embedded solenoid inductor |
CN113628925A (en) * | 2020-05-06 | 2021-11-09 | 大日科技股份有限公司 | Induction switch |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100035382A1 (en) * | 1995-10-31 | 2010-02-11 | Tessera, Inc. | Methods of making compliant semiconductor chip packages |
US20130134581A1 (en) * | 2011-11-30 | 2013-05-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Planarized bumps for underfill control |
US9171794B2 (en) * | 2012-10-09 | 2015-10-27 | Mc10, Inc. | Embedding thin chips in polymer |
US20160276173A1 (en) * | 2015-03-19 | 2016-09-22 | Qualcomm Incorporated | Power distribution improvement using pseudo-esr control of an embedded passive capacitor |
US20160379749A1 (en) * | 2015-06-25 | 2016-12-29 | Wafer Mems Co., Ltd. | Magnetic Core Inductor Chip and Method of Making the Same |
US20160379748A1 (en) * | 2015-06-25 | 2016-12-29 | Wafer Mems Co., Ltd. | High Frequency Inductor Chip and Method of Making the Same |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TW446969B (en) * | 1999-08-19 | 2001-07-21 | Murata Manufacturing Co | Coil component |
JP2001102222A (en) * | 1999-09-30 | 2001-04-13 | Tokin Corp | Common mode choke coil and manufacturing method |
JP4010920B2 (en) * | 2002-09-30 | 2007-11-21 | Tdk株式会社 | Inductive element manufacturing method |
WO2007088914A1 (en) * | 2006-01-31 | 2007-08-09 | Hitachi Metals, Ltd. | Laminated component and module using same |
JP2007250924A (en) * | 2006-03-17 | 2007-09-27 | Sony Corp | Inductor element and its manufacturing method, and semiconductor module using inductor element |
TWI303957B (en) * | 2006-12-11 | 2008-12-01 | Ind Tech Res Inst | Embedded inductor devices and fabrication methods thereof |
TWI345243B (en) * | 2007-08-14 | 2011-07-11 | Ind Tech Res Inst | Inter-helix inductor devices |
US20090153281A1 (en) * | 2007-12-13 | 2009-06-18 | Ahmadreza Rofougaran | Method and system for an integrated circuit package with ferri/ferromagnetic layers |
TWI435347B (en) | 2010-10-06 | 2014-04-21 | Ajoho Entpr Co Ltd | The structure of the inductance element |
CN102800647A (en) * | 2012-08-22 | 2012-11-28 | 上海宏力半导体制造有限公司 | Three-dimensional spiral inductor and forming method thereof |
CN103871724B (en) * | 2012-12-18 | 2016-09-28 | 佳邦科技股份有限公司 | Power inductance and manufacture method thereof |
TWI592955B (en) * | 2015-06-25 | 2017-07-21 | Wafer Mems Co Ltd | Embedded passive components and methods of mass production |
TWM511122U (en) * | 2015-06-25 | 2015-10-21 | Wafer Mems Co Ltd | Internally-embedded passive device |
-
2015
- 2015-06-25 TW TW104120532A patent/TWI592955B/en not_active IP Right Cessation
- 2015-08-11 CN CN201510487786.9A patent/CN106298158B/en not_active Expired - Fee Related
-
2016
- 2016-05-12 US US15/152,877 patent/US9812521B2/en active Active
-
2017
- 2017-10-02 US US15/723,111 patent/US10224389B2/en active Active
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100035382A1 (en) * | 1995-10-31 | 2010-02-11 | Tessera, Inc. | Methods of making compliant semiconductor chip packages |
US20130134581A1 (en) * | 2011-11-30 | 2013-05-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Planarized bumps for underfill control |
US9318455B2 (en) * | 2011-11-30 | 2016-04-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming a plurality of bumps on a substrate and method of forming a chip package |
US9171794B2 (en) * | 2012-10-09 | 2015-10-27 | Mc10, Inc. | Embedding thin chips in polymer |
US20160276173A1 (en) * | 2015-03-19 | 2016-09-22 | Qualcomm Incorporated | Power distribution improvement using pseudo-esr control of an embedded passive capacitor |
US20160379749A1 (en) * | 2015-06-25 | 2016-12-29 | Wafer Mems Co., Ltd. | Magnetic Core Inductor Chip and Method of Making the Same |
US20160379748A1 (en) * | 2015-06-25 | 2016-12-29 | Wafer Mems Co., Ltd. | High Frequency Inductor Chip and Method of Making the Same |
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20160380042A1 (en) * | 2015-06-25 | 2016-12-29 | Wafer Mems Co., Ltd. | Passive Chip Device and Method of Making the Same |
US9806145B2 (en) * | 2015-06-25 | 2017-10-31 | Wafer Mems Co., Ltd. | Passive chip device and method of making the same |
US9812521B2 (en) * | 2015-06-25 | 2017-11-07 | Wafer Mems Co., Ltd. | Embedded passive chip device and method of making the same |
US20180026090A1 (en) * | 2015-06-25 | 2018-01-25 | Wafer Mems Co., Ltd. | Embedded Passive Chip Device and Method of Making the Same |
US10224389B2 (en) * | 2015-06-25 | 2019-03-05 | Wafer Mems Co., Ltd. | Embedded passive chip device and method of making the same |
US20170309771A1 (en) * | 2015-09-02 | 2017-10-26 | Pixart Imaging Inc. | Optical sensor module and sensor chip thereof |
US10672937B2 (en) * | 2015-09-02 | 2020-06-02 | Pixart Imaging Inc. | Optical sensor module and sensor chip thereof |
US10964839B2 (en) * | 2015-09-02 | 2021-03-30 | Pixart Imaging Inc. | Manufacturing method of sensor chip package structure |
CN117319901A (en) * | 2019-04-29 | 2023-12-29 | 美商富迪科技股份有限公司 | Movable embedded microstructure and micro-speaker |
US11456109B2 (en) * | 2019-06-11 | 2022-09-27 | Taiyo Yuden Co., Ltd. | Coil component |
Also Published As
Publication number | Publication date |
---|---|
US20180026090A1 (en) | 2018-01-25 |
US10224389B2 (en) | 2019-03-05 |
US9812521B2 (en) | 2017-11-07 |
CN106298158B (en) | 2018-08-03 |
TWI592955B (en) | 2017-07-21 |
TW201701307A (en) | 2017-01-01 |
CN106298158A (en) | 2017-01-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10224389B2 (en) | Embedded passive chip device and method of making the same | |
US12094649B2 (en) | Coil electronic component and method of manufacturing the same | |
KR101548862B1 (en) | Chip type coil component and manufacturing method thereof | |
US9536660B2 (en) | Chip electronic component and method of manufacturing the same | |
KR102025708B1 (en) | Chip electronic component and board having the same mounted thereon | |
KR101670184B1 (en) | Multilayered electronic component and manufacturing method thereof | |
KR102080660B1 (en) | Chip electronic component and manufacturing method thereof | |
US7212095B2 (en) | Inductive element and manufacturing method of the same | |
US9331009B2 (en) | Chip electronic component and method of manufacturing the same | |
US10515750B2 (en) | Coil electronic component with distance between lead portion and coil pattern greater than distance between adjacent coil patterns | |
KR102004787B1 (en) | Multilayered electronic component and manufacturing method thereof | |
KR102052596B1 (en) | Chip coil component and manufacturing method thereof | |
KR101823191B1 (en) | Chip electronic component and manufacturing method thereof | |
US20120274435A1 (en) | Chip-type coil component | |
CN105742041A (en) | Multilayer Electronic Component And Method Of Manufacturing The Same | |
US10181378B2 (en) | Magnetic core inductor chip and method of making the same | |
KR20160092779A (en) | Chip electronic component and manufacturing method thereof | |
KR20230091080A (en) | Chip electronic component | |
KR20190042949A (en) | Coil Electronic Component | |
US20160189849A1 (en) | Electronic component and method of manufacturing the same | |
CN106205951B (en) | Coil electronic building brick | |
US10020114B2 (en) | Method of making a high frequency inductor chip | |
US9806145B2 (en) | Passive chip device and method of making the same | |
KR20190108541A (en) | Chip electronic component and board having the same mounted thereon | |
KR20150105786A (en) | Multilayered electronic component and manufacturing method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: WAFER MEMS CO., LTD., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HSIAO, MIN-HO;LEE, PANG-YEN;TSENG, YEN-HAO;REEL/FRAME:038571/0274 Effective date: 20160411 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
AS | Assignment |
Owner name: SIWARD CRYSTAL TECHNOLOGY CO., LTD., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WAFER MEMS CO., LTD.;REEL/FRAME:049280/0618 Effective date: 20190515 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YR, SMALL ENTITY (ORIGINAL EVENT CODE: M2551); ENTITY STATUS OF PATENT OWNER: SMALL ENTITY Year of fee payment: 4 |