US20160086939A1 - Semiconductor device - Google Patents

Semiconductor device Download PDF

Info

Publication number
US20160086939A1
US20160086939A1 US14/862,262 US201514862262A US2016086939A1 US 20160086939 A1 US20160086939 A1 US 20160086939A1 US 201514862262 A US201514862262 A US 201514862262A US 2016086939 A1 US2016086939 A1 US 2016086939A1
Authority
US
United States
Prior art keywords
region
impurity region
semiconductor device
low
concentration
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US14/862,262
Inventor
Hiroshi Takeda
Kiyoshi Takeuchi
Takashi Onizawa
Masayasu Tanaka
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Renesas Electronics Corp
Original Assignee
Renesas Electronics Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Renesas Electronics Corp filed Critical Renesas Electronics Corp
Priority to US14/862,262 priority Critical patent/US20160086939A1/en
Publication of US20160086939A1 publication Critical patent/US20160086939A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/08Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/0843Source or drain regions of field-effect devices
    • H01L29/0847Source or drain regions of field-effect devices of field-effect transistors with insulated gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/02Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
    • H01L27/04Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
    • H01L27/06Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration
    • H01L27/0611Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration integrated circuits having a two-dimensional layout of components without a common active region
    • H01L27/0617Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration integrated circuits having a two-dimensional layout of components without a common active region comprising components of the field-effect type
    • H01L27/0629Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including a plurality of individual components in a non-repetitive configuration integrated circuits having a two-dimensional layout of components without a common active region comprising components of the field-effect type in combination with diodes, or resistors, or capacitors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0603Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
    • H01L29/0607Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration
    • H01L29/0611Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices
    • H01L29/0615Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE]
    • H01L29/0619Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE] with a supplementary region doped oppositely to or in rectifying contact with the semiconductor containing or contacting region, e.g. guard rings with PN or Schottky junction
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/43Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/45Ohmic electrodes
    • H01L29/456Ohmic electrodes on silicon
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66083Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by variation of the electric current supplied or the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched, e.g. two-terminal devices
    • H01L29/6609Diodes
    • H01L29/66143Schottky diodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66446Unipolar field-effect transistors with an active layer made of a group 13/15 material, e.g. group 13/15 velocity modulation transistor [VMT], group 13/15 negative resistance FET [NERFET]
    • H01L29/66462Unipolar field-effect transistors with an active layer made of a group 13/15 material, e.g. group 13/15 velocity modulation transistor [VMT], group 13/15 negative resistance FET [NERFET] with a heterojunction interface channel or gate, e.g. HFET, HIGFET, SISFET, HJFET, HEMT
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66568Lateral single gate silicon transistors
    • H01L29/66659Lateral single gate silicon transistors with asymmetry in the channel direction, e.g. lateral high-voltage MISFETs with drain offset region, extended drain MISFETs
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/778Field effect transistors with two-dimensional charge carrier gas channel, e.g. HEMT ; with two-dimensional charge-carrier layer formed at a heterojunction interface
    • H01L29/7786Field effect transistors with two-dimensional charge carrier gas channel, e.g. HEMT ; with two-dimensional charge-carrier layer formed at a heterojunction interface with direct single heterostructure, i.e. with wide bandgap layer formed on top of active layer, e.g. direct single heterostructure MIS-like HEMT
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7833Field effect transistors with field effect produced by an insulated gate with lightly doped drain or source extension, e.g. LDD MOSFET's; DDD MOSFET's
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/7833Field effect transistors with field effect produced by an insulated gate with lightly doped drain or source extension, e.g. LDD MOSFET's; DDD MOSFET's
    • H01L29/7835Field effect transistors with field effect produced by an insulated gate with lightly doped drain or source extension, e.g. LDD MOSFET's; DDD MOSFET's with asymmetrical source and drain regions, e.g. lateral high-voltage MISFETs with drain offset region, extended drain MISFETs
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/86Types of semiconductor device ; Multistep manufacturing processes therefor controllable only by variation of the electric current supplied, or only the electric potential applied, to one or more of the electrodes carrying the current to be rectified, amplified, oscillated or switched
    • H01L29/861Diodes
    • H01L29/872Schottky diodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/0603Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions
    • H01L29/0607Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration
    • H01L29/0611Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices
    • H01L29/0615Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions characterised by particular constructional design considerations, e.g. for preventing surface leakage, for controlling electric field concentration or for internal isolations regions for preventing surface leakage or controlling electric field concentration for increasing or controlling the breakdown voltage of reverse biased devices by the doping profile or the shape or the arrangement of the PN junction, or with supplementary regions, e.g. junction termination extension [JTE]
    • H01L29/063Reduced surface field [RESURF] pn-junction structures
    • H01L29/0634Multiple reduced surface field (multi-RESURF) structures, e.g. double RESURF, charge compensation, cool, superjunction (SJ), 3D-RESURF, composite buffer (CB) structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/12Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/20Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only AIIIBV compounds
    • H01L29/2003Nitride compounds
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/402Field plates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/42356Disposition, e.g. buried gate electrode
    • H01L29/4236Disposition, e.g. buried gate electrode within a trench, e.g. trench gate electrode, groove gate electrode
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/43Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/49Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
    • H01L29/4916Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET the conductor material next to the insulator being a silicon layer, e.g. polysilicon doped with boron, phosphorus or nitrogen
    • H01L29/4925Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET the conductor material next to the insulator being a silicon layer, e.g. polysilicon doped with boron, phosphorus or nitrogen with a multiple layer structure, e.g. several silicon layers with different crystal structure or grain arrangement
    • H01L29/4933Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET the conductor material next to the insulator being a silicon layer, e.g. polysilicon doped with boron, phosphorus or nitrogen with a multiple layer structure, e.g. several silicon layers with different crystal structure or grain arrangement with a silicide layer contacting the silicon layer, e.g. Polycide gate

Definitions

  • the present invention relates to a semiconductor device, and to a technique applicable to, for example, a semiconductor device having a diode.
  • Rectifying devices are often used in an electric circuit.
  • diodes such as a Schottky barrier diode are often used as rectifying devices.
  • Schottky barrier diodes formed using a semiconductor substrate include, for example, a diode disclosed in Japanese Unexamined Patent Publication No. H05-55553.
  • a Schottky barrier diode disclosed in Japanese Unexamined Patent Publication No. H05-55553 is configured such that an n + region is formed in a portion of the surface layer of an n region, and an electrode is connected to each of the n + region and the n region.
  • the Schottky barrier diode is formed together with a bipolar transistor.
  • the n region of the Schottky barrier diode is formed to have the same depth as that of a well.
  • Japanese Unexamined Patent Publication No. H09-55439 and Japanese Unexamined Patent Publication No. H10-28045 disclose semiconductor devices in which a MOS transistor and a Schottky barrier diode are formed together.
  • Japanese Unexamined Patent Publication No. H09-55439 discloses that a silicide is used as a Schottky electrode.
  • Japanese Unexamined Patent Publication No. H10-28045 discloses that an n region is caused to be adjacent to an n + region serving as a source or a drain of the MOS transistor, and that a Schottky electrode is connected to the n region.
  • Japanese Unexamined Patent Publication No. 2010-147387 and Japanese Unexamined Patent Publication No. 2011-243978 disclose that in compound semiconductor devices using two-dimensional electron gas, a Schottky electrode is provided in a region which is located between a gate electrode and a drain in an electron supply layer, and that the Schottky electrode is electrically connected to a source.
  • Japanese Unexamined Patent Publication No. 2005-175063 discloses that in a transistor including an n-type drift region, the transistor has a high withstanding voltage by providing a p-type impurity layer in the surface layer of a drift region.
  • One characteristic required for a Schottky barrier diode is its low on-resistance.
  • the inventor has examined a reduction in the on-resistance without increasing the number of manufacturing processes in the Schottky barrier diode formed together with a MOS transistor.
  • a depletion layer is formed between a drain and a channel due to the Schottky electrode, to thereby cause the on-resistance of a transistor to be increased.
  • a first impurity region of a first conductivity type, a first low-concentration impurity region of a first conductivity type, a second impurity region of a first conductivity type, a second low-concentration impurity region of a first conductivity type, a first contact, and a second contact are formed in a substrate.
  • the first impurity region is a source and a drain of a transistor
  • the first low-concentration impurity region is an LDD region of the transistor.
  • the second impurity region has the same impurity concentration as that of the first impurity region.
  • the second low-concentration impurity region is connected to the second impurity region, and has the same impurity concentration as that of the first low-concentration impurity region.
  • the first contact is connected to the second impurity region, and the second contact is connected to the second low-concentration impurity region.
  • an element isolation film is not formed between the first contact and the second contact.
  • a gate electrode, a source region, a drain region, and a low-concentration impurity region are formed in a substrate.
  • the low-concentration impurity region is located between the gate electrode and the drain region when seen in a plan view.
  • a first contact is connected to the low-concentration impurity region.
  • the first contact is electrically connected to the source region.
  • a junction region is formed in a portion which is connected to the first contact in the low-concentration impurity region. The junction region has a higher carrier concentration than that of the low-concentration impurity region, and has a lower carrier concentration than that of the drain region.
  • a gate electrode, a source region, a drain region, and a low-concentration impurity region are formed in a substrate.
  • the low-concentration impurity region is located between the gate electrode and the drain region when seen in a plan view.
  • a first contact is connected to the low-concentration impurity region.
  • the first contact is electrically connected to the source region.
  • a junction region is formed in a portion which is connected to the first contact in the low-concentration impurity region.
  • N d N LDD ⁇ LDD 2 / ⁇ d 2 (1)
  • a gate electrode, a source region, a drain region, and a junction region are formed in a nitride semiconductor layer.
  • the junction region is located between the gate electrode and the drain region when seen in a plan view.
  • An impurity is introduced into the junction region, and a first contact is connected to the junction region. The first contact is electrically connected to the source region.
  • FIG. 1 is a cross-sectional view illustrating a configuration of a semiconductor device according to a first embodiment.
  • FIG. 2 is a circuit diagram illustrating an example of usage of a Schottky barrier diode.
  • FIG. 3 is a cross-sectional view illustrating an example of a method for manufacturing the semiconductor device shown in FIG. 1 .
  • FIG. 4 is a cross-sectional view illustrating an example of the method for manufacturing the semiconductor device shown in FIG. 1 .
  • FIG. 5 is a cross-sectional view illustrating an example of the method for manufacturing the semiconductor device shown in FIG. 1 .
  • FIG. 6 is a cross-sectional view illustrating a configuration of a semiconductor device according to a second embodiment.
  • FIG. 7 is a cross-sectional view illustrating a configuration of a semiconductor device according to a third embodiment.
  • FIG. 8 is a diagram illustrating a concentration profile of a second low-concentration impurity region in a depth direction.
  • FIG. 9 is a cross-sectional view illustrating a configuration of a semiconductor device according to a fourth embodiment.
  • FIG. 10 is a cross-sectional view illustrating a modified example of FIG. 9 .
  • FIG. 11 is a plan view illustrating a configuration of a semiconductor device according to a fifth embodiment.
  • FIG. 12 is a diagram illustrating a cross section taken along line B-B′ of FIG. 11 .
  • FIG. 13 is a diagram illustrating a cross section taken along line C-C′ of FIG. 11 .
  • FIG. 14 is a plan view illustrating a configuration of a semiconductor device according to a sixth embodiment.
  • FIG. 15 is a diagram illustrating a cross section taken along line D-D′ of FIG. 14 .
  • FIG. 16 is a cross-sectional view illustrating a configuration of a semiconductor device according to a seventh embodiment.
  • FIG. 17 is a diagram illustrating results obtained by simulating an impurity concentration N d required for setting the resistance of a first low-concentration impurity region to the same value as that before the formation of a junction region, when a depth ⁇ d of the junction region formed in a substrate is set to a variable.
  • FIG. 18 is a cross-sectional view illustrating a layout when a plurality of first transistors and Schottky barrier diodes shown in FIG. 16 are formed in one substrate.
  • FIG. 19 is a cross-sectional view illustrating a first modified example of the semiconductor device shown in FIG. 16 .
  • FIG. 20 is a cross-sectional view illustrating a second modified example of the semiconductor device shown in FIG. 16 .
  • FIG. 21 is a cross-sectional view illustrating a configuration of a semiconductor device according to an eighth embodiment.
  • FIGS. 22A and 22B are cross-sectional views illustrating a method for manufacturing a semiconductor device according to a ninth embodiment.
  • FIGS. 23A and 23B are cross-sectional views illustrating the method for manufacturing the semiconductor device according to the ninth embodiment.
  • FIGS. 24A and 24B are cross-sectional views illustrating a method for manufacturing of a semiconductor device according to a tenth embodiment.
  • FIGS. 25A and 25B are cross-sectional views illustrating the method for manufacturing the semiconductor device according to the tenth embodiment.
  • FIGS. 26A and 26B are cross-sectional views illustrating the method for manufacturing the semiconductor device according to the tenth embodiment.
  • FIGS. 27A and 27B are cross-sectional views illustrating the method for manufacturing the semiconductor device according to the tenth embodiment.
  • FIG. 28 is a cross-sectional view illustrating a configuration of a semiconductor device according to an eleventh embodiment.
  • FIG. 29 is a cross-sectional view illustrating a configuration of a semiconductor device according to a twelfth embodiment.
  • FIG. 30 is a cross-sectional view illustrating a configuration of a semiconductor device according to a thirteenth embodiment.
  • FIGS. 31A and 31B are cross-sectional views illustrating a method for manufacturing a semiconductor device according to a fourteenth embodiment.
  • FIGS. 32A and 32B are cross-sectional views illustrating the method for manufacturing the semiconductor device according to the fourteenth embodiment.
  • FIGS. 33A and 33B are cross-sectional views illustrating the method for manufacturing the semiconductor device according to the fourteenth embodiment.
  • FIG. 34 is a cross-sectional view illustrating a configuration of a semiconductor device according to a fifteenth embodiment.
  • FIG. 35 is a cross-sectional view illustrating a configuration of a semiconductor device according to a sixteenth embodiment.
  • FIG. 36 is a diagram illustrating a circuit included in a semiconductor device according to an eighteenth embodiment.
  • FIG. 37 is a diagram illustrating a circuit included in a semiconductor device according to a nineteenth embodiment.
  • FIG. 38 is a diagram illustrating a circuit included in a semiconductor device according to a twentieth embodiment.
  • FIG. 39 is a diagram illustrating a circuit included in a semiconductor device according to a twenty-first embodiment.
  • FIG. 40 is a cross-sectional view illustrating a modified example of the semiconductor device according to the fourteenth embodiment.
  • FIG. 41 is a cross-sectional view illustrating a configuration of a semiconductor device according to a seventeenth embodiment.
  • FIG. 1 is a cross-sectional view illustrating a configuration of a semiconductor device SC according to a first embodiment.
  • the semiconductor device SC includes a substrate SUB, first impurity regions SD 1 and SD 2 , first low-concentration impurity regions LDD 1 and LDD 2 , a second impurity region CS, a second low-concentration impurity region AND, a first contact CON 1 , and a second contact CON 2 .
  • the first impurity regions SD 1 and SD 2 , the first low-concentration impurity regions LDD 1 and LDD 2 , the second impurity region CS, and the second low-concentration impurity region AND are all formed in the substrate SUB, and are first conductivity types.
  • the substrate SUB is, for example, a semiconductor substrate such as a silicon substrate.
  • the first impurity regions SD 1 and SD 2 are a source and a drain of a first transistor TR 1 .
  • the first low-concentration impurity regions LDD 1 and LDD 2 are lightly doped drain (LDD) regions of the first transistor TR 1 .
  • the second impurity region CS are isolated from the first impurity regions SD 1 and SD 2 by an element isolation film STI, and has the same impurity concentration (impurity profile in a depth direction) as that of the first impurity regions SD 1 and SD 2 .
  • the second low-concentration impurity region AND is connected to the second impurity region CS, and has the same impurity concentration (impurity profile in a depth direction) as that of the first low-concentration impurity regions LDD 1 and LDD 2 .
  • the first contact CON 1 is ohmic-connected to the second impurity region CS, and the second contact CON 2 is connected to the second low-concentration impurity region AND.
  • the element isolation film STI is not formed between the first contact CON 1 and the second contact CON 2 .
  • the first contact CON 1 , the second impurity region CS, and the second low-concentration impurity region AND form a Schottky barrier diode SBD.
  • the second impurity region CS has the same impurity concentration as that of the first impurity regions SD 1 and SD 2 , and thus can be formed in the same process as forming the first impurity regions SD 1 and SD 2 .
  • the second low-concentration impurity region AND has the same impurity concentration as that of the first low-concentration impurity regions LDD 1 and LDD 2 , and thus can be formed in the same process as forming the first low-concentration impurity regions LDD 1 and LDD 2 . For this reason, it is not necessary to increase the number of processes for the purpose of forming the Schottky barrier diode SBD.
  • the element isolation film STI is not formed between the first contact CON 1 and the second contact CON 2 .
  • the length of a current path from the first contact CON 1 to the second contact CON 2 (that is, the length of the second low-concentration impurity region AND) is shortened. Therefore, the on-resistance of the Schottky barrier diode SBD is reduced.
  • the first conductivity type is an n-type.
  • the first conductivity type may be a p-type.
  • the substrate SUB is, for example, a p-type silicon substrate.
  • the element isolation film STI is formed in the substrate SUB.
  • the element isolation film STI is formed, for example, by an STI method.
  • the first transistor TR 1 and a second transistor TR 2 are formed in the substrate SUB.
  • the first transistor TR 1 is an n-type MOS transistor
  • the second transistor TR 2 is a p-type MOS transistor.
  • the first transistor TR 1 and the second transistor TR 2 constitute a complementary metal oxide semiconductor (CMOS).
  • CMOS complementary metal oxide semiconductor
  • a first transistor TR 1 includes the n + first impurity region SD 1 as a drain, and includes the n + first impurity region SD 2 as a source.
  • the first transistor TR 1 further includes the first low-concentration impurity regions LDD 1 and LDD 2 .
  • the first low-concentration impurity region LDD 1 is located between a gate electrode GE 1 and the first impurity region SD 1 of the first transistor TR 1 when seen in a plan view
  • the first low-concentration impurity region LDD 2 is located between the gate electrode GE 1 and the first impurity region SD 2 when seen in a plan view.
  • the first low-concentration impurity region LDD 1 is longer than the first low-concentration impurity region LDD 2 .
  • the first low-concentration impurity region LDD 1 may have the same length as that of the first low-concentration impurity region LDD 2 .
  • the second transistor TR 2 is formed in an n ⁇ well WEL.
  • the second transistor TR 2 includes a p + third impurity region SD 3 as a drain, and includes an n + third impurity region SD 4 as a source.
  • the second transistor TR 2 further includes third low-concentration impurity regions LDD 3 and LDD 4 .
  • the third low-concentration impurity region LDD 3 is located between a gate electrode GE 2 and the third impurity region SD 3 of the second transistor TR 2 when seen in a plan view
  • the third low-concentration impurity region LDD 4 is located between the gate electrode GE 2 and the third impurity region SD 4 when seen in a plan view.
  • the third low-concentration impurity region LDD 3 is longer than the third low-concentration impurity region LDD 4 .
  • the third low-concentration impurity region LDD 3 may have the same length as that of the third low-concentration impurity region LDD 4 .
  • a first silicide layer SIL 1 is formed in the surface layers of the first impurity regions SD 1 and SD 2
  • a silicide layer SIL 4 is formed in the surface layers of the third impurity regions SD 3 and SD 4
  • a silicide layer SIL 3 is formed in the surface layer of the gate electrode GE 1
  • a silicide layer SIL 5 is formed in the surface layer of the gate electrode GE 2 .
  • These silicides are, for example, TiSi, CoSi, NiSi, NiPtSi, or PtSi.
  • the Schottky barrier diode SBD is isolated from the first transistor TR 1 and the second transistor TR 2 by the element isolation film STI.
  • the second impurity region CS includes a second silicide layer SIL 2 in the surface layer.
  • the second silicide layer SIL 2 is a silicide made of the same metal as the first silicide layer SIL 1 . For this reason, the second silicide layer SIL 2 can be formed in the same process as forming the first silicide layer SIL 1 .
  • the second low-concentration impurity region AND is formed in the surface layer of the substrate SUB.
  • the silicide layer is not formed in the surface layer of the second low-concentration impurity region AND.
  • An insulating interlayer INSL is formed on the substrate SUB.
  • the first contact CON 1 , the second contact CON 2 , and contacts CON 3 to 6 are embedded in the insulating interlayer INSL. These contacts are configured such that the bottoms and the lateral sides thereof are covered by a barrier metal BM.
  • the barrier metal BM is, for example, a film in which a Ti layer and a TiN layer are laminated in this order.
  • the first contact CON 1 , the second contact CON 2 , and the contacts CON 3 to 6 are connected to interconnects INC different from each other.
  • the interconnect INC may be formed on the insulating interlayer INSL, and may be embedded in the surface layer of the insulating interlayer INSL. Meanwhile, at least two interconnects INC shown in FIG. 1 may be regions different from each other in one interconnect.
  • the first contact CON 1 is connected to the second silicide layer SIL 2 through the barrier metal BM.
  • the second silicide layer SIL 2 is formed, and thus the connection resistance between the first contact CON 1 and the second impurity region CS is reduced.
  • the second contact CON 2 is connected to the second low-concentration impurity region AND through the barrier metal BM.
  • the Schottky metal of the Schottky barrier diode SBD serves as the barrier metal BM. That is, according to such a structure, a process aimed at forming the Schottky metal may not be added.
  • the contact CON 3 is connected to the first silicide layer SIL 1 on the first impurity region SD 1
  • the contact CON 4 is connected to the first silicide layer SIL 1 on the first impurity region SD 2
  • the contact CON 5 is connected to the silicide layer SIL 4 on the third impurity region SD 3
  • the contact CON 6 is connected to the silicide layer SIL 4 on the third impurity region SD 4 .
  • a reference potential is applied to the substrate SUB through the p + impurity region SE 1 .
  • the impurity region SE 1 is connected to the first impurity region SD 2 .
  • the first silicide layer SIL 1 located on the first impurity region SD 2 extends up to the upper portion of the impurity region SE 1 .
  • the substrate SUB is connected to the contact CON 4 through the impurity region SE 1 and the first silicide layer SIL 1 .
  • a reference potential is applied to the well WEL through the n + impurity region SE 2 .
  • the impurity region SE 2 is connected to the third impurity region SD 4 .
  • the silicide layer SIL 4 located on the third impurity region SD 4 extends up to the upper portion of the impurity region SE 2 . According to such a structure, the well WEL is connected to the contact CON 6 through the impurity region SE 2 and the silicide layer SIL 4 .
  • FIG. 2 is a circuit diagram illustrating an example of usage of the Schottky barrier diode SBD.
  • the Schottky barrier diode SBD is used as a protection element of the first transistor TR 1 .
  • the Schottky barrier diode SBD is connected to the first transistor TR 1 in the reverse direction.
  • the first contact CON 1 (shown in FIG. 1 ) is connected to the contact CON 3 (shown in FIG. 1 i )
  • the second contact CON 2 shown in FIG. 1
  • FIGS. 3 to 5 are cross-sectional views illustrating an example of a method for manufacturing the semiconductor device SC shown in FIG. 1 .
  • the well WEL and the element isolation film STI are formed in the substrate SUB. Either the well WEL or the element isolation film STI may be formed in advance.
  • a gate insulating film and the gate electrode GE 1 of the first transistor TR 1 and a gate insulating film and the gate electrode GE 2 of the second transistor TR 2 are formed on the substrate SUB.
  • a resist pattern RES 1 is formed.
  • the resist pattern RES 1 covers a region in which the second transistor TR 2 is formed in the substrate SUB.
  • an n-type impurity is ion-implanted into the substrate SUB using the resist pattern RES 1 , the gate electrode GE 1 , and the element isolation film STI 1 as a mask.
  • the first low-concentration impurity regions LDD 1 and LDD 2 , and the second low-concentration impurity region AND are formed in the substrate SUB.
  • the resist pattern RES 1 is removed.
  • a resist pattern (not shown) is formed on the substrate SUB. This resist pattern covers a region in which the first transistor TR 1 and the Schottky barrier diode SBD are formed in the substrate SUB.
  • a p-type impurity is ion-implanted using the resist pattern, the element isolation film STI, and the gate electrode GE 2 as a mask. Thereby, the third low-concentration impurity regions LDD 3 and LDD 4 are formed in the substrate SUB. Thereafter, the resist pattern is removed.
  • a resist pattern RES 2 is formed.
  • the resist pattern RES 2 covers a region in which the second transistor TR 2 is formed in the substrate SUB, a region in which the impurity region SE 1 is formed, a region which is left in the first low-concentration impurity region LDD 1 , and a region which is left in the second low-concentration impurity region AND.
  • an n-type impurity is ion-implanted into the substrate SUB using the resist pattern RES 2 , the gate electrode GE 1 , the sidewall, and the element isolation film STI as a mask.
  • the first impurity regions SD 1 and SD 2 , and the second impurity region CS are formed in the substrate SUB.
  • the resist pattern RES 2 is removed.
  • a resist pattern (not shown) is formed on the substrate SUB. This resist pattern covers a region in which the first transistor TR 1 and the Schottky barrier diode SBD are formed in the substrate SUB, and a region in which the impurity region SE 2 is formed.
  • a p-type impurity is ion-implanted using the resist pattern, the element isolation film STI, the sidewall, and the gate electrode GE 2 as a mask. Thereby, the third low-concentration impurity regions LDD 3 and LDD 4 are formed in the substrate SUB. Thereafter, the resist pattern is removed.
  • the third low-concentration impurity region LDD 3 , the first low-concentration impurity region LDD 1 , and the second low-concentration impurity region AND are covered with an insulating film SBL.
  • the insulating film SBL is, for example, a silicon oxide, or a silicon nitride, and is used as a silicide block film.
  • a metal film for example, a Ni film or a Co film is formed on the insulating film SBL, the substrate SUB, the gate electrode GE 1 , the gate electrode GE 2 , and the element isolation film STI.
  • the metal film and the substrate SUB is heat-treated. Thereby, the first silicide layer SIL 1 , the second silicide layer SIL 2 , and the silicide layers SIL 3 to 5 are formed.
  • the metal film which is not made into silicide is removed.
  • the insulating interlayer INSL is formed.
  • a mask pattern (not shown) is formed on the insulating interlayer INSL, and the insulating interlayer INSL is etched using the mask pattern as a mask.
  • a plurality of through-holes for embedding the contacts are formed in the insulating interlayer INSL.
  • conductors are embedded within these through-holes.
  • the first contact CON 1 , the second contact CON 2 , and the contacts CON 3 to 6 are formed.
  • the interconnect INC is formed. Meanwhile, each contact and each interconnect may be formed by a damascene method.
  • the second impurity region CS is formed in the same process as forming the first impurity regions SD 1 and SD 2 .
  • the second low-concentration impurity region AND is formed in the same process as forming the first low-concentration impurity regions LDD 1 and LDD 2 .
  • the element isolation film STI is not formed between the first contact CON 1 and the second contact CON 2 .
  • the length of a current path from the first contact CON 1 to the second contact CON 2 (that is, the length of the second low-concentration impurity region AND) is shortened. Therefore, the on-resistance of the Schottky barrier diode SBD is reduced.
  • FIG. 6 is a cross-sectional view illustrating a configuration of a semiconductor device SC according to a second embodiment.
  • the semiconductor device SC according to the embodiment has the same configuration as that of the semiconductor device SC according to the first embodiment, except that a silicide layer SIL 6 (third silicide layer) is included.
  • SIL 6 third silicide layer
  • the silicide layer SIL 6 is formed in a region to which the second contact CON 2 is connected in the second low-concentration impurity region AND.
  • the second contact CON 2 is connected to the second low-concentration impurity region AND through the barrier metal BM and the silicide layer SIL 6 .
  • the Schottky metal of the Schottky barrier diode SBD serves as the silicide layer SIL 6 .
  • a method for manufacturing the semiconductor device SC according to the embodiment is the same as the method for manufacturing the semiconductor device SC according to the first embodiment, except for the pattern of the insulating film SBL.
  • FIG. 7 is a cross-sectional view illustrating a configuration of a semiconductor device SC according to a third embodiment.
  • the semiconductor device SC according to the embodiment has the same configuration as that of the semiconductor device SC according to the first embodiment, except that the leading end of the second contact CON 2 gains entrance to a region in which the second low-concentration impurity region AND is formed in the substrate SUB.
  • the leading end of the second contact CON 2 is rounded, and has no corner.
  • a method for manufacturing the semiconductor device SC according to the embodiment is the same as the method for manufacturing the semiconductor device SC according to the first embodiment, except for etching conditions when a through-hole is formed in the insulating interlayer INSL.
  • the through-hole is formed in the insulating interlayer INSL, at least the last etching condition becomes a condition in which Si is etched more easily than silicide.
  • the leading end of the through-hole for embedding the second contact CON 2 gains entrance to the region in which the second low-concentration impurity region AND is formed in the substrate SUB.
  • FIG. 8 is a diagram illustrating a concentration profile of the second low-concentration impurity region AND in a depth direction.
  • a region overlapping the leading end of the second contact CON 2 in the second low-concentration impurity region AND includes a region in which the impurity concentration decreases as the depth thereof increases.
  • the entirety of a region overlapping a rounded portion in the leading end of the second contact CON 2 in the depth direction has a decreasing impurity concentration as the depth thereof increases.
  • the region overlapping the leading end of the second contact CON 2 in the second low-concentration impurity region AND has a decreasing impurity concentration as the depth thereof increases. For this reason, it is possible to suppress the concentration of an electric field on the leading end of the second contact CON 2 .
  • leading end of the second contact CON 2 is rounded. For this reason, an electric field is not likely to be concentrated on a specific portion of the leading end of the second contact CON 2 .
  • FIG. 9 is a cross-sectional view illustrating a configuration of a semiconductor device SC according to a fourth embodiment.
  • the semiconductor device SC according to the embodiment has the same configuration as that of the semiconductor device SC according to the second embodiment, except that a second conductivity type region GRD is provided in the Schottky barrier diode SBD.
  • the second conductivity type region GRD is a p + impurity region, and is provided along the edge of the Schottky junction, that is, the edge of the silicide layer SIL 6 , when seen in a plan view.
  • the second conductivity type region GRD is formed in the same process as forming the third impurity regions SD 3 and SD 4 .
  • the second conductivity type region GRD is provided at both the edge on the second impurity region CS side and the edge on the element isolation film STI side in the silicide layer SIL 6 .
  • the second conductivity type region GRD may not be provided at the edge on the opposite side to the element isolation film STI in the silicide layer SIL 6 .
  • the embodiment it is also possible to obtain the same effect as that in the first embodiment.
  • the second conductivity type region GRD is formed, it is possible to prevent an electric field from being concentrated on the peripheral portion of the silicide layer SIL 6 .
  • FIG. 11 is a plan view illustrating a configuration of a semiconductor device SC according to a fifth embodiment.
  • FIG. 12 is a diagram illustrating a cross section taken along line B-B′ of FIG. 11 .
  • FIG. 13 is a diagram illustrating a cross section taken along line C-C′ of FIG. 11 .
  • the semiconductor device SC according to the embodiment is configured such that a plurality of first transistors TR 1 (or second transistors TR 2 ) are disposed within one element formation region, and a plurality of Schottky barrier diodes SBD are disposed within another element formation region.
  • the configuration of the Schottky barrier diode SBD is the same as those of any of the first to fourth embodiments.
  • FIGS. 12 and 13 show a case similar to that in the first embodiment.
  • the plurality of first transistors TR 1 are disposed so that the directions thereof are alternate with each other. For this reason, as shown in the cross-sectional view of FIG. 12 , two first transistors TR 1 adjacent to each other share the first impurity region SD 1 or the first impurity region SD 2 .
  • the plurality of Schottky barrier diodes SBD are disposed so that the directions thereof are alternate with each other. For this reason, as shown in the cross-sectional view of FIG. 13 , two Schottky barrier diodes SBD adjacent to each other share the second impurity region CS or the second low-concentration impurity region AND.
  • the two first transistors TR 1 adjacent to each other share the first impurity region SD 1 or the first impurity region SD 2
  • the two Schottky barrier diodes SBD adjacent to each other shares the second impurity region CS or the second low-concentration impurity region AND. For this reason, it is possible to reduce the size of the semiconductor device SC.
  • FIG. 14 is a plan view illustrating a configuration of a semiconductor device SC according to a sixth embodiment.
  • FIG. 15 is a diagram illustrating a cross section taken along line D-D′ of FIG. 14 .
  • the semiconductor device SC according to the embodiment is configured such that a transistor group constituted by two first transistors TR 1 (or second transistors TR 2 ) and a diode group constituted by two Schottky barrier diodes SBD are alternately disposed within one element formation region.
  • the configuration of one transistor group is as described with reference to FIG. 12 in the fifth embodiment, and the configuration of one diode group is as described with reference to FIG. 13 in the fifth embodiment.
  • FIG. 15 is a diagram illustrating a cross section taken along line D-D′ of FIG. 14 .
  • the first impurity region SD 1 of the first transistor TR 1 also serves as the second impurity region CS of the Schottky barrier diode SBD.
  • the first contact CON 1 is connected to the first impurity region SD 1 .
  • the configuration of the Schottky barrier diode SBD is the same as those of any of the first to fourth embodiments.
  • the drawing shows a case similar to that in the first embodiment.
  • the embodiment it is also possible to obtain the same effect as that in the fifth embodiment.
  • the first impurity region SD 1 also serves as the second impurity region CS, it is possible to reduce the size of the semiconductor device SC.
  • FIG. 16 is a cross-sectional view illustrating a configuration of a semiconductor device SC according to a seventh embodiment.
  • the semiconductor device SC according to the embodiment includes a substrate SUB, a gate electrode GE 1 , a first impurity region SD 1 serving as a drain, a first impurity region SD 2 serving as a source, a first low-concentration impurity region LDD 1 (low-concentration region), a junction region CNR (first junction region), and a first contact CON 1 .
  • the configurations of the substrate SUB, the gate electrode GE 1 , the first impurity region SD 1 , the first impurity region SD 2 , and the first low-concentration impurity region LDD 1 are the same as those in the first embodiment, and thus, the description thereof will not be repeated.
  • the first contact CON 1 is connected to a portion of the first low-concentration impurity region LDD 1 .
  • the material of the first contact CON 1 is a material for producing a Schottky junction in the interface with a substrate material, and a metal material of which the work function is normally located in a forbidden band of the substrate material is used.
  • a metal material of which the work function is normally located in a forbidden band of the substrate material is used.
  • Al, Ti, W, Cr, Mo, or an alloy thereof is used for a Si substrate, and Ni, Pt, other metals, an alloy thereof, or the like is used for a GaN substrate.
  • the contact CON 1 since the contact CON 1 functions as a Schottky electrode, the first contact CON 1 may be formed of materials other than those of another contact.
  • the junction region CNR is formed in a portion to which the first contact CON 1 is connected in the first low-concentration impurity region LDD 1 .
  • the junction region CNR has a higher impurity concentration than that of the first low-concentration impurity region LDD 1 , and has a lower impurity concentration than those of the first impurity region SD 1 and the first impurity region SD 2 .
  • the upper end of the first contact CON 1 is connected to the first impurity region SD 2 through an interconnect INC 1 and the contact CON 4 .
  • the first contact CON 1 is connected to the junction region CNR by a Schottky junction.
  • the first contact CON 1 functions as an anode of the Schottky barrier diode SBD
  • the first impurity region SD 1 functions as a cathode of the Schottky barrier diode SBD.
  • the junction region CNR has a higher impurity concentration than that of the first low-concentration impurity region LDD 1 . For this reason, the junction region CNR is not likely to be depleted even when the first contact CON 1 has a Schottky connection. For this reason, it is possible to suppress an increase in the on-resistance of the first transistor TR 1 .
  • the impurity concentration of the junction region CNR is set to N d
  • the depth of the junction region CNR is set to ⁇ d
  • the impurity concentration of the first low-concentration impurity region LDD 1 is set to N LDD
  • the depth of the first low-concentration impurity region LDD 1 is set to ⁇ LDD
  • N d N LDD ⁇ LDD 2 / ⁇ d 2 (1)
  • FIG. 17 shows results obtained by simulating the impurity concentration N d required for setting the resistance of the first low-concentration impurity region LDD 1 to the same value as that before the formation of the junction region CNR, when the depth ⁇ d of the junction region CNR formed in the substrate is set to a variable.
  • N d N LDD ⁇ LDD 2 / ⁇ d 2 .
  • the impurity concentration is a peak concentration when the impurity concentration distribution in a depth direction is approximated by a Gaussian distribution
  • the depth of the impurity region is dispersion when the impurity concentration distribution in a depth direction is approximated by a Gaussian distribution.
  • FIG. 18 is a cross-sectional view illustrating a layout when a plurality of first transistors TR 1 and Schottky barrier diodes SBD shown in FIG. 16 are formed in one substrate SUB.
  • the first transistors TR 1 adjacent to each other share the first impurity region SD 2 or the first impurity region SD 1 .
  • a first one of the first transistors TR 1 first transistor TR 1 on the right side of the drawing
  • a second one of the first transistors TR 1 located next thereto share the first impurity region SD 2 .
  • Such a layout is repeatedly taken, and thus a plurality of first transistors TR 1 can be disposed in a narrow space.
  • the junction region CNR is formed shallower than the first low-concentration impurity region LDD 1 .
  • the definition of the depth of the junction region CNR and the definition of the depth of the first low-concentration impurity region LDD 1 are the same as, for example, the definition used in the description relevant to FIG. 17 .
  • a method for manufacturing the semiconductor device SC according to the embodiment is as follows. First, a gate insulating film and the gate electrode GE 1 are formed in the substrate SUB. Next, impurities are implanted into the substrate SUB using the gate electrode GE 1 as a mask. Thereby, the first low-concentration impurity region LDD 1 is formed. Next, a mask pattern is formed on the substrate SUB, and impurities are implanted into the substrate SUB using the mask pattern as a mask. Thereby, the first impurity region SD 1 and the first impurity region SD 2 are formed. Thereafter, the mask pattern is removed. Next, another mask pattern is formed on the substrate SUB, and impurities are implanted into the substrate SUB using the mask pattern as a mask. Thereby, the junction region CNR is formed. Thereafter, the insulating interlayer INSL, the first contact CON 1 , the second contact CON 2 , the contact CON 4 , and the interconnect INC 1 are formed.
  • FIG. 19 is a cross-sectional view illustrating a first modified example of the semiconductor device SC shown in FIG. 16 .
  • the first low-concentration impurity region LDD 1 is formed deeper than the first impurity region SD 1 .
  • the first impurity region SD 1 is formed in a portion of the surface layer of the first low-concentration impurity region LDD 1 .
  • FIG. 20 is a cross-sectional view illustrating a second modified example of the semiconductor device SC shown in FIG. 16 .
  • the first impurity region SD 1 is deeper than the first low-concentration impurity region LDD 1 .
  • a low-concentration impurity region LDE is formed in the periphery of the first impurity region SD 1 .
  • the low-concentration impurity region LDE is formed in a region in which the first impurity region SD 1 is formed in the substrate SUB.
  • the low-concentration impurity region LDE is deeper than the first low-concentration impurity region LDD 1 .
  • the first impurity region SD 1 is formed in the inside of the low-concentration impurity region LDE.
  • the first contact CON 1 is connected to a region in which the junction region CNR is formed in the first low-concentration impurity region LDD 1 .
  • the junction region CNR has a higher impurity concentration than that of the first low-concentration impurity region LDD 1 . For this reason, the junction region CNR is not likely to be depleted even when the first contact CON 1 has a Schottky connection. Therefore, it is possible to suppress an increase in the on-resistance of the first transistor TR 1 .
  • FIG. 21 is a cross-sectional view illustrating a configuration of a semiconductor device SC according to an eighth embodiment.
  • the semiconductor device SC according to the embodiment has the same configuration as that of the semiconductor device SC according to the seventh embodiment, except that the junction region CNR is deeper than the first low-concentration impurity region LDD 1 .
  • the junction region CNR can be deepened, it is possible to reduce the impurity concentration of the junction region CNR as expressed in Expression (1) shown in the seventh embodiment. Thereby, it is possible to suppress the concentration of an electric field in the junction region CNR.
  • FIGS. 22A and 22B and FIGS. 23A and 23B are cross-sectional views illustrating a method for manufacturing a semiconductor device SC according to a ninth embodiment.
  • a gate insulating film, a gate electrode GE 1 , a first low-concentration impurity region LDD 1 , a first impurity region SD 1 , a first impurity region SD 2 , and a junction region CNR are formed in a substrate SUB. Meanwhile, these configurations are the same as those in FIG. 16 , but may be the same as the examples shown in FIGS. 19 to 21 .
  • an insulating interlayer INSL 1 is formed on the substrate SUB and the gate electrode GE 1 .
  • a connection hole for embedding the first contact CON 1 in the insulating interlayer INSL 1 is formed.
  • a conductive film is formed in the connection hole and on the insulating interlayer INSL 1 .
  • a mask pattern (not shown) is formed on the conductive film, and the conductive film is etched using the mask pattern as a mask.
  • the contact CON 1 and a field plate electrode FP are formed.
  • the field plate electrode FP is located on the insulating interlayer INSL 1 , and extends from the upper portion of the first contact CON 1 toward the first impurity region SD 1 , when seen in a plan view. Thereafter, the mask pattern is removed.
  • an insulating interlayer INSL 2 is formed on the insulating interlayer INSL 1 and the field plate electrode FP.
  • a connection hole located on the field plate electrode FP is formed in the insulating interlayer INSL 2
  • a connection hole for embedding the contact CON 4 is formed in the insulating interlayer INSL 2 and the insulating interlayer INSL 1 .
  • a conductive film is formed in these connection holes and on the insulating interlayer INSL 2 .
  • a mask pattern (not shown) is formed on the conductive film, and the conductive film is etched using the mask pattern as a mask. Thereby, a via, connected to the contact CON 4 , the interconnect INC 1 , and the field plate electrode FP, is formed.
  • the interconnect INC 1 connects the contact CON 4 to the via. Thereafter, the mask pattern is removed.
  • the field plate electrode FP is formed, it is possible to suppress the concentration of an electric field on a portion overlapping the end of the gate electrode GE 1 , when seen in a plan view, in the first low-concentration impurity region LDD 1 .
  • FIGS. 24A and 24B to FIGS. 27A and 27B are cross-sectional views illustrating a method for manufacturing a semiconductor device SC according to a tenth embodiment.
  • a first low-concentration impurity region LDD 1 , a first impurity region SD 1 , a first impurity region SD 2 , and a junction region CNR are formed in a substrate SUB. Meanwhile, these configurations are the same as those in FIG. 16 , but may be the same as the examples shown in FIGS. 19 to 21 .
  • an insulating interlayer INSL 1 is formed on the substrate SUB.
  • an opening is formed in the insulating interlayer INSL 1 .
  • the opening is located in a region in which a gate electrode GE 1 is formed on the substrate SUB.
  • a gate insulating film GINS is formed on the substrate SUB located within the opening of the insulating interlayer INSL 1 .
  • the gate insulating film GINS is formed by a deposition method. For this reason, the gate insulating film GINS is also formed on the insulating interlayer INSL 1 .
  • a conductive film serving as the gate electrode GE 1 for example, a polysilicon film is formed on the gate insulating film GINS.
  • the polysilicon film is selectively removed.
  • the gate electrode GE 1 is formed.
  • the gate electrode GE 1 extends along the upper portion of the insulating interlayer INSL 1 in a direction in which a portion thereof is close to the first impurity region SD 1 , when seen in a plan view. This extending portion serves as a gate field plate GFP.
  • an insulating interlayer INSL 2 is formed on the gate electrode GE 1 and the gate insulating film GINS.
  • the first contact CON 1 is embedding in the insulating interlayer INSL 2 , the gate insulating film GINS, and the insulating interlayer INSL 1 , and the field plate electrode FP is formed on the insulating interlayer INSL 2 .
  • a forming method thereof is the same as the method for embedding the first contact CON 1 in the insulating interlayer INSL 1 in the ninth embodiment, and forming the field plate electrode FP on the insulating interlayer INSL 1 .
  • an insulating interlayer INSL 3 is formed on the insulating interlayer INSL 2 and the field plate electrode FP.
  • a via connected to the field plate electrode FP is embedded in the insulating interlayer INSL 3
  • an interconnect INC 1 is formed on the insulating interlayer INSL 3
  • the contact CON 4 is embedded in the insulating interlayers INSL 3 and INSL 2 , the gate insulating film GINS, and the insulating interlayer INSL 1 .
  • a forming method thereof is the same as the method for embedding the contact CON 4 in the insulating interlayers INSL 1 and INSL 2 in the ninth embodiment, forming the interconnect INC 1 on the insulating interlayer INSL 2 , and embedding the via in the insulating interlayer INSL 2 .
  • the gate field plate GFP is formed in the gate electrode GE 1 , it is possible to further suppress the concentration of an electric field on a portion overlapping the end of the gate electrode GE 1 , when seen in a plan view, in the first low-concentration impurity region LDD 1 .
  • FIG. 28 is a cross-sectional view illustrating a configuration of a semiconductor device SC according to an eleventh embodiment.
  • the semiconductor device SC according to the embodiment has the same configuration as that of the semiconductor device SC according to the seventh embodiment, except that the substrate SUB is a compound semiconductor substrate.
  • the substrate SUB is a substrate obtained by growing a nitride semiconductor layer CSL on a support substrate BSE with a buffer layer BUF interposed therebetween.
  • the support substrate BSE is, for example, a silicon substrate
  • the nitride semiconductor layer CSL is, for example, GaN or AlGaN.
  • the first impurity regions SD 1 and SD 2 , the first low-concentration impurity region LDD 1 , and the junction region CNR are formed in the nitride semiconductor layer CSL.
  • the gate insulating film GINS is formed on the nitride semiconductor layer CSL by a deposition method.
  • a method for manufacturing the semiconductor device SC according to the embodiment is the same as the method for manufacturing the semiconductor device SC according to the seventh embodiment.
  • the semiconductor device SC using the nitride semiconductor layer CSL it is also possible to obtain the same effect as that in the seventh embodiment.
  • FIG. 29 is a cross-sectional view illustrating a configuration of a semiconductor device SC according to a twelfth embodiment.
  • the semiconductor device SC according to the embodiment has the same configuration as that of the semiconductor device SC according to the eleventh embodiment, except for the following point.
  • an electron supply layer EPL is formed on the nitride semiconductor layer CSL (device layer).
  • the electron supply layer EPL is formed of a material having a lattice constant different from that of the nitride semiconductor layer CSL.
  • the electron supply layer EPL is, for example, AlGaN.
  • a two-dimensional electron gas 2DEG is formed at the interface with the electron supply layer EPL in the nitride semiconductor layer CSL.
  • the two-dimensional electron gas 2DEG connects the first impurity region SD 1 to the first impurity region SD 2 . That is, the first transistor TR 1 according to the embodiment uses the two-dimensional electron gas 2DEG as a current path. For this reason, the first transistor TR 1 does not have a gate insulating film.
  • the junction region CNR is formed in a portion located between the gate electrode GE 1 and the first impurity region SD 1 in the surface layer of the nitride semiconductor layer CSL. Meanwhile, in the example shown in the drawing, the junction region CNR is deeper than the layer in which the two-dimensional electron gas 2DEG is formed.
  • a region in which the gate electrode GE 1 is formed in the electron supply layer EPL is thinner than other regions of the electron supply layer EPL. Thereby, the threshold voltage of the first transistor TR 1 increases.
  • the region in which the gate electrode GE 1 is formed in the electron supply layer EPL may also have the same thickness as those of other regions.
  • the two-dimensional electron gas 2DEG corresponds to the first low-concentration impurity region LDD 1 . Therefore, the surface peak concentration of the two-dimensional electron gas 2DEG is equivalent to N LDD , and the depth of the two-dimensional electron gas 2DEG is equivalent to ⁇ LDD .
  • the polarity of a portion overlapping the gate electrode GE 1 when seen in a plan view, in the electron supply layer EPL may be set to be reverse to that of the junction region CNR. In this manner, the threshold voltage of the first transistor TR 1 also increases.
  • FIG. 30 is a cross-sectional view illustrating a configuration of a semiconductor device SC according to a thirteenth embodiment.
  • the semiconductor device SC according to the embodiment has the same configuration as that of the semiconductor device SC according to the twelfth embodiment, except for the following point.
  • the electron supply layer EPL is not formed in a region overlapping the gate electrode GE 1 when seen in a plan view. Instead, the insulating interlayer INSL is formed in the region overlapping the gate electrode GE 1 , when seen in a plan view, in the upper portion of the nitride semiconductor layer CSL.
  • the electron supply layer EPL has an opening in a region in which the gate electrode GE 1 is formed.
  • the gate insulating film GINS is formed on the nitride semiconductor layer CSL located within the opening and on the electron supply layer EPL, by a deposition method. For this reason, the semiconductor device SC according to the embodiment becomes a normally-off type.
  • the electron supply layer EPL is not formed below the gate electrode GE 1 , it is possible to reduce a gate leakage current, and to increase the threshold voltage of the first transistor TR 1 .
  • FIGS. 31A and 31B to FIGS. 33A and 33B are cross-sectional views illustrating a method for manufacturing a semiconductor device SC according to a fourteenth embodiment.
  • the substrate SUB is prepared.
  • the electron supply layer EPL is epitaxially grown on the nitride semiconductor layer CSL (device layer) of the substrate SUB.
  • the two-dimensional electron gas 2DEG is formed in the surface layer of the nitride semiconductor layer CSL.
  • impurities are implanted into the nitride semiconductor layer CSL and the electron supply layer EPL, and the first impurity region SD 1 and the first impurity region SD 2 are formed. Further, impurities are implanted into the electron supply layer EPL, and the junction region CNR is formed.
  • the portion located in the region in which the gate electrode GE 1 is formed in the electron supply layer EPL is removed. Thereby, an opening is formed in the electron supply layer EPL.
  • the nitride semiconductor layer CSL is exposed at the bottom of the opening.
  • the gate insulating film GINS is formed on the electron supply layer EPL and on the nitride semiconductor layer CSL located within the opening of the electron supply layer EPL, by a deposition method.
  • a conductive film serving as the gate electrode GE 1 is formed on the gate insulating film GINS, and the conductive film is selectively removed. Thereby, the gate electrode GE 1 is formed in a portion located within the opening of the electron supply layer EPL in the gate insulating film GINS.
  • the insulating interlayer INSL is formed on the gate insulating film GINS and the gate electrode GE 1 .
  • the first contact CON 1 , the second contact CON 2 , and the contact CON 4 are embedded in the insulating interlayer INSL.
  • the junction region CNR is formed in the electron supply layer EPL, the second contact CON 2 does not pass through the electron supply layer EPL,
  • the interconnect INC 1 is formed on the insulating interlayer INSL.
  • junction region CNR is formed in the electron supply layer EPL, it is possible to suppress a decrease in the carrier mobility in the two-dimensional electron gas 2DEG by the junction region CNR.
  • the gate insulating film GINS may gain entrance to the surface layer of the nitride semiconductor layer CSL.
  • the two-dimensional electron gas 2DEG is disconnected by the gate insulating film GINS.
  • a space may be present between the first impurity region SD 2 and the gate electrode GE 1 .
  • the two-dimensional electron gas 2DEG is also formed in the surface layer of the nitride semiconductor layer CSL located in the space.
  • FIG. 34 is a cross-sectional view illustrating a configuration of a semiconductor device SC according to a fifteenth embodiment.
  • the semiconductor device SC according to the embodiment has the same configuration as that of the semiconductor device SC according to the eleventh embodiment, except that the electron supply layer EPL is included instead of the gate insulating film GINS.
  • the electron supply layer EPL is formed in a region located between the first impurity region SD 2 and the first low-concentration impurity region LDD 1 in the upper portion of the nitride semiconductor layer CSL.
  • the gate electrode GE 1 is formed on the electron supply layer EPL.
  • the embodiment it is also possible to obtain the same effect as that in the eleventh embodiment.
  • the two-dimensional electron gas 2DEG is formed in a channel region, it is possible to reduce the channel resistance of the first transistor TR 1 .
  • FIG. 35 is a cross-sectional view illustrating a configuration of a semiconductor device SC according to a sixteenth embodiment.
  • the semiconductor device SC according to the embodiment has the same configuration as that of the semiconductor device SC according to the seventh embodiment, except that the leading end of the first contact CON 1 gains entrance to a region in which the junction region CNR is formed in the first low-concentration impurity region LDD 1 .
  • FIG. 41 is a cross-sectional view illustrating a configuration of a semiconductor device SC according to a seventeenth embodiment.
  • the semiconductor device SC according to the embodiment has the same configuration as those of any of the seventh to sixteenth embodiments, except that a second junction region CNR 2 and a second conductivity type region DF 2 are included. Meanwhile, in the example shown in the drawing, the same case as that in the seventh embodiment is shown.
  • the second junction region CNR 2 is a second conductivity type impurity region, and is formed in the first low-concentration impurity region LDD 1 .
  • the second junction region CNR 2 is located between the junction region CNR (first junction region) and the first impurity region SD 1 serving as a drain, when seen in a plan view.
  • the second conductivity type region DF 2 is a second conductivity type impurity region, and is formed in the surface layer of the first low-concentration impurity region LDD 1 .
  • the second conductivity type region DF 2 is located between the second junction region CNR 2 and the first impurity region SD 1 serving as a drain, when seen in a plan view, and is connected to the second junction region CNR 2 . For this reason, a potential applied to the interconnect INC 1 is transmitted to the second conductivity type region DF 2 through the first contact CON 1 and the second junction region CNR 2 .
  • the second junction region CNR 2 preferably has a higher impurity concentration than that of the second conductivity type region DF 2 .
  • the second junction region CNR 2 may be a portion of a region of the second conductivity type region DF 2 .
  • the second conductivity type region DF 2 and the second junction region CNR 2 are formed integrally with each other.
  • the first contact CON 1 is connected to a portion of the second conductivity type region DF 2 .
  • the second conductivity type region DF 2 is located between the first impurity region SD 1 and the junction region CNR. For this reason, it is possible to further increase a withstanding voltage between the first impurity region SD 1 serving as a drain and the gate electrode GE 1 .
  • a source potential is applied to the second junction region CNR 2 through the interconnect INC 1 . For this reason, since the potential of the second conductivity type region DF 2 is stabilized by the source potential, it is possible to further increase the withstanding voltage between the first impurity region SD 1 and the gate electrode GE 1 .
  • FIG. 36 is a diagram illustrating a circuit included in a semiconductor device SC according to an eighteenth embodiment.
  • the circuit shown in the drawing is a charge pump circuit. Specifically, two Schottky barrier diodes SBD are connected in series to each other in the same direction, a second low-concentration impurity region AND of the Schottky barrier diode SBD on the upstream side is connected to a gate electrode GE 1 of a first transistor TR 1 and a gate electrode GE 2 of a second transistor TR 2 .
  • a second impurity region CS of the Schottky barrier diode SBD on the upstream side is connected to a source of the second transistor TR 2 and a drain of the first transistor TR 1 through a capacitive element CND 1 .
  • the second impurity region CS of the Schottky barrier diode SBD on the downstream side is grounded through a capacitive element CND 2 .
  • a drain of the second transistor TR 2 is connected to a power supply interconnect Vcc, and a source of the first transistor TR 1 is grounded.
  • the Schottky barrier diode SBD has the same configuration as those of any of the first to seventeenth embodiments. For this reason, in the embodiment, it is also possible to obtain the same effect as those in any of the first to seventeenth embodiments.
  • FIG. 37 is a diagram illustrating a circuit included in a semiconductor device SC according to a nineteenth embodiment.
  • the circuit shown in the drawing is a DC-to-DC converter circuit.
  • a Schottky barrier diode SBD is connected to an input terminal of the DC-to-DC converter circuit through a inductor IND 1 .
  • a first impurity region SD 1 of a first transistor TR 1 is connected between the inductor IND 1 and the Schottky barrier diode SBD, and a first impurity region SD 2 of the first transistor TR 1 is grounded.
  • an output terminal of the Schottky barrier diode SBD is connected to an output terminal of the DC-to-DC converter circuit.
  • the output terminal and the Schottky barrier diode SBD are installed with a capacitive element CND 3 interposed therebetween.
  • the Schottky barrier diode SBD has the same configuration as those of any of the first to seventeenth embodiments. For this reason, in the embodiment, it is also possible to obtain the same effect as those in any of the first to seventeenth embodiments.
  • FIG. 38 is a diagram illustrating a circuit included in a semiconductor device SC according to a twentieth embodiment.
  • a single-layer inverter circuit used as a DC-to-AC converter circuit.
  • This circuit includes two first transistors TR 1 and two second transistors TR 2 .
  • Schottky barrier diodes SBD are connected parallel to the first transistors TR 1 and the second transistors TR 2 in the reverse direction.
  • the Schottky barrier diode SBD has the same configuration as those of any of the first to seventeenth embodiments. For this reason, in the embodiment, it is also possible to obtain the same effect as those in any of the first to seventeenth embodiments.
  • FIG. 39 is a diagram illustrating a circuit included in a semiconductor device SC according to a twenty-first embodiment.
  • a switching regulator configured such that a second transistor TR 2 and a first transistor TR 1 are connected in series to each other with respect to a power supply.
  • a Schottky barrier diode SBD is connected parallel to the first transistor TR 1 in the reverse direction.
  • an output terminal of the switching regulator is connected to connection portions of the second transistor TR 2 and the first transistor TR 1 through an inductor IND 2 .
  • a capacitive element CND 4 is connected between the output terminal and a ground terminal of the switching regulator.
  • the Schottky barrier diode SBD has the same configuration as those of any of the first to seventeenth embodiments. For this reason, in the embodiment, it is also possible to obtain the same effect as those in any of the first to seventeenth embodiments.

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Ceramic Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Electrodes Of Semiconductors (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)

Abstract

A first contact, a second impurity region, and a second low-concentration impurity region form a Schottky barrier diode. The second impurity region has the same impurity concentration as those of first impurity regions, and thus can be formed in the same process as forming the first impurity regions. In addition, the second low-concentration impurity region has the same impurity concentration as those of first low-concentration impurity regions, and thus can be formed in the same process as forming the first low-concentration impurity regions.

Description

  • This application is based on Japanese patent application Nos. 2012-215138 and 2013-048879, the contents of which are incorporated hereinto by reference.
  • BACKGROUND
  • 1. Technical Field
  • The present invention relates to a semiconductor device, and to a technique applicable to, for example, a semiconductor device having a diode.
  • 2. Related Art
  • Rectifying devices are often used in an electric circuit. In semiconductor devices, diodes such as a Schottky barrier diode are often used as rectifying devices.
  • Schottky barrier diodes formed using a semiconductor substrate include, for example, a diode disclosed in Japanese Unexamined Patent Publication No. H05-55553. A Schottky barrier diode disclosed in Japanese Unexamined Patent Publication No. H05-55553 is configured such that an n+ region is formed in a portion of the surface layer of an n region, and an electrode is connected to each of the n+ region and the n region. In Japanese Unexamined Patent Publication No. H05-55553, the Schottky barrier diode is formed together with a bipolar transistor. The n region of the Schottky barrier diode is formed to have the same depth as that of a well.
  • In addition, Japanese Unexamined Patent Publication No. H09-55439 and Japanese Unexamined Patent Publication No. H10-28045 disclose semiconductor devices in which a MOS transistor and a Schottky barrier diode are formed together. Particularly, Japanese Unexamined Patent Publication No. H09-55439 discloses that a silicide is used as a Schottky electrode. In addition, Japanese Unexamined Patent Publication No. H10-28045 discloses that an n region is caused to be adjacent to an n+ region serving as a source or a drain of the MOS transistor, and that a Schottky electrode is connected to the n region.
  • In addition, Japanese Unexamined Patent Publication No. 2010-147387 and Japanese Unexamined Patent Publication No. 2011-243978 disclose that in compound semiconductor devices using two-dimensional electron gas, a Schottky electrode is provided in a region which is located between a gate electrode and a drain in an electron supply layer, and that the Schottky electrode is electrically connected to a source.
  • Further, a non-patent document (S. Snakaran et al., J. Solid-State Circuit, 42, P. 1058, 2007) discloses that an element isolation film is located between two electrodes of a Schottky barrier diode.
  • Meanwhile, Japanese Unexamined Patent Publication No. 2005-175063 discloses that in a transistor including an n-type drift region, the transistor has a high withstanding voltage by providing a p-type impurity layer in the surface layer of a drift region.
  • SUMMARY
  • One characteristic required for a Schottky barrier diode is its low on-resistance. The inventor has examined a reduction in the on-resistance without increasing the number of manufacturing processes in the Schottky barrier diode formed together with a MOS transistor.
  • In addition, the inventor has considered that in the method disclosed in Japanese Unexamined Patent Publication No. 2010-147387 and Japanese Unexamined Patent Publication No. 2011-243978, a depletion layer is formed between a drain and a channel due to the Schottky electrode, to thereby cause the on-resistance of a transistor to be increased.
  • Other problems and novel features will be made clearer from the description and the accompanying drawings of the present specification.
  • In one embodiment, a first impurity region of a first conductivity type, a first low-concentration impurity region of a first conductivity type, a second impurity region of a first conductivity type, a second low-concentration impurity region of a first conductivity type, a first contact, and a second contact are formed in a substrate. The first impurity region is a source and a drain of a transistor, and the first low-concentration impurity region is an LDD region of the transistor. The second impurity region has the same impurity concentration as that of the first impurity region. The second low-concentration impurity region is connected to the second impurity region, and has the same impurity concentration as that of the first low-concentration impurity region. The first contact is connected to the second impurity region, and the second contact is connected to the second low-concentration impurity region. When seen in a plan view, an element isolation film is not formed between the first contact and the second contact.
  • In another embodiment, a gate electrode, a source region, a drain region, and a low-concentration impurity region are formed in a substrate. The low-concentration impurity region is located between the gate electrode and the drain region when seen in a plan view. A first contact is connected to the low-concentration impurity region. The first contact is electrically connected to the source region. A junction region is formed in a portion which is connected to the first contact in the low-concentration impurity region. The junction region has a higher carrier concentration than that of the low-concentration impurity region, and has a lower carrier concentration than that of the drain region.
  • In another embodiment, a gate electrode, a source region, a drain region, and a low-concentration impurity region are formed in a substrate. The low-concentration impurity region is located between the gate electrode and the drain region when seen in a plan view. A first contact is connected to the low-concentration impurity region. The first contact is electrically connected to the source region. A junction region is formed in a portion which is connected to the first contact in the low-concentration impurity region. When an impurity concentration of the junction region is set to Nd, a depth of the junction region is set to σd, an impurity concentration of the low-concentration impurity region is set to NLDD, and a depth of the junction region is set to σLDD, the following Expression (1) is satisfied.

  • N d >N LDD·σLDD 2d 2  (1)
  • In another embodiment, a gate electrode, a source region, a drain region, and a junction region are formed in a nitride semiconductor layer. The junction region is located between the gate electrode and the drain region when seen in a plan view. An impurity is introduced into the junction region, and a first contact is connected to the junction region. The first contact is electrically connected to the source region.
  • According to the above-mentioned embodiments, it is possible to reduce an on-resistance without increasing the number of manufacturing processes in a Schottky barrier diode formed together with a MOS transistor.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The above and other objects, advantages and features of the present invention will be more apparent from the following description of certain preferred embodiments taken in conjunction with the accompanying drawings, in which:
  • FIG. 1 is a cross-sectional view illustrating a configuration of a semiconductor device according to a first embodiment.
  • FIG. 2 is a circuit diagram illustrating an example of usage of a Schottky barrier diode.
  • FIG. 3 is a cross-sectional view illustrating an example of a method for manufacturing the semiconductor device shown in FIG. 1.
  • FIG. 4 is a cross-sectional view illustrating an example of the method for manufacturing the semiconductor device shown in FIG. 1.
  • FIG. 5 is a cross-sectional view illustrating an example of the method for manufacturing the semiconductor device shown in FIG. 1.
  • FIG. 6 is a cross-sectional view illustrating a configuration of a semiconductor device according to a second embodiment.
  • FIG. 7 is a cross-sectional view illustrating a configuration of a semiconductor device according to a third embodiment.
  • FIG. 8 is a diagram illustrating a concentration profile of a second low-concentration impurity region in a depth direction.
  • FIG. 9 is a cross-sectional view illustrating a configuration of a semiconductor device according to a fourth embodiment.
  • FIG. 10 is a cross-sectional view illustrating a modified example of FIG. 9.
  • FIG. 11 is a plan view illustrating a configuration of a semiconductor device according to a fifth embodiment.
  • FIG. 12 is a diagram illustrating a cross section taken along line B-B′ of FIG. 11.
  • FIG. 13 is a diagram illustrating a cross section taken along line C-C′ of FIG. 11.
  • FIG. 14 is a plan view illustrating a configuration of a semiconductor device according to a sixth embodiment.
  • FIG. 15 is a diagram illustrating a cross section taken along line D-D′ of FIG. 14.
  • FIG. 16 is a cross-sectional view illustrating a configuration of a semiconductor device according to a seventh embodiment.
  • FIG. 17 is a diagram illustrating results obtained by simulating an impurity concentration Nd required for setting the resistance of a first low-concentration impurity region to the same value as that before the formation of a junction region, when a depth σd of the junction region formed in a substrate is set to a variable.
  • FIG. 18 is a cross-sectional view illustrating a layout when a plurality of first transistors and Schottky barrier diodes shown in FIG. 16 are formed in one substrate.
  • FIG. 19 is a cross-sectional view illustrating a first modified example of the semiconductor device shown in FIG. 16.
  • FIG. 20 is a cross-sectional view illustrating a second modified example of the semiconductor device shown in FIG. 16.
  • FIG. 21 is a cross-sectional view illustrating a configuration of a semiconductor device according to an eighth embodiment.
  • FIGS. 22A and 22B are cross-sectional views illustrating a method for manufacturing a semiconductor device according to a ninth embodiment.
  • FIGS. 23A and 23B are cross-sectional views illustrating the method for manufacturing the semiconductor device according to the ninth embodiment.
  • FIGS. 24A and 24B are cross-sectional views illustrating a method for manufacturing of a semiconductor device according to a tenth embodiment.
  • FIGS. 25A and 25B are cross-sectional views illustrating the method for manufacturing the semiconductor device according to the tenth embodiment.
  • FIGS. 26A and 26B are cross-sectional views illustrating the method for manufacturing the semiconductor device according to the tenth embodiment.
  • FIGS. 27A and 27B are cross-sectional views illustrating the method for manufacturing the semiconductor device according to the tenth embodiment.
  • FIG. 28 is a cross-sectional view illustrating a configuration of a semiconductor device according to an eleventh embodiment.
  • FIG. 29 is a cross-sectional view illustrating a configuration of a semiconductor device according to a twelfth embodiment.
  • FIG. 30 is a cross-sectional view illustrating a configuration of a semiconductor device according to a thirteenth embodiment.
  • FIGS. 31A and 31B are cross-sectional views illustrating a method for manufacturing a semiconductor device according to a fourteenth embodiment.
  • FIGS. 32A and 32B are cross-sectional views illustrating the method for manufacturing the semiconductor device according to the fourteenth embodiment.
  • FIGS. 33A and 33B are cross-sectional views illustrating the method for manufacturing the semiconductor device according to the fourteenth embodiment.
  • FIG. 34 is a cross-sectional view illustrating a configuration of a semiconductor device according to a fifteenth embodiment.
  • FIG. 35 is a cross-sectional view illustrating a configuration of a semiconductor device according to a sixteenth embodiment.
  • FIG. 36 is a diagram illustrating a circuit included in a semiconductor device according to an eighteenth embodiment.
  • FIG. 37 is a diagram illustrating a circuit included in a semiconductor device according to a nineteenth embodiment.
  • FIG. 38 is a diagram illustrating a circuit included in a semiconductor device according to a twentieth embodiment.
  • FIG. 39 is a diagram illustrating a circuit included in a semiconductor device according to a twenty-first embodiment.
  • FIG. 40 is a cross-sectional view illustrating a modified example of the semiconductor device according to the fourteenth embodiment.
  • FIG. 41 is a cross-sectional view illustrating a configuration of a semiconductor device according to a seventeenth embodiment.
  • DETAILED DESCRIPTION
  • The invention will be now described herein with reference to illustrative embodiments. Those skilled in the art will recognize that many alternative embodiments can be accomplished using the teachings of the present invention and that the invention is not limited to the embodiments illustrated for explanatory purposes.
  • Hereinafter, the embodiment of the invention will be described with reference to the accompanying drawings. In all the drawings, like elements are referenced by like reference numerals and descriptions thereof will not be repeated.
  • First Embodiment
  • FIG. 1 is a cross-sectional view illustrating a configuration of a semiconductor device SC according to a first embodiment. The semiconductor device SC includes a substrate SUB, first impurity regions SD1 and SD2, first low-concentration impurity regions LDD1 and LDD2, a second impurity region CS, a second low-concentration impurity region AND, a first contact CON1, and a second contact CON2. The first impurity regions SD1 and SD2, the first low-concentration impurity regions LDD1 and LDD2, the second impurity region CS, and the second low-concentration impurity region AND are all formed in the substrate SUB, and are first conductivity types. The substrate SUB is, for example, a semiconductor substrate such as a silicon substrate. The first impurity regions SD1 and SD2 are a source and a drain of a first transistor TR1. The first low-concentration impurity regions LDD1 and LDD2 are lightly doped drain (LDD) regions of the first transistor TR1. The second impurity region CS are isolated from the first impurity regions SD1 and SD2 by an element isolation film STI, and has the same impurity concentration (impurity profile in a depth direction) as that of the first impurity regions SD1 and SD2. The second low-concentration impurity region AND is connected to the second impurity region CS, and has the same impurity concentration (impurity profile in a depth direction) as that of the first low-concentration impurity regions LDD1 and LDD2. The first contact CON1 is ohmic-connected to the second impurity region CS, and the second contact CON2 is connected to the second low-concentration impurity region AND. When seen in a plan view, the element isolation film STI is not formed between the first contact CON1 and the second contact CON2.
  • The first contact CON1, the second impurity region CS, and the second low-concentration impurity region AND form a Schottky barrier diode SBD. The second impurity region CS has the same impurity concentration as that of the first impurity regions SD1 and SD2, and thus can be formed in the same process as forming the first impurity regions SD1 and SD2. In addition, the second low-concentration impurity region AND has the same impurity concentration as that of the first low-concentration impurity regions LDD1 and LDD2, and thus can be formed in the same process as forming the first low-concentration impurity regions LDD1 and LDD2. For this reason, it is not necessary to increase the number of processes for the purpose of forming the Schottky barrier diode SBD.
  • In addition, when seen in a plan view, the element isolation film STI is not formed between the first contact CON1 and the second contact CON2. For this reason, the length of a current path from the first contact CON1 to the second contact CON2 (that is, the length of the second low-concentration impurity region AND) is shortened. Therefore, the on-resistance of the Schottky barrier diode SBD is reduced.
  • Hereinafter, a detailed description will be given. Meanwhile, in the following description, the first conductivity type is an n-type. However, the first conductivity type may be a p-type.
  • The substrate SUB is, for example, a p-type silicon substrate. The element isolation film STI is formed in the substrate SUB. The element isolation film STI is formed, for example, by an STI method.
  • The first transistor TR1 and a second transistor TR2 are formed in the substrate SUB. The first transistor TR1 is an n-type MOS transistor, and the second transistor TR2 is a p-type MOS transistor. The first transistor TR1 and the second transistor TR2 constitute a complementary metal oxide semiconductor (CMOS).
  • A first transistor TR1 includes the n+ first impurity region SD1 as a drain, and includes the n+ first impurity region SD2 as a source. The first transistor TR1 further includes the first low-concentration impurity regions LDD1 and LDD2. The first low-concentration impurity region LDD1 is located between a gate electrode GE1 and the first impurity region SD1 of the first transistor TR1 when seen in a plan view, and the first low-concentration impurity region LDD2 is located between the gate electrode GE1 and the first impurity region SD2 when seen in a plan view. In the example shown in the drawing, the first low-concentration impurity region LDD1 is longer than the first low-concentration impurity region LDD2. However, the first low-concentration impurity region LDD1 may have the same length as that of the first low-concentration impurity region LDD2.
  • The second transistor TR2 is formed in an n well WEL. The second transistor TR2 includes a p+ third impurity region SD3 as a drain, and includes an n+ third impurity region SD4 as a source. The second transistor TR2 further includes third low-concentration impurity regions LDD3 and LDD4. The third low-concentration impurity region LDD3 is located between a gate electrode GE2 and the third impurity region SD3 of the second transistor TR2 when seen in a plan view, and the third low-concentration impurity region LDD4 is located between the gate electrode GE2 and the third impurity region SD4 when seen in a plan view. In the example shown in the drawing, the third low-concentration impurity region LDD3 is longer than the third low-concentration impurity region LDD4. However, the third low-concentration impurity region LDD3 may have the same length as that of the third low-concentration impurity region LDD4.
  • In addition, a first silicide layer SIL1 is formed in the surface layers of the first impurity regions SD1 and SD2, and a silicide layer SIL4 is formed in the surface layers of the third impurity regions SD3 and SD4. Further, a silicide layer SIL3 is formed in the surface layer of the gate electrode GE1, and a silicide layer SIL5 is formed in the surface layer of the gate electrode GE2. These silicides are, for example, TiSi, CoSi, NiSi, NiPtSi, or PtSi.
  • The Schottky barrier diode SBD is isolated from the first transistor TR1 and the second transistor TR2 by the element isolation film STI. The second impurity region CS includes a second silicide layer SIL2 in the surface layer. The second silicide layer SIL2 is a silicide made of the same metal as the first silicide layer SIL1. For this reason, the second silicide layer SIL2 can be formed in the same process as forming the first silicide layer SIL1.
  • The second low-concentration impurity region AND is formed in the surface layer of the substrate SUB. The silicide layer is not formed in the surface layer of the second low-concentration impurity region AND.
  • An insulating interlayer INSL is formed on the substrate SUB. The first contact CON1, the second contact CON2, and contacts CON3 to 6 are embedded in the insulating interlayer INSL. These contacts are configured such that the bottoms and the lateral sides thereof are covered by a barrier metal BM. The barrier metal BM is, for example, a film in which a Ti layer and a TiN layer are laminated in this order. In addition, the first contact CON1, the second contact CON2, and the contacts CON3 to 6 are connected to interconnects INC different from each other. The interconnect INC may be formed on the insulating interlayer INSL, and may be embedded in the surface layer of the insulating interlayer INSL. Meanwhile, at least two interconnects INC shown in FIG. 1 may be regions different from each other in one interconnect.
  • The first contact CON1 is connected to the second silicide layer SIL2 through the barrier metal BM. The second silicide layer SIL2 is formed, and thus the connection resistance between the first contact CON1 and the second impurity region CS is reduced.
  • The second contact CON2 is connected to the second low-concentration impurity region AND through the barrier metal BM. For this reason, the Schottky metal of the Schottky barrier diode SBD serves as the barrier metal BM. That is, according to such a structure, a process aimed at forming the Schottky metal may not be added.
  • In addition, the contact CON3 is connected to the first silicide layer SIL1 on the first impurity region SD1, and the contact CON4 is connected to the first silicide layer SIL1 on the first impurity region SD2. The contact CON5 is connected to the silicide layer SIL4 on the third impurity region SD3, and the contact CON6 is connected to the silicide layer SIL4 on the third impurity region SD4.
  • Meanwhile, a reference potential is applied to the substrate SUB through the p+ impurity region SE1. The impurity region SE1 is connected to the first impurity region SD2. The first silicide layer SIL1 located on the first impurity region SD2 extends up to the upper portion of the impurity region SE1. According to such a structure, the substrate SUB is connected to the contact CON4 through the impurity region SE1 and the first silicide layer SIL1.
  • In addition, a reference potential is applied to the well WEL through the n+ impurity region SE2. The impurity region SE2 is connected to the third impurity region SD4. The silicide layer SIL4 located on the third impurity region SD4 extends up to the upper portion of the impurity region SE2. According to such a structure, the well WEL is connected to the contact CON6 through the impurity region SE2 and the silicide layer SIL4.
  • FIG. 2 is a circuit diagram illustrating an example of usage of the Schottky barrier diode SBD. In the example shown in the drawing, the Schottky barrier diode SBD is used as a protection element of the first transistor TR1. Specifically, the Schottky barrier diode SBD is connected to the first transistor TR1 in the reverse direction. In this case, the first contact CON1 (shown in FIG. 1) is connected to the contact CON3 (shown in FIG. 1 i) and the second contact CON2 (shown in FIG. 1) is connected to the contact CON4 (shown in FIG. 1).
  • FIGS. 3 to 5 are cross-sectional views illustrating an example of a method for manufacturing the semiconductor device SC shown in FIG. 1. First, as shown in FIG. 3, the well WEL and the element isolation film STI are formed in the substrate SUB. Either the well WEL or the element isolation film STI may be formed in advance. Next, a gate insulating film and the gate electrode GE1 of the first transistor TR1 and a gate insulating film and the gate electrode GE2 of the second transistor TR2 are formed on the substrate SUB. Next, a resist pattern RES1 is formed. The resist pattern RES1 covers a region in which the second transistor TR2 is formed in the substrate SUB. Next, an n-type impurity is ion-implanted into the substrate SUB using the resist pattern RES1, the gate electrode GE1, and the element isolation film STI1 as a mask. Thereby, the first low-concentration impurity regions LDD1 and LDD2, and the second low-concentration impurity region AND are formed in the substrate SUB.
  • Thereafter, the resist pattern RES1 is removed. Next, a resist pattern (not shown) is formed on the substrate SUB. This resist pattern covers a region in which the first transistor TR1 and the Schottky barrier diode SBD are formed in the substrate SUB. Next, a p-type impurity is ion-implanted using the resist pattern, the element isolation film STI, and the gate electrode GE2 as a mask. Thereby, the third low-concentration impurity regions LDD3 and LDD4 are formed in the substrate SUB. Thereafter, the resist pattern is removed.
  • Next, as shown in FIG. 4, sidewalls are formed at the lateral sides of the gate electrode GE1 and the gate electrode GE2. Next, a resist pattern RES2 is formed. The resist pattern RES2 covers a region in which the second transistor TR2 is formed in the substrate SUB, a region in which the impurity region SE1 is formed, a region which is left in the first low-concentration impurity region LDD1, and a region which is left in the second low-concentration impurity region AND. Next, an n-type impurity is ion-implanted into the substrate SUB using the resist pattern RES2, the gate electrode GE1, the sidewall, and the element isolation film STI as a mask. Thereby, the first impurity regions SD1 and SD2, and the second impurity region CS are formed in the substrate SUB.
  • Thereafter, the resist pattern RES2 is removed. Next, a resist pattern (not shown) is formed on the substrate SUB. This resist pattern covers a region in which the first transistor TR1 and the Schottky barrier diode SBD are formed in the substrate SUB, and a region in which the impurity region SE2 is formed. Next, a p-type impurity is ion-implanted using the resist pattern, the element isolation film STI, the sidewall, and the gate electrode GE2 as a mask. Thereby, the third low-concentration impurity regions LDD3 and LDD4 are formed in the substrate SUB. Thereafter, the resist pattern is removed.
  • Next, as shown in FIG. 5, the third low-concentration impurity region LDD3, the first low-concentration impurity region LDD1, and the second low-concentration impurity region AND are covered with an insulating film SBL. The insulating film SBL is, for example, a silicon oxide, or a silicon nitride, and is used as a silicide block film. Next, a metal film, for example, a Ni film or a Co film is formed on the insulating film SBL, the substrate SUB, the gate electrode GE1, the gate electrode GE2, and the element isolation film STI. Next, the metal film and the substrate SUB is heat-treated. Thereby, the first silicide layer SIL1, the second silicide layer SIL2, and the silicide layers SIL3 to 5 are formed. Next, the metal film which is not made into silicide is removed.
  • Thereafter, the insulating interlayer INSL is formed. Next, a mask pattern (not shown) is formed on the insulating interlayer INSL, and the insulating interlayer INSL is etched using the mask pattern as a mask. Thereby, a plurality of through-holes for embedding the contacts are formed in the insulating interlayer INSL. Next, conductors are embedded within these through-holes. Thereby, the first contact CON1, the second contact CON2, and the contacts CON3 to 6 are formed. Next, the interconnect INC is formed. Meanwhile, each contact and each interconnect may be formed by a damascene method.
  • As stated above, according to the embodiment, the second impurity region CS is formed in the same process as forming the first impurity regions SD1 and SD2. In addition, the second low-concentration impurity region AND is formed in the same process as forming the first low-concentration impurity regions LDD1 and LDD2. For this reason, it is not necessary to increase the number of processes for the purpose of forming the Schottky barrier diode SBD. In addition, when seen in a plan view, the element isolation film STI is not formed between the first contact CON1 and the second contact CON2. For this reason, the length of a current path from the first contact CON1 to the second contact CON2 (that is, the length of the second low-concentration impurity region AND) is shortened. Therefore, the on-resistance of the Schottky barrier diode SBD is reduced.
  • Second Embodiment
  • FIG. 6 is a cross-sectional view illustrating a configuration of a semiconductor device SC according to a second embodiment. The semiconductor device SC according to the embodiment has the same configuration as that of the semiconductor device SC according to the first embodiment, except that a silicide layer SIL6 (third silicide layer) is included.
  • The silicide layer SIL6 is formed in a region to which the second contact CON2 is connected in the second low-concentration impurity region AND. The second contact CON2 is connected to the second low-concentration impurity region AND through the barrier metal BM and the silicide layer SIL6. In this case, the Schottky metal of the Schottky barrier diode SBD serves as the silicide layer SIL6.
  • Meanwhile, a method for manufacturing the semiconductor device SC according to the embodiment is the same as the method for manufacturing the semiconductor device SC according to the first embodiment, except for the pattern of the insulating film SBL.
  • In the embodiment, it is also possible to obtain the same effect as that in the first embodiment. In addition, since at least a portion of the lateral side of the silicide layer SIL6 comes into contact with the second low-concentration impurity region AND, the area of a Schottky junction increases. Therefore, it is possible to reduce the on-resistance of the Schottky barrier diode SBD.
  • Third Embodiment
  • FIG. 7 is a cross-sectional view illustrating a configuration of a semiconductor device SC according to a third embodiment. The semiconductor device SC according to the embodiment has the same configuration as that of the semiconductor device SC according to the first embodiment, except that the leading end of the second contact CON2 gains entrance to a region in which the second low-concentration impurity region AND is formed in the substrate SUB. In the example shown in the drawing, the leading end of the second contact CON2 is rounded, and has no corner.
  • A method for manufacturing the semiconductor device SC according to the embodiment is the same as the method for manufacturing the semiconductor device SC according to the first embodiment, except for etching conditions when a through-hole is formed in the insulating interlayer INSL. In the embodiment, when the through-hole is formed in the insulating interlayer INSL, at least the last etching condition becomes a condition in which Si is etched more easily than silicide. Thereby, the leading end of the through-hole for embedding the second contact CON2 gains entrance to the region in which the second low-concentration impurity region AND is formed in the substrate SUB.
  • FIG. 8 is a diagram illustrating a concentration profile of the second low-concentration impurity region AND in a depth direction. As shown in the drawing, in the depth direction, a region overlapping the leading end of the second contact CON2 in the second low-concentration impurity region AND includes a region in which the impurity concentration decreases as the depth thereof increases. In the example shown in the drawing, in the second low-concentration impurity region AND, the entirety of a region overlapping a rounded portion in the leading end of the second contact CON2 in the depth direction has a decreasing impurity concentration as the depth thereof increases.
  • In the embodiment, it is also possible to obtain the same effect as that in the first embodiment. In addition, since the leading end of the second contact CON2 gains entrance to the second low-concentration impurity region AND, the area of a Schottky junction of the Schottky barrier diode SBD increases. Therefore, it is possible to reduce the on-resistance of the Schottky barrier diode SBD.
  • In addition, the region overlapping the leading end of the second contact CON2 in the second low-concentration impurity region AND has a decreasing impurity concentration as the depth thereof increases. For this reason, it is possible to suppress the concentration of an electric field on the leading end of the second contact CON2.
  • In addition, the leading end of the second contact CON2 is rounded. For this reason, an electric field is not likely to be concentrated on a specific portion of the leading end of the second contact CON2.
  • Fourth Embodiment
  • FIG. 9 is a cross-sectional view illustrating a configuration of a semiconductor device SC according to a fourth embodiment. The semiconductor device SC according to the embodiment has the same configuration as that of the semiconductor device SC according to the second embodiment, except that a second conductivity type region GRD is provided in the Schottky barrier diode SBD.
  • The second conductivity type region GRD is a p+ impurity region, and is provided along the edge of the Schottky junction, that is, the edge of the silicide layer SIL6, when seen in a plan view. The second conductivity type region GRD is formed in the same process as forming the third impurity regions SD3 and SD4.
  • In the example shown in the drawing, the second conductivity type region GRD is provided at both the edge on the second impurity region CS side and the edge on the element isolation film STI side in the silicide layer SIL6. However, as shown in FIG. 10, the second conductivity type region GRD may not be provided at the edge on the opposite side to the element isolation film STI in the silicide layer SIL6.
  • In the embodiment, it is also possible to obtain the same effect as that in the first embodiment. In addition, since the second conductivity type region GRD is formed, it is possible to prevent an electric field from being concentrated on the peripheral portion of the silicide layer SIL6.
  • Fifth Embodiment
  • FIG. 11 is a plan view illustrating a configuration of a semiconductor device SC according to a fifth embodiment. FIG. 12 is a diagram illustrating a cross section taken along line B-B′ of FIG. 11. FIG. 13 is a diagram illustrating a cross section taken along line C-C′ of FIG. 11. As shown in FIG. 11, the semiconductor device SC according to the embodiment is configured such that a plurality of first transistors TR1 (or second transistors TR2) are disposed within one element formation region, and a plurality of Schottky barrier diodes SBD are disposed within another element formation region. The configuration of the Schottky barrier diode SBD is the same as those of any of the first to fourth embodiments. FIGS. 12 and 13 show a case similar to that in the first embodiment.
  • The plurality of first transistors TR1 are disposed so that the directions thereof are alternate with each other. For this reason, as shown in the cross-sectional view of FIG. 12, two first transistors TR1 adjacent to each other share the first impurity region SD1 or the first impurity region SD2.
  • In addition, the plurality of Schottky barrier diodes SBD are disposed so that the directions thereof are alternate with each other. For this reason, as shown in the cross-sectional view of FIG. 13, two Schottky barrier diodes SBD adjacent to each other share the second impurity region CS or the second low-concentration impurity region AND.
  • In the embodiment, it is also possible to obtain the same effect as those in any of the first to fourth embodiments. In addition, the two first transistors TR1 adjacent to each other share the first impurity region SD1 or the first impurity region SD2, and the two Schottky barrier diodes SBD adjacent to each other shares the second impurity region CS or the second low-concentration impurity region AND. For this reason, it is possible to reduce the size of the semiconductor device SC.
  • Sixth Embodiment
  • FIG. 14 is a plan view illustrating a configuration of a semiconductor device SC according to a sixth embodiment. FIG. 15 is a diagram illustrating a cross section taken along line D-D′ of FIG. 14. The semiconductor device SC according to the embodiment is configured such that a transistor group constituted by two first transistors TR1 (or second transistors TR2) and a diode group constituted by two Schottky barrier diodes SBD are alternately disposed within one element formation region. The configuration of one transistor group is as described with reference to FIG. 12 in the fifth embodiment, and the configuration of one diode group is as described with reference to FIG. 13 in the fifth embodiment.
  • FIG. 15 is a diagram illustrating a cross section taken along line D-D′ of FIG. 14. As shown in the drawing, the first impurity region SD1 of the first transistor TR1 also serves as the second impurity region CS of the Schottky barrier diode SBD. For this reason, the first contact CON1 is connected to the first impurity region SD1. Meanwhile, the configuration of the Schottky barrier diode SBD is the same as those of any of the first to fourth embodiments. The drawing shows a case similar to that in the first embodiment.
  • In the embodiment, it is also possible to obtain the same effect as that in the fifth embodiment. In addition, since the first impurity region SD1 also serves as the second impurity region CS, it is possible to reduce the size of the semiconductor device SC.
  • Seventh Embodiment
  • FIG. 16 is a cross-sectional view illustrating a configuration of a semiconductor device SC according to a seventh embodiment. The semiconductor device SC according to the embodiment includes a substrate SUB, a gate electrode GE1, a first impurity region SD1 serving as a drain, a first impurity region SD2 serving as a source, a first low-concentration impurity region LDD1 (low-concentration region), a junction region CNR (first junction region), and a first contact CON1. The configurations of the substrate SUB, the gate electrode GE1, the first impurity region SD1, the first impurity region SD2, and the first low-concentration impurity region LDD1 are the same as those in the first embodiment, and thus, the description thereof will not be repeated.
  • In the embodiment, the first contact CON1 is connected to a portion of the first low-concentration impurity region LDD1. The material of the first contact CON1 is a material for producing a Schottky junction in the interface with a substrate material, and a metal material of which the work function is normally located in a forbidden band of the substrate material is used. For example, Al, Ti, W, Cr, Mo, or an alloy thereof is used for a Si substrate, and Ni, Pt, other metals, an alloy thereof, or the like is used for a GaN substrate. Meanwhile, as described later, since the contact CON1 functions as a Schottky electrode, the first contact CON1 may be formed of materials other than those of another contact. The junction region CNR is formed in a portion to which the first contact CON1 is connected in the first low-concentration impurity region LDD1. The junction region CNR has a higher impurity concentration than that of the first low-concentration impurity region LDD1, and has a lower impurity concentration than those of the first impurity region SD1 and the first impurity region SD2. In addition, the upper end of the first contact CON1 is connected to the first impurity region SD2 through an interconnect INC1 and the contact CON4.
  • In such a configuration, the first contact CON1 is connected to the junction region CNR by a Schottky junction. The first contact CON1 functions as an anode of the Schottky barrier diode SBD, and the first impurity region SD1 functions as a cathode of the Schottky barrier diode SBD. In the embodiment, the junction region CNR has a higher impurity concentration than that of the first low-concentration impurity region LDD1. For this reason, the junction region CNR is not likely to be depleted even when the first contact CON1 has a Schottky connection. For this reason, it is possible to suppress an increase in the on-resistance of the first transistor TR1.
  • In the embodiment, when the impurity concentration of the junction region CNR is set to Nd, the depth of the junction region CNR is set to σd, the impurity concentration of the first low-concentration impurity region LDD1 is set to NLDD, and the depth of the first low-concentration impurity region LDD1 is set to σLDD, it is preferable to satisfy the following Expression (1).

  • N d >N LDD·σLDD 2d 2  (1)
  • The reason will be described with reference to FIG. 17. FIG. 17 shows results obtained by simulating the impurity concentration Nd required for setting the resistance of the first low-concentration impurity region LDD1 to the same value as that before the formation of the junction region CNR, when the depth σd of the junction region CNR formed in the substrate is set to a variable. The curve showing the simulation result is expressed by Nd=NLDD·σLDD 2d 2. For this reason, when Nd satisfies Expression (1), the on-resistance of the first low-concentration impurity region LDD1 is reduced by forming the junction region CNR.
  • Meanwhile, in FIG. 17, the impurity concentration is a peak concentration when the impurity concentration distribution in a depth direction is approximated by a Gaussian distribution, and the depth of the impurity region is dispersion when the impurity concentration distribution in a depth direction is approximated by a Gaussian distribution.
  • FIG. 18 is a cross-sectional view illustrating a layout when a plurality of first transistors TR1 and Schottky barrier diodes SBD shown in FIG. 16 are formed in one substrate SUB. In the example shown in the drawing, the first transistors TR1 adjacent to each other share the first impurity region SD2 or the first impurity region SD1. Specifically, a first one of the first transistors TR1 (first transistor TR1 on the right side of the drawing) and a second one of the first transistors TR1 (first transistor TR1 in the middle of the drawing) located next thereto share the first impurity region SD2. A pair of first transistors TR1 located next thereto, that is, the second one of the first transistors TR1 (first transistor TR1 in the middle of the drawing) and a third one of the first transistors TR1 (first transistor TR1 on the left side of the drawing) located next thereto share the first impurity region SD1. Such a layout is repeatedly taken, and thus a plurality of first transistors TR1 can be disposed in a narrow space.
  • Meanwhile, in the semiconductor device SC shown in FIG. 16, the junction region CNR is formed shallower than the first low-concentration impurity region LDD1. Here, the definition of the depth of the junction region CNR and the definition of the depth of the first low-concentration impurity region LDD1 are the same as, for example, the definition used in the description relevant to FIG. 17.
  • A method for manufacturing the semiconductor device SC according to the embodiment is as follows. First, a gate insulating film and the gate electrode GE1 are formed in the substrate SUB. Next, impurities are implanted into the substrate SUB using the gate electrode GE1 as a mask. Thereby, the first low-concentration impurity region LDD1 is formed. Next, a mask pattern is formed on the substrate SUB, and impurities are implanted into the substrate SUB using the mask pattern as a mask. Thereby, the first impurity region SD1 and the first impurity region SD2 are formed. Thereafter, the mask pattern is removed. Next, another mask pattern is formed on the substrate SUB, and impurities are implanted into the substrate SUB using the mask pattern as a mask. Thereby, the junction region CNR is formed. Thereafter, the insulating interlayer INSL, the first contact CON1, the second contact CON2, the contact CON4, and the interconnect INC1 are formed.
  • FIG. 19 is a cross-sectional view illustrating a first modified example of the semiconductor device SC shown in FIG. 16. In the modified example, the first low-concentration impurity region LDD1 is formed deeper than the first impurity region SD1. Specifically, the first impurity region SD1 is formed in a portion of the surface layer of the first low-concentration impurity region LDD1.
  • FIG. 20 is a cross-sectional view illustrating a second modified example of the semiconductor device SC shown in FIG. 16. In the modified example, the first impurity region SD1 is deeper than the first low-concentration impurity region LDD1. A low-concentration impurity region LDE is formed in the periphery of the first impurity region SD1. Specifically, the low-concentration impurity region LDE is formed in a region in which the first impurity region SD1 is formed in the substrate SUB. The low-concentration impurity region LDE is deeper than the first low-concentration impurity region LDD1. The first impurity region SD1 is formed in the inside of the low-concentration impurity region LDE.
  • As stated above, according to the embodiment, the first contact CON1 is connected to a region in which the junction region CNR is formed in the first low-concentration impurity region LDD1. The junction region CNR has a higher impurity concentration than that of the first low-concentration impurity region LDD1. For this reason, the junction region CNR is not likely to be depleted even when the first contact CON1 has a Schottky connection. Therefore, it is possible to suppress an increase in the on-resistance of the first transistor TR1.
  • Eighth Embodiment
  • FIG. 21 is a cross-sectional view illustrating a configuration of a semiconductor device SC according to an eighth embodiment. The semiconductor device SC according to the embodiment has the same configuration as that of the semiconductor device SC according to the seventh embodiment, except that the junction region CNR is deeper than the first low-concentration impurity region LDD1.
  • In the embodiment, it is also possible to obtain the same effect as that in the seventh embodiment. In addition, since the junction region CNR can be deepened, it is possible to reduce the impurity concentration of the junction region CNR as expressed in Expression (1) shown in the seventh embodiment. Thereby, it is possible to suppress the concentration of an electric field in the junction region CNR.
  • Ninth Embodiment
  • FIGS. 22A and 22B and FIGS. 23A and 23B are cross-sectional views illustrating a method for manufacturing a semiconductor device SC according to a ninth embodiment. First, as shown in FIG. 22A, a gate insulating film, a gate electrode GE1, a first low-concentration impurity region LDD1, a first impurity region SD1, a first impurity region SD2, and a junction region CNR are formed in a substrate SUB. Meanwhile, these configurations are the same as those in FIG. 16, but may be the same as the examples shown in FIGS. 19 to 21.
  • Next, as shown in FIG. 22B, an insulating interlayer INSL1 is formed on the substrate SUB and the gate electrode GE1.
  • Next, as shown in FIG. 23A, a connection hole for embedding the first contact CON1 in the insulating interlayer INSL1 is formed. Next, a conductive film is formed in the connection hole and on the insulating interlayer INSL1. Next, a mask pattern (not shown) is formed on the conductive film, and the conductive film is etched using the mask pattern as a mask. Thereby, the contact CON1 and a field plate electrode FP are formed. The field plate electrode FP is located on the insulating interlayer INSL1, and extends from the upper portion of the first contact CON1 toward the first impurity region SD1, when seen in a plan view. Thereafter, the mask pattern is removed.
  • Next, as shown in FIG. 23B, an insulating interlayer INSL2 is formed on the insulating interlayer INSL1 and the field plate electrode FP. Next, a connection hole located on the field plate electrode FP is formed in the insulating interlayer INSL2, and a connection hole for embedding the contact CON4 is formed in the insulating interlayer INSL2 and the insulating interlayer INSL1. Next, a conductive film is formed in these connection holes and on the insulating interlayer INSL2. Next, a mask pattern (not shown) is formed on the conductive film, and the conductive film is etched using the mask pattern as a mask. Thereby, a via, connected to the contact CON4, the interconnect INC1, and the field plate electrode FP, is formed. The interconnect INC1 connects the contact CON4 to the via. Thereafter, the mask pattern is removed.
  • In the embodiment, it is also possible to obtain the same effect as that in the seventh embodiment. In addition, since the field plate electrode FP is formed, it is possible to suppress the concentration of an electric field on a portion overlapping the end of the gate electrode GE1, when seen in a plan view, in the first low-concentration impurity region LDD1.
  • Tenth Embodiment
  • FIGS. 24A and 24B to FIGS. 27A and 27B are cross-sectional views illustrating a method for manufacturing a semiconductor device SC according to a tenth embodiment. First, as shown in FIG. 24A, a first low-concentration impurity region LDD1, a first impurity region SD1, a first impurity region SD2, and a junction region CNR are formed in a substrate SUB. Meanwhile, these configurations are the same as those in FIG. 16, but may be the same as the examples shown in FIGS. 19 to 21.
  • Next, as shown in FIG. 24B, an insulating interlayer INSL1 is formed on the substrate SUB.
  • Next, as shown in FIG. 25A, an opening is formed in the insulating interlayer INSL1. The opening is located in a region in which a gate electrode GE1 is formed on the substrate SUB.
  • Next, as shown in FIG. 25B, a gate insulating film GINS is formed on the substrate SUB located within the opening of the insulating interlayer INSL1. In the example shown in the drawing, the gate insulating film GINS is formed by a deposition method. For this reason, the gate insulating film GINS is also formed on the insulating interlayer INSL1.
  • Next, as shown in FIG. 26A, a conductive film serving as the gate electrode GE1, for example, a polysilicon film is formed on the gate insulating film GINS. Next, the polysilicon film is selectively removed. Thereby, the gate electrode GE1 is formed. In this process, the gate electrode GE1 extends along the upper portion of the insulating interlayer INSL1 in a direction in which a portion thereof is close to the first impurity region SD1, when seen in a plan view. This extending portion serves as a gate field plate GFP.
  • Next, as shown in FIG. 26B, an insulating interlayer INSL2 is formed on the gate electrode GE1 and the gate insulating film GINS.
  • Next, as shown in FIG. 27A, the first contact CON1 is embedding in the insulating interlayer INSL2, the gate insulating film GINS, and the insulating interlayer INSL1, and the field plate electrode FP is formed on the insulating interlayer INSL2. A forming method thereof is the same as the method for embedding the first contact CON1 in the insulating interlayer INSL1 in the ninth embodiment, and forming the field plate electrode FP on the insulating interlayer INSL1.
  • Next, as shown in FIG. 27B, an insulating interlayer INSL3 is formed on the insulating interlayer INSL2 and the field plate electrode FP. Next, a via connected to the field plate electrode FP is embedded in the insulating interlayer INSL3, an interconnect INC1 is formed on the insulating interlayer INSL3, and the contact CON4 is embedded in the insulating interlayers INSL3 and INSL2, the gate insulating film GINS, and the insulating interlayer INSL1. A forming method thereof is the same as the method for embedding the contact CON4 in the insulating interlayers INSL1 and INSL2 in the ninth embodiment, forming the interconnect INC1 on the insulating interlayer INSL2, and embedding the via in the insulating interlayer INSL2.
  • In the embodiment, it is possible to obtain the same effect as that in the ninth embodiment. In addition, since the gate field plate GFP is formed in the gate electrode GE1, it is possible to further suppress the concentration of an electric field on a portion overlapping the end of the gate electrode GE1, when seen in a plan view, in the first low-concentration impurity region LDD1.
  • Eleventh Embodiment
  • FIG. 28 is a cross-sectional view illustrating a configuration of a semiconductor device SC according to an eleventh embodiment. The semiconductor device SC according to the embodiment has the same configuration as that of the semiconductor device SC according to the seventh embodiment, except that the substrate SUB is a compound semiconductor substrate.
  • Specifically, the substrate SUB is a substrate obtained by growing a nitride semiconductor layer CSL on a support substrate BSE with a buffer layer BUF interposed therebetween. The support substrate BSE is, for example, a silicon substrate, and the nitride semiconductor layer CSL is, for example, GaN or AlGaN. The first impurity regions SD1 and SD2, the first low-concentration impurity region LDD1, and the junction region CNR are formed in the nitride semiconductor layer CSL. In addition, the gate insulating film GINS is formed on the nitride semiconductor layer CSL by a deposition method.
  • A method for manufacturing the semiconductor device SC according to the embodiment is the same as the method for manufacturing the semiconductor device SC according to the seventh embodiment.
  • According to the embodiment, in the semiconductor device SC using the nitride semiconductor layer CSL, it is also possible to obtain the same effect as that in the seventh embodiment.
  • Twelfth Embodiment
  • FIG. 29 is a cross-sectional view illustrating a configuration of a semiconductor device SC according to a twelfth embodiment. The semiconductor device SC according to the embodiment has the same configuration as that of the semiconductor device SC according to the eleventh embodiment, except for the following point.
  • First, an electron supply layer EPL is formed on the nitride semiconductor layer CSL (device layer). The electron supply layer EPL is formed of a material having a lattice constant different from that of the nitride semiconductor layer CSL. When the nitride semiconductor layer CSL is formed of GaN, the electron supply layer EPL is, for example, AlGaN. A two-dimensional electron gas 2DEG is formed at the interface with the electron supply layer EPL in the nitride semiconductor layer CSL. The two-dimensional electron gas 2DEG connects the first impurity region SD1 to the first impurity region SD2. That is, the first transistor TR1 according to the embodiment uses the two-dimensional electron gas 2DEG as a current path. For this reason, the first transistor TR1 does not have a gate insulating film.
  • The junction region CNR is formed in a portion located between the gate electrode GE1 and the first impurity region SD1 in the surface layer of the nitride semiconductor layer CSL. Meanwhile, in the example shown in the drawing, the junction region CNR is deeper than the layer in which the two-dimensional electron gas 2DEG is formed.
  • In addition, a region in which the gate electrode GE1 is formed in the electron supply layer EPL is thinner than other regions of the electron supply layer EPL. Thereby, the threshold voltage of the first transistor TR1 increases. However, the region in which the gate electrode GE1 is formed in the electron supply layer EPL may also have the same thickness as those of other regions.
  • When Expression (1) shown in the seventh embodiment is applied to the structure of the embodiment, the two-dimensional electron gas 2DEG corresponds to the first low-concentration impurity region LDD1. Therefore, the surface peak concentration of the two-dimensional electron gas 2DEG is equivalent to NLDD, and the depth of the two-dimensional electron gas 2DEG is equivalent to σLDD.
  • Meanwhile, the polarity of a portion overlapping the gate electrode GE1, when seen in a plan view, in the electron supply layer EPL may be set to be reverse to that of the junction region CNR. In this manner, the threshold voltage of the first transistor TR1 also increases.
  • In the embodiment, it is also possible to obtain the same effect as that in the eleventh embodiment.
  • Thirteenth Embodiment
  • FIG. 30 is a cross-sectional view illustrating a configuration of a semiconductor device SC according to a thirteenth embodiment. The semiconductor device SC according to the embodiment has the same configuration as that of the semiconductor device SC according to the twelfth embodiment, except for the following point.
  • First, the electron supply layer EPL is not formed in a region overlapping the gate electrode GE1 when seen in a plan view. Instead, the insulating interlayer INSL is formed in the region overlapping the gate electrode GE1, when seen in a plan view, in the upper portion of the nitride semiconductor layer CSL.
  • Specifically, the electron supply layer EPL has an opening in a region in which the gate electrode GE1 is formed. The gate insulating film GINS is formed on the nitride semiconductor layer CSL located within the opening and on the electron supply layer EPL, by a deposition method. For this reason, the semiconductor device SC according to the embodiment becomes a normally-off type.
  • In the embodiment, it is also possible to obtain the same effect as that in the twelfth embodiment. In addition, since the electron supply layer EPL is not formed below the gate electrode GE1, it is possible to reduce a gate leakage current, and to increase the threshold voltage of the first transistor TR1.
  • Fourteenth Embodiment
  • FIGS. 31A and 31B to FIGS. 33A and 33B are cross-sectional views illustrating a method for manufacturing a semiconductor device SC according to a fourteenth embodiment. First, as shown in FIG. 31A, the substrate SUB is prepared. Next, the electron supply layer EPL is epitaxially grown on the nitride semiconductor layer CSL (device layer) of the substrate SUB. Thereby, the two-dimensional electron gas 2DEG is formed in the surface layer of the nitride semiconductor layer CSL.
  • Next, as shown in FIG. 31B, impurities are implanted into the nitride semiconductor layer CSL and the electron supply layer EPL, and the first impurity region SD1 and the first impurity region SD2 are formed. Further, impurities are implanted into the electron supply layer EPL, and the junction region CNR is formed.
  • Next, as shown in FIG. 32A, the portion located in the region in which the gate electrode GE1 is formed in the electron supply layer EPL is removed. Thereby, an opening is formed in the electron supply layer EPL. The nitride semiconductor layer CSL is exposed at the bottom of the opening.
  • Next, as shown in FIG. 32B, the gate insulating film GINS is formed on the electron supply layer EPL and on the nitride semiconductor layer CSL located within the opening of the electron supply layer EPL, by a deposition method.
  • Next, as shown in FIG. 33A, a conductive film serving as the gate electrode GE1 is formed on the gate insulating film GINS, and the conductive film is selectively removed. Thereby, the gate electrode GE1 is formed in a portion located within the opening of the electron supply layer EPL in the gate insulating film GINS.
  • Next, as shown in FIG. 33B, the insulating interlayer INSL is formed on the gate insulating film GINS and the gate electrode GE1. Next, the first contact CON1, the second contact CON2, and the contact CON4 are embedded in the insulating interlayer INSL. Meanwhile, since the junction region CNR is formed in the electron supply layer EPL, the second contact CON2 does not pass through the electron supply layer EPL, Next, the interconnect INC1 is formed on the insulating interlayer INSL.
  • In the embodiment, it is also possible to obtain the same effect as that in the thirteenth embodiment. In addition, since the junction region CNR is formed in the electron supply layer EPL, it is possible to suppress a decrease in the carrier mobility in the two-dimensional electron gas 2DEG by the junction region CNR.
  • Meanwhile, as shown in FIG. 40, the gate insulating film GINS may gain entrance to the surface layer of the nitride semiconductor layer CSL. In this case, the two-dimensional electron gas 2DEG is disconnected by the gate insulating film GINS. Meanwhile, in the example shown in FIG. 40, a space may be present between the first impurity region SD2 and the gate electrode GE1. In this case, the two-dimensional electron gas 2DEG is also formed in the surface layer of the nitride semiconductor layer CSL located in the space.
  • Fifteenth Embodiment
  • FIG. 34 is a cross-sectional view illustrating a configuration of a semiconductor device SC according to a fifteenth embodiment. The semiconductor device SC according to the embodiment has the same configuration as that of the semiconductor device SC according to the eleventh embodiment, except that the electron supply layer EPL is included instead of the gate insulating film GINS.
  • Specifically, the electron supply layer EPL is formed in a region located between the first impurity region SD2 and the first low-concentration impurity region LDD1 in the upper portion of the nitride semiconductor layer CSL. The gate electrode GE1 is formed on the electron supply layer EPL.
  • In the embodiment, it is also possible to obtain the same effect as that in the eleventh embodiment. In addition, since the two-dimensional electron gas 2DEG is formed in a channel region, it is possible to reduce the channel resistance of the first transistor TR1.
  • Sixteenth Embodiment
  • FIG. 35 is a cross-sectional view illustrating a configuration of a semiconductor device SC according to a sixteenth embodiment. The semiconductor device SC according to the embodiment has the same configuration as that of the semiconductor device SC according to the seventh embodiment, except that the leading end of the first contact CON1 gains entrance to a region in which the junction region CNR is formed in the first low-concentration impurity region LDD1.
  • In the embodiment, it is also possible to obtain the same effect as that in the seventh embodiment. In addition, since the leading end of the first contact CON1 gains entrance to the junction region CNR, the contact area between the first contact CON1 and the junction region CNR increases. For this reason, it is possible to reduce the contact resistance therebetween.
  • Seventeenth Embodiment
  • FIG. 41 is a cross-sectional view illustrating a configuration of a semiconductor device SC according to a seventeenth embodiment. The semiconductor device SC according to the embodiment has the same configuration as those of any of the seventh to sixteenth embodiments, except that a second junction region CNR2 and a second conductivity type region DF2 are included. Meanwhile, in the example shown in the drawing, the same case as that in the seventh embodiment is shown.
  • The second junction region CNR2 is a second conductivity type impurity region, and is formed in the first low-concentration impurity region LDD1. The second junction region CNR2 is located between the junction region CNR (first junction region) and the first impurity region SD1 serving as a drain, when seen in a plan view. The second conductivity type region DF2 is a second conductivity type impurity region, and is formed in the surface layer of the first low-concentration impurity region LDD1. The second conductivity type region DF2 is located between the second junction region CNR2 and the first impurity region SD1 serving as a drain, when seen in a plan view, and is connected to the second junction region CNR2. For this reason, a potential applied to the interconnect INC1 is transmitted to the second conductivity type region DF2 through the first contact CON1 and the second junction region CNR2.
  • Meanwhile, the second junction region CNR2 preferably has a higher impurity concentration than that of the second conductivity type region DF2. However, the second junction region CNR2 may be a portion of a region of the second conductivity type region DF2. In this case, the second conductivity type region DF2 and the second junction region CNR2 are formed integrally with each other. The first contact CON1 is connected to a portion of the second conductivity type region DF2.
  • In the embodiment, it is also possible to obtain the same effect as those in any of the seventh to sixteenth embodiments. In addition, the second conductivity type region DF2 is located between the first impurity region SD1 and the junction region CNR. For this reason, it is possible to further increase a withstanding voltage between the first impurity region SD1 serving as a drain and the gate electrode GE1. Particularly, in the embodiment, a source potential is applied to the second junction region CNR2 through the interconnect INC1. For this reason, since the potential of the second conductivity type region DF2 is stabilized by the source potential, it is possible to further increase the withstanding voltage between the first impurity region SD1 and the gate electrode GE1.
  • In addition, a potential is applied to the second conductivity type region DF2 using the first contact CON1. For this reason, it is not necessary to newly provide a contact for applying a fixed potential to the second conductivity type region DF2. Therefore, it is possible to suppress an increase in the size of the semiconductor device SC.
  • Eighteenth Embodiment
  • FIG. 36 is a diagram illustrating a circuit included in a semiconductor device SC according to an eighteenth embodiment. The circuit shown in the drawing is a charge pump circuit. Specifically, two Schottky barrier diodes SBD are connected in series to each other in the same direction, a second low-concentration impurity region AND of the Schottky barrier diode SBD on the upstream side is connected to a gate electrode GE1 of a first transistor TR1 and a gate electrode GE2 of a second transistor TR2. In addition, a second impurity region CS of the Schottky barrier diode SBD on the upstream side is connected to a source of the second transistor TR2 and a drain of the first transistor TR1 through a capacitive element CND1. The second impurity region CS of the Schottky barrier diode SBD on the downstream side is grounded through a capacitive element CND2. In addition, a drain of the second transistor TR2 is connected to a power supply interconnect Vcc, and a source of the first transistor TR1 is grounded.
  • In the embodiment, the Schottky barrier diode SBD has the same configuration as those of any of the first to seventeenth embodiments. For this reason, in the embodiment, it is also possible to obtain the same effect as those in any of the first to seventeenth embodiments.
  • Nineteenth Embodiment
  • FIG. 37 is a diagram illustrating a circuit included in a semiconductor device SC according to a nineteenth embodiment. The circuit shown in the drawing is a DC-to-DC converter circuit. Specifically, a Schottky barrier diode SBD is connected to an input terminal of the DC-to-DC converter circuit through a inductor IND1. A first impurity region SD1 of a first transistor TR1 is connected between the inductor IND1 and the Schottky barrier diode SBD, and a first impurity region SD2 of the first transistor TR1 is grounded. In addition, an output terminal of the Schottky barrier diode SBD is connected to an output terminal of the DC-to-DC converter circuit. The output terminal and the Schottky barrier diode SBD are installed with a capacitive element CND3 interposed therebetween.
  • In the embodiment, the Schottky barrier diode SBD has the same configuration as those of any of the first to seventeenth embodiments. For this reason, in the embodiment, it is also possible to obtain the same effect as those in any of the first to seventeenth embodiments.
  • Twentieth Embodiment
  • FIG. 38 is a diagram illustrating a circuit included in a semiconductor device SC according to a twentieth embodiment. In the circuit shown in the drawing is a single-layer inverter circuit used as a DC-to-AC converter circuit. This circuit includes two first transistors TR1 and two second transistors TR2. Schottky barrier diodes SBD are connected parallel to the first transistors TR1 and the second transistors TR2 in the reverse direction.
  • In the embodiment, the Schottky barrier diode SBD has the same configuration as those of any of the first to seventeenth embodiments. For this reason, in the embodiment, it is also possible to obtain the same effect as those in any of the first to seventeenth embodiments.
  • Twenty-First Embodiment
  • FIG. 39 is a diagram illustrating a circuit included in a semiconductor device SC according to a twenty-first embodiment. In the circuit shown in the drawing is a switching regulator, and is configured such that a second transistor TR2 and a first transistor TR1 are connected in series to each other with respect to a power supply. A Schottky barrier diode SBD is connected parallel to the first transistor TR1 in the reverse direction. Meanwhile, an output terminal of the switching regulator is connected to connection portions of the second transistor TR2 and the first transistor TR1 through an inductor IND2. In addition, a capacitive element CND4 is connected between the output terminal and a ground terminal of the switching regulator.
  • In the embodiment, the Schottky barrier diode SBD has the same configuration as those of any of the first to seventeenth embodiments. For this reason, in the embodiment, it is also possible to obtain the same effect as those in any of the first to seventeenth embodiments.
  • It is apparent that the present invention is not limited to the above embodiments, and may be modified and changed without departing from the scope and spirit of the invention.

Claims (6)

1-20. (canceled)
21. A semiconductor device comprising:
a substrate including a MOS transistor region and a diode region;
first and second impurity regions of a first conductivity type formed in the MOS transistor region;
third and fourth impurity regions of the first conductivity type formed in the diode region;
an interlayer insulating film formed over the MOS transistor region and the diode region;
a first contact formed in the interlayer insulating film and electrically connected to the third impurity region; and
a second contact formed in the interlayer insulating film and electrically connected to the fourth impurity region,
wherein an impurity concentration of the first impurity region is higher than that of the second impurity region,
wherein an impurity concentration of the third impurity region is higher than that of the fourth impurity region,
wherein the third impurity region has the same impurity concentration as the first impurity region,
wherein the fourth impurity region has the same impurity concentration as the second impurity region, and
wherein the third impurity region is directly connected to the fourth impurity region.
22. A semiconductor device according to claim 21,
wherein the first and second impurity regions serve as a source or a drain of a MOS transistor.
23. A semiconductor device according to claim 21, further comprising:
a first silicide layer formed on a surface of the first impurity region; and
a second silicide layer formed on a surface layer of the third impurity region,
wherein the first contact is connected to the second silicide layer.
24. A semiconductor device according to the claim 23,
wherein the first silicide layer and the second silicide layer include the same metal.
25. A semiconductor device according to the claim 23, further comprising:
a third silicide layer formed on a part of a surface of the fourth impurity region,
wherein the second contact is connected to the third silicide layer.
US14/862,262 2012-09-27 2015-09-23 Semiconductor device Abandoned US20160086939A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US14/862,262 US20160086939A1 (en) 2012-09-27 2015-09-23 Semiconductor device

Applications Claiming Priority (6)

Application Number Priority Date Filing Date Title
JP2012215138 2012-09-27
JP2012-215138 2012-09-27
JP2013-048879 2013-03-12
JP2013048879A JP6091941B2 (en) 2012-09-27 2013-03-12 Semiconductor device
US14/037,552 US9178059B2 (en) 2012-09-27 2013-09-26 Semiconductor device
US14/862,262 US20160086939A1 (en) 2012-09-27 2015-09-23 Semiconductor device

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US14/037,552 Continuation US9178059B2 (en) 2012-09-27 2013-09-26 Semiconductor device

Publications (1)

Publication Number Publication Date
US20160086939A1 true US20160086939A1 (en) 2016-03-24

Family

ID=50338035

Family Applications (2)

Application Number Title Priority Date Filing Date
US14/037,552 Active 2033-12-21 US9178059B2 (en) 2012-09-27 2013-09-26 Semiconductor device
US14/862,262 Abandoned US20160086939A1 (en) 2012-09-27 2015-09-23 Semiconductor device

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US14/037,552 Active 2033-12-21 US9178059B2 (en) 2012-09-27 2013-09-26 Semiconductor device

Country Status (3)

Country Link
US (2) US9178059B2 (en)
JP (1) JP6091941B2 (en)
CN (1) CN103700659B (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI608611B (en) * 2017-01-05 2017-12-11 立錡科技股份有限公司 Power device
CN108321201A (en) * 2017-01-16 2018-07-24 立锜科技股份有限公司 Power component

Families Citing this family (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9041095B2 (en) * 2013-01-24 2015-05-26 Unisantis Electronics Singapore Pte. Ltd. Vertical transistor with surrounding gate and work-function metal around upper sidewall, and method for manufacturing the same
KR20150085735A (en) * 2014-01-16 2015-07-24 삼성전자주식회사 Semiconductor device and method of manufacturing the same
US10157980B1 (en) * 2017-10-25 2018-12-18 Taiwan Semiconductor Manufacturing Company Ltd. Semiconductor device having diode devices with different barrier heights and manufacturing method thereof
JP7456703B2 (en) * 2019-07-12 2024-03-27 パワー・インテグレーションズ・インコーポレーテッド Capacitive network and method for improving high voltage operation of high electron mobility transistors
US11705499B2 (en) * 2021-06-11 2023-07-18 Nanya Technology Corporation Semiconductor device with inverter and method for fabricating the same
US20230044360A1 (en) * 2021-08-04 2023-02-09 Halo Microelectronics International Latch-up Free High Voltage Device
WO2024122085A1 (en) * 2022-12-06 2024-06-13 新電元工業株式会社 Schottky barrier diode
CN116093165A (en) * 2023-04-10 2023-05-09 深圳市晶扬电子有限公司 Compact low-capacitance schottky diode

Family Cites Families (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2778126B2 (en) * 1989-06-29 1998-07-23 日本電気株式会社 Method for manufacturing semiconductor device
US5162883A (en) * 1989-07-04 1992-11-10 Fuji Electric Co., Ltd. Increased voltage MOS semiconductor device
JPH0555553A (en) 1991-08-29 1993-03-05 Sanyo Electric Co Ltd Semiconductor integrated circuit
JP3039336B2 (en) 1995-08-16 2000-05-08 日本電気株式会社 Semiconductor device
JPH1028045A (en) * 1996-07-09 1998-01-27 Yamaha Corp Mos transistor circuit
JP2003023099A (en) * 2001-07-10 2003-01-24 Nissan Motor Co Ltd Field effect transistor
US7235451B2 (en) * 2003-03-03 2007-06-26 Texas Instruments Incorporated Drain extended MOS devices with self-aligned floating region and fabrication methods therefor
JP4815740B2 (en) 2003-12-09 2011-11-16 トヨタ自動車株式会社 Semiconductor device and level shift circuit using the same
US7382001B2 (en) * 2004-01-23 2008-06-03 International Rectifier Corporation Enhancement mode III-nitride FET
AT504998A2 (en) * 2005-04-06 2008-09-15 Fairchild Semiconductor TRENCHED-GATE FIELD EFFECT TRANSISTORS AND METHOD FOR MAKING THE SAME
US7632760B2 (en) * 2005-04-07 2009-12-15 Semiconductor Components Industries, Llc Semiconductor device having field stabilization film and method
KR100763915B1 (en) * 2006-06-01 2007-10-05 삼성전자주식회사 Schottky diode having low breakdown voltage and method for fabricating the same
US8431972B2 (en) * 2006-12-13 2013-04-30 Infineon Technologies Ag Semiconductor ESD device and method of making same
JP5597921B2 (en) 2008-12-22 2014-10-01 サンケン電気株式会社 Semiconductor device
US7972913B2 (en) * 2009-05-28 2011-07-05 Freescale Semiconductor, Inc. Method for forming a Schottky diode
JP5548909B2 (en) * 2010-04-23 2014-07-16 古河電気工業株式会社 Nitride semiconductor device
JP5848680B2 (en) * 2011-11-22 2016-01-27 ルネサスエレクトロニクス株式会社 Semiconductor device and manufacturing method of semiconductor device

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI608611B (en) * 2017-01-05 2017-12-11 立錡科技股份有限公司 Power device
CN108321201A (en) * 2017-01-16 2018-07-24 立锜科技股份有限公司 Power component

Also Published As

Publication number Publication date
CN103700659B (en) 2018-03-30
JP6091941B2 (en) 2017-03-08
US9178059B2 (en) 2015-11-03
US20140084386A1 (en) 2014-03-27
JP2014082440A (en) 2014-05-08
CN103700659A (en) 2014-04-02

Similar Documents

Publication Publication Date Title
US9178059B2 (en) Semiconductor device
US8884335B2 (en) Semiconductor including lateral HEMT
US9543291B2 (en) Method of forming a high electron mobility semiconductor device and structure therefor
JP5678866B2 (en) Semiconductor device and manufacturing method thereof
JP4002918B2 (en) Nitride-containing semiconductor device
US9570438B1 (en) Avalanche-rugged quasi-vertical HEMT
US8274086B2 (en) Wide band gap semiconductor device including junction field effect transistor
US10833185B2 (en) Heterojunction semiconductor device having source and drain pads with improved current crowding
US20160240614A1 (en) Semiconductor device and semiconductor package
KR101636134B1 (en) Semiconductor device
JP2006086354A (en) Nitride system semiconductor device
JP2007180143A (en) Nitride semiconductor element
TW201421648A (en) Semiconductor device
US9793390B2 (en) Low miller factor semiconductor device
KR101853562B1 (en) Semiconductor device
US10069006B2 (en) Semiconductor device with vertical field floating rings and methods of fabrication thereof
TWI550883B (en) Ldmos device and resurf structure
US9614074B1 (en) Partial, self-biased isolation in semiconductor devices
US20110068406A1 (en) Semiconductor device
US10340378B1 (en) Semiconductor device
US9153683B2 (en) Semiconductor device
WO2016151905A1 (en) Nitride semiconductor device
WO2023112374A1 (en) Nitride semiconductor device

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: EXPRESSLY ABANDONED -- DURING EXAMINATION