US20150270220A1 - Semiconductor devices having through electrodes and methods of manufacturing the same - Google Patents
Semiconductor devices having through electrodes and methods of manufacturing the same Download PDFInfo
- Publication number
- US20150270220A1 US20150270220A1 US14/466,908 US201414466908A US2015270220A1 US 20150270220 A1 US20150270220 A1 US 20150270220A1 US 201414466908 A US201414466908 A US 201414466908A US 2015270220 A1 US2015270220 A1 US 2015270220A1
- Authority
- US
- United States
- Prior art keywords
- electrode
- layer
- wafer
- semiconductor layer
- polymer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 125
- 238000000034 method Methods 0.000 title claims description 65
- 238000004519 manufacturing process Methods 0.000 title claims description 10
- 229920000642 polymer Polymers 0.000 claims abstract description 89
- 230000000149 penetrating effect Effects 0.000 claims abstract description 5
- 229910052751 metal Inorganic materials 0.000 claims description 134
- 239000002184 metal Substances 0.000 claims description 134
- 230000008569 process Effects 0.000 claims description 47
- 239000000463 material Substances 0.000 claims description 28
- 238000005530 etching Methods 0.000 claims description 12
- 238000009413 insulation Methods 0.000 claims description 12
- 239000000853 adhesive Substances 0.000 claims description 11
- 230000001070 adhesive effect Effects 0.000 claims description 11
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 9
- 239000002861 polymer material Substances 0.000 claims description 9
- UMIVXZPTRXBADB-UHFFFAOYSA-N benzocyclobutene Chemical compound C1=CC=C2CCC2=C1 UMIVXZPTRXBADB-UHFFFAOYSA-N 0.000 claims description 8
- 238000005247 gettering Methods 0.000 claims description 8
- 229910052802 copper Inorganic materials 0.000 claims description 7
- 239000010949 copper Substances 0.000 claims description 7
- 238000000227 grinding Methods 0.000 claims description 6
- 239000004642 Polyimide Substances 0.000 claims description 4
- 229920001721 polyimide Polymers 0.000 claims description 4
- 229910000679 solder Inorganic materials 0.000 claims description 4
- 238000011049 filling Methods 0.000 claims description 3
- 239000011248 coating agent Substances 0.000 claims description 2
- 238000000576 coating method Methods 0.000 claims description 2
- 239000010410 layer Substances 0.000 description 153
- 230000004888 barrier function Effects 0.000 description 11
- 239000012790 adhesive layer Substances 0.000 description 8
- 239000000758 substrate Substances 0.000 description 6
- 239000011229 interlayer Substances 0.000 description 5
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 4
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 4
- 229910052710 silicon Inorganic materials 0.000 description 4
- 239000010703 silicon Substances 0.000 description 4
- 238000004528 spin coating Methods 0.000 description 4
- 238000004891 communication Methods 0.000 description 3
- 238000013500 data storage Methods 0.000 description 3
- 229910021645 metal ion Inorganic materials 0.000 description 3
- 238000004806 packaging method and process Methods 0.000 description 3
- JPVYNHNXODAKFH-UHFFFAOYSA-N Cu2+ Chemical compound [Cu+2] JPVYNHNXODAKFH-UHFFFAOYSA-N 0.000 description 2
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 2
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 2
- 238000005229 chemical vapour deposition Methods 0.000 description 2
- 229910001431 copper ion Inorganic materials 0.000 description 2
- 238000011161 development Methods 0.000 description 2
- 238000010586 diagram Methods 0.000 description 2
- 238000001312 dry etching Methods 0.000 description 2
- 238000009713 electroplating Methods 0.000 description 2
- 230000006870 function Effects 0.000 description 2
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 description 2
- 239000010931 gold Substances 0.000 description 2
- 229910052737 gold Inorganic materials 0.000 description 2
- 229910052759 nickel Inorganic materials 0.000 description 2
- 150000004767 nitrides Chemical class 0.000 description 2
- 229920002120 photoresistant polymer Polymers 0.000 description 2
- 238000005240 physical vapour deposition Methods 0.000 description 2
- 229910052709 silver Inorganic materials 0.000 description 2
- 239000004332 silver Substances 0.000 description 2
- 238000003860 storage Methods 0.000 description 2
- 239000010936 titanium Substances 0.000 description 2
- 238000001039 wet etching Methods 0.000 description 2
- 235000001674 Agaricus brunnescens Nutrition 0.000 description 1
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 1
- 238000007792 addition Methods 0.000 description 1
- 238000004380 ashing Methods 0.000 description 1
- 230000005540 biological transmission Effects 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 230000001413 cellular effect Effects 0.000 description 1
- 238000011109 contamination Methods 0.000 description 1
- 230000010365 information processing Effects 0.000 description 1
- 230000007774 longterm Effects 0.000 description 1
- 239000007769 metal material Substances 0.000 description 1
- 238000010295 mobile communication Methods 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012536 packaging technology Methods 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 238000001020 plasma etching Methods 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 230000004044 response Effects 0.000 description 1
- 239000007787 solid Substances 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 238000004381 surface treatment Methods 0.000 description 1
- 229910052719 titanium Inorganic materials 0.000 description 1
- MAKDTFFYCIMFQP-UHFFFAOYSA-N titanium tungsten Chemical compound [Ti].[W] MAKDTFFYCIMFQP-UHFFFAOYSA-N 0.000 description 1
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
- 239000010937 tungsten Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5384—Conductive vias through the substrate with or without pins, e.g. buried coaxial conductors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/033—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers
- H01L21/0334—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane
- H01L21/0337—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising inorganic layers characterised by their size, orientation, disposition, behaviour, shape, in horizontal or vertical plane characterised by the process involved to create the mask, e.g. lift-off masks, sidewalls, or to modify the mask, e.g. pre-treatment, post-treatment
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/304—Mechanical treatment, e.g. grinding, polishing, cutting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/306—Chemical or electrical treatment, e.g. electrolytic etching
- H01L21/30604—Chemical etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/683—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L21/6835—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76898—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics formed through a semiconductor substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/16—Fillings or auxiliary members in containers or encapsulations, e.g. centering rings
- H01L23/18—Fillings characterised by the material, its physical or chemical properties, or its arrangement within the complete device
- H01L23/26—Fillings characterised by the material, its physical or chemical properties, or its arrangement within the complete device including materials for absorbing or reacting with moisture or other undesired substances, e.g. getters
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/29—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the material, e.g. carbon
- H01L23/293—Organic, e.g. plastic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3114—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed the device being a chip scale package, e.g. CSP
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3157—Partial encapsulation or coating
- H01L23/3185—Partial encapsulation or coating the coating covering also the sidewalls of the semiconductor body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3157—Partial encapsulation or coating
- H01L23/3192—Multilayer coating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/481—Internal lead connections, e.g. via connections, feedthrough structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/11—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L24/14—Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/68327—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used during dicing or grinding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2221/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof covered by H01L21/00
- H01L2221/67—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere
- H01L2221/683—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L2221/68304—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support
- H01L2221/6834—Apparatus for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components; Apparatus not specifically provided for elsewhere for supporting or gripping using temporarily an auxiliary support used to protect an active side of a device or wafer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/03001—Involving a temporary auxiliary member not forming part of the manufacturing apparatus, e.g. removable or sacrificial coating, film or substrate
- H01L2224/03002—Involving a temporary auxiliary member not forming part of the manufacturing apparatus, e.g. removable or sacrificial coating, film or substrate for supporting the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/034—Manufacturing methods by blanket deposition of the material of the bonding area
- H01L2224/03444—Manufacturing methods by blanket deposition of the material of the bonding area in gaseous form
- H01L2224/0345—Physical vapour deposition [PVD], e.g. evaporation, or sputtering
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/034—Manufacturing methods by blanket deposition of the material of the bonding area
- H01L2224/03444—Manufacturing methods by blanket deposition of the material of the bonding area in gaseous form
- H01L2224/03452—Chemical vapour deposition [CVD], e.g. laser CVD
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/036—Manufacturing methods by patterning a pre-deposited material
- H01L2224/0361—Physical or chemical etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/039—Methods of manufacturing bonding areas involving a specific sequence of method steps
- H01L2224/03912—Methods of manufacturing bonding areas involving a specific sequence of method steps the bump being used as a mask for patterning the bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05005—Structure
- H01L2224/05008—Bonding area integrally formed with a redistribution layer on the semiconductor or solid-state body, e.g.
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/0502—Disposition
- H01L2224/05025—Disposition the internal layer being disposed on a via connection of the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05147—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05163—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05166—Titanium [Ti] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05163—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05184—Tungsten [W] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05556—Shape in side view
- H01L2224/05558—Shape in side view conformal layer on a patterned surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05562—On the entire exposed surface of the internal layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/05568—Disposition the whole external layer protruding from the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0556—Disposition
- H01L2224/0557—Disposition the external layer being disposed on a via connection of the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05647—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/11001—Involving a temporary auxiliary member not forming part of the manufacturing apparatus, e.g. removable or sacrificial coating, film or substrate
- H01L2224/11002—Involving a temporary auxiliary member not forming part of the manufacturing apparatus, e.g. removable or sacrificial coating, film or substrate for supporting the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/114—Manufacturing methods by blanket deposition of the material of the bump connector
- H01L2224/1146—Plating
- H01L2224/11462—Electroplating
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/11—Manufacturing methods
- H01L2224/1147—Manufacturing methods using a lift-off mask
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1301—Shape
- H01L2224/13012—Shape in top view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1301—Shape
- H01L2224/13012—Shape in top view
- H01L2224/13014—Shape in top view being circular or elliptic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1301—Shape
- H01L2224/13016—Shape in side view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1301—Shape
- H01L2224/13016—Shape in side view
- H01L2224/13017—Shape in side view being non uniform along the bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1301—Shape
- H01L2224/13016—Shape in side view
- H01L2224/13018—Shape in side view comprising protrusions or indentations
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1302—Disposition
- H01L2224/13025—Disposition the bump connector being disposed on a via connection of the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13075—Plural core members
- H01L2224/1308—Plural core members being stacked
- H01L2224/13083—Three-layer arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13075—Plural core members
- H01L2224/1308—Plural core members being stacked
- H01L2224/13084—Four-layer arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13101—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of less than 400°C
- H01L2224/13111—Tin [Sn] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13144—Gold [Au] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13147—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/13138—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/13155—Nickel [Ni] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/14—Structure, shape, material or disposition of the bump connectors prior to the connecting process of a plurality of bump connectors
- H01L2224/141—Disposition
- H01L2224/1418—Disposition being disposed on at least two different sides of the body, e.g. dual array
- H01L2224/14181—On opposite sides of the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/06—Polymers
- H01L2924/061—Polyolefin polymer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/06—Polymers
- H01L2924/066—Phenolic resin
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/06—Polymers
- H01L2924/07—Polyamine or polyimide
- H01L2924/07025—Polyimide
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/20—Parameters
- H01L2924/201—Temperature ranges
- H01L2924/20106—Temperature range 200 C=<T<250 C, 473.15 K =<T < 523.15K
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/35—Mechanical effects
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/35—Mechanical effects
- H01L2924/351—Thermal stress
- H01L2924/3512—Cracking
Definitions
- Embodiments of the present disclosure relate to semiconductor devices having through electrodes and methods of manufacturing the same.
- Ultra small-sized semiconductor devices with a large storage capacity are increasingly in demand with the development of smaller, high performance electronic products.
- a plurality of semiconductor chips may be assembled in a single semiconductor package to increase a data storage capacity of a semiconductor device. That is, the data storage capacity of the semiconductor device may be readily increased using a multi-chip packaging technique.
- TSVs through silicon vias
- Various embodiments of the present disclosure are directed to semiconductor devices having through electrodes and methods of manufacturing the same.
- a semiconductor device includes a semiconductor layer having a first surface and a second surface that are opposite to each other, a through electrode penetrating the semiconductor layer and having a protrusion that protrudes over the second surface of the semiconductor layer, a front-side bump disposed over the first surface of the semiconductor layer and electrically coupled to the through electrode, a polymer pattern disposed over the second surface of the semiconductor layer to enclose a part of the protrusion of the through electrode, and a back-side bump covering an upper surface and a sidewall of a remaining part of the protrusion of the through electrode and extending over a portion of the polymer pattern.
- a semiconductor device includes a semiconductor layer having a first surface and a second surface that are opposite to each other, a through electrode penetrating the semiconductor layer from the first surface of the semiconductor layer toward the second surface of the semiconductor layer and having a protrusion that protrudes from the second surface of the semiconductor layer, a front side bump disposed over the first surface of the semiconductor layer and electrically coupled to the through electrode, a polymer pattern disposed over the second surface of the semiconductor layer, the polymer pattern enclosing a lower portion of the protrusion of the through electrode, and a backside bump covering an upper surface and a sidewall of an upper portion of the protrusion of the through electrode and extending over a portion of the polymer pattern.
- a semiconductor device includes a semiconductor layer having a first surface and a second surface that are opposite to each other. The first surface is adjacent to an active region defined in the semiconductor layer.
- a through electrode penetrates the semiconductor layer and has a first end surface disposed at the same side of the semiconductor layer as the first surface of the semiconductor layer and a second end surface disposed at the same side of the semiconductor layer as the second surface of the semiconductor layer.
- the through electrode has a protrusion that protrudes from the second surface of the semiconductor layer.
- a front side bump is disposed over the first surface of the semiconductor layer and is electrically connected to the through electrode.
- a polymer pattern is disposed over the second surface of the semiconductor layer to enclose a sidewall of the lower portion of the protrusion of the through electrode.
- a backside bump covers an end portion of the protrusion of the through electrode and extends onto a portion of the polymer pattern.
- a method of manufacturing a semiconductor device includes providing a wafer that has a through electrode therein and a front side bump electrically coupled to the through electrode.
- the front side bump is disposed over a first surface of the wafer.
- a second surface of the wafer opposite to the first surface is recessed to protrude one end of the through electrode from the recessed second surface of the wafer.
- a polymer pattern is formed over the recessed second surface of the wafer, the polymer pattern enclosing a lower portion of the protruding end of the through electrode.
- a backside bump is formed to cover an upper surface and a sidewall of an upper portion of the protruding end of the through electrode and to extend over the polymer pattern.
- FIG. 1 is a cross-sectional view illustrating a semiconductor device according to an embodiment of the present disclosure
- FIGS. 2 to 11A and 11 B are cross-sectional views illustrating a method of manufacturing a semiconductor device according to an embodiment of the present disclosure.
- FIG. 12 is a cross-sectional view illustrating a back-side bump included in a semiconductor device according to an embodiment of the present disclosure.
- FIG. 13 is a block diagram illustrating an electronic system including a package according to an embodiment.
- FIG. 14 is a block diagram illustrating another electronic system including a package according to an embodiment.
- FIG. 1 is a cross-sectional view illustrating a semiconductor device according to an embodiment of the present disclosure.
- the semiconductor device includes a semiconductor layer 10 such as a silicon layer, a through electrode 35 vertically penetrating the semiconductor layer 10 , a front-side bump 29 disposed on a first surface 10 a of the semiconductor layer 10 and electrically coupled to the through electrode 35 , and a back-side bump 50 disposed on a second surface 10 b of the semiconductor layer 10 opposite to the front-side bump 29 .
- a semiconductor layer 10 such as a silicon layer
- a through electrode 35 vertically penetrating the semiconductor layer 10
- a front-side bump 29 disposed on a first surface 10 a of the semiconductor layer 10 and electrically coupled to the through electrode 35
- a back-side bump 50 disposed on a second surface 10 b of the semiconductor layer 10 opposite to the front-side bump 29 .
- the first surface 10 a of the semiconductor layer 10 may correspond to a front-side surface to which active regions are adjacent, and the second surface 10 b of the semiconductor layer 10 may correspond to a back-side surface.
- Transistors including gate electrodes 12 and source/drain regions 14 are disposed near the first surface 10 a of the semiconductor layer 10 .
- the transistors and the first surface 10 a are covered with an interlayer insulation layer 16 .
- Circuit patterns 18 through which electrical signals may be applied to the gate electrodes 12 and the source/drain regions 14 of the transistors, are disposed on and in the interlayer insulation layer 16 .
- a through hole 30 penetrates the semiconductor layer 10 from the first surface 10 a to the second surface 10 b , and the through hole 30 is filled by the through electrode 35 .
- the through electrode 35 includes a through metal electrode 34 and a barrier layer 32 enclosing sidewalls of the through metal electrode 34 .
- the through metal electrode 34 may include a copper material.
- the barrier layer 32 is disposed between the through metal electrode 34 and the semiconductor layer 10 . The barrier layer 32 substantially prevents metal atoms in the through metal electrode 34 from diffusing into the semiconductor layer 10 .
- the through electrode 35 includes a first end surface 35 a adjacent to the first surface 10 a of the semiconductor layer 10 and a second end surface 35 b adjacent to the second surface 10 b of the semiconductor layer 10 .
- the first end surface 35 a of the through electrode 35 may be in contact with the circuit patterns 18 so that the through electrode 35 is electrically coupled to the circuit patterns 18 .
- the circuit pattern 18 is electrically coupled to a bonding pad 20 , which is electrically coupled to a substrate of an external circuit (not shown).
- the bonding pad 20 is exposed by an opening 24 in an insulation layer 22 that covers the circuit patterns 18 .
- the front-side bump 29 is attached to the exposed portion of the bonding pad 20 .
- the front-side bump 29 includes a metal pillar 26 filling the opening 24 and a solder bump 28 disposed on a surface of the metal pillar 26 opposite to the bonding pad 20 .
- the metal pillar 26 may include a copper material.
- the second end surface 35 b of the through electrode 35 protrudes from the second surface 10 b of the semiconductor layer 10 by a predetermined height. That is, with respect to the orientation of the figure, the through electrode 35 protrudes over the second surface 10 b of the semiconductor layer 10 .
- the second end surface 35 b and a part of sidewalls 42 a of the protrusion of the through electrode 35 may be covered by the back-side bump 50 .
- the back-side bump 50 includes a seed metal pattern 44 , a first metal layer 46 , a second metal layer 48 and an adhesive metal layer 49 , which are sequentially stacked on the second surface 10 b of the semiconductor layer 10 to cover the protrusion of the through electrode 35 .
- the back-side bump 50 is in contact with the second end surface 35 b and the part of sidewalls 42 a of the protrusion of the through electrode 35 . That is, the backside bump 50 is in contact with three surfaces of the through electrode 35 .
- the back-side bump 50 laterally extends onto a polymer pattern 40 that covers the second surface 10 b of the semiconductor layer 10 .
- the polymer pattern 40 encloses a lower portion of the protruding through electrode 35 , including the protruding through metal electrode 34 and the barrier layer 32 , but does not extend beyond the barrier layer 32 to cover an upper portion of the protruding through metal electrode 34 .
- the back-side bump 50 covers the upper portion of the protruding through metal electrode 34 , and the back-side bump 50 laterally extends from the sidewall of the protruding through metal electrode 34 by a first width 43 .
- the upper portion of the protruding through metal electrode 34 may protrude from the polymer pattern 40 by a height h 1 .
- a contact area of the back-side bump 50 is increased compared to a back-side bump that contacts only the second end surface 35 b of the through electrode 35 , i.e., an upper surface of the protruding through metal electrode 34 .
- the first metal layer 46 of the back-side bump 50 includes a copper material.
- the seed metal pattern 44 of the back-side bump 50 includes the same material as that of the first metal layer 46 .
- the second metal layer 48 is disposed on the first metal layer 46 and may include a nickel material or a gold material. In other embodiments, the second metal layer 48 includes a tin material or a silver material.
- the back-side bump 50 may have a semispherical shape.
- the first metal layer 46 , the second metal layer 48 and the adhesive metal layer 49 are stacked on the protruding through electrode 35 to form the back-side bump 50 having a convex upper surface.
- each of the first metal layer 46 , the second metal layer 48 , and the adhesive metal layer 49 has a convex upper surface.
- a width of the first metal layer 46 may be less than that of the second metal layer 48 , and thus the back-side bump 50 has a mushroom shape.
- a thickness of the polymer pattern 40 may gradually reduce as it extends from the sidewall of the through electrode 35 .
- the polymer pattern 40 may have a first thickness 40 a at a position near the sidewall of the through electrode 35 and a second thickness 40 b , which is less than the first thickness 40 a , at a position far from the sidewall of the through electrode 35 . Since the polymer pattern 40 encloses the lower portion of the protruding through metal electrode 34 , the first thickness 40 a may correspond to a height of a protruding portion of the through electrode 35 , including the lower portion of the protruding through metal electrode 34 and the barrier layer 32 .
- the polymer pattern 40 may prevent the protrusion of the through electrode 35 from being broken or bent during a subsequent fabrication process. Moreover, since the polymer pattern 40 directly contacts a bottom surface of the back-side bump 50 , the bond of the back-side bump 50 to the through electrode 35 may be strengthened.
- the polymer pattern 40 may include at least one selected from the group consisting of a benzocyclobutene (BCB) material, a polyimide material, and a phenol-type polymer material.
- the polymer pattern 40 does not have crack properties such as oxide or nitride. Thus, formation of cracks can be prevented in the polymer pattern 40 while the semiconductor device is manufactured or electronic products employing the semiconductor device are used.
- a grinding process is applied to a backside of the semiconductor layer 10 , and a gettering layer 11 is formed on the ground backside of the semiconductor layer 10 .
- the gettering layer 11 on the semiconductor layer 10 may prevent metal atoms or metal ions (e.g., copper atoms or copper ions) in the back-side bump 50 from diffusing into the semiconductor layer 10 . That is, the gettering layer 11 may prevent metal contamination of the semiconductor layer 10 .
- the gettering layer 11 is disposed on the second surface 10 b of the semiconductor layer 10 .
- FIGS. 2 to 11A and 11 B are cross-sectional views illustrating a method of manufacturing a semiconductor device according to an embodiment of the present disclosure.
- the wafer 100 may include a silicon wafer and have a front-side surface 100 a and a back-side surface 100 b that are opposite each other.
- the wafer 100 may be a substrate that is used in fabrication of semiconductor memory devices, semiconductor logic devices, photo devices, display units, or the like.
- the front-side surface 100 a may correspond to a surface that is adjacent to active regions in which active elements or passive elements are formed, and the back-side surface 100 b may correspond to a surface that opposes the front-side surface 100 a.
- Transistors may be formed on and in the wafer 100 near the front-side surface 100 a .
- Each of the transistors may include a gate electrode 102 and source/drain regions 104 .
- An interlayer insulation layer 106 is formed on the front-side surface 100 a to cover the transistors, and circuit patterns 108 such as bit lines are formed in or on the interlayer insulation layer 106 . Accordingly, electrical signals may be applied to the gate electrode 102 and source/drain regions 104 via the circuit patterns 108 .
- the through electrodes 125 such as through silicon vias (TSVs), are formed in the wafer 100 .
- the through electrodes 125 may be formed by patterning the wafer 100 to form trenches 120 having a predetermined depth from the front-side surface 100 a and extending toward the back-side surface 100 b , forming a barrier material layer on inner surfaces of the trenches 120 , forming a through metal layer filling the remaining portion of the trenches 120 , and planarizing the through metal layer and the barrier material layer to form barrier layers 122 and through metal electrodes 124 in respective trenches 120 .
- the through electrodes 125 are spaced apart from each other by a predetermined distance.
- the through metal electrodes 124 may include a copper material, a silver material or a tin material.
- the barrier layer 122 may prevent metal atoms or metal ions in the through metal electrodes 124 from diffusing into the wafer 100 .
- Each of the through electrodes 125 has a first end surface 125 a at the same side of the wafer 100 as the front-side surface 100 a and a second end surface 125 b near the back-side surface 100 b .
- the circuit patterns 108 may be in contact with the first end surfaces 125 a of the through electrodes 125 so that the circuit patterns 108 are coupled to the through electrodes 125 .
- Bonding pads 110 are formed on respective ones of the through electrodes 125 .
- the bonding pads 110 may be electrically coupled to the through electrodes 125 via the circuit patterns 108 .
- the bonding pads 110 may be electrically coupled to a substrate of an external circuit (not shown) or the like.
- An insulation layer 112 is formed on the interlayer insulation layer 106 to cover the bonding pads 110 and the circuit patterns 108 .
- the insulation layer 112 is then patterned to form openings 114 partially exposing the bonding pads 110 .
- Front-side bumps 119 are formed on respective ones of the exposed portions of the bonding pads 110 .
- Each of the front-side bumps 119 includes a metal pillar 116 and a solder bump 118 which are stacked on a corresponding one of the bonding pads 110 .
- the metal pillar 116 has a circular shape in a plan view. However, embodiments are not limited thereto.
- the metal pillar 116 has a polygonal shape in a plan view.
- the solder bump 118 formed on the metal pillar 116 has a semispherical shape in a cross-sectional view, as illustrated in FIG. 2 .
- a carrier substrate 127 is attached to the front-side bumps 119 disposed on the front-side surface 110 a of the wafer 100 .
- the carrier substrate 127 is attached to the front-side bumps 119 using an adhesive layer 126 .
- the adhesive layer 126 may have a sufficient thickness to entirely cover all of the front-side bumps 119 .
- the processes described above are performed while the wafer 100 is oriented such that the initial back-side surface 100 b is provided as the bottom surface of the wafer 100 and the front-side surface 100 a is provided as the top surface of the wafer 100 , as shown by the orientation of FIG. 2 .
- the wafer 100 is turned over so that the initial back-side surface 100 b of the wafer 100 is provided as the top surface of the wafer 100 and the front-side surface 100 a is provided as the bottom surface of the wafer 100 , as shown in FIG. 3 .
- an etching process is performed on the back-side surface 100 b of FIG. 3 to expose the second end surface 125 b of the through electrodes 125 .
- a grinding process is applied to the back-side surface 100 b to remove a portion of a predetermined thickness from the back side of the wafer 100 .
- the wafer 100 may be selectively etched using an etching process to form a recessed back-side surface, i.e., a surface 100 c that is recessed between protruding through electrodes 125 .
- the etching process may be performed using a dry etching process or a wet etching process.
- each of the through electrodes 125 has a protrusion having a predetermined height 130 .
- the back-side surface 100 b of the wafer 100 may be recessed using at least one selected from a grinding process, a chemical mechanical polishing (CMP) process, an isotropic etching process and an anisotropic etching process.
- a surface treatment process such as a grinding process is applied to the recessed back-side surface 100 c of the wafer 100 after selectively etching process of wafer 100 .
- the recessed back-side surface 100 c of the wafer 100 may have a rough surface provided for a gettering layer 101 .
- the gettering layer 101 formed on the recessed back-side surface 100 c may prevent metal atoms or metal ions (e.g., copper atoms or copper ions) in back-side bumps to be formed in a subsequent process from diffusing into the wafer 100 .
- metal atoms or metal ions e.g., copper atoms or copper ions
- a polymer layer 140 is formed on the recessed back-side surface 100 c of the wafer 100 .
- the polymer layer 140 is formed to have a sufficient thickness to cover the protrusions of the through electrodes 125 .
- the polymer layer 140 may be formed by coating the recessed back-side surface 100 c with a polymer material in a gel state with a spin-coating process.
- the polymer layer 140 may have an uneven surface profile, as illustrated in FIG. 5 .
- the polymer layer 140 may be formed of an insulation polymer material to which a curing process can be applied at a low temperature below about 200 degrees Celsius.
- the polymer layer 140 may be formed to include at least one selected from the group consisting of a benzocyclobutene (BCB) material, a polyimide material and a phenol-type polymer material.
- BCB benzocyclobutene
- the polymer layer 140 does not have crack properties such as oxide or nitride. Thus, no cracks are generated in the polymer layer 140 even while subsequent processes are performed thereon.
- the polymer layer 140 may have an uneven surface profile. That is, a thickness of the polymer layer 140 may vary depending on a position of the polymer layer 140 .
- the polymer layer 140 is formed using a polymer material in a gel state with a spin-coating process, as described above, the polymer layer 140 coated on top surfaces of the protrusions of the through electrodes 125 may quickly spread out laterally from the through electrodes 125 and pile up in regions adjacent to sidewalls of the protrusions of the through electrodes 125 during the spin-coating process.
- the polymer layer 140 adjacent to the sidewalls of the protrusions of the through electrodes 125 may have a first thickness 140 a , and a thickness of the polymer layer 140 may be gradually reduced as it extends further from the sidewalls of the protrusions of the through electrodes 125 .
- the polymer layer 140 located in central portions between the protrusions of the through electrodes 125 may have a second thickness 140 b which is smaller than the first thickness 140 a
- the polymer layer 140 coated on the second end surfaces 125 b , i.e., the top surfaces of the protrusions, of the through electrodes 125 may have a third thickness 140 c which is smaller than the second thickness 140 b.
- the polymer layer 140 of FIG. 5 is etched back to form a polymer pattern 141 that expose the second end surfaces 125 b and upper sidewalls 156 of the protrusions of the through electrodes 125 .
- a developer may be supplied onto the polymer layer 140 , and the developer may be rinsed out after a predetermined time elapses. In such a case, a portion of the polymer layer 140 may be dissolved in the developer and then removed with the developer when the developer is rinsed out. As a result, the polymer layer 140 may be etched back to form the polymer pattern 141 exposing the second end surfaces 125 b and the upper sidewalls 156 of the protrusions of the through electrodes 125 .
- the polymer layer 140 coated on the second end surfaces 125 b of the through electrodes 125 may have the third thickness 140 c corresponding to the minimum thickness.
- the second end surfaces 125 b and the upper sidewalls 156 of the protrusions of the through electrodes 125 are readily exposed when the polymer layer 140 is etched back to form the polymer pattern 141 remaining on the recessed back-side surface 100 c of the wafer 100 .
- the polymer layer 140 may be uniformly etched back using a developer.
- the polymer pattern 141 may include first residual portions 141 a that remain in regions adjacent to the sidewalls of the protrusions of the through electrodes 125 and second residual portions 141 b that remain in regions between the first residual portions 141 a .
- the second residual portions 141 b have a thickness that is smaller than a thickness of the first residual portions 141 a . That is, a thickness of the polymer pattern 141 may also be gradually reduced as it becomes far from the sidewalls of the protrusions of the through electrodes 125 .
- the polymer pattern 141 may be cured by a baking process.
- the baking process that is, a curing process, may be performed at a temperature below about 200 degrees Celsius. If the curing process is performed at a temperature over 200 degrees Celsius, characteristics of the semiconductor device may be degraded.
- an etching process is performed on the exposed portions of the protrusions of the through electrodes 125 to expose end surfaces 124 a and upper sidewalls 124 b of the through metal electrodes 124 .
- the etching process may be a dry etching process such as a plasma etching process.
- the etching process may be performed to remove the barrier layer 122 enclosing the end surfaces 124 a and the upper sidewalls 124 b of the through metal electrodes 124 . Accordingly, after the etching process is performed, the end surfaces 124 a and the upper sidewalls 124 b of the through metal electrodes 124 are exposed.
- the exposed end surfaces 124 a and the exposed upper sidewalls 124 b of the through metal electrodes 124 may directly contact back-side bumps to be formed in subsequent processes. Accordingly, contact areas between the through metal electrodes 124 and the back-side bumps may be increased, and thus the reliability of the semiconductor device may be improved.
- a seed metal layer 160 is formed on the polymer pattern 141 and covers the exposed end surfaces 124 a and the exposed upper sidewalls 124 b of the through metal electrodes 124 .
- an adhesive layer may be formed on the polymer pattern 141 before the seed metal layer 160 is formed.
- the adhesive layer may strengthen the bond between the polymer pattern 141 and the seed metal layer 160 to prevent the seed metal layer 160 from being lifted or detached from the polymer pattern 141 in subsequent processes.
- the adhesive layer may include at least one selected from the group consisting of a titanium (Ti) material, a tungsten (W) material and a titanium-tungsten (TiW) material.
- the seed metal layer 160 may be formed on the adhesive layer.
- the seed metal layer 160 may be formed of a copper layer using a chemical vapor deposition (CVD) process or a physical vapor deposition (PVD) process.
- a mask pattern 165 having openings 166 is formed on the seed metal layer 160 .
- the openings 166 may define regions in which back-side bumps will be disposed.
- a photoresist layer may be formed on the seed metal layer 160 .
- a photoresist layer may be patterned using an exposure process and a development process to form the mask pattern 165 having the openings 166 .
- the openings 166 may expose portions of the seed metal layer 160 corresponding to the regions in which the back-side bumps will be disposed.
- the protrusions of the through electrodes 125 may be disposed in the openings 166 .
- a first metal layer 170 and a second metal layer 180 are sequentially formed in each of the openings 166 .
- the first and second metal layers 170 and 180 may be formed using an electroplating process. That is, the first and second metal layers 170 and 180 may be grown on portions of the seed metal layer 160 , which are exposed by the openings 166 , using the electroplating process.
- the first metal layer 170 may include a copper material
- the second metal layer 180 may include a nickel material. Since the first and second metal layers 170 and 180 are formed on the protrusions of the through electrodes 125 , each of the first and second metal layers 170 and 180 may have a convex upper surface.
- the mask pattern 165 is removed using, for example, an ashing process. Subsequently, the portions of the seed metal layer 160 that are exposed after the mask pattern 165 is removed are etched. Portions of the seed metal layer 160 that remain form seed metal patterns 161 disposed under the first metal layers 170 .
- the seed metal layer 160 may be etched using a wet etching process.
- the seed metal layer 160 may be etched using the first and second metal layers 170 and 180 as etch masks.
- the seed metal layer 160 may be etched until the polymer pattern 141 is exposed.
- An adhesive metal layer 185 may be formed on the second metal layer 180 .
- the adhesive metal layer 185 may include a gold material.
- the seed metal pattern 161 , the first metal layer 170 , the second metal layer 180 and the adhesive metal layer 185 stacked on each of the through electrodes 125 constitute a back-side bump 190 .
- the first metal layer 170 may be formed of a metal material having substantially the same etch rate as the seed metal pattern 161 when the first metal layer 170 and the seed metal pattern 161 are exposed to a specific etchant. In such a case, the first metal layer 170 may be laterally etched while the seed metal pattern 161 is formed. As a result, undercuts may be formed below edges of the second metal layer 180 as illustrated in FIG. 12 . That is, the first metal layer 170 may be laterally recessed from sidewalls 180 a of the second metal layer 180 by a first width d.
- FIG. 11B illustrates an enlarged view of a portion “X” of FIG. 11A .
- the back-side bump 190 may be formed to contact the end surface 124 a and the upper sidewall 124 b of the through metal electrode 124 .
- the back-side bump 190 may extend onto the polymer pattern 141 by a second width 161 a . That is, each of the back-side bumps 190 may be formed to contact the end surface 124 a and the upper sidewall 124 b of the through metal electrode 124 and a surface of the polymer pattern 141 .
- a contact area between the back-side bump 190 and the through electrode 125 may increase to improve the strength of the bond between the back-side bump 190 and the through electrode 125 .
- the polymer pattern 141 may be formed to enclose a lower sidewall of the protrusion of the through electrode 125 .
- the protrusion of the through electrode 125 may be supported by the polymer pattern 141 to prevent the protrusion of the through electrode 125 from being broken or bent during a fabrication process.
- the packages described above may be applied to various electronic systems.
- the package in accordance with an embodiment may be applied to an electronic system 1710 .
- the electronic system 1710 may include a controller 1711 , an input/output unit 1712 , and a memory 1713 .
- the controller 1711 , the input/output unit 1712 , and the memory 1713 may be coupled with one another through a bus 1715 providing a path through which data are transmitted.
- the controller 1711 may include at least any one of at least one microprocessor, at least one digital signal processor, at least one microcontroller, and logic devices capable of performing the same functions as these components.
- At least one of the controller 1711 and the memory 1713 may include at least any one of the packages according to the embodiments of the present disclosure.
- the input/output unit 1712 may include at least one selected among a keypad, a keyboard, a display device, a touch screen and so forth.
- the memory 1713 is a device for storing data.
- the memory 1713 may store data and/or commands to be executed by the controller 1711 , and the like.
- the memory 1713 may include a volatile memory device such as a DRAM and/or a nonvolatile memory device such as a flash memory.
- a flash memory may be mounted to an information processing system such as a mobile terminal or a desk top computer.
- the flash memory may constitute a solid state disk (SSD).
- SSD solid state disk
- the electronic system 1710 may stably store a large amount of data in a flash memory system.
- the electronic system 1710 may further include an interface 1714 suitable for transmitting and receiving data to and from a communication network.
- the interface 1714 may be a wired or wireless type.
- the interface 1714 may include an antenna or a wired or wireless transceiver.
- the electronic system 1710 may be realized as a mobile system, a personal computer, an industrial computer, or a logic system performing various functions.
- the mobile system may be any one of a personal digital assistant (PDA), a portable computer, a tablet computer, a mobile phone, a smart phone, a wireless phone, a laptop computer, a memory card, a digital music system, and an information transmission/reception system.
- PDA personal digital assistant
- the electronic system 1710 may be used in a communication system such as a system employing one or more of CDMA (code division multiple access), GSM (global system for mobile communications), NADC (North American digital cellular), E-TDMA (enhanced-time division multiple access), WCDMA (wideband code division multiple access), CDMA2000, LTE (long term evolution), and Wibro (wireless broadband Internet).
- CDMA code division multiple access
- GSM global system for mobile communications
- NADC North American digital cellular
- E-TDMA enhanced-time division multiple access
- WCDMA wideband code division multiple access
- CDMA2000 Code Division Multiple access
- LTE long term evolution
- Wibro wireless broadband Internet
- the package in accordance with the embodiments may be provided in the form of a memory card 1800 .
- the memory card 1800 may include a memory 1810 such as a nonvolatile memory device and a memory controller 1820 .
- the memory 1810 and the memory controller 1820 may store data or read stored data.
- the memory 1810 may include at least any one among nonvolatile memory devices to which the packaging technologies of the embodiments of the present disclosure are applied.
- the memory controller 1820 may control the memory 1810 such that stored data is read out or data is stored in response to a read/write request from a host 1830 .
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Semiconductor devices are provided. The semiconductor device includes a semiconductor layer having a first surface and a second surface that are opposite each other, a through electrode penetrating the semiconductor layer and having a protrusion that protrudes over the second surface of the semiconductor layer, a front-side bump disposed over the first surface of the semiconductor layer and electrically coupled to the through electrode, a polymer pattern disposed over the second surface of the semiconductor layer to enclose a part of the protrusion of the through electrode, and a back-side bump covering an upper surface and a sidewall of a remaining part of the protrusion of the through electrode and extending over a portion of the polymer pattern.
Description
- The present application claims priority under 35 U.S.C 119(a) to Korean Patent Application No. 10-2014-0032358, filed on Mar. 19, 2014, in the Korean Intellectual Property Office, which is incorporated herein by reference in its entirety as set forth in full.
- 1. Technical Field
- Embodiments of the present disclosure relate to semiconductor devices having through electrodes and methods of manufacturing the same.
- 2. Related Art
- Ultra small-sized semiconductor devices with a large storage capacity are increasingly in demand with the development of smaller, high performance electronic products. A plurality of semiconductor chips may be assembled in a single semiconductor package to increase a data storage capacity of a semiconductor device. That is, the data storage capacity of the semiconductor device may be readily increased using a multi-chip packaging technique.
- However, even though a multi-chip packaging technique may increase the data storage capacity of a semiconductor device, it may be difficult to obtain sufficient space for electrical connections between a plurality of semiconductor chips in the multi-chip package as the number of the semiconductor chips increases. Recently, through silicon vias (TSVs) have been proposed to resolve limitations of the multi-chip packaging technique. TSVs may be formed to penetrate a plurality of chips at a wafer level, and the chips stacked in a package may be electrically and physically connected to each other by the TSVs. Accordingly, if TSVs are employed in packages, the performance and the storage capacity of the packages may be improved.
- Various embodiments of the present disclosure are directed to semiconductor devices having through electrodes and methods of manufacturing the same.
- According to some embodiments, a semiconductor device includes a semiconductor layer having a first surface and a second surface that are opposite to each other, a through electrode penetrating the semiconductor layer and having a protrusion that protrudes over the second surface of the semiconductor layer, a front-side bump disposed over the first surface of the semiconductor layer and electrically coupled to the through electrode, a polymer pattern disposed over the second surface of the semiconductor layer to enclose a part of the protrusion of the through electrode, and a back-side bump covering an upper surface and a sidewall of a remaining part of the protrusion of the through electrode and extending over a portion of the polymer pattern.
- According to further embodiments, a semiconductor device includes a semiconductor layer having a first surface and a second surface that are opposite to each other, a through electrode penetrating the semiconductor layer from the first surface of the semiconductor layer toward the second surface of the semiconductor layer and having a protrusion that protrudes from the second surface of the semiconductor layer, a front side bump disposed over the first surface of the semiconductor layer and electrically coupled to the through electrode, a polymer pattern disposed over the second surface of the semiconductor layer, the polymer pattern enclosing a lower portion of the protrusion of the through electrode, and a backside bump covering an upper surface and a sidewall of an upper portion of the protrusion of the through electrode and extending over a portion of the polymer pattern.
- According to further embodiments, a semiconductor device includes a semiconductor layer having a first surface and a second surface that are opposite to each other. The first surface is adjacent to an active region defined in the semiconductor layer. A through electrode penetrates the semiconductor layer and has a first end surface disposed at the same side of the semiconductor layer as the first surface of the semiconductor layer and a second end surface disposed at the same side of the semiconductor layer as the second surface of the semiconductor layer. The through electrode has a protrusion that protrudes from the second surface of the semiconductor layer. A front side bump is disposed over the first surface of the semiconductor layer and is electrically connected to the through electrode. A polymer pattern is disposed over the second surface of the semiconductor layer to enclose a sidewall of the lower portion of the protrusion of the through electrode. A backside bump covers an end portion of the protrusion of the through electrode and extends onto a portion of the polymer pattern.
- According to further embodiments, a method of manufacturing a semiconductor device includes providing a wafer that has a through electrode therein and a front side bump electrically coupled to the through electrode. The front side bump is disposed over a first surface of the wafer. A second surface of the wafer opposite to the first surface is recessed to protrude one end of the through electrode from the recessed second surface of the wafer. A polymer pattern is formed over the recessed second surface of the wafer, the polymer pattern enclosing a lower portion of the protruding end of the through electrode. A backside bump is formed to cover an upper surface and a sidewall of an upper portion of the protruding end of the through electrode and to extend over the polymer pattern.
- Embodiments of the present disclosure will become more apparent in view of the attached drawings and accompanying detailed description, in which:
-
FIG. 1 is a cross-sectional view illustrating a semiconductor device according to an embodiment of the present disclosure; -
FIGS. 2 to 11A and 11B are cross-sectional views illustrating a method of manufacturing a semiconductor device according to an embodiment of the present disclosure; and -
FIG. 12 is a cross-sectional view illustrating a back-side bump included in a semiconductor device according to an embodiment of the present disclosure. -
FIG. 13 is a block diagram illustrating an electronic system including a package according to an embodiment. -
FIG. 14 is a block diagram illustrating another electronic system including a package according to an embodiment. -
FIG. 1 is a cross-sectional view illustrating a semiconductor device according to an embodiment of the present disclosure. The semiconductor device includes asemiconductor layer 10 such as a silicon layer, athrough electrode 35 vertically penetrating thesemiconductor layer 10, a front-side bump 29 disposed on afirst surface 10 a of thesemiconductor layer 10 and electrically coupled to the throughelectrode 35, and a back-side bump 50 disposed on asecond surface 10 b of thesemiconductor layer 10 opposite to the front-side bump 29. - The
first surface 10 a of thesemiconductor layer 10 may correspond to a front-side surface to which active regions are adjacent, and thesecond surface 10 b of thesemiconductor layer 10 may correspond to a back-side surface. Transistors includinggate electrodes 12 and source/drain regions 14 are disposed near thefirst surface 10 a of thesemiconductor layer 10. The transistors and thefirst surface 10 a are covered with aninterlayer insulation layer 16.Circuit patterns 18, through which electrical signals may be applied to thegate electrodes 12 and the source/drain regions 14 of the transistors, are disposed on and in theinterlayer insulation layer 16. - A through
hole 30 penetrates thesemiconductor layer 10 from thefirst surface 10 a to thesecond surface 10 b, and the throughhole 30 is filled by the throughelectrode 35. The throughelectrode 35 includes a throughmetal electrode 34 and abarrier layer 32 enclosing sidewalls of the throughmetal electrode 34. The throughmetal electrode 34 may include a copper material. Thebarrier layer 32 is disposed between the throughmetal electrode 34 and thesemiconductor layer 10. Thebarrier layer 32 substantially prevents metal atoms in the throughmetal electrode 34 from diffusing into thesemiconductor layer 10. - The through
electrode 35 includes afirst end surface 35 a adjacent to thefirst surface 10 a of thesemiconductor layer 10 and asecond end surface 35 b adjacent to thesecond surface 10 b of thesemiconductor layer 10. Thefirst end surface 35 a of the throughelectrode 35 may be in contact with thecircuit patterns 18 so that thethrough electrode 35 is electrically coupled to thecircuit patterns 18. - The
circuit pattern 18 is electrically coupled to abonding pad 20, which is electrically coupled to a substrate of an external circuit (not shown). Thebonding pad 20 is exposed by anopening 24 in aninsulation layer 22 that covers thecircuit patterns 18. - The front-
side bump 29 is attached to the exposed portion of thebonding pad 20. The front-side bump 29 includes ametal pillar 26 filling the opening 24 and asolder bump 28 disposed on a surface of themetal pillar 26 opposite to thebonding pad 20. Themetal pillar 26 may include a copper material. - The
second end surface 35 b of the throughelectrode 35 protrudes from thesecond surface 10 b of thesemiconductor layer 10 by a predetermined height. That is, with respect to the orientation of the figure, the throughelectrode 35 protrudes over thesecond surface 10 b of thesemiconductor layer 10. - The
second end surface 35 b and a part ofsidewalls 42 a of the protrusion of the throughelectrode 35 may be covered by the back-side bump 50. The back-side bump 50 includes aseed metal pattern 44, afirst metal layer 46, asecond metal layer 48 and anadhesive metal layer 49, which are sequentially stacked on thesecond surface 10 b of thesemiconductor layer 10 to cover the protrusion of the throughelectrode 35. The back-side bump 50 is in contact with thesecond end surface 35 b and the part ofsidewalls 42 a of the protrusion of the throughelectrode 35. That is, thebackside bump 50 is in contact with three surfaces of the throughelectrode 35. - In an embodiment, the back-
side bump 50 laterally extends onto apolymer pattern 40 that covers thesecond surface 10 b of thesemiconductor layer 10. Thepolymer pattern 40 encloses a lower portion of the protruding throughelectrode 35, including the protruding throughmetal electrode 34 and thebarrier layer 32, but does not extend beyond thebarrier layer 32 to cover an upper portion of the protruding throughmetal electrode 34. In this embodiment, the back-side bump 50 covers the upper portion of the protruding throughmetal electrode 34, and the back-side bump 50 laterally extends from the sidewall of the protruding throughmetal electrode 34 by afirst width 43. The upper portion of the protruding throughmetal electrode 34 may protrude from thepolymer pattern 40 by a height h1. In accordance with this embodiment, a contact area of the back-side bump 50 is increased compared to a back-side bump that contacts only thesecond end surface 35 b of the throughelectrode 35, i.e., an upper surface of the protruding throughmetal electrode 34. - In an embodiment, the
first metal layer 46 of the back-side bump 50 includes a copper material. In an embodiment, theseed metal pattern 44 of the back-side bump 50 includes the same material as that of thefirst metal layer 46. Thesecond metal layer 48 is disposed on thefirst metal layer 46 and may include a nickel material or a gold material. In other embodiments, thesecond metal layer 48 includes a tin material or a silver material. - The back-
side bump 50 may have a semispherical shape. Thefirst metal layer 46, thesecond metal layer 48 and theadhesive metal layer 49 are stacked on the protruding throughelectrode 35 to form the back-side bump 50 having a convex upper surface. In an embodiment, each of thefirst metal layer 46, thesecond metal layer 48, and theadhesive metal layer 49 has a convex upper surface. In some embodiments, a width of thefirst metal layer 46 may be less than that of thesecond metal layer 48, and thus the back-side bump 50 has a mushroom shape. - A thickness of the
polymer pattern 40 may gradually reduce as it extends from the sidewall of the throughelectrode 35. Thus, thepolymer pattern 40 may have afirst thickness 40 a at a position near the sidewall of the throughelectrode 35 and asecond thickness 40 b, which is less than thefirst thickness 40 a, at a position far from the sidewall of the throughelectrode 35. Since thepolymer pattern 40 encloses the lower portion of the protruding throughmetal electrode 34, thefirst thickness 40 a may correspond to a height of a protruding portion of the throughelectrode 35, including the lower portion of the protruding throughmetal electrode 34 and thebarrier layer 32. - Since the protruding portion of the through
electrode 35 is supported by thepolymer pattern 40 having thefirst thickness 40 a, thepolymer pattern 40 may prevent the protrusion of the throughelectrode 35 from being broken or bent during a subsequent fabrication process. Moreover, since thepolymer pattern 40 directly contacts a bottom surface of the back-side bump 50, the bond of the back-side bump 50 to the throughelectrode 35 may be strengthened. - The
polymer pattern 40 may include at least one selected from the group consisting of a benzocyclobutene (BCB) material, a polyimide material, and a phenol-type polymer material. Thepolymer pattern 40 does not have crack properties such as oxide or nitride. Thus, formation of cracks can be prevented in thepolymer pattern 40 while the semiconductor device is manufactured or electronic products employing the semiconductor device are used. - In some embodiments, a grinding process is applied to a backside of the
semiconductor layer 10, and agettering layer 11 is formed on the ground backside of thesemiconductor layer 10. Thegettering layer 11 on thesemiconductor layer 10 may prevent metal atoms or metal ions (e.g., copper atoms or copper ions) in the back-side bump 50 from diffusing into thesemiconductor layer 10. That is, thegettering layer 11 may prevent metal contamination of thesemiconductor layer 10. In this embodiment, thegettering layer 11 is disposed on thesecond surface 10 b of thesemiconductor layer 10. -
FIGS. 2 to 11A and 11B are cross-sectional views illustrating a method of manufacturing a semiconductor device according to an embodiment of the present disclosure. - Referring to
FIG. 2 , awafer 100 having throughelectrodes 125 and front-side bumps 119 electrically coupled to the throughelectrodes 125 are provided. Thewafer 100 may include a silicon wafer and have a front-side surface 100 a and a back-side surface 100 b that are opposite each other. Thewafer 100 may be a substrate that is used in fabrication of semiconductor memory devices, semiconductor logic devices, photo devices, display units, or the like. The front-side surface 100 a may correspond to a surface that is adjacent to active regions in which active elements or passive elements are formed, and the back-side surface 100 b may correspond to a surface that opposes the front-side surface 100 a. - Transistors may be formed on and in the
wafer 100 near the front-side surface 100 a. Each of the transistors may include agate electrode 102 and source/drain regions 104. Aninterlayer insulation layer 106 is formed on the front-side surface 100 a to cover the transistors, andcircuit patterns 108 such as bit lines are formed in or on theinterlayer insulation layer 106. Accordingly, electrical signals may be applied to thegate electrode 102 and source/drain regions 104 via thecircuit patterns 108. - The through
electrodes 125, such as through silicon vias (TSVs), are formed in thewafer 100. The throughelectrodes 125 may be formed by patterning thewafer 100 to formtrenches 120 having a predetermined depth from the front-side surface 100 a and extending toward the back-side surface 100 b, forming a barrier material layer on inner surfaces of thetrenches 120, forming a through metal layer filling the remaining portion of thetrenches 120, and planarizing the through metal layer and the barrier material layer to form barrier layers 122 and throughmetal electrodes 124 inrespective trenches 120. The throughelectrodes 125 are spaced apart from each other by a predetermined distance. The throughmetal electrodes 124 may include a copper material, a silver material or a tin material. Thebarrier layer 122 may prevent metal atoms or metal ions in the throughmetal electrodes 124 from diffusing into thewafer 100. Each of the throughelectrodes 125 has afirst end surface 125 a at the same side of thewafer 100 as the front-side surface 100 a and asecond end surface 125 b near the back-side surface 100 b. Thecircuit patterns 108 may be in contact with the first end surfaces 125 a of the throughelectrodes 125 so that thecircuit patterns 108 are coupled to the throughelectrodes 125. -
Bonding pads 110 are formed on respective ones of the throughelectrodes 125. Thebonding pads 110 may be electrically coupled to the throughelectrodes 125 via thecircuit patterns 108. Thebonding pads 110 may be electrically coupled to a substrate of an external circuit (not shown) or the like. - An
insulation layer 112 is formed on theinterlayer insulation layer 106 to cover thebonding pads 110 and thecircuit patterns 108. Theinsulation layer 112 is then patterned to formopenings 114 partially exposing thebonding pads 110. - Front-
side bumps 119 are formed on respective ones of the exposed portions of thebonding pads 110. Each of the front-side bumps 119 includes ametal pillar 116 and asolder bump 118 which are stacked on a corresponding one of thebonding pads 110. In an embodiment, themetal pillar 116 has a circular shape in a plan view. However, embodiments are not limited thereto. In another embodiment, themetal pillar 116 has a polygonal shape in a plan view. In an embodiment, thesolder bump 118 formed on themetal pillar 116 has a semispherical shape in a cross-sectional view, as illustrated inFIG. 2 . - Referring to
FIG. 3 , acarrier substrate 127 is attached to the front-side bumps 119 disposed on the front-side surface 110 a of thewafer 100. Thecarrier substrate 127 is attached to the front-side bumps 119 using anadhesive layer 126. Theadhesive layer 126 may have a sufficient thickness to entirely cover all of the front-side bumps 119. - The processes described above are performed while the
wafer 100 is oriented such that the initial back-side surface 100 b is provided as the bottom surface of thewafer 100 and the front-side surface 100 a is provided as the top surface of thewafer 100, as shown by the orientation ofFIG. 2 . After thecarrier substrate 127 is attached to the front-side bumps 119 using theadhesive layer 126, thewafer 100 is turned over so that the initial back-side surface 100 b of thewafer 100 is provided as the top surface of thewafer 100 and the front-side surface 100 a is provided as the bottom surface of thewafer 100, as shown inFIG. 3 . - Referring to
FIG. 4 , an etching process is performed on the back-side surface 100 b ofFIG. 3 to expose thesecond end surface 125 b of the throughelectrodes 125. In an embodiment, a grinding process is applied to the back-side surface 100 b to remove a portion of a predetermined thickness from the back side of thewafer 100. Subsequently, thewafer 100 may be selectively etched using an etching process to form a recessed back-side surface, i.e., asurface 100 c that is recessed between protruding throughelectrodes 125. The etching process may be performed using a dry etching process or a wet etching process. As a result of the etching process, thesecond end surface 125 b of the throughelectrodes 125 protrude over the recessed back-side surface 100 c of thewafer 100. Thus, each of the throughelectrodes 125 has a protrusion having apredetermined height 130. In some embodiments, the back-side surface 100 b of thewafer 100 may be recessed using at least one selected from a grinding process, a chemical mechanical polishing (CMP) process, an isotropic etching process and an anisotropic etching process. - In some embodiments, a surface treatment process such as a grinding process is applied to the recessed back-
side surface 100 c of thewafer 100 after selectively etching process ofwafer 100. As a result, the recessed back-side surface 100 c of thewafer 100 may have a rough surface provided for agettering layer 101. - The
gettering layer 101 formed on the recessed back-side surface 100 c may prevent metal atoms or metal ions (e.g., copper atoms or copper ions) in back-side bumps to be formed in a subsequent process from diffusing into thewafer 100. - Referring to
FIG. 5 , apolymer layer 140 is formed on the recessed back-side surface 100 c of thewafer 100. Thepolymer layer 140 is formed to have a sufficient thickness to cover the protrusions of the throughelectrodes 125. Thepolymer layer 140 may be formed by coating the recessed back-side surface 100 c with a polymer material in a gel state with a spin-coating process. Thepolymer layer 140 may have an uneven surface profile, as illustrated inFIG. 5 . - The
polymer layer 140 may be formed of an insulation polymer material to which a curing process can be applied at a low temperature below about 200 degrees Celsius. In some embodiments, thepolymer layer 140 may be formed to include at least one selected from the group consisting of a benzocyclobutene (BCB) material, a polyimide material and a phenol-type polymer material. Thepolymer layer 140 does not have crack properties such as oxide or nitride. Thus, no cracks are generated in thepolymer layer 140 even while subsequent processes are performed thereon. - As described above, because the
second end surface 125 b of the throughelectrodes 125 protrude from the recessed back-side surface 100 c of thesemiconductor layer 100, thepolymer layer 140 may have an uneven surface profile. That is, a thickness of thepolymer layer 140 may vary depending on a position of thepolymer layer 140. - Since the
polymer layer 140 is formed using a polymer material in a gel state with a spin-coating process, as described above, thepolymer layer 140 coated on top surfaces of the protrusions of the throughelectrodes 125 may quickly spread out laterally from the throughelectrodes 125 and pile up in regions adjacent to sidewalls of the protrusions of the throughelectrodes 125 during the spin-coating process. Thus, thepolymer layer 140 adjacent to the sidewalls of the protrusions of the throughelectrodes 125 may have afirst thickness 140 a, and a thickness of thepolymer layer 140 may be gradually reduced as it extends further from the sidewalls of the protrusions of the throughelectrodes 125. - Accordingly, after the spin-coating process, the
polymer layer 140 located in central portions between the protrusions of the throughelectrodes 125 may have asecond thickness 140 b which is smaller than thefirst thickness 140 a, and thepolymer layer 140 coated on the second end surfaces 125 b, i.e., the top surfaces of the protrusions, of the throughelectrodes 125 may have athird thickness 140 c which is smaller than thesecond thickness 140 b. - Referring to
FIG. 6 , thepolymer layer 140 ofFIG. 5 is etched back to form apolymer pattern 141 that expose the second end surfaces 125 b andupper sidewalls 156 of the protrusions of the throughelectrodes 125. In an embodiment, a developer may be supplied onto thepolymer layer 140, and the developer may be rinsed out after a predetermined time elapses. In such a case, a portion of thepolymer layer 140 may be dissolved in the developer and then removed with the developer when the developer is rinsed out. As a result, thepolymer layer 140 may be etched back to form thepolymer pattern 141 exposing the second end surfaces 125 b and theupper sidewalls 156 of the protrusions of the throughelectrodes 125. - As describe above, the
polymer layer 140 coated on the second end surfaces 125 b of the throughelectrodes 125 may have thethird thickness 140 c corresponding to the minimum thickness. Thus, the second end surfaces 125 b and theupper sidewalls 156 of the protrusions of the throughelectrodes 125 are readily exposed when thepolymer layer 140 is etched back to form thepolymer pattern 141 remaining on the recessed back-side surface 100 c of thewafer 100. - In addition, the
polymer layer 140 may be uniformly etched back using a developer. Thus, thepolymer pattern 141 may include firstresidual portions 141 a that remain in regions adjacent to the sidewalls of the protrusions of the throughelectrodes 125 and secondresidual portions 141 b that remain in regions between the firstresidual portions 141 a. The secondresidual portions 141 b have a thickness that is smaller than a thickness of the firstresidual portions 141 a. That is, a thickness of thepolymer pattern 141 may also be gradually reduced as it becomes far from the sidewalls of the protrusions of the throughelectrodes 125. - Subsequently, the
polymer pattern 141 may be cured by a baking process. The baking process, that is, a curing process, may be performed at a temperature below about 200 degrees Celsius. If the curing process is performed at a temperature over 200 degrees Celsius, characteristics of the semiconductor device may be degraded. - Referring to
FIG. 7 , an etching process is performed on the exposed portions of the protrusions of the throughelectrodes 125 to exposeend surfaces 124 a andupper sidewalls 124 b of the throughmetal electrodes 124. The etching process may be a dry etching process such as a plasma etching process. The etching process may be performed to remove thebarrier layer 122 enclosing the end surfaces 124 a and theupper sidewalls 124 b of the throughmetal electrodes 124. Accordingly, after the etching process is performed, the end surfaces 124 a and theupper sidewalls 124 b of the throughmetal electrodes 124 are exposed. The exposed end surfaces 124 a and the exposedupper sidewalls 124 b of the throughmetal electrodes 124 may directly contact back-side bumps to be formed in subsequent processes. Accordingly, contact areas between the throughmetal electrodes 124 and the back-side bumps may be increased, and thus the reliability of the semiconductor device may be improved. - Referring to
FIG. 8 , aseed metal layer 160 is formed on thepolymer pattern 141 and covers the exposed end surfaces 124 a and the exposedupper sidewalls 124 b of the throughmetal electrodes 124. Although not shown in the drawings, an adhesive layer may be formed on thepolymer pattern 141 before theseed metal layer 160 is formed. The adhesive layer may strengthen the bond between thepolymer pattern 141 and theseed metal layer 160 to prevent theseed metal layer 160 from being lifted or detached from thepolymer pattern 141 in subsequent processes. The adhesive layer may include at least one selected from the group consisting of a titanium (Ti) material, a tungsten (W) material and a titanium-tungsten (TiW) material. - If the adhesive layer is formed on the
polymer pattern 141, theseed metal layer 160 may be formed on the adhesive layer. Theseed metal layer 160 may be formed of a copper layer using a chemical vapor deposition (CVD) process or a physical vapor deposition (PVD) process. - Referring to
FIG. 9 , amask pattern 165 havingopenings 166 is formed on theseed metal layer 160. Theopenings 166 may define regions in which back-side bumps will be disposed. Specifically, a photoresist layer may be formed on theseed metal layer 160. In an embodiment, a photoresist layer may be patterned using an exposure process and a development process to form themask pattern 165 having theopenings 166. Theopenings 166 may expose portions of theseed metal layer 160 corresponding to the regions in which the back-side bumps will be disposed. The protrusions of the throughelectrodes 125 may be disposed in theopenings 166. - Referring to
FIG. 10 , afirst metal layer 170 and asecond metal layer 180 are sequentially formed in each of theopenings 166. The first andsecond metal layers second metal layers seed metal layer 160, which are exposed by theopenings 166, using the electroplating process. - The
first metal layer 170 may include a copper material, and thesecond metal layer 180 may include a nickel material. Since the first andsecond metal layers electrodes 125, each of the first andsecond metal layers - Referring to
FIGS. 11A and 11B , themask pattern 165 is removed using, for example, an ashing process. Subsequently, the portions of theseed metal layer 160 that are exposed after themask pattern 165 is removed are etched. Portions of theseed metal layer 160 that remain formseed metal patterns 161 disposed under the first metal layers 170. Theseed metal layer 160 may be etched using a wet etching process. Theseed metal layer 160 may be etched using the first andsecond metal layers seed metal layer 160 may be etched until thepolymer pattern 141 is exposed. - An
adhesive metal layer 185 may be formed on thesecond metal layer 180. Theadhesive metal layer 185 may include a gold material. Theseed metal pattern 161, thefirst metal layer 170, thesecond metal layer 180 and theadhesive metal layer 185 stacked on each of the throughelectrodes 125 constitute a back-side bump 190. - In some embodiments, the
first metal layer 170 may be formed of a metal material having substantially the same etch rate as theseed metal pattern 161 when thefirst metal layer 170 and theseed metal pattern 161 are exposed to a specific etchant. In such a case, thefirst metal layer 170 may be laterally etched while theseed metal pattern 161 is formed. As a result, undercuts may be formed below edges of thesecond metal layer 180 as illustrated inFIG. 12 . That is, thefirst metal layer 170 may be laterally recessed fromsidewalls 180 a of thesecond metal layer 180 by a first width d. -
FIG. 11B illustrates an enlarged view of a portion “X” ofFIG. 11A . Referring toFIG. 11B , the back-side bump 190 may be formed to contact theend surface 124 a and theupper sidewall 124 b of the throughmetal electrode 124. In addition, the back-side bump 190 may extend onto thepolymer pattern 141 by asecond width 161 a. That is, each of the back-side bumps 190 may be formed to contact theend surface 124 a and theupper sidewall 124 b of the throughmetal electrode 124 and a surface of thepolymer pattern 141. Thus, a contact area between the back-side bump 190 and the throughelectrode 125 may increase to improve the strength of the bond between the back-side bump 190 and the throughelectrode 125. - Referring again to
FIGS. 11A and 11B , thepolymer pattern 141 may be formed to enclose a lower sidewall of the protrusion of the throughelectrode 125. Thus, the protrusion of the throughelectrode 125 may be supported by thepolymer pattern 141 to prevent the protrusion of the throughelectrode 125 from being broken or bent during a fabrication process. - The packages described above may be applied to various electronic systems.
- Referring to
FIG. 13 , the package in accordance with an embodiment may be applied to anelectronic system 1710. Theelectronic system 1710 may include acontroller 1711, an input/output unit 1712, and amemory 1713. Thecontroller 1711, the input/output unit 1712, and thememory 1713 may be coupled with one another through abus 1715 providing a path through which data are transmitted. - For example, the
controller 1711 may include at least any one of at least one microprocessor, at least one digital signal processor, at least one microcontroller, and logic devices capable of performing the same functions as these components. At least one of thecontroller 1711 and thememory 1713 may include at least any one of the packages according to the embodiments of the present disclosure. The input/output unit 1712 may include at least one selected among a keypad, a keyboard, a display device, a touch screen and so forth. Thememory 1713 is a device for storing data. Thememory 1713 may store data and/or commands to be executed by thecontroller 1711, and the like. - The
memory 1713 may include a volatile memory device such as a DRAM and/or a nonvolatile memory device such as a flash memory. For example, a flash memory may be mounted to an information processing system such as a mobile terminal or a desk top computer. The flash memory may constitute a solid state disk (SSD). In this case, theelectronic system 1710 may stably store a large amount of data in a flash memory system. - The
electronic system 1710 may further include aninterface 1714 suitable for transmitting and receiving data to and from a communication network. Theinterface 1714 may be a wired or wireless type. For example, theinterface 1714 may include an antenna or a wired or wireless transceiver. - The
electronic system 1710 may be realized as a mobile system, a personal computer, an industrial computer, or a logic system performing various functions. For example, the mobile system may be any one of a personal digital assistant (PDA), a portable computer, a tablet computer, a mobile phone, a smart phone, a wireless phone, a laptop computer, a memory card, a digital music system, and an information transmission/reception system. - In an embodiment wherein the
electronic system 1710 is an equipment capable of performing wireless communication, theelectronic system 1710 may be used in a communication system such as a system employing one or more of CDMA (code division multiple access), GSM (global system for mobile communications), NADC (North American digital cellular), E-TDMA (enhanced-time division multiple access), WCDMA (wideband code division multiple access), CDMA2000, LTE (long term evolution), and Wibro (wireless broadband Internet). - Referring to
FIG. 14 , the package in accordance with the embodiments may be provided in the form of amemory card 1800. For example, thememory card 1800 may include amemory 1810 such as a nonvolatile memory device and amemory controller 1820. Thememory 1810 and thememory controller 1820 may store data or read stored data. - The
memory 1810 may include at least any one among nonvolatile memory devices to which the packaging technologies of the embodiments of the present disclosure are applied. Thememory controller 1820 may control thememory 1810 such that stored data is read out or data is stored in response to a read/write request from ahost 1830. - Embodiments of the present disclosure have been disclosed for illustrative purposes. Those skilled in the art will appreciate that various modifications, additions and substitutions are possible, without departing from the scope and spirit of the present invention as disclosed in the accompanying claims.
Claims (27)
1. A semiconductor device comprising:
a semiconductor layer having a first surface and a second surface that are opposite to each other;
a through electrode penetrating the semiconductor layer and having a protrusion that protrudes over the second surface of the semiconductor layer;
a front-side bump disposed over the first surface of the semiconductor layer and electrically coupled to the through electrode;
a polymer pattern disposed over the second surface of the semiconductor layer to enclose a part of the protrusion of the through electrode; and
a back-side bump covering an upper surface and a sidewall of a remaining part of the protrusion of the through electrode and extending over a portion of the polymer pattern.
2. The semiconductor device of claim 1 ,
wherein the first surface of the semiconductor layer corresponds to a front-side surface adjacent to an active region disposed in the semiconductor layer; and
wherein the second surface of the semiconductor layer corresponds to a back-side surface that is opposite to the front-side surface.
3. The semiconductor device of claim 1 , wherein the through electrode includes a first end surface disposed at the same side of the semiconductor layer as the first surface of the semiconductor layer and a second end surface disposed at the same side of the semiconductor layer as the second surface of the semiconductor layer.
4. The semiconductor device of claim 1 , wherein the through electrode includes a copper material.
5. The semiconductor device of claim 1 , wherein the polymer pattern encloses a sidewall of a lower portion of the protrusion of the through electrode and supports the protrusion of the through electrode.
6. The semiconductor device of claim 1 , wherein the polymer pattern includes at least one selected from the group consisting of a benzocyclobutene (BCB) material, a polyimide material and a phenol-type polymer material.
7. The semiconductor device of claim 1 , further comprising an insulation layer disposed over the first surface of the semiconductor layer,
wherein the insulation layer has an opening in which the front-side bump is disposed.
8. The semiconductor device of claim 7 , wherein the front-side bump includes a metal pillar filling the opening of the insulation layer and a solder bump disposed over a surface of the metal pillar opposite to the through electrode.
9. The semiconductor device of claim 1 , wherein a surface of the back-side bump opposite to the through electrode has a convex shape.
10. The semiconductor device of claim 1 ,
wherein the through electrode includes a first end surface disposed at the same side of the semiconductor layer as the first surface of the semiconductor layer and a second end surface disposed at the same side of the semiconductor layer as the second surface of the semiconductor layer, and
wherein the back-side bump contacts the second end surface of the through electrode, a sidewall of a upper portion of the protrusion of the through electrode, and a surface of the polymer pattern, the second end surface of the through electrode corresponding to the upper surface of the upper portion.
11. The semiconductor device of claim 1 ,
wherein the through electrode includes a first end surface disposed at the same side of the semiconductor layer as the first surface of the semiconductor layer and a second end surface disposed at the same side of the semiconductor layer as the second surface of the semiconductor layer; and
wherein the back-side bump includes:
a seed metal pattern covering the second end surface of the through electrode and a sidewall of a upper portion of the protrusion of the through electrode and extending over the polymer pattern by a predetermined width, the second end surface of the through electrode corresponding to the upper surface of the upper portion;
a first metal layer over the seed metal pattern;
a second metal layer over the first metal layer; and
an adhesive metal layer over the second metal layer.
12. The semiconductor device of claim 11 , wherein each of the seed metal pattern, the first metal layer, the second metal layer and the adhesive metal layer sequentially stacked over the protrusion of the through electrode has a convex surface.
13. The semiconductor device of claim 1 ,
wherein the polymer pattern has a first thickness at a first position adjacent to a sidewall of the protrusion of the through electrode;
wherein the polymer pattern has thicknesses that are gradually reduced at positions that are increasingly further from the sidewall of the protrusion of the through electrode, the positions being between the first position and a second position; and
wherein the polymer pattern has a second thickness smaller than the first thickness at the second position, the second position being further from the sidewall of the protrusion of the through electrode than the first position.
14. The semiconductor device of claim 1 , further comprising a gettering layer between the semiconductor layer and the polymer pattern.
15. The semiconductor device of claim 1 ,
wherein the through electrode includes a first end surface disposed at the same side of the semiconductor layer as the first surface of the semiconductor layer and a second end surface disposed at the same side of the semiconductor layer as the second surface of the semiconductor layer; and
wherein the back-side bump includes:
a seed metal pattern covering the second end surface of the through electrode and a sidewall of a upper portion of the protrusion of the through electrode and extending over the polymer pattern by a predetermined width, the second end surface of the through electrode corresponding to the upper surface of the upper portion; and
a first metal layer, a second metal layer and an adhesive metal layer sequentially stacked over the seed metal pattern,
wherein the first metal layer is laterally recessed from a sidewall of the second metal layer so that undercuts are provided below edges of the second metal layer.
16. A method of manufacturing a semiconductor device, the method comprising:
providing a wafer having a through electrode and a front-side bump electrically coupled to the through electrode, the front-side bump being disposed over a first surface of the wafer;
recessing a second surface of the wafer opposite to the first surface so that one end of the through electrode protrudes from the recessed second surface of the wafer;
forming a polymer pattern over the recessed second surface of the wafer, the polymer pattern enclosing a lower portion of the protruding end of the through electrode; and
forming a back-side bump that covers an upper surface and a sidewall of an upper portion of the protruding end of the through electrode and extends over the polymer pattern.
17. The method of claim 16 ,
wherein the first surface of the wafer corresponds to a front-side surface adjacent to an active region disposed in the wafer; and
wherein the second surface of the wafer corresponds to a back-side surface that is opposite to the front-side surface.
18. The method of claim 16 , wherein the through electrode includes a first end surface disposed at the same side of the wafer as the first surface of the wafer and a second end surface disposed at the same side of the wafer as the second surface of the wafer, the second end surface of the through electrode corresponding to the upper surface of the upper portion.
19. The method of claim 16 , wherein recessing the second surface of the wafer includes:
performing a grinding process on the second surface of the wafer to remove a portion of the back side of the wafer; and
selectively etching the ground second surface of the wafer to recess the back side of the wafer below the protruding end of the through electrode.
20. The method of claim 19 , further comprising performing a grinding process on the etched second surface of the wafer and then forming a gettering layer on the second surface.
21. The method of claim 16 , wherein forming the polymer pattern includes:
coating a polymer material over the recessed second surface of the wafer and the protruding end of the through electrode to form a polymer layer; and
supplying a developer onto the polymer layer; and
rinsing out the developer so that the upper portion of the protruding end of the through electrode is exposed.
22. The method of claim 21 ,
wherein the polymer layer has a first thickness at a first position adjacent to a sidewall of the protruding end of the through electrode;
wherein the polymer layer has thicknesses that are gradually reduced at positions that are increasingly further from the sidewall of the protruding end of the through electrode, the positions being between the first position and a second position; and
wherein the polymer layer has a second thickness smaller than the first thickness at the second position, the second position being further from the sidewall of the through electrode than the first position.
23. The method of claim 16 , wherein the polymer pattern is formed of a polymer material which is capable of being cured at a temperature below about 200 degrees Celsius.
24. The method of claim 16 , wherein the polymer pattern is formed of at least one selected from the group consisting of a benzocyclobutene (BCB) material, a polyimide material and a phenol-type polymer material.
25. The method of claim 16 ,
wherein the through electrode includes a first end surface disposed at the same side of the wafer as the first surface of the wafer and a second end surface disposed at the same side of the wafer as the second surface of the wafer; and
wherein the back-side bump contacts the second end surface of the through electrode, the sidewall of the upper portion of the protruding end of the through electrode, and a surface of the polymer pattern, the second end surface of the through electrode corresponding to the upper surface of the upper portion.
26. The method of claim 16 ,
wherein the through electrode includes a first end surface disposed at the same side of the wafer as the first surface of the semiconductor layer and a second end surface disposed at the same side of the wafer as the second surface of the semiconductor layer; and
wherein forming the back-side bump includes:
forming a seed metal pattern that covers the second end surface of the through electrode and the sidewall of the upper portion of the protruding end of the through electrode and extends over the polymer pattern by a predetermined width, the second end surface of the through electrode corresponding to the upper surface of the upper portion;
forming a first metal layer over the seed metal pattern;
forming a second metal layer over the first metal layer; and
forming an adhesive metal layer over the second metal layer.
27. The method of claim 16 ,
wherein the through electrode includes a first end surface disposed at the same side of the wafer as the first surface of the semiconductor layer and a second end surface disposed at the same side of the wafer as the second surface of the semiconductor layer; and
wherein forming the back-side bump includes:
forming a seed metal pattern that covers the second end surface of the through electrode and the sidewall of the upper portion of the protruding end of the through electrode and extends over the polymer pattern by a predetermined width, the second end surface of the through electrode corresponding to the upper surface of the upper portion;
sequentially forming a first metal layer, a second metal layer and an adhesive metal layer over the seed metal pattern,
wherein the first metal layer is laterally recessed from a sidewall of the second metal layer so that an undercut is provided below edges of the second metal layer.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US15/459,592 US10109545B2 (en) | 2014-03-19 | 2017-03-15 | Semiconductor devices having through electrodes and methods of manufacturing the same |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR10-2014-0032358 | 2014-03-19 | ||
KR1020140032358A KR20150109213A (en) | 2014-03-19 | 2014-03-19 | Semiconductor device having through silicon via and the method for manufacturing of the same |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/459,592 Division US10109545B2 (en) | 2014-03-19 | 2017-03-15 | Semiconductor devices having through electrodes and methods of manufacturing the same |
Publications (1)
Publication Number | Publication Date |
---|---|
US20150270220A1 true US20150270220A1 (en) | 2015-09-24 |
Family
ID=54121494
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/466,908 Abandoned US20150270220A1 (en) | 2014-03-19 | 2014-08-22 | Semiconductor devices having through electrodes and methods of manufacturing the same |
US15/459,592 Active 2034-09-18 US10109545B2 (en) | 2014-03-19 | 2017-03-15 | Semiconductor devices having through electrodes and methods of manufacturing the same |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/459,592 Active 2034-09-18 US10109545B2 (en) | 2014-03-19 | 2017-03-15 | Semiconductor devices having through electrodes and methods of manufacturing the same |
Country Status (3)
Country | Link |
---|---|
US (2) | US20150270220A1 (en) |
KR (1) | KR20150109213A (en) |
CN (1) | CN104934392A (en) |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10559547B2 (en) | 2017-06-28 | 2020-02-11 | Murata Manufacturing Co., Ltd. | Semiconductor chip |
US20200111774A1 (en) * | 2018-10-03 | 2020-04-09 | Advanced Semiconductor Engineering, Inc. | Passive element, electronic device and method for manufacturing the same |
CN113764288A (en) * | 2021-08-02 | 2021-12-07 | 苏州通富超威半导体有限公司 | Chip packaging method and packaging structure |
US20220208682A1 (en) * | 2020-12-30 | 2022-06-30 | SK Hynix Inc. | Semiconductor chip including through electrodes, and semiconductor package including the same |
US11631630B2 (en) * | 2017-12-29 | 2023-04-18 | Micron Technology, Inc. | Pillar-last methods for forming semiconductor devices |
US11769754B2 (en) * | 2018-11-29 | 2023-09-26 | Canon Kabushiki Kaisha | Manufacturing method for semiconductor apparatus and semiconductor apparatus |
US11963355B2 (en) | 2021-07-06 | 2024-04-16 | SK Hynix Inc. | Semiconductor memory device and manufacturing method thereof |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2017069462A1 (en) * | 2015-10-23 | 2017-04-27 | (주)기가레인 | High electron mobility transistor and method for manufacturing same |
KR102474933B1 (en) * | 2016-02-05 | 2022-12-07 | 에스케이하이닉스 주식회사 | Semiconductor chip having through electrode, chip stack structure including the same and method of manufacturing semiconductor chip |
JP2019009409A (en) * | 2017-06-28 | 2019-01-17 | 株式会社村田製作所 | Semiconductor chip |
KR102615701B1 (en) | 2018-06-14 | 2023-12-21 | 삼성전자주식회사 | Semiconductor device comprising a through via, semiconductor package and method of fabricating the same |
US11322458B2 (en) * | 2020-04-27 | 2022-05-03 | Nanya Technology Corporation | Semiconductor structure including a first substrate and a second substrate and a buffer structure in the second substrate |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110049717A1 (en) * | 2009-09-03 | 2011-03-03 | Texas Instruments Incorporated | Integrated circuits having tsvs including metal gettering dielectric liners |
US8026592B2 (en) * | 2008-08-18 | 2011-09-27 | Samsung Electronics Co., Ltd. | Through-silicon via structures including conductive protective layers |
US20130113103A1 (en) * | 2011-11-03 | 2013-05-09 | Texas Instruments Incorporated | DEVICE HAVING TSVs WITH GETTERING LAYER LATERAL TO TSV TIPS |
US8552548B1 (en) * | 2011-11-29 | 2013-10-08 | Amkor Technology, Inc. | Conductive pad on protruding through electrode semiconductor device |
US20130264720A1 (en) * | 2012-04-09 | 2013-10-10 | Samsung Electronics Co., Ltd. | Semiconductor Chips Having Through Silicon Vias and Related Fabrication Methods and Semiconductor Packages |
US20150115440A1 (en) * | 2012-08-29 | 2015-04-30 | Panasonic Intellectual Property Management Co., Ltd. | Semiconductor device |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7547623B2 (en) * | 2002-06-25 | 2009-06-16 | Unitive International Limited | Methods of forming lead free solder bumps |
CN101044609A (en) * | 2004-06-30 | 2007-09-26 | 统一国际有限公司 | Methods of forming lead free solder bumps and related structures |
US7998860B2 (en) | 2009-03-12 | 2011-08-16 | Micron Technology, Inc. | Method for fabricating semiconductor components using maskless back side alignment to conductive vias |
US8039385B1 (en) | 2010-09-13 | 2011-10-18 | Texas Instruments Incorporated | IC devices having TSVS including protruding tips having IMC blocking tip ends |
KR20120120776A (en) | 2011-04-25 | 2012-11-02 | 에스케이하이닉스 주식회사 | Semiconductor package and method for manufacturing the same |
KR20130062737A (en) | 2011-12-05 | 2013-06-13 | 삼성전자주식회사 | Detecting method of bad through silicon via(tsv) |
-
2014
- 2014-03-19 KR KR1020140032358A patent/KR20150109213A/en not_active Application Discontinuation
- 2014-08-22 US US14/466,908 patent/US20150270220A1/en not_active Abandoned
- 2014-11-07 CN CN201410643214.0A patent/CN104934392A/en active Pending
-
2017
- 2017-03-15 US US15/459,592 patent/US10109545B2/en active Active
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8026592B2 (en) * | 2008-08-18 | 2011-09-27 | Samsung Electronics Co., Ltd. | Through-silicon via structures including conductive protective layers |
US20110049717A1 (en) * | 2009-09-03 | 2011-03-03 | Texas Instruments Incorporated | Integrated circuits having tsvs including metal gettering dielectric liners |
US20130113103A1 (en) * | 2011-11-03 | 2013-05-09 | Texas Instruments Incorporated | DEVICE HAVING TSVs WITH GETTERING LAYER LATERAL TO TSV TIPS |
US8552548B1 (en) * | 2011-11-29 | 2013-10-08 | Amkor Technology, Inc. | Conductive pad on protruding through electrode semiconductor device |
US20130264720A1 (en) * | 2012-04-09 | 2013-10-10 | Samsung Electronics Co., Ltd. | Semiconductor Chips Having Through Silicon Vias and Related Fabrication Methods and Semiconductor Packages |
US20150115440A1 (en) * | 2012-08-29 | 2015-04-30 | Panasonic Intellectual Property Management Co., Ltd. | Semiconductor device |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10559547B2 (en) | 2017-06-28 | 2020-02-11 | Murata Manufacturing Co., Ltd. | Semiconductor chip |
US11631630B2 (en) * | 2017-12-29 | 2023-04-18 | Micron Technology, Inc. | Pillar-last methods for forming semiconductor devices |
US20200111774A1 (en) * | 2018-10-03 | 2020-04-09 | Advanced Semiconductor Engineering, Inc. | Passive element, electronic device and method for manufacturing the same |
US11031382B2 (en) * | 2018-10-03 | 2021-06-08 | Advanced Semiconductor Engineering, Inc. | Passive element, electronic device and method for manufacturing the same |
US11769754B2 (en) * | 2018-11-29 | 2023-09-26 | Canon Kabushiki Kaisha | Manufacturing method for semiconductor apparatus and semiconductor apparatus |
US20220208682A1 (en) * | 2020-12-30 | 2022-06-30 | SK Hynix Inc. | Semiconductor chip including through electrodes, and semiconductor package including the same |
US12009308B2 (en) * | 2020-12-30 | 2024-06-11 | SK Hynix Inc. | Semiconductor chip including through electrodes, and semiconductor package including the same |
US11963355B2 (en) | 2021-07-06 | 2024-04-16 | SK Hynix Inc. | Semiconductor memory device and manufacturing method thereof |
CN113764288A (en) * | 2021-08-02 | 2021-12-07 | 苏州通富超威半导体有限公司 | Chip packaging method and packaging structure |
Also Published As
Publication number | Publication date |
---|---|
US20170186659A1 (en) | 2017-06-29 |
US10109545B2 (en) | 2018-10-23 |
CN104934392A (en) | 2015-09-23 |
KR20150109213A (en) | 2015-10-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10109545B2 (en) | Semiconductor devices having through electrodes and methods of manufacturing the same | |
US9595499B2 (en) | Semiconductor devices having through electrodes, methods of manufacturing the same, and semiconductor packages including the same | |
US9129963B1 (en) | Semiconductor devices having through electrodes, semiconductor packages including the same, electronic systems including the same, and methods of manufacturing the same | |
US9570370B2 (en) | Multi chip package and method for manufacturing the same | |
US8399987B2 (en) | Microelectronic devices including conductive vias, conductive caps and variable thickness insulating layers | |
US9202767B2 (en) | Semiconductor device and method of manufacturing the same | |
US8786058B2 (en) | Semiconductor devices and methods of manufacturing the same | |
US20160093581A1 (en) | Semiconductor device with a through electrode | |
US20150123278A1 (en) | Semiconductor devices, methods of manufacturing the same, memory cards including the same and electronic systems including the same | |
US9536846B2 (en) | Semiconductor devices having through electrodes, methods of fabricating the same, electronic systems including the same, and memory cards including same | |
KR20120058114A (en) | Semiconductor device, fabricating method thereof, and semiconductor package comprising the semiconductor device | |
US9368481B2 (en) | Semiconductor devices and packages having through electrodes | |
US20140138819A1 (en) | Semiconductor device including tsv and semiconductor package including the same | |
US9412610B2 (en) | Semiconductor devices and methods of manufacturing the same | |
US9142489B2 (en) | Semiconductor devices including a non-planar conductive pattern, and methods of forming semiconductor devices including a non-planar conductive pattern | |
US20150145120A1 (en) | Semiconductor device having a through electrode | |
US9508699B2 (en) | Semiconductor package and method for manufacturing the same | |
US20140264848A1 (en) | Semiconductor package and method for fabricating the same | |
US8816477B2 (en) | Semiconductor package having a contamination preventing layer formed in the semiconductor chip | |
KR20110063266A (en) | Semiconductor devices | |
US20170287734A1 (en) | Semiconductor packages including interposer and methods of manufacturing the same | |
US20230120361A1 (en) | Semiconductor devices including substrates bonded to each other and methods for fabricating the same | |
US12040308B2 (en) | Method of manufacturing a semiconductor device | |
KR20130126191A (en) | Semiconductor package and method of manufacturing the semiconductor package |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SK HYNIX INC., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:MOON, JONG KYU;KIM, JONG HOON;PARK, SUNG SU;REEL/FRAME:033614/0263 Effective date: 20140710 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |