US20150264817A1 - Wiring board and method for manufacturing the same - Google Patents

Wiring board and method for manufacturing the same Download PDF

Info

Publication number
US20150264817A1
US20150264817A1 US14/723,520 US201514723520A US2015264817A1 US 20150264817 A1 US20150264817 A1 US 20150264817A1 US 201514723520 A US201514723520 A US 201514723520A US 2015264817 A1 US2015264817 A1 US 2015264817A1
Authority
US
United States
Prior art keywords
insulation layer
wiring structure
conductive patterns
wiring board
wiring
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US14/723,520
Inventor
Makoto Terui
Daiki Komatsu
Masatoshi Kunieda
Takashi Kariya
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Ibiden Co Ltd
Original Assignee
Ibiden Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Ibiden Co Ltd filed Critical Ibiden Co Ltd
Priority to US14/723,520 priority Critical patent/US20150264817A1/en
Publication of US20150264817A1 publication Critical patent/US20150264817A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/30Assembling printed circuits with electric components, e.g. with resistor
    • H05K3/303Surface mounted components, e.g. affixing before soldering, aligning means, spacing means
    • H05K3/305Affixing by adhesive
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/50Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
    • H01L21/56Encapsulations, e.g. encapsulation layers, coatings
    • H01L21/563Encapsulation of active face of flip-chip device, e.g. underfilling or underencapsulation of flip-chip, encapsulation preform on chip or mounting substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49811Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
    • H01L23/49816Spherical bumps on the substrate for external connection, e.g. ball grid arrays [BGA]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49827Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5382Adaptable interconnections, e.g. for engineering changes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5383Multilayer substrates
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/52Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
    • H01L23/538Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
    • H01L23/5384Conductive vias through the substrate with or without pins, e.g. buried coaxial conductors
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/02Bonding areas ; Manufacturing methods related thereto
    • H01L24/03Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/50Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/11Printed elements for providing electric connections to or between printed circuits
    • H05K1/115Via connections; Lands around holes or via connections
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/10Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/10Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
    • H05K3/103Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by bonding or embedding conductive wires or strips
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/10Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern
    • H05K3/20Apparatus or processes for manufacturing printed circuits in which conductive material is applied to the insulating support in such a manner as to form the desired conductive pattern by affixing prefabricated conductor pattern
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/30Assembling printed circuits with electric components, e.g. with resistor
    • H05K3/32Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4602Manufacturing multilayer circuits characterized by a special circuit board as base or central core whereon additional circuit layers are built or additional circuit boards are laminated
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4644Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
    • H05K3/4652Adding a circuit layer by laminating a metal foil or a preformed metal foil pattern
    • H05K3/4658Adding a circuit layer by laminating a metal foil or a preformed metal foil pattern characterized by laminating a prefabricated metal foil pattern, e.g. by transfer
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4688Composite multilayer circuits, i.e. comprising insulating layers having different properties
    • H05K3/4694Partitioned multilayer circuits having adjacent regions with different properties, e.g. by adding or inserting locally circuit layers having a higher circuit density
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/02Bonding areas; Manufacturing methods related thereto
    • H01L2224/04Structure, shape, material or disposition of the bonding areas prior to the connecting process
    • H01L2224/0401Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/12Structure, shape, material or disposition of the bump connectors prior to the connecting process
    • H01L2224/13Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
    • H01L2224/13001Core members of the bump connector
    • H01L2224/13099Material
    • H01L2224/131Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/16227Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • H01L2224/73204Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/8119Arrangement of the bump connectors prior to mounting
    • H01L2224/81192Arrangement of the bump connectors prior to mounting wherein the bump connectors are disposed only on another item or body to be connected to the semiconductor or solid-state body
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49866Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers characterised by the materials
    • H01L23/49894Materials of the insulating layers or coatings
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L24/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/12Passive devices, e.g. 2 terminal devices
    • H01L2924/1204Optical Diode
    • H01L2924/12042LASER
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • H01L2924/143Digital devices
    • H01L2924/1434Memory
    • H01L2924/1435Random access memory [RAM]
    • H01L2924/1436Dynamic random-access memory [DRAM]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/1517Multilayer substrate
    • H01L2924/15192Resurf arrangement of the internal vias
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/10Details of components or other objects attached to or integrated in a printed circuit board
    • H05K2201/10007Types of components
    • H05K2201/10159Memory
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/10Details of components or other objects attached to or integrated in a printed circuit board
    • H05K2201/10227Other objects, e.g. metallic pieces
    • H05K2201/10378Interposers
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/10Details of components or other objects attached to or integrated in a printed circuit board
    • H05K2201/10431Details of mounted components
    • H05K2201/10507Involving several components
    • H05K2201/1053Mounted components directly electrically connected to each other, i.e. not via the PCB
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49128Assembling formed circuit to base
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T29/00Metal working
    • Y10T29/49Method of mechanical manufacture
    • Y10T29/49002Electrical device making
    • Y10T29/49117Conductor or circuit manufacturing
    • Y10T29/49124On flat or curved insulated base, e.g., printed circuit, etc.
    • Y10T29/49155Manufacturing circuit on or in base
    • Y10T29/49165Manufacturing circuit on or in base by forming conductive walled aperture in base

Definitions

  • the present invention relates to a wiring board and its manufacturing method, in particular, to a wiring board having a high-density wiring region, and to a method for manufacturing such a wiring board.
  • Such a wiring board has a high-density wiring region inside.
  • an electronic component in which a high-density wiring layer is formed on a substrate made of a heat-tolerant base material such as silicon or glass with a low thermal expansion coefficient, is incorporated in interlayer insulation layers of a wiring board.
  • a heat-tolerant base material such as silicon or glass with a low thermal expansion coefficient
  • a wiring board includes a first insulation layer, a second insulation layer formed on the first insulation layer, a wiring structure interposed between the first insulation layer and the second insulation layer and including an insulation layer and conductive patterns formed on the insulation layer, second conductive patterns formed on the second insulation layer, and a via conductor formed through the second insulation layer and connected to one of the second conductive patterns on the second insulation layer.
  • a method for manufacturing a wiring board includes positioning on a first insulation layer a wiring structure including an insulation layer and conductive patterns formed on the insulation layer, forming a second insulation layer on the first insulation layer and the wiring structure such that the wiring structure is interposed between the first insulation layer and the second insulation layer, forming a via conductor through the second insulation layer, and forming second conductive patterns on the second insulation layer such that one of the second conductive patterns is connected to the via conductor in the second insulation layer.
  • FIG. 1A is a cross-sectional view showing a package substrate using a wiring board according to a first embodiment of the present invention (the lower part is an enlarged cross-sectional view of main region (A) of the upper part);
  • FIG. 1B is a detailed cross-sectional view showing a package substrate using a wiring board according to the first embodiment
  • FIG. 2 is a plan view of FIG. 1A seen from direction Z 2 ;
  • FIG. 3 is an enlarged cross-sectional view of a portion in FIGS. 1A and 1B , showing a main part of a wiring board in the first embodiment (the lower part is an enlarged cross-sectional view of main region (B) of the upper part);
  • FIG. 4 is a flowchart showing the process for manufacturing a wiring structure according to the first embodiment
  • FIG. 5A is a view to illustrate a step in a method for manufacturing a wiring structure shown in FIG. 4 ;
  • FIG. 5B is a view to illustrate a step in a method for manufacturing a wiring structure shown in FIG. 4 ;
  • FIG. 5C is a view to illustrate a step in a method for manufacturing a wiring structure shown in FIG. 4 ;
  • FIG. 5D is a view to illustrate a step in a method for manufacturing a wiring structure shown in FIG. 4 ;
  • FIG. 5E is a view to illustrate a step in a method for manufacturing a wiring structure shown in FIG. 4 ;
  • FIG. 5F is a view to illustrate a step in a method for manufacturing a wiring structure shown in FIG. 4 ;
  • FIG. 5G is a view to illustrate a step in a method for manufacturing a wiring structure shown in FIG. 4 ;
  • FIG. 5H is a view to illustrate a step in a method for manufacturing a wiring structure shown in FIG. 4 ;
  • FIG. 5I is a view to illustrate a step in a method for manufacturing a wiring structure shown in FIG. 4 ;
  • FIG. 6 is a flowchart showing the process for manufacturing a wiring board according to the first embodiment
  • FIG. 7A is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6 ;
  • FIG. 7B is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6 ;
  • FIG. 7C is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6 ;
  • FIG. 7D is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6 ;
  • FIG. 7E is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6 ;
  • FIG. 7F is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6 ;
  • FIG. 7G is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6 ;
  • FIG. 7H is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6 ;
  • FIG. 7I is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6 (the lower part is an enlarged cross-sectional view of main region (C) of the upper part);
  • FIG. 7J is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6 ;
  • FIG. 7K is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6 ;
  • FIG. 7L is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6 ;
  • FIG. 7M is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6 ;
  • FIG. 7N is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6 ;
  • FIG. 7P is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6 ;
  • FIG. 8 is a cross-sectional view showing a main part of a wiring board according to a first modified example of the first embodiment
  • FIG. 9A is a cross-sectional view showing a package substrate using a wiring board according to a second embodiment of the present invention (the lower part is an enlarged cross-sectional view of main region (A) of the upper part);
  • FIG. 9B is a detailed cross-sectional view showing a package substrate using a wiring board according to the second embodiment.
  • FIG. 10 is a plan view of FIG. 9A seen from direction Z 2 ;
  • FIG. 11 is an enlarged cross-sectional view of a portion in FIGS. 9A and 9B , showing a main part of a wiring board in the second embodiment (the lower part is an enlarged cross-sectional view of main region (C) of the upper part);
  • FIG. 12 is a flowchart showing the process for manufacturing a wiring board according to the second embodiment
  • FIG. 13A is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 12 ;
  • FIG. 13B is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 12 ;
  • FIG. 13C is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 12 ;
  • FIG. 13D is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 12 ;
  • FIG. 14A is a cross-sectional view showing a main part of a wiring board according to a third embodiment (corresponding to the (E-E) cross section of FIG. 14B );
  • FIG. 14B is a plan view showing a main part of a wiring board according to the third embodiment.
  • FIG. 15 is a plan view showing a main part of a wiring board according to a fourth embodiment.
  • FIG. 16 is a cross-sectional view showing a main part of a wiring board according to a fifth embodiment.
  • Arrows (Z 1 , Z 2 ) each indicate a lamination direction (or a thickness direction of a wiring board) corresponding to a direction along a normal line to the main surfaces (upper and lower surfaces) of the wiring board.
  • arrows (X 1 , X 2 ) and (Y 1 , Y 2 ) each indicate a direction perpendicular to a lamination direction (or a direction toward a side of each layer).
  • the main surfaces of a wiring board are on the X-Y plane.
  • Side surfaces of a wiring board are on the X-Z plane or the Y-Z plane.
  • a side closer to the core of a wiring board is referred to as a lower layer, and a side farther from the core as an upper layer.
  • Conductive layers are such layers that include one or multiple conductive patterns.
  • Conductive layers may include conductive patterns that form electric circuits such as wiring (ground included), pads, lands and the like, or it may include a planar conductive pattern that does not form electric circuits.
  • Opening portions include notches and slits in addition to holes and grooves.
  • the conductor formed in a via hole is referred to as a via conductor, the conductor formed in a through hole as a through-hole conductor, and the conductor filled in an opening portion as a filled conductor.
  • a land is a conductor formed on or on the periphery of a hole (via hole, through hole or the like), at least part of which is formed to be contiguous with the conductor inside the hole (via conductor, through-hole conductor or the like).
  • Stacking means a via conductor is formed on the land of a via conductor formed in its lower layer. Namely, unless the bottom surface of a via conductor is positioned off the land of a via conductor formed in its lower layer, they are stacked. Multiple vias stacked as such are called stacked vias.
  • Plating includes wet plating such as electrolytic plating and electroless plating as well as dry plating such as PVD (physical vapor deposition) and CVD (chemical vapor deposition).
  • interlayer insulation film brand name; ABF-45SH, made by Ajinomoto
  • ABF-45SH brand name; ABF-45SH, made by Ajinomoto
  • the “width” of a hole or a column indicates the diameter if it is a circle, and 2 ⁇ (cross section/ ⁇ ) if it is other than a circle.
  • measurements are not limited to such if they are clearly indicated otherwise.
  • the average value of measurements is used (average value excluding abnormal values).
  • values such as the maximum value be used instead of the average value.
  • Wiring board 100 according to the present embodiment is a multilayer printed wiring board as shown in FIGS. 1A and 1B , for example.
  • Wiring board 100 of the present embodiment is a buildup multilayer wiring board with a core substrate.
  • it may be a double-sided rigid wiring board, flexible wiring board or flex-rigid wiring board.
  • the measurements, number of layers and the like of conductive layers and insulation layers in wiring board 100 may be modified freely within a scope of the technological concept of the present invention.
  • MPU micro-processing unit
  • DRAM dynamic random access memory
  • Wiring board 100 has core substrate 20 , interlayer insulation layers ( 25 a , 26 a ) (first insulation layers), interlayer insulation layer ( 39 a ) (second insulation layer), interlayer insulation layers ( 25 b , 26 b , 33 b , 39 b ), conductive layers ( 24 a , 29 a ), conductive layer ( 35 a ) (first conductive pattern), conductive layer ( 37 c ) (third conductive pattern), conductive layers ( 24 b , 29 b , 31 b , 35 b , 37 d ), via conductors ( 23 , 30 a , 36 a , 38 c , 30 b , 32 b , 36 b , 38 d ), and solder-resist layers ( 40 a , 40 b ) formed on the outermost layers.
  • Core substrate 20 has first surface (F 1 ) (Z 1 side) and its opposing second surface (F 2 ) (Z 2 side), and via conductors 23 penetrate through core substrate 20 .
  • Core substrate 20 , via conductors 23 and conductive layers ( 24 a , 24 b ) correspond to the core section.
  • buildup section (B 1 ) is formed on the first-surface (F 1 ) side of core substrate 20
  • buildup section (B 2 ) is formed on the second-surface (F 2 ) side of core substrate 20 .
  • Buildup section (B 1 ) includes three pairs of interlayer insulation layers and conductive layers (interlayer insulation layers ( 25 a , 26 a , 39 a ) and conductive layers ( 24 a , 29 a , 35 a , 37 c )).
  • Buildup section (B 2 ) includes four pairs of interlayer insulation layers and conductive layers (interlayer insulation layers ( 25 b , 26 b , 33 b , 39 b ) and conductive layers ( 24 b , 29 b , 31 b , 35 b , 37 d )).
  • solder-resist layer ( 40 a ) is positioned on the uppermost surface layer on the first-surface (F 1 ) side of core substrate 20 .
  • solder-resist layer ( 40 b ) is positioned on the uppermost surface layer on the second-surface (F 2 ) side of core substrate 20 .
  • Penetrating holes 21 that penetrate through core substrate 20 is formed in core substrate 20 .
  • Via conductors 23 are filled conductors, and are formed by filling penetrating holes 21 with conductors.
  • Conductive layer ( 24 a ) formed on first surface (F 1 ) of core substrate 20 and conductive layer ( 24 b ) formed on second surface (F 2 ) of core substrate 20 are electrically connected to each other through via conductors 23 .
  • Core substrate 20 is formed by impregnating core material with resin, for example.
  • Core substrate 20 is formed by impregnating fiberglass cloth with epoxy resin, which is then thermally treated and shaped into a sheet, for example.
  • any other material may be used for core substrate 20 .
  • Via conductors 23 are shaped like an hourglass with diameters decreasing from first surface (F 1 ) and second surface (F 2 ) of core substrate 20 toward the center, for example.
  • the planar shape of via conductors 23 (X-Y plane) is a perfect circle, for example. However, that is not the only option, and any other shape may be employed for via conductors 23 .
  • via conductors ( 30 a , 36 a , 38 c , 30 b , 32 b , 36 b , 38 d ) are formed respectively.
  • Those via conductors are each a filled conductor, and are formed by filling conductor in via holes that penetrate through their respective interlayer insulation layers.
  • Via conductors ( 30 a , 36 a , 38 c , 30 b , 32 b , 36 b , 38 d ) are shaped in a tapering column (truncated cone) tapering with a diameter that decreases toward core substrate 20 , for example, and their planar shape (X-Y plane) is a perfect circle, for example. However, that is not the only option, and any other shape may be employed for via conductors ( 30 a ) and the like.
  • Interlayer insulation layer ( 25 a ) (the lowermost interlayer insulation layer of buildup section (B 1 )), interlayer insulation layer ( 25 b ) (the lowermost interlayer insulation layer of buildup section (B 2 )), and their upper interlayer insulation layers ( 26 a , 39 a , 26 b , 33 b , 39 b ) are each made of interlayer insulation film (brand name ABF-45SH, made by Ajinomoto), for example.
  • those interlayer insulation layers may also be formed using FR-4 material made by impregnating core material with resin, for example.
  • FR-4 material is obtained by impregnating fiberglass cloth with epoxy resin, which is then thermally treated and shaped into a sheet.
  • the material of each interlayer insulation layer is not limited specifically, and any other material may be used.
  • Solder bumps ( 43 a ) are positioned on the uppermost layer of wiring board 100 . Solder bumps ( 43 a ) are electrically connected to MPU 50 and DRAM 51 through conductive pads ( 50 a , 51 a ).
  • Wiring board 100 includes main wiring board 200 and wiring structure 10 incorporated in main wiring board 200 .
  • Wiring structure 10 is designed not according to design rules for multilayer printed wiring boards, but according to design rules for semiconductor elements such as ICs and LSIs as described later in detail.
  • wiring structure 10 is designed to have a finer L/S (line/space) ratio of line to space, which is an indicator of wiring density.
  • a line means the width of a pattern
  • space is the space between patterns, which is the distance between the centers of two pattern widths.
  • wiring structure 10 is designed to have high-density wiring with an L/S ratio of line to space at 1 ⁇ m/1 ⁇ m or greater but 5 ⁇ m/5 ⁇ m or less, preferably 3 ⁇ m/3 ⁇ m or greater but 5 ⁇ m/5 ⁇ m or less. Such ratios are very fine compared with L/S ratios at approximately 10 ⁇ m/10 ⁇ m of regular multilayer printed wiring boards such as main wiring board 200 of the present embodiment.
  • Main wiring board 200 includes signal transmission lines and power lines to supply power to terminals (Vdd) of semiconductors MPU 50 and DRAM 51 (see FIG. 2 ).
  • Wiring structure 10 includes lowermost adhesive layer ( 120 c ), insulation layer 120 (fourth insulation layer) on adhesive layer ( 120 c ), and conductive patterns 111 (second conductive patterns) for signal transmission formed in insulation layer 120 .
  • conductive patterns 111 are made up of first conductive film ( 111 a ) and second conductive film ( 111 b ). Any of polyimide, phenol resin or polybenzoxazole resin is used as the material for insulation layer 120 .
  • conductive pads ( 36 c ) are formed on wiring structure 10 to be connected to conductive pads ( 50 a ) of MPU 50 and conductive pads ( 51 a ) of DRAM 51 (see FIG. 1B ) through conductive pads ( 38 a ).
  • top surfaces of conductive patterns 111 of wiring structure 10 are set to be positioned on substantially the same plane as top surfaces of conductive layers ( 35 a ) of main wiring board 200 .
  • the pattern width of conductive patterns 111 of wiring structure 10 is smaller than the pattern widths of conductive layers ( 37 c , 35 a , 29 a , 24 a , etc.) of main wiring board 200 .
  • adhesives such as an epoxy-resin type, an acrylic-resin type and a silicone-resin type are used. Holes with fine diameters are formed in insulation layer 120 . Those holes are filled with conductor to form filled via conductors ( 120 a ).
  • insulation layer 110 (third insulation layer) is placed between conductive patterns 111 and adhesive layer ( 120 c ).
  • wiring structure 10 is triple-layered.
  • the present embodiment is not limited to such, and it is an option for wiring structure 10 to be double-layered without including insulation layer 110 and to have conductive patterns 111 directly formed on adhesive layer ( 120 c ).
  • the distance between conductive pads ( 38 e ) (first pads) connected to MPU 50 is smaller than the distance between conductive pads ( 38 f ) (second pads) connected to DRAM 51 .
  • the distance between adjacent conductive patterns 111 is smaller than the distance between adjacent conductive layers ( 35 a ).
  • Wiring structure 10 does not include power-supply lines and includes only signal transmission lines, and is used to transmit signals between MPU 50 and DRAM 51 .
  • conductive patterns 111 are used for signal transmission between MPU 50 and DRAM 51 , but are not used for power supply to MPU 50 and DRAM 51 .
  • Power terminals (Vdd) of MPU 50 and DRAM 51 are electrically connected to stacked vias 80 in main wiring board 200 (see FIG. 1A , FIG. 3 ) so that power is supplied from an outside DC power source.
  • Ground terminals (Gnd) (see FIG. 3 ) of MPU 50 and DRAM 51 are connected to ground through other stacked vias in main wiring board 200 .
  • wiring structure 10 is formed on interlayer insulation layer ( 39 a ) positioned as first layer from the top. However, if it is formed on interlayer insulation layer ( 26 a ) positioned as second layer from the top, for example, the effect of a small dent that may occur on the top surface of wiring board 100 is reduced by uppermost interlayer insulation layer ( 39 a ). As a result, solder bumps ( 43 a ) are formed to have a uniform height. Also, under such conditions, wiring structure 10 becomes tolerant to damage from stress, compared with when wiring structure 10 is formed on the uppermost layer.
  • Via conductors ( 120 a ) are electrically connected to upper-layer conductive pads ( 36 c ).
  • conductive pads ( 36 c ) are electrically connected to MPU 50 and DRAM 51 through upper-layer conductive pads ( 38 a ), nickel-plated layer ( 41 a ), gold-plated layer ( 42 a ), solder bumps ( 43 a ) and conductive pads ( 50 a , 51 a ).
  • the diameter of via conductors ( 120 a ) is preferred to be 1 ⁇ m or greater but 10 ⁇ m or smaller, more preferably, 0.5 ⁇ m or greater but 5 ⁇ m or smaller.
  • design freedom for wiring distribution of conductive patterns 111 increases in wiring structure 10 .
  • using conductive patterns 111 formed only in single insulation layer 120 more wiring lines are distributed from either the right or left side of wiring structure 10 .
  • conductive patterns 111 are formed only in one layer, the total number of wiring layers decreases in wiring structure 10 .
  • via conductors ( 36 a , 38 c ) are formed respectively in via holes of interlayer insulation layers ( 26 a , 39 a ) by means of metal layers ( 305 a , 307 c ) made of metal foil such as copper foil, electroless copper-plated film and electrolytic copper-plated film.
  • diameter (width) (D 2 ) on the top surface of via conductor ( 38 c ) is 62 ⁇ m, for example, and diameter (D 1 ) of solder bump ( 43 a ) is 46 ⁇ m, for example.
  • thickness (t 1 ) of wiring structure 10 (excluding adhesive layer ( 120 c )) is 25 ⁇ m, for example, and thickness (t 2 ) of adhesive layer ( 120 c ) of wiring structure 10 is 10 ⁇ m, for example, thickness (t 3 ) of conductive layer ( 35 a ) is 15 ⁇ m, for example, and thickness (t 4 ) of solder-resist layer ( 40 a ) is 15 ⁇ m, for example.
  • thickness (t 2 ) of adhesive layer ( 120 c ) of wiring structure 10 is approximately 10 ⁇ m, sufficient adhesive strength is achieved with main wiring board 200 , allowing a wide selection of the material for adhesive layer ( 120 c ).
  • thickness (t 1 ) of wiring structure 10 and the thickness of interlayer insulation layer ( 39 a ) are the same, or not to be strictly the same as shown in the drawing.
  • Diameter (D 3 ) of conductive pad ( 36 c ) on wiring structure 10 is 15 ⁇ m or greater but 25 ⁇ m or less.
  • surfaces of conductive pad ( 38 a ) and conductive layer ( 37 c ) are coated with OSP (organic solder preservative), NiPdAu, NiAu, Sn or the like in the present embodiment. Accordingly, oxidation is prevented on the surfaces of conductive pad ( 38 a ) and conductive layer ( 37 c ) when exposed to the outside.
  • OSP organic solder preservative
  • solder bumps ( 43 a ) are positioned on via conductors ( 38 c ) in opening portions (SRO) of solder-resist layers ( 40 a , 40 b ).
  • Nickel-plated layer ( 41 a ) and gold-plated layer ( 42 a ) are formed between solder bump ( 43 a ) and via conductor ( 38 c ) (conductive layer ( 37 c )).
  • diameter (Da) of opening portions 44 in solder-resist layers ( 40 a , 40 b ) is approximately 10% larger than diameter (Db) of the opening portions of uppermost via conductors ( 38 c ).
  • diameter (Da) of opening portions in solder-resist layers ( 40 a , 40 b ) is greater than diameter (Db)
  • Db diameter of via conductors ( 120 a )
  • no through hole is formed in wiring board 100 to penetrate through all the layers of main wiring board 200 .
  • that is not the only option By forming through holes penetrating through all the layers of main wiring board 200 and by electrically connecting conductive layers on the surface layers to each other, such through holes are used for signal transmission and power supply to a semiconductor element on wiring board 100 .
  • via conductors ( 30 a , 32 a , 36 a , 38 c , 30 b , 32 b , 36 b , 38 d ) formed in core substrate 20 have substantially the same size as each other. By so setting, it is easier to set uniform electrical characteristics and manufacturing conditions.
  • main wiring board 200 incorporates wiring structure 10 , which has higher wiring density than main wiring board 200 and is used for signal transmission between semiconductor elements.
  • design freedom is enhanced for wiring board 100 (a multilayer printed wiring board). For example, concentration of all the power and signal wiring lines onto a specific region of a wiring board can be avoided. Also to be avoided are structures where only resin, but no conductor, exists in the region surrounding an electronic component.
  • the process for manufacturing wiring board 100 is made up of the process for manufacturing wiring structure 10 and the process for manufacturing main wiring board 200 , which includes steps for mounting wiring structure 10 in main wiring board 200 (multilayer printed board).
  • Wiring structure 10 is manufactured by the process shown in FIG. 4 , for example.
  • Support sheet 1001 is prepared as shown in FIG. 5A in step (S 11 ) of FIG. 4 .
  • Support sheet 1001 is glass with a flat surface, for example.
  • Adhesive layer 1002 is formed on support sheet 1001 .
  • laminated section 101 is formed on support sheet 1001 with adhesive layer 1002 in between.
  • Laminated section 101 is formed by alternately laminating resin insulation layers and conductive patterns (conductive layers).
  • insulation layer 110 (resin insulation layer) made of resin, for example, is positioned on adhesive layer 1002 as shown in FIG. 5B . Insulation layer 110 and adhesive layer 1002 are adhered through thermal treatment, for example.
  • conductive patterns 111 are formed on insulation layer 110 using a semi-additive (SAP) method, for example.
  • First conductive film ( 111 a ) (see FIG. 3 ) of conductive patterns 111 is triple-layered with a TiN layer (lower layer), a Ti layer (middle layer) and a Cu layer (upper layer). Since those metal layers are each formed by sputtering, for example, excellent adhesiveness is secured between fine conductive patterns 111 and base material (insulation layer 110 ).
  • second conductive film ( 111 b ) of conductive patterns 111 is made of electroless copper-plated film on the Cu layer and electrolytic plated film on the electroless copper-plated film.
  • Conductive patterns 111 are formed to be high density with an L/S (line/space) ratio of line to space at 1 ⁇ m/1 ⁇ m or greater but 5 ⁇ m/5 ⁇ m or less, preferably 3 ⁇ m/3 ⁇ m or greater but 5 ⁇ m/5 ⁇ m or less.
  • a line means a pattern width
  • space is the space between patterns, which is the distance between the centers of two pattern widths.
  • wiring is set to be high density using the same design rules as those for forming semiconductor elements such as ICs (integrated circuits) or LSIs (large scale integrated circuits).
  • insulation layer 120 is formed on insulation layer 110 by lamination, for example. Insulation layer 120 is formed to cover conductive patterns 111 .
  • holes via holes are formed in insulation layer 120 . Holes are formed to reach and expose portions of conductive patterns 111 .
  • the diameter of the holes is set to be a fine size of 1 ⁇ m or greater but 10 ⁇ m or smaller, more preferably 0.5 ⁇ m or greater but 5 ⁇ m or smaller. Then, desmearing and soft etching are conducted as needed.
  • laminated section 101 which is made up of insulation layers ( 110 , 120 ) and conductive patterns 111 , is formed on support sheet 1001 .
  • Via conductors ( 120 a ) are formed in insulation layer 120 of laminated section 101 .
  • Conductive pads ( 36 c ) are formed on insulation layer 120 to be connected to via conductors ( 120 a ).
  • step (S 13 ) of FIG. 4 another support sheet 1003 is prepared, as shown in FIG. 5F .
  • support sheet 1003 is made of glass with a flat surface, for example.
  • support sheet 1003 is laminated on laminated section 101 with adhesive layer ( 120 b ) in between.
  • step (S 14 ) of FIG. 4 support sheet 1001 is removed. Specifically, for example, after adhesive layer 1002 is softened by irradiating a laser, by sliding support sheet 1001 in direction X (or direction Y), as shown in FIG. 5G , support sheet 1001 is removed from a second main surface of laminated section 101 . If adhesive layer 1002 remains on the second surface of laminated section 101 after support sheet 1001 has been removed from laminated section 101 , such adhesive layer 1002 is removed by cleansing. In doing so, laminated section 101 is formed on support sheet 1003 as shown in FIG. 5H . Support sheet 1001 may be used again by cleaning it, for example.
  • adhesive layer ( 120 c ) is formed on laminated section 101 using an adhesive such as an epoxy-resin type, an acrylic-resin type, a silicone-resin type or the like. Specifically, adhesive layer ( 120 c ) is formed on laminated section 101 by laminating an adhesive using a laminator to make uniform thickness.
  • step (S 16 ) of FIG. 4 using a dicing saw, for example, individual units are obtained by cutting along predetermined dicing lines as shown in FIG. 5I . Accordingly, multiple wiring structures 10 are obtained.
  • laminated section 101 is formed on support sheet 1003 with adhesive layer ( 120 b ) placed in between, and adhesive layer ( 120 c ) is further formed on laminated section 101 .
  • wiring board 100 is made with high quality having flat surfaces and suppressed warping.
  • Main wiring board 200 is manufactured, while wiring structure 10 is mounted in main wiring board 200 to obtain wiring board 100 of the present embodiment.
  • Wiring board 100 is manufactured by a process shown in FIG. 6 , for example.
  • core substrate 20 made by impregnating reinforcing material with resin is prepared as shown in FIG. 7A .
  • Copper foil ( 20 a ) is laminated on first surface (F) and second surface (S) of core substrate 20 .
  • the thickness of core substrate 20 is 0.4 mm or greater but 0.7 mm or less, for example.
  • reinforcing material glass cloth, aramid fabric, glass fabric or the like is used, for example.
  • resin epoxy resin, BT (bismaleimide triazine) resin or the like is used, for example.
  • hydroxide particles are contained in resin.
  • hydroxide metal hydroxides such as aluminum hydroxide, magnesium hydroxide, calcium hydroxide, barium hydroxide and the like are listed. Since hydroxide decomposes on heating to produce water, it is thought that hydroxide robs heat from the material to form a core substrate. Namely, when the core substrate contains hydroxide, it is thought that laser processing results improve.
  • a solution containing NaOH (10 g/L), NaClO 2 (40 g/L) and Na 3 PO 4 (6 g/L) is applied on the surface of copper foil ( 20 a ) to conduct a black-oxide treatment by blackening bath (oxidation bath).
  • a CO 2 laser is used to irradiate a laser from the first-surface (F) (upper-surface) side and the second-surface (S) (lower-surface) side of core substrate 20 to form penetrating holes 21 that penetrate through core substrate 20 , as shown in FIG. 7B .
  • a CO 2 laser is used to irradiate a laser from the first-surface (F) (upper-surface) side and the second-surface (S) (lower-surface) side of core substrate 20 to form penetrating holes 21 that penetrate through core substrate 20 , as shown in FIG. 7B .
  • holes bored from the first-surface (F) side and the second-surface (S) side are joined together to form penetrating hole 21 .
  • Desmearing is conducted on core substrate 20 by immersing it in a solution containing permanganic acid at a predetermined concentration. At that time, core substrate 20 is preferred to be treated so that the percentage of its weight loss is 1.0 wt. % or lower, preferably 0.5 wt. % or lower. Since core substrate 20 is formed by impregnating reinforcing material such as glass cloth with resin, glass cloth may protrude into penetrating holes when resin is dissolved during the desmearing treatment. However, if the percentage of weight loss of core substrate 20 is in such a range, protrusion of glass cloth is suppressed, thus preventing voids when plating is filled in penetrating holes. Then, a palladium catalyst is attached on the surfaces of core substrate 20 .
  • Core substrate 20 is immersed in an electroless plating solution to form electroless plated film 22 on first surface (F) and second surface (S) of core substrate 20 and on the inner walls of penetrating holes 21 as shown in FIG. 7C .
  • electroless plated film 22 copper, nickel and the like are listed.
  • Electrolytic plated film is formed on electroless plated film 22 using electroless plated film 22 as a seed layer. Accordingly, penetrating holes 21 are filled with electrolytic plated film to form via conductors 23 .
  • Etching resist with a predetermined pattern is formed on electrolytic plated film on substrate surfaces, and electroless plated film 22 , electrolytic plated film and copper foil are removed from where no etching resist is formed, as shown in FIG. 7D . Then, etching resist is removed. Accordingly, conductive layers ( 24 a ) are formed on first surface (F) of core substrate 20 , and conductive layers ( 24 b ) are formed on second surface (S) of core substrate 20 . Conductive layers ( 24 a ) and conductive layers ( 24 b ) are electrically connected to each other by via conductors 23 made of electrolytic plated film in penetrating holes 21 .
  • interlayer insulation film brand name ABF-45SH, made by Ajinomoto, for example, is laminated on both surfaces (F, S) of core substrate 20 to form interlayer insulation layers ( 25 a , 25 b ) as shown in FIG. 7E .
  • via-hole opening portions ( 26 c , 26 d ) are formed respectively in interlayer insulation layers ( 25 a , 25 b ) as shown in FIG. 7F .
  • the substrate is immersed in an oxidant such as permanganate to conduct a desmearing treatment.
  • a palladium catalyst or the like is attached to surfaces of interlayer insulation layers ( 25 a , 25 b ) and the substrate is immersed in an electroless plating solution to form electroless plated films ( 27 a , 27 b ) as shown in FIG. 7G .
  • plating resist (not shown) is formed on electroless plated films ( 27 a , 27 b ).
  • Electrolytic plated films ( 28 a , 28 b ) are formed on portions of electroless plated films ( 27 a , 27 b ) exposed from the plating resist. After that, plating resist is removed using a solution containing monoethanolamine.
  • conductive layers ( 29 a , 29 b ) and via conductors ( 30 a , 30 b ) are formed as shown in FIG. 7H .
  • Sn plating is performed on surfaces of conductive layers ( 29 a , 29 b ) to form SnCu layers.
  • a silane coupling agent is applied on the SnCu layers.
  • step (S 24 ) of FIG. 6 the above-described steps are repeated as shown in FIG. 7I .
  • interlayer insulation layers ( 26 a , 26 b ) are laminated on interlayer insulation layers ( 25 a , 25 b ), and then conductive layers ( 35 a , 31 b ) and via conductors ( 36 a , 32 b ) are formed on interlayer insulation layers ( 26 a , 26 b ) as shown in FIG. 7J .
  • step (S 25 ) of FIG. 6 wiring structure 10 is mounted on a predetermined region on interlayer insulation layer ( 26 a ) with adhesive layer ( 120 c ) placed in between as shown in FIG. 7K , thus achieving the state shown in FIG. 7L .
  • Support sheet 1003 is removed as shown in FIG. 7M , and then adhesive layer ( 120 b ) is removed.
  • interlayer insulation layer ( 33 b ) is laminated on interlayer insulation layer ( 26 b ), and interlayer insulation layer ( 39 a , 39 b ) are laminated respectively on wiring structure 10 and interlayer insulation layer ( 33 b ) as shown in FIG. 7N .
  • the above-described steps are further repeated.
  • interlayer insulation layer ( 39 a ) and interlayer insulation layers ( 33 b , 39 b ) are laminated on interlayer insulation layers ( 26 a , 26 b ) respectively, and conductive layers ( 37 c ) (third conductive patterns) and via conductors ( 38 c ) are formed on interlayer insulation layer ( 39 a ).
  • conductive layers ( 35 b , 37 d ) and via conductors ( 36 b , 38 d ) are formed on interlayer insulation layers ( 33 b , 39 b ).
  • solder-resist layers ( 40 a , 40 b ) with opening portions 44 are formed by photolithography on both surfaces of the substrate. Upper surfaces of conductive layers ( 37 c , 37 d ) and via conductors ( 38 c , 38 d ) exposed from opening portions 44 work as solder pads (mounting pads).
  • step (S 27 ) of FIG. 6 nickel-plated layers ( 41 a , 41 b ) are formed on solder pads, and gold-plated layers ( 42 a , 42 b ) are further formed on nickel-plated layers ( 41 a , 41 b ) as shown in FIG. 7P .
  • nickel-gold layers nickel-palladium-gold layers may also be formed.
  • thin film made of OSP (organic solder preservative), NiPdAu, NiAu, Sn or the like is formed to cover conductive pads ( 38 a ) and mounting pads for conductive layers ( 37 c ) exposed to the outside from opening portions 44 on the upper surface of wiring board 100 .
  • solder balls are loaded in opening portions 44 and a reflow is conducted to form solder bumps ( 43 a ) on the first-surface (upper-surface) side and solder bumps ( 43 b ) on the second-surface (lower-surface) side. Accordingly, wiring board 100 of the present embodiment is completed as a multilayer printed wiring board.
  • the method for manufacturing wiring board 100 of the present embodiment is not limited to the above embodiment, and may be modified within a scope that does not deviate from the technological concept of the present invention. Modified examples of the present embodiment are described below.
  • wiring structure 10 is formed in the interlayer insulation layer positioned as first layer from the top. However, that is not the only option, and wiring structure 10 may be formed on interlayer insulation layer ( 39 a ) as shown in FIG. 8 . In such a case, wiring structure 10 is covered with solder-resist layer ( 40 a ). Also, conductive pads ( 36 c ) work as mounting pads to mount a semiconductor chip. Except for such modifications, the rest of the structure and measurements of each element are the same as in the above embodiment.
  • wiring structure 10 is formed on interlayer insulation layer ( 39 a ) positioned as first layer from the top and is covered by solder-resist layer ( 40 a ).
  • via conductor ( 120 a ) of wiring structure 10 is connected to solder bump ( 43 a ) through conductive pad ( 36 c ) as shown in FIG. 8 .
  • via conductor ( 120 a ) of wiring structure 10 may also be connected to solder bump ( 43 a ) through under-bump metal (UBM) substituted for conductive pad ( 36 c ).
  • UBM under-bump metal
  • the rest of the structure and measurements of each element are the same as in the above Modified Example 1.
  • the process for manufacturing wiring board 100 it is the same as the above embodiment, except that via conductor ( 120 a ) of wiring structure 10 is connected to solder bump ( 43 a ) through under-bump metal (UBM).
  • wiring structure 10 was formed in one region on interlayer insulation layer ( 26 a ) as shown in FIGS. 1A , 1 B and 2 .
  • wiring structure 10 may also be formed in the entire region of interlayer insulation layer ( 26 a ) as shown in FIGS. 9A , 9 B and 10 .
  • interlayer insulation layer ( 26 a ) of main wiring board 200 of the first embodiment is entirely covered by wiring structure 10 .
  • the process for manufacturing wiring board 100 is made up of the process for manufacturing wiring structure 10 and the process for manufacturing main wiring board 200 , which includes a step for mounting wiring structure 10 .
  • Wiring structure 10 is manufactured by a process shown in FIG. 4 , the same as in the first embodiment, for example. However, step (S 16 ) of FIG. 4 for obtaining individual units is not conducted. Instead, wiring structure 10 is mounted in main wiring board 200 in such a state as shown in FIG. 5H , for example. Also, support sheet 1003 is not used in the present embodiment.
  • Main wiring board 200 is manufactured, while wiring structure 10 is mounted in main wiring board 200 to manufacture wiring board 100 of the present embodiment.
  • Wiring board 100 is manufactured by a process shown in FIG. 12 , for example.
  • wiring board 100 is manufactured following the steps up to step (S 24 ) of the processing flow in the first embodiment shown in FIG. 6 (up to step (S 34 ) of FIG. 12 in the present embodiment). Namely, since wiring board 100 of the present embodiment is manufactured following the same steps as in FIGS. 7A-7J of the first embodiment, their descriptions are omitted here.
  • step (S 36 ) of FIG. 12 interlayer insulation layers ( 39 a , 39 b ) are laminated on wiring structure 10 and interlayer insulation layer ( 33 b ) as shown in FIG. 13C . Then, the above steps are repeated. Accordingly, from the first-surface (F) side of core substrate 20 , wiring structure 10 is laminated on interlayer insulation layer ( 26 a ). After that, solder-resist layers ( 40 a , 40 b ) with opening portions 44 are formed on both surfaces of the substrate. Here, upper surfaces of conductive layers ( 37 c , 37 d ) and via conductors ( 38 c , 38 d ) exposed from opening portions 44 work as solder pads.
  • step (S 37 ) of FIG. 12 nickel-plated layers ( 41 a , 41 b ) are formed on solder pads, and gold-plated layers ( 42 a , 42 b ) are further formed on nickel-plated layers ( 41 a , 41 b ) as shown in FIG. 13D .
  • nickel-gold layers nickel-palladium-gold layers may also be formed.
  • solder balls are loaded in opening portions 44 and a reflow is conducted to form solder bumps ( 43 a ) on the first-surface (upper-surface) side and solder bumps ( 43 b ) on the second-surface (lower-surface) side. Accordingly, wiring board 100 is completed as a multilayer printed wiring board.
  • the number of conductive layers formed on the first-surface (F 1 ) side of core substrate 20 and the number of conductive layers formed on the second-surface (F 2 ) side of core substrate 20 are three and four respectively.
  • the number of layers (number of conductive layers) of a wiring board, to which the above structures are applied is modified freely within a scope for practical use.
  • wiring board 102 of the present embodiment main wiring board 202 , wiring structure 10 in the above first embodiment, and electrical wiring 55 formed on interlayer insulation layer ( 39 a ) are used as shown in FIG. 14A .
  • Solder bumps are not formed directly on wiring structure 10 , and wiring structure 10 is electrically connected to an outside semiconductor chip (not shown) using solder bumps ( 43 a ) formed on electrical wiring 55 .
  • the rest of the structure and functions are the same as those of wiring board 100 in the first embodiment and its modified examples. Thus, except for the following description, other descriptions are omitted here by applying the same reference numbers for the corresponding portions.
  • interlayer insulation layers 25 e , 25 a , 26 a , 33 a , 39 a ) are laminated in that order on core substrate 20 , and the uppermost layer is covered with solder-resist layer ( 40 a ).
  • Wiring structure 10 is built into interlayer insulation layer ( 39 a ), which is positioned directly under solder-resist layer ( 40 a ).
  • conductive pad ( 55 a ) in the center of a memory (DRAM) and conductive pad ( 55 b ) on wiring structure 10 are electrically connected through electrical wiring 55 , as shown in FIG. 14B .
  • two wiring structures 10 are formed in wiring board 103 of the present embodiment. Except that MPU 50 and two DRAMs ( 51 c , 51 d ) are connected by two wiring structures 10 , the rest is the same as with wiring board 100 according to the first embodiment and modified examples. Thus, a detailed description of the corresponding portions is omitted here by applying the same reference numbers.
  • wiring structure 10 corresponding to characteristics of DRAMs ( 51 c , 51 d ) (wiring pitch, wiring width, etc.) can be used exclusively, for example, so that accuracy in electrical connections improves. As a result, maximum performance of DRAMs ( 51 c , 51 d ) connected to MPU 50 is achieved.
  • wiring structure 10 used in the above first through fourth embodiments and modified examples is built into insulation layer 46 formed as the uppermost layer of wiring board 104 , while electrically connected to IC chip 61 provided on insulation layer 46 .
  • wiring structure 10 is used as an electronic component exclusively for IC chip 61 .
  • interlayer insulation layer 47 and insulation layer 46 are formed in that order on core substrate 20 .
  • the space between IC chip 61 and insulation layer 46 is sealed with underfill resin 70 .
  • wiring structure 10 is manufactured by a process of its own, separate from wiring board 104 , and is built into wiring board 104 . Therefore, wiring structure 10 is designed and manufactured exclusively corresponding to the characteristics of IC chip 61 (wiring pitch, wiring width, etc.), and is built into wiring board 104 to be electrically connected to IC chip 61 . As a result, defects in wiring structure 10 are reduced, and the production yield of wiring board 104 is improved accordingly.
  • a process for manufacturing a wiring board related to the present invention is not limited to the order and contents described in each of the embodiments and modified examples. Such order and contents may be freely modified within a scope that does not deviate from the gist of the present invention. Also, some step may be omitted depending on usage or the like.
  • a wiring board is characterized by the following: a first insulation layer; a first conductive pattern formed on the first insulation layer; a second insulation layer formed on the first insulation layer and on the first conductive pattern; a wiring structure positioned on the first insulation layer and having a third insulation layer and a second conductive pattern on the third insulation layer; a third conductive pattern formed on the second insulation layer; and a via conductor formed in the second insulation layer and connecting the first conductive pattern and the third conductive pattern.
  • the pattern width of the second conductive pattern may be smaller than the pattern width of the first conductive pattern.
  • the distance between the adjacent second conductive patterns may be smaller than the distance between the adjacent first conductive patterns.
  • the upper surface of the first conductive pattern and the upper surface of the second conductive pattern may be positioned on the same plane.
  • the wiring structure may further include a fourth insulation layer formed on the third insulation layer and covering the second conductive pattern, a via conductor penetrating through the fourth insulation layer, and a conductive pad connected to the via conductor.
  • An adhesive layer may be formed between the first insulation layer and the wiring structure.
  • Conductive pads may be formed on the fourth insulation layer to be connected to mounting pads for mounting a first semiconductor element and a second semiconductor element.
  • the mounting pads may include first pads connected to the first semiconductor element and second pads connected to the second semiconductor element, and the distance between the first pads is preferred to be smaller than the distance between the second pads.
  • the second conductive pattern may be a signal line connecting the first semiconductor element and the second semiconductor element.
  • the L/S (line/space) of the second conductive pattern may be 1 ⁇ m/1 ⁇ m or greater but 5 ⁇ m/5 ⁇ m or less.
  • the wiring structure may cover the first insulation layer completely.
  • the second conductive pattern of the wiring structure may be connected to the third conductive pattern by electrical wiring formed above the wiring structure, and that the second conductive pattern be electrically connected to an outside semiconductor chip through the electrical wiring and the third conductive pattern.
  • the wiring board may have at least two of the wiring structures, and that a semiconductor chip on the wiring board be electrically connected to different semiconductor chips through separate wiring structures.
  • the wiring structure may be built into an uppermost insulation layer of the wiring board, and be electrically connected to a semiconductor chip provided on the insulation layer.
  • a method for manufacturing a wiring board is characterized by the following: forming a first conductive pattern on a first insulation layer; forming a second insulation layer on the first insulation layer and on the first conductive pattern; forming a via conductor in the second insulation layer; forming a third conductive pattern on the second insulation layer; on the first insulation layer, positioning a wiring structure having a third insulation layer and a second conductive pattern on the third insulation layer; and connecting the third conductive pattern and the first conductive pattern by a via conductor in the second insulation layer.
  • Wiring boards according to the embodiments of the present invention are suitable as package substrates for mounting multiple semiconductor elements (dies). Also, manufacturing methods according to the embodiments of the present invention are suitable for manufacturing such package substrates.

Abstract

A method for manufacturing a wiring board includes positioning on a first insulation layer a wiring structure including an insulation layer and conductive patterns formed on the insulation layer, forming a second insulation layer on the first insulation layer and the wiring structure such that the wiring structure is interposed between the first insulation layer and the second insulation layer, forming a via conductor through the second insulation layer, and forming conductive patterns on the second insulation layer such that one of the conductive patterns on the second insulation layer is connected to the via conductor in the second insulation layer.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • The present application is a divisional of and claims the benefit of priority to U.S. application Ser. No. 13/853,227, filed Mar. 29, 2013, which is based upon and claims the benefit of priority to Japanese Patent Application No. 2012-083288, filed Mar. 30, 2012. The entire contents of these applications are incorporated herein by reference.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to a wiring board and its manufacturing method, in particular, to a wiring board having a high-density wiring region, and to a method for manufacturing such a wiring board.
  • 2. Description of Background Art
  • As IC chips are becoming finer and more highly integrated, the number of pads formed on the uppermost layer of a package substrate is on the increase. In accordance with such an increase in the number of pads, the pitches of those pads are also becoming finer. To respond to such fine-pitch pads, wiring pitches of package substrates are also rapidly narrowing (for example, see International Patent Publication WO2007/129545).
  • Such a wiring board has a high-density wiring region inside. Specifically, an electronic component, in which a high-density wiring layer is formed on a substrate made of a heat-tolerant base material such as silicon or glass with a low thermal expansion coefficient, is incorporated in interlayer insulation layers of a wiring board. The entire contents of this publication are incorporated herein by reference.
  • SUMMARY OF THE INVENTION
  • According to one aspect of the present invention, a wiring board includes a first insulation layer, a second insulation layer formed on the first insulation layer, a wiring structure interposed between the first insulation layer and the second insulation layer and including an insulation layer and conductive patterns formed on the insulation layer, second conductive patterns formed on the second insulation layer, and a via conductor formed through the second insulation layer and connected to one of the second conductive patterns on the second insulation layer.
  • According to another aspect of the present invention, a method for manufacturing a wiring board includes positioning on a first insulation layer a wiring structure including an insulation layer and conductive patterns formed on the insulation layer, forming a second insulation layer on the first insulation layer and the wiring structure such that the wiring structure is interposed between the first insulation layer and the second insulation layer, forming a via conductor through the second insulation layer, and forming second conductive patterns on the second insulation layer such that one of the second conductive patterns is connected to the via conductor in the second insulation layer.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • A more complete appreciation of the invention and many of the attendant advantages thereof will be readily obtained as the same becomes better understood by reference to the following detailed description when considered in connection with the accompanying drawings, wherein:
  • FIG. 1A is a cross-sectional view showing a package substrate using a wiring board according to a first embodiment of the present invention (the lower part is an enlarged cross-sectional view of main region (A) of the upper part);
  • FIG. 1B is a detailed cross-sectional view showing a package substrate using a wiring board according to the first embodiment;
  • FIG. 2 is a plan view of FIG. 1A seen from direction Z2;
  • FIG. 3 is an enlarged cross-sectional view of a portion in FIGS. 1A and 1B, showing a main part of a wiring board in the first embodiment (the lower part is an enlarged cross-sectional view of main region (B) of the upper part);
  • FIG. 4 is a flowchart showing the process for manufacturing a wiring structure according to the first embodiment;
  • FIG. 5A is a view to illustrate a step in a method for manufacturing a wiring structure shown in FIG. 4;
  • FIG. 5B is a view to illustrate a step in a method for manufacturing a wiring structure shown in FIG. 4;
  • FIG. 5C is a view to illustrate a step in a method for manufacturing a wiring structure shown in FIG. 4;
  • FIG. 5D is a view to illustrate a step in a method for manufacturing a wiring structure shown in FIG. 4;
  • FIG. 5E is a view to illustrate a step in a method for manufacturing a wiring structure shown in FIG. 4;
  • FIG. 5F is a view to illustrate a step in a method for manufacturing a wiring structure shown in FIG. 4;
  • FIG. 5G is a view to illustrate a step in a method for manufacturing a wiring structure shown in FIG. 4;
  • FIG. 5H is a view to illustrate a step in a method for manufacturing a wiring structure shown in FIG. 4;
  • FIG. 5I is a view to illustrate a step in a method for manufacturing a wiring structure shown in FIG. 4;
  • FIG. 6 is a flowchart showing the process for manufacturing a wiring board according to the first embodiment;
  • FIG. 7A is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6;
  • FIG. 7B is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6;
  • FIG. 7C is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6;
  • FIG. 7D is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6;
  • FIG. 7E is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6;
  • FIG. 7F is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6;
  • FIG. 7G is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6;
  • FIG. 7H is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6;
  • FIG. 7I is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6 (the lower part is an enlarged cross-sectional view of main region (C) of the upper part);
  • FIG. 7J is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6;
  • FIG. 7K is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6;
  • FIG. 7L is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6;
  • FIG. 7M is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6;
  • FIG. 7N is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6;
  • FIG. 7P is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 6;
  • FIG. 8 is a cross-sectional view showing a main part of a wiring board according to a first modified example of the first embodiment;
  • FIG. 9A is a cross-sectional view showing a package substrate using a wiring board according to a second embodiment of the present invention (the lower part is an enlarged cross-sectional view of main region (A) of the upper part);
  • FIG. 9B is a detailed cross-sectional view showing a package substrate using a wiring board according to the second embodiment;
  • FIG. 10 is a plan view of FIG. 9A seen from direction Z2;
  • FIG. 11 is an enlarged cross-sectional view of a portion in FIGS. 9A and 9B, showing a main part of a wiring board in the second embodiment (the lower part is an enlarged cross-sectional view of main region (C) of the upper part);
  • FIG. 12 is a flowchart showing the process for manufacturing a wiring board according to the second embodiment;
  • FIG. 13A is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 12;
  • FIG. 13B is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 12;
  • FIG. 13C is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 12;
  • FIG. 13D is a view to illustrate a step in a method for manufacturing a wiring board shown in FIG. 12;
  • FIG. 14A is a cross-sectional view showing a main part of a wiring board according to a third embodiment (corresponding to the (E-E) cross section of FIG. 14B);
  • FIG. 14B is a plan view showing a main part of a wiring board according to the third embodiment;
  • FIG. 15 is a plan view showing a main part of a wiring board according to a fourth embodiment; and
  • FIG. 16 is a cross-sectional view showing a main part of a wiring board according to a fifth embodiment.
  • DETAILED DESCRIPTION OF THE EMBODIMENTS
  • The embodiments will now be described with reference to the accompanying drawings, wherein like reference numerals designate corresponding or identical elements throughout the various drawings.
  • Arrows (Z1, Z2) each indicate a lamination direction (or a thickness direction of a wiring board) corresponding to a direction along a normal line to the main surfaces (upper and lower surfaces) of the wiring board. On the other hand, arrows (X1, X2) and (Y1, Y2) each indicate a direction perpendicular to a lamination direction (or a direction toward a side of each layer). The main surfaces of a wiring board are on the X-Y plane. Side surfaces of a wiring board are on the X-Z plane or the Y-Z plane. In a lamination direction, a side closer to the core of a wiring board is referred to as a lower layer, and a side farther from the core as an upper layer.
  • In the embodiments below, conductive layers are such layers that include one or multiple conductive patterns. Conductive layers may include conductive patterns that form electric circuits such as wiring (ground included), pads, lands and the like, or it may include a planar conductive pattern that does not form electric circuits.
  • Opening portions include notches and slits in addition to holes and grooves.
  • Among the conductors formed in opening portions, the conductor formed in a via hole is referred to as a via conductor, the conductor formed in a through hole as a through-hole conductor, and the conductor filled in an opening portion as a filled conductor.
  • A land is a conductor formed on or on the periphery of a hole (via hole, through hole or the like), at least part of which is formed to be contiguous with the conductor inside the hole (via conductor, through-hole conductor or the like).
  • Stacking means a via conductor is formed on the land of a via conductor formed in its lower layer. Namely, unless the bottom surface of a via conductor is positioned off the land of a via conductor formed in its lower layer, they are stacked. Multiple vias stacked as such are called stacked vias.
  • Plating includes wet plating such as electrolytic plating and electroless plating as well as dry plating such as PVD (physical vapor deposition) and CVD (chemical vapor deposition).
  • As the resin material for interlayer insulation layers and a wiring structure, interlayer insulation film (brand name; ABF-45SH, made by Ajinomoto) is used as needed.
  • Unless otherwise specified, the “width” of a hole or a column (protrusion) indicates the diameter if it is a circle, and 2√ (cross section/π) if it is other than a circle. However, measurements are not limited to such if they are clearly indicated otherwise. Also, when measurements are not uniform (with irregularities or tapering), basically, the average value of measurements is used (average value excluding abnormal values). However, that is not the only option when it is clearly stated that values such as the maximum value be used instead of the average value.
  • First Embodiment
  • Wiring board 100 according to the present embodiment is a multilayer printed wiring board as shown in FIGS. 1A and 1B, for example. Wiring board 100 of the present embodiment is a buildup multilayer wiring board with a core substrate. However, that is not the only option for a wiring board of the present embodiment. For example, it may be a double-sided rigid wiring board, flexible wiring board or flex-rigid wiring board. Also, the measurements, number of layers and the like of conductive layers and insulation layers in wiring board 100 may be modified freely within a scope of the technological concept of the present invention.
  • As shown in FIGS. 1A, 1B and 2, MPU (micro-processing unit) 50 as a first semiconductor element and DRAM (dynamic random access memory) 51 as a second semiconductor element are mounted on wiring board 100, forming package substrate 2000. As shown in FIG. 1B, wiring board 100 is mounted on motherboard 60. The space between wiring board 100 and MPU 50 and DRAM 51 is sealed with underfill resin 70.
  • Wiring board 100 has core substrate 20, interlayer insulation layers (25 a, 26 a) (first insulation layers), interlayer insulation layer (39 a) (second insulation layer), interlayer insulation layers (25 b, 26 b, 33 b, 39 b), conductive layers (24 a, 29 a), conductive layer (35 a) (first conductive pattern), conductive layer (37 c) (third conductive pattern), conductive layers (24 b, 29 b, 31 b, 35 b, 37 d), via conductors (23, 30 a, 36 a, 38 c, 30 b, 32 b, 36 b, 38 d), and solder-resist layers (40 a, 40 b) formed on the outermost layers.
  • Core substrate 20 has first surface (F1) (Z1 side) and its opposing second surface (F2) (Z2 side), and via conductors 23 penetrate through core substrate 20. Core substrate 20, via conductors 23 and conductive layers (24 a, 24 b) correspond to the core section. Also, buildup section (B1) is formed on the first-surface (F1) side of core substrate 20, and buildup section (B2) is formed on the second-surface (F2) side of core substrate 20. Buildup section (B1) includes three pairs of interlayer insulation layers and conductive layers (interlayer insulation layers (25 a, 26 a, 39 a) and conductive layers (24 a, 29 a, 35 a, 37 c)). Buildup section (B2) includes four pairs of interlayer insulation layers and conductive layers (interlayer insulation layers (25 b, 26 b, 33 b, 39 b) and conductive layers (24 b, 29 b, 31 b, 35 b, 37 d)).
  • On the first-surface (F1) side of core substrate 20, four conductive layers (24 a, 29 a, 35 a, 37 c) and three interlayer insulation layers (25 a, 26 a, 39 a) are alternately laminated from the lower side (Z2 side). Interlayer insulation layers (25 a, 26 a, 39 a) are formed between their respective conductive layers (24 a, 29 a, 35 a, 37 c). In addition, solder-resist layer (40 a) is positioned on the uppermost surface layer on the first-surface (F1) side of core substrate 20.
  • On the second-surface (F2) side of core substrate 20, five conductive layers (24 b, 29 b, 31 b, 35 b, 37 d) and four interlayer insulation layers (25 b, 26 b, 33 b, 39 b) are alternately laminated. Interlayer insulation layers (25 b, 26 b, 33 b, 39 b) are formed between their respective conductive layers (24 b, 29 b, 31 b, 35 b, 37 d). In addition, solder-resist layer (40 b) is positioned on the uppermost surface layer on the second-surface (F2) side of core substrate 20.
  • Penetrating holes 21 that penetrate through core substrate 20 (see FIG. 7B) is formed in core substrate 20. Via conductors 23 are filled conductors, and are formed by filling penetrating holes 21 with conductors. Conductive layer (24 a) formed on first surface (F1) of core substrate 20 and conductive layer (24 b) formed on second surface (F2) of core substrate 20 are electrically connected to each other through via conductors 23.
  • Core substrate 20 is formed by impregnating core material with resin, for example. Core substrate 20 is formed by impregnating fiberglass cloth with epoxy resin, which is then thermally treated and shaped into a sheet, for example. However, that is not the only option, and any other material may be used for core substrate 20.
  • Via conductors 23 are shaped like an hourglass with diameters decreasing from first surface (F1) and second surface (F2) of core substrate 20 toward the center, for example. In addition, the planar shape of via conductors 23 (X-Y plane) is a perfect circle, for example. However, that is not the only option, and any other shape may be employed for via conductors 23.
  • In interlayer insulation layers (25 a, 26 a, 39 a, 25 b, 26 b, 33 b, 39 b), via conductors (30 a, 36 a, 38 c, 30 b, 32 b, 36 b, 38 d) are formed respectively. Those via conductors are each a filled conductor, and are formed by filling conductor in via holes that penetrate through their respective interlayer insulation layers. Via conductors (30 a, 36 a, 38 c, 30 b, 32 b, 36 b, 38 d) are shaped in a tapering column (truncated cone) tapering with a diameter that decreases toward core substrate 20, for example, and their planar shape (X-Y plane) is a perfect circle, for example. However, that is not the only option, and any other shape may be employed for via conductors (30 a) and the like.
  • Interlayer insulation layer (25 a) (the lowermost interlayer insulation layer of buildup section (B1)), interlayer insulation layer (25 b) (the lowermost interlayer insulation layer of buildup section (B2)), and their upper interlayer insulation layers (26 a, 39 a, 26 b, 33 b, 39 b) are each made of interlayer insulation film (brand name ABF-45SH, made by Ajinomoto), for example. However, those interlayer insulation layers may also be formed using FR-4 material made by impregnating core material with resin, for example. FR-4 material is obtained by impregnating fiberglass cloth with epoxy resin, which is then thermally treated and shaped into a sheet. However, the material of each interlayer insulation layer is not limited specifically, and any other material may be used.
  • Solder bumps (43 a) are positioned on the uppermost layer of wiring board 100. Solder bumps (43 a) are electrically connected to MPU 50 and DRAM 51 through conductive pads (50 a, 51 a).
  • Wiring board 100 includes main wiring board 200 and wiring structure 10 incorporated in main wiring board 200. Wiring structure 10 is designed not according to design rules for multilayer printed wiring boards, but according to design rules for semiconductor elements such as ICs and LSIs as described later in detail. Thus, compared with main wiring board 200, wiring structure 10 is designed to have a finer L/S (line/space) ratio of line to space, which is an indicator of wiring density. Here, a line means the width of a pattern, and space is the space between patterns, which is the distance between the centers of two pattern widths. Specifically, wiring structure 10 is designed to have high-density wiring with an L/S ratio of line to space at 1 μm/1 μm or greater but 5 μm/5 μm or less, preferably 3 μm/3 μm or greater but 5 μm/5 μm or less. Such ratios are very fine compared with L/S ratios at approximately 10 μm/10 μm of regular multilayer printed wiring boards such as main wiring board 200 of the present embodiment.
  • Main wiring board 200 includes signal transmission lines and power lines to supply power to terminals (Vdd) of semiconductors MPU 50 and DRAM 51 (see FIG. 2).
  • Wiring structure 10 includes lowermost adhesive layer (120 c), insulation layer 120 (fourth insulation layer) on adhesive layer (120 c), and conductive patterns 111 (second conductive patterns) for signal transmission formed in insulation layer 120. As shown in FIG. 3, conductive patterns 111 are made up of first conductive film (111 a) and second conductive film (111 b). Any of polyimide, phenol resin or polybenzoxazole resin is used as the material for insulation layer 120. Also, conductive pads (36 c) are formed on wiring structure 10 to be connected to conductive pads (50 a) of MPU 50 and conductive pads (51 a) of DRAM 51 (see FIG. 1B) through conductive pads (38 a). Referring to FIG. 3, top surfaces of conductive patterns 111 of wiring structure 10 are set to be positioned on substantially the same plane as top surfaces of conductive layers (35 a) of main wiring board 200. In addition, the pattern width of conductive patterns 111 of wiring structure 10 is smaller than the pattern widths of conductive layers (37 c, 35 a, 29 a, 24 a, etc.) of main wiring board 200.
  • As for the material for adhesive layer (120 c), adhesives such as an epoxy-resin type, an acrylic-resin type and a silicone-resin type are used. Holes with fine diameters are formed in insulation layer 120. Those holes are filled with conductor to form filled via conductors (120 a).
  • In wiring board 100 of the present embodiment, insulation layer 110 (third insulation layer) is placed between conductive patterns 111 and adhesive layer (120 c). Namely, wiring structure 10 is triple-layered. However, the present embodiment is not limited to such, and it is an option for wiring structure 10 to be double-layered without including insulation layer 110 and to have conductive patterns 111 directly formed on adhesive layer (120 c). Referring to FIG. 1A, among conductive pads (38 a) connected to conductive patterns 111 of wiring structure 10, the distance between conductive pads (38 e) (first pads) connected to MPU 50 is smaller than the distance between conductive pads (38 f) (second pads) connected to DRAM 51. In addition, the distance between adjacent conductive patterns 111 is smaller than the distance between adjacent conductive layers (35 a).
  • Wiring structure 10 does not include power-supply lines and includes only signal transmission lines, and is used to transmit signals between MPU 50 and DRAM 51.
  • Specifically, conductive patterns 111 are used for signal transmission between MPU 50 and DRAM 51, but are not used for power supply to MPU 50 and DRAM 51. Power terminals (Vdd) of MPU 50 and DRAM 51 are electrically connected to stacked vias 80 in main wiring board 200 (see FIG. 1A, FIG. 3) so that power is supplied from an outside DC power source. Ground terminals (Gnd) (see FIG. 3) of MPU 50 and DRAM 51 are connected to ground through other stacked vias in main wiring board 200.
  • In the present embodiment, wiring structure 10 is formed on interlayer insulation layer (39 a) positioned as first layer from the top. However, if it is formed on interlayer insulation layer (26 a) positioned as second layer from the top, for example, the effect of a small dent that may occur on the top surface of wiring board 100 is reduced by uppermost interlayer insulation layer (39 a). As a result, solder bumps (43 a) are formed to have a uniform height. Also, under such conditions, wiring structure 10 becomes tolerant to damage from stress, compared with when wiring structure 10 is formed on the uppermost layer.
  • Via conductors (120 a) are electrically connected to upper-layer conductive pads (36 c). In addition, conductive pads (36 c) are electrically connected to MPU 50 and DRAM 51 through upper-layer conductive pads (38 a), nickel-plated layer (41 a), gold-plated layer (42 a), solder bumps (43 a) and conductive pads (50 a, 51 a).
  • The diameter of via conductors (120 a) is preferred to be 1 μm or greater but 10 μm or smaller, more preferably, 0.5 μm or greater but 5 μm or smaller. By setting the diameter of via conductors (120 a) at such a fine size, design freedom for wiring distribution of conductive patterns 111 increases in wiring structure 10. For example, using conductive patterns 111 formed only in single insulation layer 120, more wiring lines are distributed from either the right or left side of wiring structure 10. Besides, since conductive patterns 111 are formed only in one layer, the total number of wiring layers decreases in wiring structure 10.
  • As shown in FIG. 3, via conductors (36 a, 38 c) are formed respectively in via holes of interlayer insulation layers (26 a, 39 a) by means of metal layers (305 a, 307 c) made of metal foil such as copper foil, electroless copper-plated film and electrolytic copper-plated film.
  • Among the measurements of via conductors and the like shown in FIG. 3, diameter (width) (D2) on the top surface of via conductor (38 c) is 62 μm, for example, and diameter (D1) of solder bump (43 a) is 46 μm, for example. Also, thickness (t1) of wiring structure 10 (excluding adhesive layer (120 c)) is 25 μm, for example, and thickness (t2) of adhesive layer (120 c) of wiring structure 10 is 10 μm, for example, thickness (t3) of conductive layer (35 a) is 15 μm, for example, and thickness (t4) of solder-resist layer (40 a) is 15 μm, for example. By setting thickness (t2) of adhesive layer (120 c) of wiring structure 10 at approximately 10 μm, sufficient adhesive strength is achieved with main wiring board 200, allowing a wide selection of the material for adhesive layer (120 c). It is an option for thickness (t1) of wiring structure 10 and the thickness of interlayer insulation layer (39 a) to be the same, or not to be strictly the same as shown in the drawing. Diameter (D3) of conductive pad (36 c) on wiring structure 10 is 15 μm or greater but 25 μm or less.
  • Although not shown in the drawings, surfaces of conductive pad (38 a) and conductive layer (37 c) are coated with OSP (organic solder preservative), NiPdAu, NiAu, Sn or the like in the present embodiment. Accordingly, oxidation is prevented on the surfaces of conductive pad (38 a) and conductive layer (37 c) when exposed to the outside.
  • Referring to FIG. 3, solder bumps (43 a) are positioned on via conductors (38 c) in opening portions (SRO) of solder-resist layers (40 a, 40 b). Nickel-plated layer (41 a) and gold-plated layer (42 a) are formed between solder bump (43 a) and via conductor (38 c) (conductive layer (37 c)). In the present embodiment, diameter (Da) of opening portions 44 in solder-resist layers (40 a, 40 b) is approximately 10% larger than diameter (Db) of the opening portions of uppermost via conductors (38 c). When diameter (Da) of opening portions in solder-resist layers (40 a, 40 b) is greater than diameter (Db), usually the tolerances are tight during the manufacturing process. However, the diameter of via conductors (120 a) is set to be fine at 1 μm or greater but 10 μm or less in wiring structure 10. Thus, even when wiring structure 10 is shifted when mounted in main wiring board 200, there is an advantage in having wide latitude to achieve secure electrical connection.
  • In the present embodiment, no through hole is formed in wiring board 100 to penetrate through all the layers of main wiring board 200. However, that is not the only option. By forming through holes penetrating through all the layers of main wiring board 200 and by electrically connecting conductive layers on the surface layers to each other, such through holes are used for signal transmission and power supply to a semiconductor element on wiring board 100.
  • In the present embodiment, via conductors (30 a, 32 a, 36 a, 38 c, 30 b, 32 b, 36 b, 38 d) formed in core substrate 20 have substantially the same size as each other. By so setting, it is easier to set uniform electrical characteristics and manufacturing conditions.
  • According to wiring board 100 of the present embodiment, main wiring board 200 incorporates wiring structure 10, which has higher wiring density than main wiring board 200 and is used for signal transmission between semiconductor elements. Thus, design freedom is enhanced for wiring board 100 (a multilayer printed wiring board). For example, concentration of all the power and signal wiring lines onto a specific region of a wiring board can be avoided. Also to be avoided are structures where only resin, but no conductor, exists in the region surrounding an electronic component.
  • The following is a description of an example of the method for manufacturing wiring board 100 according to the present embodiment. The process for manufacturing wiring board 100 is made up of the process for manufacturing wiring structure 10 and the process for manufacturing main wiring board 200, which includes steps for mounting wiring structure 10 in main wiring board 200 (multilayer printed board). Wiring structure 10 is manufactured by the process shown in FIG. 4, for example.
  • Process for Manufacturing Wiring Structure
  • Support sheet 1001 is prepared as shown in FIG. 5A in step (S11) of FIG. 4. Support sheet 1001 is glass with a flat surface, for example. Adhesive layer 1002 is formed on support sheet 1001.
  • In step (S12) of FIG. 4, laminated section 101 is formed on support sheet 1001 with adhesive layer 1002 in between. Laminated section 101 is formed by alternately laminating resin insulation layers and conductive patterns (conductive layers).
  • Specifically, insulation layer 110 (resin insulation layer) made of resin, for example, is positioned on adhesive layer 1002 as shown in FIG. 5B. Insulation layer 110 and adhesive layer 1002 are adhered through thermal treatment, for example.
  • As shown in FIG. 5B, conductive patterns 111 are formed on insulation layer 110 using a semi-additive (SAP) method, for example. First conductive film (111 a) (see FIG. 3) of conductive patterns 111 is triple-layered with a TiN layer (lower layer), a Ti layer (middle layer) and a Cu layer (upper layer). Since those metal layers are each formed by sputtering, for example, excellent adhesiveness is secured between fine conductive patterns 111 and base material (insulation layer 110). Also, second conductive film (111 b) of conductive patterns 111 is made of electroless copper-plated film on the Cu layer and electrolytic plated film on the electroless copper-plated film.
  • Conductive patterns 111 are formed to be high density with an L/S (line/space) ratio of line to space at 1 μm/1 μm or greater but 5 μm/5 μm or less, preferably 3 μm/3 μm or greater but 5 μm/5 μm or less. A line means a pattern width, and space is the space between patterns, which is the distance between the centers of two pattern widths. Here, wiring is set to be high density using the same design rules as those for forming semiconductor elements such as ICs (integrated circuits) or LSIs (large scale integrated circuits).
  • As shown in FIG. 5D, insulation layer 120 is formed on insulation layer 110 by lamination, for example. Insulation layer 120 is formed to cover conductive patterns 111.
  • Using a laser, for example, holes (via holes) are formed in insulation layer 120. Holes are formed to reach and expose portions of conductive patterns 111. The diameter of the holes is set to be a fine size of 1 μm or greater but 10 μm or smaller, more preferably 0.5 μm or greater but 5 μm or smaller. Then, desmearing and soft etching are conducted as needed.
  • Using a semi-additive (SAP) method, for example, via conductors (120 a) (filled conductors) are formed in the holes, while conductive pads (36 c) are formed on insulation layer 120 to be connected to via conductors (120 a).
  • Accordingly, as shown in FIG. 5E, laminated section 101, which is made up of insulation layers (110, 120) and conductive patterns 111, is formed on support sheet 1001. Via conductors (120 a) are formed in insulation layer 120 of laminated section 101. Conductive pads (36 c) are formed on insulation layer 120 to be connected to via conductors (120 a).
  • In step (S13) of FIG. 4, another support sheet 1003 is prepared, as shown in FIG. 5F. The same as support sheet 1001, support sheet 1003 is made of glass with a flat surface, for example. Then, support sheet 1003 is laminated on laminated section 101 with adhesive layer (120 b) in between.
  • In step (S14) of FIG. 4, support sheet 1001 is removed. Specifically, for example, after adhesive layer 1002 is softened by irradiating a laser, by sliding support sheet 1001 in direction X (or direction Y), as shown in FIG. 5G, support sheet 1001 is removed from a second main surface of laminated section 101. If adhesive layer 1002 remains on the second surface of laminated section 101 after support sheet 1001 has been removed from laminated section 101, such adhesive layer 1002 is removed by cleansing. In doing so, laminated section 101 is formed on support sheet 1003 as shown in FIG. 5H. Support sheet 1001 may be used again by cleaning it, for example.
  • In step (S15) of FIG. 4, adhesive layer (120 c) is formed on laminated section 101 using an adhesive such as an epoxy-resin type, an acrylic-resin type, a silicone-resin type or the like. Specifically, adhesive layer (120 c) is formed on laminated section 101 by laminating an adhesive using a laminator to make uniform thickness.
  • In step (S16) of FIG. 4, using a dicing saw, for example, individual units are obtained by cutting along predetermined dicing lines as shown in FIG. 5I. Accordingly, multiple wiring structures 10 are obtained. In wiring structure 10 at this stage, laminated section 101 is formed on support sheet 1003 with adhesive layer (120 b) placed in between, and adhesive layer (120 c) is further formed on laminated section 101.
  • In the method for manufacturing wiring structure 10 of the present embodiment, since a glass sheet with a flat surface is used for support sheets (1001, 1003), wiring board 100 is made with high quality having flat surfaces and suppressed warping.
  • Main wiring board 200 is manufactured, while wiring structure 10 is mounted in main wiring board 200 to obtain wiring board 100 of the present embodiment. Wiring board 100 is manufactured by a process shown in FIG. 6, for example.
  • Process for Manufacturing Wiring Board
  • First, in step (S21) of FIG. 6, core substrate 20 made by impregnating reinforcing material with resin is prepared as shown in FIG. 7A. Copper foil (20 a) is laminated on first surface (F) and second surface (S) of core substrate 20. The thickness of core substrate 20 is 0.4 mm or greater but 0.7 mm or less, for example. As for reinforcing material, glass cloth, aramid fabric, glass fabric or the like is used, for example. As for resin, epoxy resin, BT (bismaleimide triazine) resin or the like is used, for example. Moreover, hydroxide particles are contained in resin. As for hydroxide, metal hydroxides such as aluminum hydroxide, magnesium hydroxide, calcium hydroxide, barium hydroxide and the like are listed. Since hydroxide decomposes on heating to produce water, it is thought that hydroxide robs heat from the material to form a core substrate. Namely, when the core substrate contains hydroxide, it is thought that laser processing results improve.
  • A solution containing NaOH (10 g/L), NaClO2 (40 g/L) and Na3PO4 (6 g/L) is applied on the surface of copper foil (20 a) to conduct a black-oxide treatment by blackening bath (oxidation bath).
  • In step (S22) of FIG. 6, a CO2 laser is used to irradiate a laser from the first-surface (F) (upper-surface) side and the second-surface (S) (lower-surface) side of core substrate 20 to form penetrating holes 21 that penetrate through core substrate 20, as shown in FIG. 7B. Specifically, by irradiating a CO2 laser alternately from the first-surface (F) side and the second-surface (S) side of core substrate 20, holes bored from the first-surface (F) side and the second-surface (S) side are joined together to form penetrating hole 21.
  • Desmearing is conducted on core substrate 20 by immersing it in a solution containing permanganic acid at a predetermined concentration. At that time, core substrate 20 is preferred to be treated so that the percentage of its weight loss is 1.0 wt. % or lower, preferably 0.5 wt. % or lower. Since core substrate 20 is formed by impregnating reinforcing material such as glass cloth with resin, glass cloth may protrude into penetrating holes when resin is dissolved during the desmearing treatment. However, if the percentage of weight loss of core substrate 20 is in such a range, protrusion of glass cloth is suppressed, thus preventing voids when plating is filled in penetrating holes. Then, a palladium catalyst is attached on the surfaces of core substrate 20.
  • Core substrate 20 is immersed in an electroless plating solution to form electroless plated film 22 on first surface (F) and second surface (S) of core substrate 20 and on the inner walls of penetrating holes 21 as shown in FIG. 7C. As for the material for electroless plated film 22, copper, nickel and the like are listed. Electrolytic plated film is formed on electroless plated film 22 using electroless plated film 22 as a seed layer. Accordingly, penetrating holes 21 are filled with electrolytic plated film to form via conductors 23.
  • Etching resist with a predetermined pattern is formed on electrolytic plated film on substrate surfaces, and electroless plated film 22, electrolytic plated film and copper foil are removed from where no etching resist is formed, as shown in FIG. 7D. Then, etching resist is removed. Accordingly, conductive layers (24 a) are formed on first surface (F) of core substrate 20, and conductive layers (24 b) are formed on second surface (S) of core substrate 20. Conductive layers (24 a) and conductive layers (24 b) are electrically connected to each other by via conductors 23 made of electrolytic plated film in penetrating holes 21.
  • In step (S23) of FIG. 6, interlayer insulation film (brand name ABF-45SH, made by Ajinomoto), for example, is laminated on both surfaces (F, S) of core substrate 20 to form interlayer insulation layers (25 a, 25 b) as shown in FIG. 7E.
  • Using a CO2 gas laser, via-hole opening portions (26 c, 26 d) are formed respectively in interlayer insulation layers (25 a, 25 b) as shown in FIG. 7F. Then, the substrate is immersed in an oxidant such as permanganate to conduct a desmearing treatment.
  • A palladium catalyst or the like is attached to surfaces of interlayer insulation layers (25 a, 25 b) and the substrate is immersed in an electroless plating solution to form electroless plated films (27 a, 27 b) as shown in FIG. 7G. Then, plating resist (not shown) is formed on electroless plated films (27 a, 27 b). Electrolytic plated films (28 a, 28 b) are formed on portions of electroless plated films (27 a, 27 b) exposed from the plating resist. After that, plating resist is removed using a solution containing monoethanolamine. By etching away electroless plated films between portions of electrolytic plated films, conductive layers (29 a, 29 b) and via conductors (30 a, 30 b) are formed as shown in FIG. 7H. Then, Sn plating is performed on surfaces of conductive layers (29 a, 29 b) to form SnCu layers. A silane coupling agent is applied on the SnCu layers.
  • In step (S24) of FIG. 6, the above-described steps are repeated as shown in FIG. 7I. Accordingly, from the first-surface (F) side and second-surface (S) side of core substrate 20, interlayer insulation layers (26 a, 26 b) are laminated on interlayer insulation layers (25 a, 25 b), and then conductive layers (35 a, 31 b) and via conductors (36 a, 32 b) are formed on interlayer insulation layers (26 a, 26 b) as shown in FIG. 7J.
  • In step (S25) of FIG. 6, wiring structure 10 is mounted on a predetermined region on interlayer insulation layer (26 a) with adhesive layer (120 c) placed in between as shown in FIG. 7K, thus achieving the state shown in FIG. 7L.
  • Support sheet 1003 is removed as shown in FIG. 7M, and then adhesive layer (120 b) is removed.
  • In step (S26) of FIG. 6, interlayer insulation layer (33 b) is laminated on interlayer insulation layer (26 b), and interlayer insulation layer (39 a, 39 b) are laminated respectively on wiring structure 10 and interlayer insulation layer (33 b) as shown in FIG. 7N. The above-described steps are further repeated. Accordingly, from the first-surface (F) side and second-surface (S) side of core substrate 20, interlayer insulation layer (39 a) and interlayer insulation layers (33 b, 39 b) are laminated on interlayer insulation layers (26 a, 26 b) respectively, and conductive layers (37 c) (third conductive patterns) and via conductors (38 c) are formed on interlayer insulation layer (39 a). Moreover, conductive layers (35 b, 37 d) and via conductors (36 b, 38 d) are formed on interlayer insulation layers (33 b, 39 b). After that, solder-resist layers (40 a, 40 b) with opening portions 44 are formed by photolithography on both surfaces of the substrate. Upper surfaces of conductive layers (37 c, 37 d) and via conductors (38 c, 38 d) exposed from opening portions 44 work as solder pads (mounting pads).
  • In step (S27) of FIG. 6, nickel-plated layers (41 a, 41 b) are formed on solder pads, and gold-plated layers (42 a, 42 b) are further formed on nickel-plated layers (41 a, 41 b) as shown in FIG. 7P. Instead of nickel-gold layers, nickel-palladium-gold layers may also be formed. Moreover, thin film made of OSP (organic solder preservative), NiPdAu, NiAu, Sn or the like is formed to cover conductive pads (38 a) and mounting pads for conductive layers (37 c) exposed to the outside from opening portions 44 on the upper surface of wiring board 100. Then, solder balls are loaded in opening portions 44 and a reflow is conducted to form solder bumps (43 a) on the first-surface (upper-surface) side and solder bumps (43 b) on the second-surface (lower-surface) side. Accordingly, wiring board 100 of the present embodiment is completed as a multilayer printed wiring board.
  • The method for manufacturing wiring board 100 of the present embodiment is not limited to the above embodiment, and may be modified within a scope that does not deviate from the technological concept of the present invention. Modified examples of the present embodiment are described below.
  • Modified Example 1
  • In the above embodiment, wiring structure 10 is formed in the interlayer insulation layer positioned as first layer from the top. However, that is not the only option, and wiring structure 10 may be formed on interlayer insulation layer (39 a) as shown in FIG. 8. In such a case, wiring structure 10 is covered with solder-resist layer (40 a). Also, conductive pads (36 c) work as mounting pads to mount a semiconductor chip. Except for such modifications, the rest of the structure and measurements of each element are the same as in the above embodiment. Also, regarding the process for manufacturing wiring board 100, it is the same as the above embodiment, except that wiring structure 10 is formed on interlayer insulation layer (39 a) positioned as first layer from the top and is covered by solder-resist layer (40 a).
  • Modified Example 2
  • In the above Modified Example 1, via conductor (120 a) of wiring structure 10 is connected to solder bump (43 a) through conductive pad (36 c) as shown in FIG. 8. However, that is not the only option, and via conductor (120 a) of wiring structure 10 may also be connected to solder bump (43 a) through under-bump metal (UBM) substituted for conductive pad (36 c). Except for such a modification, the rest of the structure and measurements of each element are the same as in the above Modified Example 1. Also, regarding the process for manufacturing wiring board 100, it is the same as the above embodiment, except that via conductor (120 a) of wiring structure 10 is connected to solder bump (43 a) through under-bump metal (UBM).
  • Second Embodiment
  • In the above first embodiment, wiring structure 10 was formed in one region on interlayer insulation layer (26 a) as shown in FIGS. 1A, 1B and 2. By contrast, in the second embodiment, wiring structure 10 may also be formed in the entire region of interlayer insulation layer (26 a) as shown in FIGS. 9A, 9B and 10. In such a case, interlayer insulation layer (26 a) of main wiring board 200 of the first embodiment is entirely covered by wiring structure 10.
  • In the second embodiment as well, only signal transmission lines exist in wiring structure 10, and no power supply line is present. As shown in FIGS. 9A and 11, power is supplied to MPU 50 and DRAM 51 through stacked vias 80 formed in main wiring board 200. In the present embodiment, stacked vias 80 are formed so as to penetrate through wiring structure 10.
  • In the present embodiment, the rest of the structure and measurements of each element are the same as in the first embodiment.
  • An example of the method for manufacturing wiring board 100 of the present embodiment is described below. The same as in the first embodiment, the process for manufacturing wiring board 100 is made up of the process for manufacturing wiring structure 10 and the process for manufacturing main wiring board 200, which includes a step for mounting wiring structure 10.
  • Process for Manufacturing Wiring Structure
  • Wiring structure 10 is manufactured by a process shown in FIG. 4, the same as in the first embodiment, for example. However, step (S16) of FIG. 4 for obtaining individual units is not conducted. Instead, wiring structure 10 is mounted in main wiring board 200 in such a state as shown in FIG. 5H, for example. Also, support sheet 1003 is not used in the present embodiment.
  • Main wiring board 200 is manufactured, while wiring structure 10 is mounted in main wiring board 200 to manufacture wiring board 100 of the present embodiment. Wiring board 100 is manufactured by a process shown in FIG. 12, for example.
  • Process for Manufacturing Wiring Board
  • In the present embodiment, wiring board 100 is manufactured following the steps up to step (S24) of the processing flow in the first embodiment shown in FIG. 6 (up to step (S34) of FIG. 12 in the present embodiment). Namely, since wiring board 100 of the present embodiment is manufactured following the same steps as in FIGS. 7A-7J of the first embodiment, their descriptions are omitted here.
  • In step (S35) after step (S34) of FIG. 12 (step (S24) of FIG. 6), wiring structure 10 (without support sheet 1003) is mounted on the entire region of interlayer insulation layer (26 a) with adhesive layer (120 c) placed in between as shown in FIG. 13A, thus achieving the state shown in FIG. 13B.
  • In step (S36) of FIG. 12, interlayer insulation layers (39 a, 39 b) are laminated on wiring structure 10 and interlayer insulation layer (33 b) as shown in FIG. 13C. Then, the above steps are repeated. Accordingly, from the first-surface (F) side of core substrate 20, wiring structure 10 is laminated on interlayer insulation layer (26 a). After that, solder-resist layers (40 a, 40 b) with opening portions 44 are formed on both surfaces of the substrate. Here, upper surfaces of conductive layers (37 c, 37 d) and via conductors (38 c, 38 d) exposed from opening portions 44 work as solder pads.
  • In step (S37) of FIG. 12, nickel-plated layers (41 a, 41 b) are formed on solder pads, and gold-plated layers (42 a, 42 b) are further formed on nickel-plated layers (41 a, 41 b) as shown in FIG. 13D. Instead of nickel-gold layers, nickel-palladium-gold layers may also be formed. Then, solder balls are loaded in opening portions 44 and a reflow is conducted to form solder bumps (43 a) on the first-surface (upper-surface) side and solder bumps (43 b) on the second-surface (lower-surface) side. Accordingly, wiring board 100 is completed as a multilayer printed wiring board.
  • In each of the above embodiments and modified examples, the number of conductive layers formed on the first-surface (F1) side of core substrate 20 and the number of conductive layers formed on the second-surface (F2) side of core substrate 20 are three and four respectively. However, that is not the only option, and the number of layers (number of conductive layers) of a wiring board, to which the above structures are applied, is modified freely within a scope for practical use.
  • Third Embodiment
  • In wiring board 102 of the present embodiment, main wiring board 202, wiring structure 10 in the above first embodiment, and electrical wiring 55 formed on interlayer insulation layer (39 a) are used as shown in FIG. 14A. Solder bumps are not formed directly on wiring structure 10, and wiring structure 10 is electrically connected to an outside semiconductor chip (not shown) using solder bumps (43 a) formed on electrical wiring 55. Except for such modifications, the rest of the structure and functions are the same as those of wiring board 100 in the first embodiment and its modified examples. Thus, except for the following description, other descriptions are omitted here by applying the same reference numbers for the corresponding portions.
  • In wiring board 102 of the present embodiment, interlayer insulation layers (25 e, 25 a, 26 a, 33 a, 39 a) are laminated in that order on core substrate 20, and the uppermost layer is covered with solder-resist layer (40 a). Wiring structure 10 is built into interlayer insulation layer (39 a), which is positioned directly under solder-resist layer (40 a).
  • In the present embodiment, conductive pad (55 a) in the center of a memory (DRAM) and conductive pad (55 b) on wiring structure 10 are electrically connected through electrical wiring 55, as shown in FIG. 14B.
  • Fourth Embodiment
  • As shown in FIG. 15, two wiring structures 10 (two in FIG. 15) are formed in wiring board 103 of the present embodiment. Except that MPU 50 and two DRAMs (51 c, 51 d) are connected by two wiring structures 10, the rest is the same as with wiring board 100 according to the first embodiment and modified examples. Thus, a detailed description of the corresponding portions is omitted here by applying the same reference numbers.
  • Using such connections, electrical connection reliability with MPU 50 and two DRAMs (51 c, 51 d) is enhanced compared with when only one wiring structure 10 is used. Namely, wiring structure 10 corresponding to characteristics of DRAMs (51 c, 51 d) (wiring pitch, wiring width, etc.) can be used exclusively, for example, so that accuracy in electrical connections improves. As a result, maximum performance of DRAMs (51 c, 51 d) connected to MPU 50 is achieved.
  • Fifth Embodiment
  • As shown in FIG. 16, in wiring board 104 of the present embodiment, wiring structure 10 used in the above first through fourth embodiments and modified examples is built into insulation layer 46 formed as the uppermost layer of wiring board 104, while electrically connected to IC chip 61 provided on insulation layer 46. Here, wiring structure 10 is used as an electronic component exclusively for IC chip 61.
  • In wiring board 104, interlayer insulation layer 47 and insulation layer 46 are formed in that order on core substrate 20. The space between IC chip 61 and insulation layer 46 is sealed with underfill resin 70.
  • In the present embodiment, wiring structure 10 is manufactured by a process of its own, separate from wiring board 104, and is built into wiring board 104. Therefore, wiring structure 10 is designed and manufactured exclusively corresponding to the characteristics of IC chip 61 (wiring pitch, wiring width, etc.), and is built into wiring board 104 to be electrically connected to IC chip 61. As a result, defects in wiring structure 10 are reduced, and the production yield of wiring board 104 is improved accordingly.
  • Furthermore, a process for manufacturing a wiring board related to the present invention is not limited to the order and contents described in each of the embodiments and modified examples. Such order and contents may be freely modified within a scope that does not deviate from the gist of the present invention. Also, some step may be omitted depending on usage or the like.
  • Each of the above embodiments and modified examples may be combined freely. An appropriate combination may be selected depending on usage or the like. Also, some elements may be omitted as needed from each of the above embodiments and modified examples depending on the situation.
  • A wiring board according to one aspect of the present invention is characterized by the following: a first insulation layer; a first conductive pattern formed on the first insulation layer; a second insulation layer formed on the first insulation layer and on the first conductive pattern; a wiring structure positioned on the first insulation layer and having a third insulation layer and a second conductive pattern on the third insulation layer; a third conductive pattern formed on the second insulation layer; and a via conductor formed in the second insulation layer and connecting the first conductive pattern and the third conductive pattern.
  • The pattern width of the second conductive pattern may be smaller than the pattern width of the first conductive pattern.
  • The distance between the adjacent second conductive patterns may be smaller than the distance between the adjacent first conductive patterns.
  • The upper surface of the first conductive pattern and the upper surface of the second conductive pattern may be positioned on the same plane.
  • The wiring structure may further include a fourth insulation layer formed on the third insulation layer and covering the second conductive pattern, a via conductor penetrating through the fourth insulation layer, and a conductive pad connected to the via conductor.
  • An adhesive layer may be formed between the first insulation layer and the wiring structure.
  • Conductive pads may be formed on the fourth insulation layer to be connected to mounting pads for mounting a first semiconductor element and a second semiconductor element.
  • The mounting pads may include first pads connected to the first semiconductor element and second pads connected to the second semiconductor element, and the distance between the first pads is preferred to be smaller than the distance between the second pads.
  • The second conductive pattern may be a signal line connecting the first semiconductor element and the second semiconductor element.
  • The L/S (line/space) of the second conductive pattern may be 1 μm/1 μm or greater but 5 μm/5 μm or less.
  • The wiring structure may cover the first insulation layer completely.
  • The second conductive pattern of the wiring structure may be connected to the third conductive pattern by electrical wiring formed above the wiring structure, and that the second conductive pattern be electrically connected to an outside semiconductor chip through the electrical wiring and the third conductive pattern.
  • The wiring board may have at least two of the wiring structures, and that a semiconductor chip on the wiring board be electrically connected to different semiconductor chips through separate wiring structures.
  • The wiring structure may be built into an uppermost insulation layer of the wiring board, and be electrically connected to a semiconductor chip provided on the insulation layer.
  • A method for manufacturing a wiring board according to another aspect of the present invention is characterized by the following: forming a first conductive pattern on a first insulation layer; forming a second insulation layer on the first insulation layer and on the first conductive pattern; forming a via conductor in the second insulation layer; forming a third conductive pattern on the second insulation layer; on the first insulation layer, positioning a wiring structure having a third insulation layer and a second conductive pattern on the third insulation layer; and connecting the third conductive pattern and the first conductive pattern by a via conductor in the second insulation layer.
  • Wiring boards according to the embodiments of the present invention are suitable as package substrates for mounting multiple semiconductor elements (dies). Also, manufacturing methods according to the embodiments of the present invention are suitable for manufacturing such package substrates.
  • Obviously, numerous modifications and variations of the present invention are possible in light of the above teachings. It is therefore to be understood that within the scope of the appended claims, the invention may be practiced otherwise than as specifically described herein.

Claims (20)

What is claimed is:
1. A method for manufacturing a wiring board, comprising:
positioning on a first insulation layer a wiring structure comprising an insulation layer and a plurality of conductive patterns formed on the insulation layer;
forming a second insulation layer on the first insulation layer and the wiring structure such that the wiring structure is interposed between the first insulation layer and the second insulation layer;
forming a via conductor through the second insulation layer; and
forming a plurality of conductive patterns on the second insulation layer such that one of the conductive patterns on the second insulation layer is connected to the via conductor in the second insulation layer.
2. The method for manufacturing a wiring board according to claim 1, further comprising forming a plurality of first conductive patterns on the first insulation layer, wherein the forming of the via comprises forming the via connected to one of the first conductive patterns such that the via connects the one of the first conductive patterns on the first insulation layer and the one of the conductive patterns on the second insulation layer.
3. The method for manufacturing a wiring board according to claim 1, wherein the positioning of the wiring structure on the first insulation layer comprises positioning the wiring structure on the first insulation layer such that the wiring structure covers a surface of the first insulation layer entirely.
4. The method for manufacturing a wiring board according to claim 1, wherein the positioning of the wiring structure on the first insulation layer comprises positioning the wiring structure on the first insulation layer such that the wiring structure covers a portion of a surface of the first insulation layer, and the forming of the second insulation layer on the first insulation layer and the wiring structure comprises forming the second insulation layer on the first insulation layer and the wiring structure such that the second insulation layer extends over the surface of the first insulation layer and covers the wiring structure.
5. The method for manufacturing a wiring board according to claim 1, further comprising forming a plurality of first conductive patterns on the first insulation layer, wherein the forming of the via comprises forming the via connected to one of the first conductive patterns such that the via connects the one of the first conductive patterns on the first insulation layer and the one of the conductive patterns on the second insulation layer, and each of the conductive patterns in the wiring structure has a pattern width which is set smaller than a pattern width of each of the first conductive patterns.
6. The method for manufacturing a wiring board according to claim 1, further comprising forming a plurality of first conductive patterns on the first insulation layer, wherein forming the via connected to one of the first conductive patterns such that the via connects the one of the first conductive patterns on the first insulation layer and the one of the conductive patterns on the second insulation layer, and the conductive patterns in the wiring structure are formed such that a distance set between the conductive patterns in the wiring structure is set smaller than a distance set between the first conductive patterns.
7. The method for manufacturing a wiring board according to claim 1, further comprising forming a plurality of first conductive patterns on the first insulation layer, wherein the first conductive patterns and the conductive patterns in the wiring structure are formed such that the first conductive patterns and the conductive patterns in the wiring structure have upper surfaces on the same plane.
8. The method for manufacturing a wiring board according to claim 1, wherein the wiring structure further comprises an outer insulation layer formed on the insulation layer and covering the conductive patterns in the wiring structure, a via conductor penetrating through the outer insulation layer and a conductive pad connected to the via conductor.
9. The method for manufacturing a wiring board according to claim 8, wherein the positioning of the wiring structure comprises interposing an adhesive layer between the first insulation layer and the wiring structure such that the adhesive layer is adhering the wiring structure to the first insulation layer.
10. The method for manufacturing a wiring board according to claim 1, further comprising forming a plurality of mounting pads on the second insulation layer such that the plurality of mounting pads is positioned to mount a plurality of semiconductor elements, and the wiring structure includes a plurality of conductive pads such that the conductive pads are positioned to be connected to the plurality of mounting pads on the second insulation layer.
11. The method for manufacturing a wiring board according to claim 10, further comprising:
mounting a first semiconductor element on a plurality of first pads in the plurality of mounting pads; and
mounting a second semiconductor element on a plurality of second pads in the plurality of mounting pads,
wherein the forming of the mounting pads comprises forming the plurality of first pads positioned such that a distance set between the first pads is set smaller than a distance set between the second pads.
12. The method for manufacturing a wiring board according to claim 1, wherein the plurality of conductive patterns in the wiring structure forms at least one signal line which connects a first semiconductor element and a second semiconductor element.
13. The method for manufacturing a wiring board according to claim 1, wherein each of the conductive patterns in the wiring structure has L/S which is set in a range of from 1 μm/1 μm or greater to 5 μm/5 μm or less.
14. The method for manufacturing a wiring board according to claim 1, further comprising forming a wiring line above the wiring structure and connecting one of the conductive patterns in the wiring structure and the one of the conductive patterns on the second insulation layer such that the one of the conductive patterns in the wiring structure is electrically connected to an external semiconductor element through the wiring line and the one of the conductive patterns on the second insulation layer.
15. The method for manufacturing a wiring board according to claim 1, further comprising mounting a plurality of semiconductor elements on the second insulation layer, wherein the positioning of the wiring structure comprises positioning the wiring structure in a plurality such that one of the semiconductor elements is electrically connected to other ones of the semiconductor elements through the plurality of wiring structures, respectively.
16. The method for manufacturing a wiring board according to claim 1, further comprising mounting a semiconductor element on the second insulation layer such that the semiconductor element is electrically connected to the wiring structure, wherein the second insulation layer forms an outermost insulation layer, and the wiring structure is formed in a portion of the second insulation layer.
17. The method for manufacturing a wiring board according to claim 2, wherein the positioning of the wiring structure comprises positioning the wiring structure on a portion of a surface of the first insulation layer such that the wiring structure covers a portion of a surface of the first insulation layer, and the forming of the second insulation layer on the first insulation layer and the wiring structure comprises forming the second insulation layer on the first insulation layer and the wiring structure such that the second insulation layer extends over the surface of the first insulation layer and covers the wiring structure.
18. The method for manufacturing a wiring board according to claim 2, wherein the wiring structure further comprises an outer insulation layer formed on the insulation layer and covering the conductive patterns in the wiring structure, a via conductor penetrating through the outer insulation layer and a conductive pad connected to the via conductor.
19. The method for manufacturing a wiring board according to claim 3, wherein the wiring structure further comprises an outer insulation layer formed on the insulation layer and covering the conductive patterns in the wiring structure, a via conductor penetrating through the outer insulation layer and a conductive pad connected to the via conductor.
20. The method for manufacturing a wiring board according to claim 4, wherein the wiring structure further comprises an outer insulation layer formed on the insulation layer and covering the conductive patterns in the wiring structure, a via conductor penetrating through the outer insulation layer and a conductive pad connected to the via conductor.
US14/723,520 2012-03-30 2015-05-28 Wiring board and method for manufacturing the same Abandoned US20150264817A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US14/723,520 US20150264817A1 (en) 2012-03-30 2015-05-28 Wiring board and method for manufacturing the same

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP2012083288A JP2013214578A (en) 2012-03-30 2012-03-30 Wiring board and method for manufacturing the same
JP2012-083288 2012-03-30
US13/853,227 US9066435B2 (en) 2012-03-30 2013-03-29 Wiring board and method for manufacturing the same
US14/723,520 US20150264817A1 (en) 2012-03-30 2015-05-28 Wiring board and method for manufacturing the same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US13/853,227 Division US9066435B2 (en) 2012-03-30 2013-03-29 Wiring board and method for manufacturing the same

Publications (1)

Publication Number Publication Date
US20150264817A1 true US20150264817A1 (en) 2015-09-17

Family

ID=49234764

Family Applications (2)

Application Number Title Priority Date Filing Date
US13/853,227 Active 2033-05-29 US9066435B2 (en) 2012-03-30 2013-03-29 Wiring board and method for manufacturing the same
US14/723,520 Abandoned US20150264817A1 (en) 2012-03-30 2015-05-28 Wiring board and method for manufacturing the same

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US13/853,227 Active 2033-05-29 US9066435B2 (en) 2012-03-30 2013-03-29 Wiring board and method for manufacturing the same

Country Status (3)

Country Link
US (2) US9066435B2 (en)
JP (1) JP2013214578A (en)
CN (1) CN103369816B (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN109755212A (en) * 2017-11-01 2019-05-14 日月光半导体制造股份有限公司 Semiconductor device packages and the method for manufacturing semiconductor device packages
US20200091066A1 (en) * 2018-09-13 2020-03-19 Samsung Electronics Co., Ltd. Redistribution substrate, method of fabricating the same, and semiconductor package including the same
US11470727B2 (en) * 2016-10-24 2022-10-11 Jaguar Land Rover Limited Apparatus and method relating to electrochemical migration
US11973028B2 (en) 2018-09-13 2024-04-30 Samsung Electronics Co., Ltd. Redistribution substrate, method of fabricating the same, and semiconductor package including the same

Families Citing this family (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US9016552B2 (en) * 2013-03-15 2015-04-28 Sanmina Corporation Method for forming interposers and stacked memory devices
JP2014236187A (en) 2013-06-05 2014-12-15 イビデン株式会社 Wiring board and manufacturing method therefor
JP2014236188A (en) 2013-06-05 2014-12-15 イビデン株式会社 Wiring board and manufacturing method therefor
JP2015159167A (en) * 2014-02-24 2015-09-03 イビデン株式会社 Printed-wiring board and method for manufacturing printed-wiring board
JP2016029681A (en) 2014-07-25 2016-03-03 イビデン株式会社 Multilayer wiring board and manufacturing method of the same
JP6358887B2 (en) * 2014-07-31 2018-07-18 新光電気工業株式会社 Support, wiring board, method for manufacturing the same, and method for manufacturing semiconductor package
JP2016051847A (en) * 2014-09-01 2016-04-11 イビデン株式会社 Printed wiring board, manufacturing method of the same and semiconductor device
JP2016066745A (en) * 2014-09-25 2016-04-28 イビデン株式会社 Printed wiring board and semiconductor device equipped with the same
JP6473595B2 (en) 2014-10-10 2019-02-20 イビデン株式会社 Multilayer wiring board and manufacturing method thereof
US20160141234A1 (en) * 2014-11-17 2016-05-19 Qualcomm Incorporated Integrated device package comprising silicon bridge in photo imageable layer
JP2016100599A (en) * 2014-11-17 2016-05-30 サムソン エレクトロ−メカニックス カンパニーリミテッド. Printed circuit board and method of manufacturing the same, and electronic component module
KR102207272B1 (en) * 2015-01-07 2021-01-25 삼성전기주식회사 Printed circuit board and method of manufacturing the same, and electronic component module
KR101966328B1 (en) * 2016-03-29 2019-04-05 삼성전기주식회사 Printed circuit board and manufacturing for the same
KR102473408B1 (en) * 2016-03-29 2022-12-02 삼성전기주식회사 Printed circuit board and manufacturing for the same
US11128029B2 (en) * 2016-09-26 2021-09-21 Intel Corporation Die with embedded communication cavity
KR102604148B1 (en) * 2016-10-14 2023-11-20 삼성전기주식회사 Printed circuit board and manufacturing the same
KR102055595B1 (en) * 2017-12-15 2019-12-16 삼성전자주식회사 Semiconductor package
JP2019134123A (en) * 2018-02-02 2019-08-08 株式会社フジクラ Wiring board
US10438885B1 (en) 2018-06-21 2019-10-08 Advanced Semiconductor Engineering, Inc. Semiconductor device package and method of manufacturing the same
US10818636B2 (en) * 2018-08-30 2020-10-27 Advanced Semiconductor Engineering, Inc. Substrate panel structure and manufacturing process
KR102601582B1 (en) * 2018-12-11 2023-11-14 삼성전자주식회사 Semiconductor package and manufacturing method for the same
JP7102481B2 (en) * 2020-10-09 2022-07-19 Nissha株式会社 Injection molded product and its manufacturing method
WO2023209986A1 (en) * 2022-04-28 2023-11-02 株式会社レゾナック Manufacturing method for thin wiring member, thin wiring member, and manufacturing method for wiring board

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090129039A1 (en) * 2005-06-15 2009-05-21 Ibiden Co., Ltd. Multilayer printed wiring board
US20100078205A1 (en) * 2008-09-30 2010-04-01 Ibiden, Co., Ltd. Wiring board with built-in electronic component and method for manufacturing the same
US20110100698A1 (en) * 2009-10-30 2011-05-05 Ibiden Co., Ltd. Wiring board and method for manufacturing the same
US20110240357A1 (en) * 2010-03-30 2011-10-06 Ibiden Co., Ltd Wiring board and method for manufacturing the same

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3724061B2 (en) * 1996-06-05 2005-12-07 富士電機機器制御株式会社 Metal substrate and manufacturing method thereof
JP2003298232A (en) * 2002-04-02 2003-10-17 Sony Corp Multilayer wiring board and method of manufacturing the same
US7462784B2 (en) 2006-05-02 2008-12-09 Ibiden Co., Ltd. Heat resistant substrate incorporated circuit wiring board
TWI328423B (en) * 2007-09-14 2010-08-01 Unimicron Technology Corp Circuit board structure having heat-dissipating structure
JP2009129933A (en) * 2007-11-19 2009-06-11 Fujikura Ltd Multilayer printed wiring board and method of manufacturing the same
EP2187438A1 (en) * 2007-12-28 2010-05-19 Ibiden Co., Ltd. Interposer and manufacturing method of the interposer
CA2764691A1 (en) * 2009-06-10 2010-12-16 Novozymes A/S Phospholipases and methods of using same
TWI388019B (en) * 2009-09-02 2013-03-01 Unimicron Technology Corp Method of forming package structure
TWI388247B (en) * 2009-09-16 2013-03-01 Unimicron Technology Corp Circuit board structure
JP2011159855A (en) * 2010-02-02 2011-08-18 Panasonic Corp Partially multilayer printed circuit board, and method of manufacturing the same
WO2011155162A1 (en) * 2010-06-08 2011-12-15 パナソニック株式会社 Multilayer wiring substrate, and manufacturing method for multilayer wiring substrate
JP2012033879A (en) * 2010-06-30 2012-02-16 Panasonic Corp Component built-in substrate and method of manufacturing the same
US8755196B2 (en) 2010-07-09 2014-06-17 Ibiden Co., Ltd. Wiring board and method for manufacturing the same
US8759691B2 (en) 2010-07-09 2014-06-24 Ibiden Co., Ltd. Wiring board and method for manufacturing the same

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090129039A1 (en) * 2005-06-15 2009-05-21 Ibiden Co., Ltd. Multilayer printed wiring board
US20100078205A1 (en) * 2008-09-30 2010-04-01 Ibiden, Co., Ltd. Wiring board with built-in electronic component and method for manufacturing the same
US20110100698A1 (en) * 2009-10-30 2011-05-05 Ibiden Co., Ltd. Wiring board and method for manufacturing the same
US20110240357A1 (en) * 2010-03-30 2011-10-06 Ibiden Co., Ltd Wiring board and method for manufacturing the same

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US11470727B2 (en) * 2016-10-24 2022-10-11 Jaguar Land Rover Limited Apparatus and method relating to electrochemical migration
CN109755212A (en) * 2017-11-01 2019-05-14 日月光半导体制造股份有限公司 Semiconductor device packages and the method for manufacturing semiconductor device packages
US10418314B2 (en) * 2017-11-01 2019-09-17 Advanced Semiconductor Engineering, Inc. External connection pad for semiconductor device package
US20200091066A1 (en) * 2018-09-13 2020-03-19 Samsung Electronics Co., Ltd. Redistribution substrate, method of fabricating the same, and semiconductor package including the same
US10950539B2 (en) * 2018-09-13 2021-03-16 Samsung Electronics Co., Ltd. Redistribution substrate, method of fabricating the same, and semiconductor package including the same
US11600564B2 (en) 2018-09-13 2023-03-07 Samsung Electronics Co., Ltd. Redistribution substrate, method of fabricating the same, and semiconductor package including the same
US11973028B2 (en) 2018-09-13 2024-04-30 Samsung Electronics Co., Ltd. Redistribution substrate, method of fabricating the same, and semiconductor package including the same

Also Published As

Publication number Publication date
JP2013214578A (en) 2013-10-17
US9066435B2 (en) 2015-06-23
US20130258625A1 (en) 2013-10-03
CN103369816A (en) 2013-10-23
CN103369816B (en) 2016-06-01

Similar Documents

Publication Publication Date Title
US9066435B2 (en) Wiring board and method for manufacturing the same
US9565756B2 (en) Wiring board and method for manufacturing the same
US9431347B2 (en) Wiring board and method for manufacturing the same
US9480157B2 (en) Wiring board and method for manufacturing the same
US9425159B2 (en) Wiring board and method for manufacturing the same
US8971053B2 (en) Wiring board and method for manufacturing the same
US20140102768A1 (en) Wiring board and method for manufacturing the same
US9119319B2 (en) Wiring board, semiconductor device, and method for manufacturing wiring board
US20150026975A1 (en) Multilayer printed wiring board
JP6504665B2 (en) Printed circuit board, method of manufacturing the same, and electronic component module
US20150156880A1 (en) Printed wiring board and method for manufacturing printed wiring board
US9497849B2 (en) Printed wiring board
US7602062B1 (en) Package substrate with dual material build-up layers
US20110114372A1 (en) Printed wiring board
US8595927B2 (en) Method for manufacturing multilayer printed wiring board
US11594478B2 (en) Wiring substrate, semiconductor package and method of manufacturing wiring substrate
JP2014049578A (en) Wiring board and manufacturing method of wiring board
US9078343B2 (en) Method for manufacturing printed wiring board
JP2018107349A (en) Wiring board and wiring board manufacturing method
JP6082233B2 (en) Wiring board and manufacturing method thereof
JP6157821B2 (en) Wiring board and manufacturing method thereof

Legal Events

Date Code Title Description
STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION