US20140312431A1 - Semiconductor Devices and Methods of Manufacture Thereof - Google Patents
Semiconductor Devices and Methods of Manufacture Thereof Download PDFInfo
- Publication number
- US20140312431A1 US20140312431A1 US14/322,298 US201414322298A US2014312431A1 US 20140312431 A1 US20140312431 A1 US 20140312431A1 US 201414322298 A US201414322298 A US 201414322298A US 2014312431 A1 US2014312431 A1 US 2014312431A1
- Authority
- US
- United States
- Prior art keywords
- material layer
- source
- region
- contact resistance
- channel region
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title abstract description 36
- 239000004065 semiconductor Substances 0.000 title abstract description 28
- 238000004519 manufacturing process Methods 0.000 title abstract description 22
- 239000000463 material Substances 0.000 claims abstract description 138
- 229910021332 silicide Inorganic materials 0.000 claims abstract description 10
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 claims abstract description 10
- 239000000758 substrate Substances 0.000 claims description 11
- 125000006850 spacer group Chemical group 0.000 claims description 10
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 8
- 229910052710 silicon Inorganic materials 0.000 claims description 8
- 239000010703 silicon Substances 0.000 claims description 8
- 239000000203 mixture Substances 0.000 claims description 6
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 claims 5
- 229910052799 carbon Inorganic materials 0.000 claims 5
- 230000008569 process Effects 0.000 description 18
- 239000002243 precursor Substances 0.000 description 11
- 230000015572 biosynthetic process Effects 0.000 description 9
- 238000005137 deposition process Methods 0.000 description 6
- 229910052785 arsenic Inorganic materials 0.000 description 5
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 4
- 230000008901 benefit Effects 0.000 description 4
- 238000005229 chemical vapour deposition Methods 0.000 description 4
- 239000013078 crystal Substances 0.000 description 4
- 150000001875 compounds Chemical class 0.000 description 3
- 239000003989 dielectric material Substances 0.000 description 3
- 238000011065 in-situ storage Methods 0.000 description 3
- 230000001965 increasing effect Effects 0.000 description 3
- 229910052698 phosphorus Inorganic materials 0.000 description 3
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 2
- 229910005096 Si3H8 Inorganic materials 0.000 description 2
- 229910000577 Silicon-germanium Inorganic materials 0.000 description 2
- RBFQJDQYXXHULB-UHFFFAOYSA-N arsane Chemical compound [AsH3] RBFQJDQYXXHULB-UHFFFAOYSA-N 0.000 description 2
- 238000000151 deposition Methods 0.000 description 2
- 238000000407 epitaxy Methods 0.000 description 2
- 238000002513 implantation Methods 0.000 description 2
- 239000011810 insulating material Substances 0.000 description 2
- 238000002955 isolation Methods 0.000 description 2
- 238000001459 lithography Methods 0.000 description 2
- 229910044991 metal oxide Inorganic materials 0.000 description 2
- 150000004706 metal oxides Chemical class 0.000 description 2
- 239000011574 phosphorus Substances 0.000 description 2
- 239000000126 substance Substances 0.000 description 2
- VEDJZFSRVVQBIL-UHFFFAOYSA-N trisilane Chemical compound [SiH3][SiH2][SiH3] VEDJZFSRVVQBIL-UHFFFAOYSA-N 0.000 description 2
- 229910017115 AlSb Inorganic materials 0.000 description 1
- 229910005542 GaSb Inorganic materials 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 229910000530 Gallium indium arsenide Inorganic materials 0.000 description 1
- -1 InAlAs Inorganic materials 0.000 description 1
- 229910007245 Si2Cl6 Inorganic materials 0.000 description 1
- 229910003828 SiH3 Inorganic materials 0.000 description 1
- 229910004230 SiNix Inorganic materials 0.000 description 1
- 230000004075 alteration Effects 0.000 description 1
- 230000009286 beneficial effect Effects 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 239000002019 doping agent Substances 0.000 description 1
- 230000005669 field effect Effects 0.000 description 1
- 229910021478 group 5 element Inorganic materials 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 230000001939 inductive effect Effects 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- UIUXUFNYAYAMOE-UHFFFAOYSA-N methylsilane Chemical compound [SiH3]C UIUXUFNYAYAMOE-UHFFFAOYSA-N 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 230000007480 spreading Effects 0.000 description 1
- 238000003892 spreading Methods 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
- 238000012876 topography Methods 0.000 description 1
- LXEXBJXDGVGRAR-UHFFFAOYSA-N trichloro(trichlorosilyl)silane Chemical compound Cl[Si](Cl)(Cl)[Si](Cl)(Cl)Cl LXEXBJXDGVGRAR-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/04—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body
- H01L27/08—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind
- H01L27/085—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only
- H01L27/088—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate
- H01L27/0886—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being a semiconductor body including only semiconductor components of a single kind including field-effect components only the components being field-effect transistors with insulated gate including transistors with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/45—Ohmic electrodes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66568—Lateral single gate silicon transistors
- H01L29/66636—Lateral single gate silicon transistors with source or drain recessed by etching or first recessed by etching and then refilled
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66787—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
- H01L29/66795—Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7842—Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate
- H01L29/7848—Field effect transistors with field effect produced by an insulated gate means for exerting mechanical stress on the crystal lattice of the channel region, e.g. using a flexible substrate the means being located in the source/drain region, e.g. SiGe source and drain
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/785—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
- H01L29/7851—Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET with the body tied to the substrate
Definitions
- Semiconductor devices are used in a variety of electronic applications, such as personal computers, cell phones, digital cameras, and other electronic equipment, as examples. Semiconductor devices are typically fabricated by sequentially depositing insulating or dielectric layers, conductive layers, and semiconductive layers of material over a semiconductor substrate, and patterning the various material layers using lithography to form circuit components and elements thereon.
- MuGFETs Multiple gate field-effect transistors
- MOSFETs metal oxide semiconductor FETs
- the multiple gates may be controlled by a single gate electrode, where the multiple gate surfaces act electrically as a single gate, or by independent gate electrodes.
- a FinFET is a transistor structure with a fin-like semiconductor channel that is raised vertically out of the silicon surface of an integrated circuit.
- FIGS. 1 through 4 show cross-sectional views of a method of manufacturing a semiconductor device at various stages of manufacturing in accordance with an embodiment of the disclosure implemented in a FinFET application;
- FIGS. 5 and 6 are cross-sectional views of a second and third embodiment, respectively, implemented in a FinFET application;
- FIG. 7 is a cross-sectional view of the embodiment shown in FIG. 6 after additional material layers are formed over the semiconductor device;
- FIG. 8 shows an embodiment implemented in a planar transistor
- FIG. 9 is a flow chart of a method of manufacturing a semiconductor device in accordance with an embodiment.
- Embodiments of the present disclosure are related to semiconductor device manufacturing and more particularly to the formation of source and drain regions of transistors. Novel manufacturing methods for semiconductor device and transistors, and structures thereof, will be described herein.
- FIGS. 1 through 4 show cross-sectional views of a method of manufacturing a semiconductor device 100 in accordance with an embodiment of the disclosure implemented in a FinFET application.
- a workpiece 102 is provided to manufacture the device.
- a plurality of fins 104 of a semiconductive material are formed in the workpiece 102 in the embodiment shown in FIGS. 1 through 7 .
- the fins 104 may be formed in the workpiece 102 using a method described in patent application Ser. No. 13/178,294, filed on Jul. 7, 2011, entitled, “In-Situ Doping of Arsenic for Source and Drain Epitaxy,” (see FIGS. 1 through 4, 5A, and 5B, fins 30, and description thereof of the related application) which is incorporated herein by reference.
- a gate dielectric material is formed over the channel regions 105 comprising the fins 104 , a gate material is formed over the gate dielectric material, and the gate material and the gate dielectric material are patterned to form a gate 108 and gate dielectric 106 , as shown in FIG. 1 of the present disclosure (and as shown in FIGS. 6A and 6B of the related reference).
- Sidewall spacers 110 are formed over the gate 108 and gate dielectric 106 .
- FIG. 1 of the present disclosure is a similar view shown in FIG. 6B of the related application.
- Shallow trench isolation (STI) regions are formed in the workpiece 102 but are not visible in the view in FIG. 1 ; the STI regions are disposed in and out of the paper in the view shown, spaced away from the paper, within the workpiece 102 .
- STI Shallow trench isolation
- a top portion of the gates 108 may be narrower than the bottom portion, e.g., if the gate 108 top portion is formed using an epitaxial growth process.
- the channel regions 105 comprising the fins 104 comprise a height within the workpiece 102 comprising dimension d 1 .
- Dimension d 1 may comprise about 10 to 50 nm, although alternatively, dimension d 1 may comprise other values.
- the fins 104 may comprise SiGe, silicon, or a III-V compound semiconductor that comprises a group-III element and a group-V element.
- the III-V compound semiconductor may include, but is not limited to, GaAs, InP, GaN, InGaAs, InAlAs, GaSb, AlSb, AlAs, AlP, GaP, combinations thereof, and multi-layers thereof.
- the material of the fins 104 may be selected to achieve a channel region 105 having a high mobility, such as about 3,000 to 40,000 cm 2 /V-s, for example, although alternatively, the mobility of the fins 104 may comprise other values.
- the fins 104 may alternatively comprise other semiconductive materials in accordance with embodiments disclosed herein.
- the workpiece 102 is recessed proximate the channel regions 105 , e.g., between the sidewall spacers 110 , as shown in FIG. 2 .
- the workpiece 102 is recessed using an etch process 112 that includes an anisotropic component, so that a portion of the workpiece 102 material is removed from beneath the sidewall spacers 110 .
- the recesses 114 formed in the workpiece 102 comprise a depth within a top surface of the workpiece 102 comprising dimension d 2 .
- Dimension d 2 is larger than dimension d 1 in accordance with embodiments of the present disclosure. In some embodiments, dimension d 2 is about twice dimension d 1 or greater (e.g., see the embodiments in FIGS. 2 through 4 , and 5 ). In other embodiments, dimension d 2 is about three times more than dimension d 1 or greater (see the embodiment in FIG. 6 ).
- the recesses 114 may comprise a substantially trapezoidal shape as shown, due to the etch process 112 chemistries and/or the crystal structure of the workpiece 102 , for example.
- the recesses 114 may comprise other shapes, such as rounded or elliptical (see FIG. 8 .
- the etch process 112 is selected to achieve a “proximity push” or a close proximity to the fins 104 comprising the channel regions 105 .
- a widest portion of the recesses 114 shown at 116 , may be spaced apart from the fins 104 by a dimension d 3 that may comprise about 10 nm or less in some embodiments. Dimension d 3 may alternatively comprise other values.
- source regions 124 a and drain regions 124 b are formed within the recesses 114 , as shown in FIGS. 3 and 4 .
- forming the recesses 114 in very close proximity to the channel regions 105 advantageously results in the formation of source and drain regions 124 a and 124 b having a minimal distance away from the channel regions 105 , which reduces contact resistance.
- a first contact resistance-lowering material layer 120 a is deposited in the recesses 114 , as shown in FIG. 3 .
- the first contact resistance-lowering material layer 120 a comprises SiP or SiAs formed by a growth process, such as an epitaxial growth process or chemical vapor deposition (CVD) process, for example.
- the first contact resistance-lowering material layer 120 a is substantially conformal as deposited and may comprise a thickness of about 10 nm, for example.
- the first contact resistance-lowering material layer 120 a may be formed using a selective growth or deposition process that is adapted to form on the workpiece 102 material (or on optional liners 118 and 119 , to be described further herein), but not on the sidewall spacers 110 or the top surfaces of the gates 108 , for example.
- the first contact resistance-lowering material layer 120 a may be formed using other methods and may comprise other dimensions.
- the first contact resistance-lowering material layer 120 a may be formed using a low growth temperature using a precursor such as trisilane (Si 3 H 8 ), arsine (AsH 3 ), and/or other precursors.
- the first contact resistance-lowering material layer 120 a may be highly doped to achieve a very low resistance.
- the first contact resistance-lowering material layer 120 a may have a doping concentration of phosphorus, arsenic, or other substances of about 1 ⁇ 10 20 to 1 ⁇ 10 21 and a resistance of about 0.2 to 0.4 milliohm-cm.
- the first contact resistance-lowering material layer 120 a may be doped by other amounts and may comprise other values of resistance.
- the first contact resistance-lowering material layer 120 a is adapted to lower a contact resistance, e.g., of the source and drain regions 124 a and 124 b to adjacent components and elements, such as the workpiece 102 and the channel region 105 .
- Liner 118 may comprise a bottom-up epitaxial growth of a layer of SiP on the bottom surfaces of the recesses 114 .
- the formation of the liner 118 may comprise a ⁇ 001> crystal growth orientation, for example.
- Liner 118 may increase the proximity of the source and drain regions 124 a and 124 b to the fins 104 , for example.
- Liner 119 also referred to herein as a second liner, may comprise a fin sidewall growth of a layer of SiAs on sidewalls of the recesses 114 .
- the formation of the liner 119 may comprise a ⁇ 110> crystal growth orientation, for example.
- Liner 119 may create current spreading on the fin 104 sidewalls, increasing current transport efficiency through the entire fin 104 .
- Liners 118 and 119 may have a thickness of about 2 to 10 nm, for example, although alternatively, the liners 118 and 119 may comprise other dimensions. Liners 118 and 119 may also be included in the additional embodiments to be described herein with reference to FIGS. 5 through 8 , for example (not shown in the drawings).
- a channel-stressing material layer 122 is deposited in the recesses 114 , as shown in FIG. 4 , over the first contact resistance-lowering material layer 120 a.
- the channel-stressing material layer 122 may comprise SiCP or SiCAs formed by a growth process, such as an epitaxial growth process or chemical vapor deposition (CVD) process, for example.
- the channel-stressing material layer 122 may be deposited to substantially fill the recesses 114 or to fill the recesses 114 to a predetermined level below a top surface of the workpiece 102 , for example.
- the channel-stressing material layer 122 may be formed using epitaxial growth of SiCP in a ⁇ 001> crystal growth orientation, for example.
- the channel-stressing material layer 122 may be formed using other methods and may comprise other dimensions.
- the channel-stressing material layer 122 may be formed using a low growth temperature using a precursor such as trisilane (Si 3 H 8 ), hex chlorodisilane2 (HCD: Si 2 Cl 6 ), arsine (AsH 3 ), monomethylsilane (MMS: SiH 3 CH 3 ), and/or other precursors.
- the channel-stressing material layer 122 may be highly doped to achieve a very low resistance.
- the channel-stressing material layer 122 may have a doping concentration of phosphorus, arsenic, or other substances of about 1 ⁇ 10 19 to 1 ⁇ 10 21 and a resistance of about 0.3 to 0.7 milliohm-cm.
- the channel-stressing material layer 122 may be doped by other amounts and may comprise other values of resistance.
- the channel-stressing material layer 122 is doped with C in some embodiments to induce tensile strain of the channel region 105 , for example.
- the channel-stressing material layer 122 is adapted to function as a stressor, to create tensile stress in the channel region 105 comprising the fins 104 , for example.
- a second contact resistance-lowering material layer 120 b is deposited in or over the recesses 114 over the channel-stressing material layer 122 , also shown in FIG. 4 .
- the second contact resistance-lowering material layer 120 b may comprise similar materials grown by similar methods and using similar precursors, similar doping concentrations, and similar resistances as described for the first contact resistance-lowering material layer 120 a, for example.
- the formation of the second contact resistance-lowering material layer 120 b may comprise a selective growth or deposition process that is adapted to form on the channel-stressing material layer 122 , but not on the sidewall spacers 110 or the top surfaces of the gates 108 , for example.
- the second contact resistance-lowering material layer 120 b may be formed using other methods and may comprise other dimensions.
- the second contact resistance-lowering material layer 120 b is adapted to lower a contact resistance, e.g., of the source and drain regions 124 a and 124 b, to adjacent components and elements, such as subsequently formed contacts (see contacts 130 in FIG. 7 ).
- the top surface of the second contact resistance-lowering material layer 120 b may be substantially coplanar with the top surface of the workpiece 102 in some embodiments, although alternatively, the top surface of the second contact resistance-lowering material layer 120 b may be lower than, or higher than the top surface of the workpiece 102 .
- the novel source and drain regions 124 a and 124 b of the transistor 126 formed comprise multi-layer structures that achieve improved functionality due to the lower contact resistance and increased stress on the channel regions 105 comprising the fins 104 .
- the source and drain regions 124 a and 124 b are advantageously disposed in close proximity to the channel regions 105 : the source and drain regions 124 a and 124 b are spaced apart from the channel regions 105 comprising the fins 104 by about 20 nm or less at a widest point of the source or drain regions 124 a and 124 b, e.g., at the widest portion 116 of the recess 114 .
- FIG. 5 illustrates a cross-sectional view of a second embodiment of the present disclosure implemented in a FinFET application.
- a channel-stressing material layer 122 is formed to partially fill the recesses 114 , as shown in FIG. 5 .
- the shape of the channel-stressing material layer 122 may substantially conform to the topography of the recess 114 .
- the thickness of the channel-stressing material layer 122 may comprise about 15 to 20 nm in this embodiment, although alternatively, the channel-stressing material layer 122 may comprise other dimensions.
- the channel-stressing material layer 122 may be formed using similar methods, precursors, doping levels, and resistances as described for the channel-stressing material layer 122 in the first embodiment, for example.
- the channel-stressing material layer 122 is formed on sidewalls and a bottom surface of the workpiece 102 within the recesses 114 , or optionally, over the liners 118 and 119 on the bottom surface and sidewalls, respectively, that were described in the first embodiment.
- a contact resistance-lowering material layer 120 is then formed over the channel-stressing material layer 122 , as shown in FIG. 5 .
- the contact resistance-lowering material layer 120 may comprise similar materials formed using similar methods, precursors, doping levels, and resistances as described for the contact resistance-lowering material layer 120 a in the first embodiment.
- the contact resistance-lowering material layer 120 may comprise a silicide such as SiNi x or other silicide materials, as examples.
- the contact resistance-lowering material layer 120 lowers a contact resistance of the source and drain regions 124 a and 124 b.
- the channel-stressing material layer 122 is substantially conformal and directly contacts the workpiece 102 or directly contacts liners 118 and 119 formed over the workpiece 102 in the recesses 114 , and the contact resistance-lowering material layer 120 on the top surface of the source and drain regions 124 a and 124 b may comprise SiP, SiAs, or a silicide.
- FIG. 6 illustrates a cross-sectional view of a third embodiment of the present disclosure implemented in a FinFET application.
- the channel-stressing material layer 122 is formed first within the recesses 114 , which creates tensile strain in the channel region 105 comprising the fins 104 .
- the channel-stressing material layer 122 does not comprise a conformal deposition process in this embodiment, as in the second embodiment. Rather, the channel-stressing material layer 122 is formed in a lower part of the recesses 114 using a non-conformal deposition process.
- the channel-stressing material layer 122 may be formed using similar methods, precursors, doping levels, and resistances as described for the channel-stressing material layer 122 in the first embodiment, for example. Then a contact resistance-lowering material layer 120 is formed over the channel-stressing material layer 122 to fill the recesses, as shown in FIG. 6 .
- the contact resistance-lowering material layer 120 may be formed using similar methods, precursors, doping levels, and resistances as described for the first contact resistance-lowering material layer 120 a in the first embodiment, for example.
- the recess 114 in the embodiment shown in FIG. 6 may comprise a depth having a dimension d 4 , wherein dimension d 4 is about three times greater than the dimension d 1 of the height of the fins 104 comprising the channel region 105 .
- a boundary 127 between the contact resistance-lowering material layer 120 and the channel-stressing material layer 122 may be disposed proximate a bottom of the channel region 105 in this embodiment. The location of the boundary 127 may be optimized for the performance of the transistor 126 . For example, the boundary 127 may be moved upwards or downwards in the recesses 114 by forming more or less of the channel-stressing material layer 122 , respectively.
- the formation of the channel-stressing material layer 122 may be controlled to achieve a desired shape of the channel-stressing material layer 122 , e.g., to be conformal as shown in FIG. 5 or non-conformal as shown in FIG. 6 by altering one or more parameters of the deposition process, e.g., by controlling the processing temperature, pressure, flow rates of precursors, deposition, and/or etch components of the deposition process.
- FIG. 7 is a cross-sectional view of the embodiment shown in FIG. 6 after additional material layers are formed over the semiconductor device 100 .
- An insulating material 128 that may comprise an inter-level dielectric (ILD) or other insulators may be formed over the transistors 126 and the source and drain regions 124 a and 124 b.
- Contacts 130 may be formed in the insulating material 128 that comprise a conductive material and make electrical contact with the gates 108 and source and drain regions 124 a and 124 b, as shown.
- Conductive lines 132 may be formed over the contacts 130 that make electrical connections to upper material layers (not shown) or contact pads (also not shown) on a top surface of a completed semiconductor device 100 .
- Embodiments of the present disclosure have been described herein with reference to FinFET devices.
- the embodiments described herein may be implemented in planar transistors, as shown in FIG. 8 in a cross-sectional view.
- isolation regions 134 that may comprise STI regions or other insulating regions are formed in the workpiece 102 .
- a gate dielectric 106 material and a gate 108 material are deposited over the workpiece 102 and patterned using lithography to form a gate dielectric 106 and a gate 108 of a transistor 126 .
- the channel region 105 ′ comprises a portion of the planar workpiece 102 beneath the gate dielectric 106 , as shown.
- the recesses 114 are formed in the top surface of the workpiece 102 as described for the previous embodiments.
- the recesses 114 may comprise a depth having a dimension d 5 that is substantially the same as dimension d 1 of the channel region, or greater than dimension d 1 , for example.
- the recesses 114 may comprise a rounded or oval shape in a cross-sectional view in some embodiments; however, the recesses 114 may alternatively comprise a trapezoidal shape.
- the recesses 114 may be filled with at least one contact resistance-lowering material layer 120 , 120 a, or 120 b and a channel-stressing material layer 122 as described for the first, second, and third embodiments shown in FIGS. 2 through 6 .
- An example of the first embodiment shown in FIGS. 2 through 4 is illustrated in FIG. 8 , which includes two contact resistance-lowering material layers 120 a and 120 b.
- FIG. 9 is a flow chart 150 of a method of manufacturing a semiconductor device 100 in accordance with an embodiment.
- the method includes providing the workpiece 102 (step 152 ) and forming a channel region 105 (e.g., comprising a fin 104 ) in the workpiece 102 (step 154 ).
- a gate dielectric 106 is formed over the channel region 105 (step 156 ), and a gate 108 is formed over the gate dielectric 108 (step 158 ).
- a source region 124 a and a drain region 124 b are formed proximate the channel region 105 (step 160 ), as described herein, wherein the source region 124 a and the drain region 124 b include a contact resistance-lowering material layer 120 (or layers 120 a and 120 b ) and channel-stressing material layer 122 proximate the channel region 105 .
- inventions of embodiments of the disclosure include providing novel methods of manufacturing and structures for multi-layer source and drain regions 124 a and 124 b of transistors 126 .
- the multiple layers of the source and drain regions 124 a and 124 b may be formed in-situ sequentially by changing precursors, without removing the workpiece 102 from a manufacturing process chamber.
- the formation of the novel source and drain regions 124 a and 124 b does not require anneal processes or implantation processes, and the source and drain regions 124 a and 124 b may be formed using low temperatures.
- Forming the source and drain regions 124 a and 124 b may comprise using AsH 3 as a dopant gas rather than utilizing an implantation process to form the As in the source and drain regions 124 a and 124 b, for example.
- AsH 3 AsH 3
- Forming the source and drain regions 124 a and 124 b may comprise using AsH 3 as a dopant gas rather than utilizing an implantation process to form the As in the source and drain regions 124 a and 124 b, for example.
- the novel manufacturing methods, structures, and designs described herein are easily implementable in manufacturing process flows.
- the source regions 124 a and drain regions 124 b include multi-layer structures that comprise at least one contact resistance-lowering material layer 120 , 120 a, and 120 b and a channel-stressing material layer 122 .
- the contact resistance-lowering material layers 120 a and 120 b comprise SiP, SiAs, or a silicide, and the channel-stressing material layer 122 comprises SiCP or SiCAs.
- a contact resistance-lowering material layer 120 b or 120 is disposed on a top surface of the source and drain regions 124 a and 124 b, lowering the contact resistance of the source and drain regions 124 a and 124 b.
- forming the recesses 114 in very close proximity to the channel regions 105 advantageously results in source and drain regions 124 a and 124 b residing a minimal distance away from the channel regions 105 , which further reduces contact resistance.
- the novel source and drain regions 124 a and 124 b of the transistors 126 formed comprise multi-layer structures that achieve improved functionality due to the lower contact resistance and increased stress on the channel regions 105 that comprise fins 104 in some embodiments and the channel regions 105 ′ that comprise portions of a planar workpiece 102 in other embodiments.
- a material such as SiGe or a III-V compound semiconductor may be used for the channel regions 105 to achieve a high mobility in some embodiments.
- the low temperature growth processes used to form the material layers of the source and drain regions 124 a and 124 b advantageously prevents relaxation of the stress-inducing material of the channel-stressing material layers 122 .
- Embodiments of the present disclosure may be particularly beneficial in the formation of source and drain regions of n-channel metal oxide semiconductor (NMOS) transistors, for example, which often require n-type impurities such as P and As.
- NMOS n-channel metal oxide semiconductor
- the embodiments described herein are also useful when used in other types of transistors.
- a method of manufacturing a semiconductor device includes forming a channel region in a workpiece, and forming a source or drain region proximate the channel region.
- the source or drain region includes a contact resistance-lowering material layer comprising SiP, SiAs, or a silicide.
- the source or drain region also includes a channel-stressing material layer comprising SiCP or SiCAs.
- a method of manufacturing a semiconductor device includes providing a workpiece, forming a channel region in the workpiece, and forming a gate dielectric over the channel region.
- the method includes forming a gate over the gate dielectric, and forming a source region and a drain region proximate the channel region.
- the source region and the drain region include a contact resistance-lowering material layer comprising SiP, SiAs, or a silicide.
- the source region and the drain region include a channel-stressing material layer comprising SiCP or SiCAs.
- a semiconductor device includes a transistor having a channel region disposed in a workpiece, a gate dielectric disposed over the channel region, a gate disposed over the gate dielectric, and a source region and a drain region proximate the channel region.
- the source region and the drain region include a contact resistance-lowering material layer comprising SiP, SiAs, or a silicide and a channel-stressing material layer comprising SiCP or SiCAs.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
Abstract
Semiconductor devices and methods of manufacture thereof are disclosed. In one embodiment, a method of manufacturing a semiconductor device includes forming a channel region in a workpiece, and forming a source or drain region proximate the channel region. The source or drain region includes a contact resistance-lowering material layer comprising SiP, SiAs, or a silicide. The source or drain region also includes a channel-stressing material layer comprising SiCP or SiCAs.
Description
- This application is a continuation of, and claims the benefit of, U.S. patent application Ser. No. 13/415,710, filed on Mar. 8, 2012, titled “Semiconductor Devices and Methods of Manufacture Thereof,” which application is hereby incorporated by reference.
- This application relates to the following co-pending and commonly assigned patent applications: Ser. No. 13/178,294, filed on Jul. 7, 2011, entitled, “In-Situ Doping of Arsenic for Source and Drain Epitaxy,” which application is hereby incorporated herein by reference.
- Semiconductor devices are used in a variety of electronic applications, such as personal computers, cell phones, digital cameras, and other electronic equipment, as examples. Semiconductor devices are typically fabricated by sequentially depositing insulating or dielectric layers, conductive layers, and semiconductive layers of material over a semiconductor substrate, and patterning the various material layers using lithography to form circuit components and elements thereon.
- Multiple gate field-effect transistors (MuGFETs) are a recent development in semiconductor technology which typically are metal oxide semiconductor FETs (MOSFETs) that incorporate more than one gate into a single device. The multiple gates may be controlled by a single gate electrode, where the multiple gate surfaces act electrically as a single gate, or by independent gate electrodes. One type of MuGFET is referred to as a FinFET, which is a transistor structure with a fin-like semiconductor channel that is raised vertically out of the silicon surface of an integrated circuit.
- For a more complete understanding of the present disclosure, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
-
FIGS. 1 through 4 show cross-sectional views of a method of manufacturing a semiconductor device at various stages of manufacturing in accordance with an embodiment of the disclosure implemented in a FinFET application; -
FIGS. 5 and 6 are cross-sectional views of a second and third embodiment, respectively, implemented in a FinFET application; -
FIG. 7 is a cross-sectional view of the embodiment shown inFIG. 6 after additional material layers are formed over the semiconductor device; -
FIG. 8 shows an embodiment implemented in a planar transistor; and -
FIG. 9 is a flow chart of a method of manufacturing a semiconductor device in accordance with an embodiment. - Corresponding numerals and symbols in the different figures generally refer to corresponding parts unless otherwise indicated. The figures are drawn to clearly illustrate the relevant aspects of the embodiments and are not necessarily drawn to scale.
- The making and using of the embodiments of the present disclosure are discussed in detail below. It should be appreciated, however, that the present disclosure provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the disclosure, and do not limit the scope of the disclosure.
- Embodiments of the present disclosure are related to semiconductor device manufacturing and more particularly to the formation of source and drain regions of transistors. Novel manufacturing methods for semiconductor device and transistors, and structures thereof, will be described herein.
-
FIGS. 1 through 4 show cross-sectional views of a method of manufacturing asemiconductor device 100 in accordance with an embodiment of the disclosure implemented in a FinFET application. Referring first toFIG. 1 , to manufacture the device, aworkpiece 102 is provided. A plurality offins 104 of a semiconductive material are formed in theworkpiece 102 in the embodiment shown inFIGS. 1 through 7 . - The
fins 104 may be formed in theworkpiece 102 using a method described in patent application Ser. No. 13/178,294, filed on Jul. 7, 2011, entitled, “In-Situ Doping of Arsenic for Source and Drain Epitaxy,” (see FIGS. 1 through 4, 5A, and 5B, fins 30, and description thereof of the related application) which is incorporated herein by reference. A gate dielectric material is formed over thechannel regions 105 comprising thefins 104, a gate material is formed over the gate dielectric material, and the gate material and the gate dielectric material are patterned to form agate 108 and gate dielectric 106, as shown inFIG. 1 of the present disclosure (and as shown in FIGS. 6A and 6B of the related reference).Sidewall spacers 110 are formed over thegate 108 and gate dielectric 106. Note that the view shown inFIG. 1 of the present disclosure is a similar view shown in FIG. 6B of the related application. Shallow trench isolation (STI) regions are formed in theworkpiece 102 but are not visible in the view inFIG. 1 ; the STI regions are disposed in and out of the paper in the view shown, spaced away from the paper, within theworkpiece 102. - A top portion of the
gates 108 may be narrower than the bottom portion, e.g., if thegate 108 top portion is formed using an epitaxial growth process. Thechannel regions 105 comprising thefins 104 comprise a height within theworkpiece 102 comprising dimension d1. Dimension d1 may comprise about 10 to 50 nm, although alternatively, dimension d1 may comprise other values. As described in the related application, thefins 104 may comprise SiGe, silicon, or a III-V compound semiconductor that comprises a group-III element and a group-V element. The III-V compound semiconductor may include, but is not limited to, GaAs, InP, GaN, InGaAs, InAlAs, GaSb, AlSb, AlAs, AlP, GaP, combinations thereof, and multi-layers thereof. The material of thefins 104 may be selected to achieve achannel region 105 having a high mobility, such as about 3,000 to 40,000 cm2/V-s, for example, although alternatively, the mobility of thefins 104 may comprise other values. Thefins 104 may alternatively comprise other semiconductive materials in accordance with embodiments disclosed herein. - Only three
transistor gates 108 andfins 104 are shown in the drawings; however, in accordance with embodiments, dozens or hundreds ofgates 108 andfins 104 may be formed across the surface of aworkpiece 102 for each die to be manufactured on theworkpiece 102, for example, not shown. - In accordance with embodiments, the
workpiece 102 is recessed proximate thechannel regions 105, e.g., between thesidewall spacers 110, as shown inFIG. 2 . Theworkpiece 102 is recessed using anetch process 112 that includes an anisotropic component, so that a portion of theworkpiece 102 material is removed from beneath thesidewall spacers 110. Therecesses 114 formed in theworkpiece 102 comprise a depth within a top surface of theworkpiece 102 comprising dimension d2. Dimension d2 is larger than dimension d1 in accordance with embodiments of the present disclosure. In some embodiments, dimension d2 is about twice dimension d1 or greater (e.g., see the embodiments inFIGS. 2 through 4 , and 5). In other embodiments, dimension d2 is about three times more than dimension d1 or greater (see the embodiment inFIG. 6 ). - The
recesses 114 may comprise a substantially trapezoidal shape as shown, due to theetch process 112 chemistries and/or the crystal structure of theworkpiece 102, for example. Alternatively, therecesses 114 may comprise other shapes, such as rounded or elliptical (seeFIG. 8 . In accordance with embodiments, theetch process 112 is selected to achieve a “proximity push” or a close proximity to thefins 104 comprising thechannel regions 105. A widest portion of therecesses 114, shown at 116, may be spaced apart from thefins 104 by a dimension d3 that may comprise about 10 nm or less in some embodiments. Dimension d3 may alternatively comprise other values. - Next,
source regions 124 a anddrain regions 124 b are formed within therecesses 114, as shown inFIGS. 3 and 4 . In accordance with embodiments, forming therecesses 114 in very close proximity to thechannel regions 105 advantageously results in the formation of source anddrain regions channel regions 105, which reduces contact resistance. In the first embodiment, first, a first contact resistance-loweringmaterial layer 120 a is deposited in therecesses 114, as shown inFIG. 3 . The first contact resistance-loweringmaterial layer 120 a comprises SiP or SiAs formed by a growth process, such as an epitaxial growth process or chemical vapor deposition (CVD) process, for example. The first contact resistance-loweringmaterial layer 120 a is substantially conformal as deposited and may comprise a thickness of about 10 nm, for example. The first contact resistance-loweringmaterial layer 120 a may be formed using a selective growth or deposition process that is adapted to form on theworkpiece 102 material (or onoptional liners sidewall spacers 110 or the top surfaces of thegates 108, for example. Alternatively, the first contact resistance-loweringmaterial layer 120 a may be formed using other methods and may comprise other dimensions. - In some embodiments, the first contact resistance-lowering
material layer 120 a may be formed using a low growth temperature using a precursor such as trisilane (Si3H8), arsine (AsH3), and/or other precursors. The first contact resistance-loweringmaterial layer 120 a may be highly doped to achieve a very low resistance. For example, the first contact resistance-loweringmaterial layer 120 a may have a doping concentration of phosphorus, arsenic, or other substances of about 1×1020 to 1×1021 and a resistance of about 0.2 to 0.4 milliohm-cm. Alternatively, the first contact resistance-loweringmaterial layer 120 a may be doped by other amounts and may comprise other values of resistance. The first contact resistance-loweringmaterial layer 120 a is adapted to lower a contact resistance, e.g., of the source and drainregions workpiece 102 and thechannel region 105. - Before the formation of the first contact resistance-lowering
material layer 120 a, two optionalthin material liners recesses 114.Liner 118, also referred to herein as a first liner, may comprise a bottom-up epitaxial growth of a layer of SiP on the bottom surfaces of therecesses 114. The formation of theliner 118 may comprise a <001> crystal growth orientation, for example.Liner 118 may increase the proximity of the source and drainregions fins 104, for example.Liner 119, also referred to herein as a second liner, may comprise a fin sidewall growth of a layer of SiAs on sidewalls of therecesses 114. The formation of theliner 119 may comprise a <110> crystal growth orientation, for example.Liner 119 may create current spreading on thefin 104 sidewalls, increasing current transport efficiency through theentire fin 104.Liners liners Liners FIGS. 5 through 8 , for example (not shown in the drawings). - Next, a channel-stressing
material layer 122 is deposited in therecesses 114, as shown inFIG. 4 , over the first contact resistance-loweringmaterial layer 120 a. The channel-stressingmaterial layer 122 may comprise SiCP or SiCAs formed by a growth process, such as an epitaxial growth process or chemical vapor deposition (CVD) process, for example. The channel-stressingmaterial layer 122 may be deposited to substantially fill therecesses 114 or to fill therecesses 114 to a predetermined level below a top surface of theworkpiece 102, for example. The channel-stressingmaterial layer 122 may be formed using epitaxial growth of SiCP in a <001> crystal growth orientation, for example. Alternatively, the channel-stressingmaterial layer 122 may be formed using other methods and may comprise other dimensions. In some embodiments, the channel-stressingmaterial layer 122 may be formed using a low growth temperature using a precursor such as trisilane (Si3H8), hex chlorodisilane2 (HCD: Si2Cl6), arsine (AsH3), monomethylsilane (MMS: SiH3CH3), and/or other precursors. The channel-stressingmaterial layer 122 may be highly doped to achieve a very low resistance. For example, the channel-stressingmaterial layer 122 may have a doping concentration of phosphorus, arsenic, or other substances of about 1×1019 to 1×1021 and a resistance of about 0.3 to 0.7 milliohm-cm. Alternatively, the channel-stressingmaterial layer 122 may be doped by other amounts and may comprise other values of resistance. The channel-stressingmaterial layer 122 is doped with C in some embodiments to induce tensile strain of thechannel region 105, for example. The channel-stressingmaterial layer 122 is adapted to function as a stressor, to create tensile stress in thechannel region 105 comprising thefins 104, for example. - Then, a second contact resistance-lowering
material layer 120 b is deposited in or over therecesses 114 over the channel-stressingmaterial layer 122, also shown inFIG. 4 . The second contact resistance-loweringmaterial layer 120 b may comprise similar materials grown by similar methods and using similar precursors, similar doping concentrations, and similar resistances as described for the first contact resistance-loweringmaterial layer 120 a, for example. The formation of the second contact resistance-loweringmaterial layer 120 b may comprise a selective growth or deposition process that is adapted to form on the channel-stressingmaterial layer 122, but not on thesidewall spacers 110 or the top surfaces of thegates 108, for example. Alternatively, the second contact resistance-loweringmaterial layer 120 b may be formed using other methods and may comprise other dimensions. The second contact resistance-loweringmaterial layer 120 b is adapted to lower a contact resistance, e.g., of the source and drainregions contacts 130 inFIG. 7 ). The top surface of the second contact resistance-loweringmaterial layer 120 b may be substantially coplanar with the top surface of theworkpiece 102 in some embodiments, although alternatively, the top surface of the second contact resistance-loweringmaterial layer 120 b may be lower than, or higher than the top surface of theworkpiece 102. - Thus, in the embodiment shown in
FIG. 4 , the novel source and drainregions transistor 126 formed comprise multi-layer structures that achieve improved functionality due to the lower contact resistance and increased stress on thechannel regions 105 comprising thefins 104. The source and drainregions regions channel regions 105 comprising thefins 104 by about 20 nm or less at a widest point of the source or drainregions widest portion 116 of therecess 114. -
FIG. 5 illustrates a cross-sectional view of a second embodiment of the present disclosure implemented in a FinFET application. In this embodiment, after therecesses 114 are formed as described for the first embodiment and after theoptional liners recesses 114, a channel-stressingmaterial layer 122 is formed to partially fill therecesses 114, as shown inFIG. 5 . The shape of the channel-stressingmaterial layer 122 may substantially conform to the topography of therecess 114. The thickness of the channel-stressingmaterial layer 122 may comprise about 15 to 20 nm in this embodiment, although alternatively, the channel-stressingmaterial layer 122 may comprise other dimensions. The channel-stressingmaterial layer 122 may be formed using similar methods, precursors, doping levels, and resistances as described for the channel-stressingmaterial layer 122 in the first embodiment, for example. The channel-stressingmaterial layer 122 is formed on sidewalls and a bottom surface of theworkpiece 102 within therecesses 114, or optionally, over theliners - A contact resistance-lowering
material layer 120 is then formed over the channel-stressingmaterial layer 122, as shown inFIG. 5 . The contact resistance-loweringmaterial layer 120 may comprise similar materials formed using similar methods, precursors, doping levels, and resistances as described for the contact resistance-loweringmaterial layer 120 a in the first embodiment. Alternatively, the contact resistance-loweringmaterial layer 120 may comprise a silicide such as SiNix or other silicide materials, as examples. The contact resistance-loweringmaterial layer 120 lowers a contact resistance of the source and drainregions - Thus, in the second embodiment, the channel-stressing
material layer 122 is substantially conformal and directly contacts theworkpiece 102 or directlycontacts liners workpiece 102 in therecesses 114, and the contact resistance-loweringmaterial layer 120 on the top surface of the source and drainregions -
FIG. 6 illustrates a cross-sectional view of a third embodiment of the present disclosure implemented in a FinFET application. In this embodiment, the channel-stressingmaterial layer 122 is formed first within therecesses 114, which creates tensile strain in thechannel region 105 comprising thefins 104. The channel-stressingmaterial layer 122 does not comprise a conformal deposition process in this embodiment, as in the second embodiment. Rather, the channel-stressingmaterial layer 122 is formed in a lower part of therecesses 114 using a non-conformal deposition process. The channel-stressingmaterial layer 122 may be formed using similar methods, precursors, doping levels, and resistances as described for the channel-stressingmaterial layer 122 in the first embodiment, for example. Then a contact resistance-loweringmaterial layer 120 is formed over the channel-stressingmaterial layer 122 to fill the recesses, as shown inFIG. 6 . The contact resistance-loweringmaterial layer 120 may be formed using similar methods, precursors, doping levels, and resistances as described for the first contact resistance-loweringmaterial layer 120 a in the first embodiment, for example. - The
recess 114 in the embodiment shown inFIG. 6 may comprise a depth having a dimension d4, wherein dimension d4 is about three times greater than the dimension d1 of the height of thefins 104 comprising thechannel region 105. Aboundary 127 between the contact resistance-loweringmaterial layer 120 and the channel-stressingmaterial layer 122 may be disposed proximate a bottom of thechannel region 105 in this embodiment. The location of theboundary 127 may be optimized for the performance of thetransistor 126. For example, theboundary 127 may be moved upwards or downwards in therecesses 114 by forming more or less of the channel-stressingmaterial layer 122, respectively. - The formation of the channel-stressing
material layer 122 may be controlled to achieve a desired shape of the channel-stressingmaterial layer 122, e.g., to be conformal as shown inFIG. 5 or non-conformal as shown inFIG. 6 by altering one or more parameters of the deposition process, e.g., by controlling the processing temperature, pressure, flow rates of precursors, deposition, and/or etch components of the deposition process. - After the novel source and drain
regions transistors 126 andsemiconductor devices 100 is then continued. For example,FIG. 7 is a cross-sectional view of the embodiment shown inFIG. 6 after additional material layers are formed over thesemiconductor device 100. An insulatingmaterial 128 that may comprise an inter-level dielectric (ILD) or other insulators may be formed over thetransistors 126 and the source and drainregions Contacts 130 may be formed in the insulatingmaterial 128 that comprise a conductive material and make electrical contact with thegates 108 and source and drainregions Conductive lines 132 may be formed over thecontacts 130 that make electrical connections to upper material layers (not shown) or contact pads (also not shown) on a top surface of a completedsemiconductor device 100. - Embodiments of the present disclosure have been described herein with reference to FinFET devices. Alternatively, the embodiments described herein may be implemented in planar transistors, as shown in
FIG. 8 in a cross-sectional view. To fabricate thesemiconductor device 100,isolation regions 134 that may comprise STI regions or other insulating regions are formed in theworkpiece 102. Agate dielectric 106 material and agate 108 material are deposited over theworkpiece 102 and patterned using lithography to form agate dielectric 106 and agate 108 of atransistor 126. Thechannel region 105′ comprises a portion of theplanar workpiece 102 beneath thegate dielectric 106, as shown.Sidewall spacers 110 are formed over the sides of thegate 108 andgate dielectric 106, and therecesses 114 are formed in the top surface of theworkpiece 102 as described for the previous embodiments. Therecesses 114 may comprise a depth having a dimension d5 that is substantially the same as dimension d1 of the channel region, or greater than dimension d1, for example. Therecesses 114 may comprise a rounded or oval shape in a cross-sectional view in some embodiments; however, therecesses 114 may alternatively comprise a trapezoidal shape. Therecesses 114 may be filled with at least one contact resistance-loweringmaterial layer material layer 122 as described for the first, second, and third embodiments shown inFIGS. 2 through 6 . An example of the first embodiment shown inFIGS. 2 through 4 is illustrated inFIG. 8 , which includes two contact resistance-loweringmaterial layers -
FIG. 9 is aflow chart 150 of a method of manufacturing asemiconductor device 100 in accordance with an embodiment. The method includes providing the workpiece 102 (step 152) and forming a channel region 105 (e.g., comprising a fin 104) in the workpiece 102 (step 154). Agate dielectric 106 is formed over the channel region 105 (step 156), and agate 108 is formed over the gate dielectric 108 (step 158). Asource region 124 a and adrain region 124 b are formed proximate the channel region 105 (step 160), as described herein, wherein thesource region 124 a and thedrain region 124 b include a contact resistance-lowering material layer 120 (or layers 120 a and 120 b) and channel-stressingmaterial layer 122 proximate thechannel region 105. - Advantages of embodiments of the disclosure include providing novel methods of manufacturing and structures for multi-layer source and drain
regions transistors 126. The multiple layers of the source and drainregions workpiece 102 from a manufacturing process chamber. The formation of the novel source and drainregions regions regions regions - The
source regions 124 a anddrain regions 124 b include multi-layer structures that comprise at least one contact resistance-loweringmaterial layer material layer 122. The contact resistance-loweringmaterial layers material layer 122 comprises SiCP or SiCAs. A contact resistance-loweringmaterial layer regions regions recesses 114 in very close proximity to thechannel regions 105 advantageously results in source and drainregions channel regions 105, which further reduces contact resistance. - The novel source and drain
regions transistors 126 formed comprise multi-layer structures that achieve improved functionality due to the lower contact resistance and increased stress on thechannel regions 105 that comprisefins 104 in some embodiments and thechannel regions 105′ that comprise portions of aplanar workpiece 102 in other embodiments. A material such as SiGe or a III-V compound semiconductor may be used for thechannel regions 105 to achieve a high mobility in some embodiments. The low temperature growth processes used to form the material layers of the source and drainregions - Embodiments of the present disclosure may be particularly beneficial in the formation of source and drain regions of n-channel metal oxide semiconductor (NMOS) transistors, for example, which often require n-type impurities such as P and As. Alternatively, the embodiments described herein are also useful when used in other types of transistors.
- In accordance with one embodiment of the present disclosure, a method of manufacturing a semiconductor device includes forming a channel region in a workpiece, and forming a source or drain region proximate the channel region. The source or drain region includes a contact resistance-lowering material layer comprising SiP, SiAs, or a silicide. The source or drain region also includes a channel-stressing material layer comprising SiCP or SiCAs.
- In accordance with another embodiment, a method of manufacturing a semiconductor device includes providing a workpiece, forming a channel region in the workpiece, and forming a gate dielectric over the channel region. The method includes forming a gate over the gate dielectric, and forming a source region and a drain region proximate the channel region. The source region and the drain region include a contact resistance-lowering material layer comprising SiP, SiAs, or a silicide. The source region and the drain region include a channel-stressing material layer comprising SiCP or SiCAs.
- In accordance with yet another embodiment, a semiconductor device includes a transistor having a channel region disposed in a workpiece, a gate dielectric disposed over the channel region, a gate disposed over the gate dielectric, and a source region and a drain region proximate the channel region. The source region and the drain region include a contact resistance-lowering material layer comprising SiP, SiAs, or a silicide and a channel-stressing material layer comprising SiCP or SiCAs.
- Although embodiments of the present disclosure and their advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the disclosure as defined by the appended claims. For example, it will be readily understood by those skilled in the art that many of the features, functions, processes, and materials described herein may be varied while remaining within the scope of the present disclosure. Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein may be utilized according to the present disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, or steps.
Claims (20)
1. A device comprising:
a channel region in a substrate;
a gate structure on the substrate over the channel region;
source and drain regions in the substrate on opposing sides of the channel region, the source and drain regions comprising:
a first conformal liner having a first material composition along bottom surface of the source and drain regions;
a second conformal liner having a second material composition on sidewalls of the source and drain regions;
a silicon-containing material adjoining the first and second conformal liners; and
a carbon-containing material disposed on the silicon-containing material.
2. The device of claim 1 , wherein the silicon-containing material is configured to lower contact resistance of the source and drain regions, and wherein the carbon-containing material is configured to stress the channel region.
3. The device of claim 1 , wherein the silicon-containing material comprises SiP, SiAs, silicide, or a combination thereof.
4. The device of claim 1 , wherein the carbon-containing material comprises SiCP, SiCAs, or a combination thereof.
5. The device of claim 1 , wherein the channel region comprises a fin of semiconductive material.
6. The device of claim 5 , wherein the source and drain regions are disposed adjacent the fin of semiconductive material.
7. The device of claim 6 , wherein the fin has a first depth in the substrate, the source and drain regions have a second depth in the substrate, and wherein the second depth is about twice the first depth or greater.
8. The device of claim 7 , wherein the silicon-containing material is disposed over the carbon-containing material, and wherein the second depth comprises is about three times the first depth or greater.
9. The device of claim 1 , wherein a boundary between the silicon-containing material and the carbon-containing material is proximate a bottom of the channel region.
10. A device comprising:
a channel region in a substrate;
a gate structure on the substrate over the channel region;
a source and a drain region in the substrate on opposing sides of the channel region, each of the source region and the drain region comprising:
an epitaxial contact resistance-lowering material layer comprising SiP or SiAs, the epitaxial resistance lowering material layer having a substantially uniform thickness; and
an epitaxial stressing material layer comprising SiCP or SiCAs, the epitaxial stressing material layer being on the epitaxial contact resistance-lowering material layer.
11. The device of claim 10 , wherein the epitaxial contact resistance-lowering material layer is configured to lower the contact resistance of the source and drain regions, and wherein the epitaxial stressing material layer is configured to stress the channel region.
12. The device of claim 10 , wherein the channel region comprises a fin of semiconductive material.
13. The device of claim 10 , wherein the epitaxial contact resistance-lowering material layer is spaced from the channel region by 10 nm or less.
14. The device of claim 10 , wherein each of the source and the drain regions has sidewalls with more than one facet.
15. The device of claim 10 further comprising gate spacers on opposing sidewalls of the gate structure, the gate spacers overlying a portion of at least one source region and at least one drain region.
16. A device comprising:
a gate structure over a substrate;
a source region and a drain region in the substrate on opposing sides of the gate structure, each of the source and drain region comprising:
a first conformal liner along a bottom of the respective source and drain region;
a second conformal liner along sidewalls of the respective source and drain region;
a first material layer on the first and second conformal liners, the first material layer having a substantially uniform thickness; and
a second material layer on the first material layer, the second material layer having a different material composition than the first material layer.
17. The device of claim 16 , wherein the first material layer comprises SiP, SiAs, silicide, or a combination thereof, and wherein second material layer comprises SiCP, SiCAs, or a combination thereof.
18. The device of claim 16 , wherein the first material layer is configured to lower contact resistance of the source and the drain region, and wherein the second material layer is configured to stress a channel region interposed between the source and the drain region.
19. The device of claim 16 further comprising gate spacers on opposing sidewalls of the gate structure, the gate spacers overlying a portion of the source region and the drain region.
20. The device of claim 16 , wherein each of the source and the drain region has sidewalls with more than one facet.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/322,298 US8866188B1 (en) | 2012-03-08 | 2014-07-02 | Semiconductor devices and methods of manufacture thereof |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/415,710 US8785285B2 (en) | 2012-03-08 | 2012-03-08 | Semiconductor devices and methods of manufacture thereof |
US14/322,298 US8866188B1 (en) | 2012-03-08 | 2014-07-02 | Semiconductor devices and methods of manufacture thereof |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/415,710 Continuation US8785285B2 (en) | 2012-03-08 | 2012-03-08 | Semiconductor devices and methods of manufacture thereof |
Publications (2)
Publication Number | Publication Date |
---|---|
US8866188B1 US8866188B1 (en) | 2014-10-21 |
US20140312431A1 true US20140312431A1 (en) | 2014-10-23 |
Family
ID=49113298
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/415,710 Active 2032-06-04 US8785285B2 (en) | 2012-03-08 | 2012-03-08 | Semiconductor devices and methods of manufacture thereof |
US14/322,298 Active US8866188B1 (en) | 2012-03-08 | 2014-07-02 | Semiconductor devices and methods of manufacture thereof |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/415,710 Active 2032-06-04 US8785285B2 (en) | 2012-03-08 | 2012-03-08 | Semiconductor devices and methods of manufacture thereof |
Country Status (3)
Country | Link |
---|---|
US (2) | US8785285B2 (en) |
KR (1) | KR101386858B1 (en) |
CN (1) | CN103311124B (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140070316A1 (en) * | 2012-09-13 | 2014-03-13 | International Business Machines Corporation | Replacement source/drain for 3d cmos transistors |
US10593672B2 (en) * | 2018-01-08 | 2020-03-17 | International Business Machines Corporation | Method and structure of forming strained channels for CMOS device fabrication |
US10727347B2 (en) | 2016-12-29 | 2020-07-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and a method for fabricating the same |
Families Citing this family (965)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9394608B2 (en) | 2009-04-06 | 2016-07-19 | Asm America, Inc. | Semiconductor processing reactor and components thereof |
US8802201B2 (en) | 2009-08-14 | 2014-08-12 | Asm America, Inc. | Systems and methods for thin-film deposition of metal oxides using excited nitrogen-oxygen species |
US9312155B2 (en) | 2011-06-06 | 2016-04-12 | Asm Japan K.K. | High-throughput semiconductor-processing apparatus equipped with multiple dual-chamber modules |
US10854498B2 (en) | 2011-07-15 | 2020-12-01 | Asm Ip Holding B.V. | Wafer-supporting device and method for producing same |
US20130023129A1 (en) | 2011-07-20 | 2013-01-24 | Asm America, Inc. | Pressure transmitter for a semiconductor processing environment |
US9064892B2 (en) | 2011-08-30 | 2015-06-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor devices utilizing partially doped stressor film portions and methods for forming the same |
US9017481B1 (en) | 2011-10-28 | 2015-04-28 | Asm America, Inc. | Process feed management for semiconductor substrate processing |
US8785285B2 (en) | 2012-03-08 | 2014-07-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor devices and methods of manufacture thereof |
US9368628B2 (en) * | 2012-07-05 | 2016-06-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET with high mobility and strain channel |
US9748356B2 (en) | 2012-09-25 | 2017-08-29 | Stmicroelectronics, Inc. | Threshold adjustment for quantum dot array devices with metal source and drain |
US9601630B2 (en) * | 2012-09-25 | 2017-03-21 | Stmicroelectronics, Inc. | Transistors incorporating metal quantum dots into doped source and drain regions |
US10714315B2 (en) | 2012-10-12 | 2020-07-14 | Asm Ip Holdings B.V. | Semiconductor reaction chamber showerhead |
US20160376700A1 (en) | 2013-02-01 | 2016-12-29 | Asm Ip Holding B.V. | System for treatment of deposition reactor |
US9368619B2 (en) | 2013-02-08 | 2016-06-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for inducing strain in vertical semiconductor columns |
US9466668B2 (en) | 2013-02-08 | 2016-10-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Inducing localized strain in vertical nanowire transistors |
US9209247B2 (en) | 2013-05-10 | 2015-12-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Self-aligned wrapped-around structure |
US10002938B2 (en) | 2013-08-20 | 2018-06-19 | Stmicroelectronics, Inc. | Atomic layer deposition of selected molecular clusters |
US9553012B2 (en) | 2013-09-13 | 2017-01-24 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and the manufacturing method thereof |
US9142474B2 (en) | 2013-10-07 | 2015-09-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Passivation structure of fin field effect transistor |
US9287262B2 (en) | 2013-10-10 | 2016-03-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Passivated and faceted for fin field effect transistor |
CN104576389B (en) * | 2013-10-14 | 2017-11-21 | 中芯国际集成电路制造(上海)有限公司 | Fin field effect pipe and preparation method thereof |
US9583351B2 (en) * | 2013-11-19 | 2017-02-28 | Globalfoundries Inc. | Inverted contact |
US9773696B2 (en) | 2014-01-24 | 2017-09-26 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and manufacturing method thereof |
US9837537B2 (en) * | 2014-02-17 | 2017-12-05 | Taiwan Semiconductor Manufacturing Company Limited | Semiconductor device and formation thereof |
US10683571B2 (en) | 2014-02-25 | 2020-06-16 | Asm Ip Holding B.V. | Gas supply manifold and method of supplying gases to chamber using same |
US9276113B2 (en) * | 2014-03-10 | 2016-03-01 | International Business Corporation | Structure and method to make strained FinFET with improved junction capacitance and low leakage |
US9548303B2 (en) | 2014-03-13 | 2017-01-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET devices with unique fin shape and the fabrication thereof |
US9520498B2 (en) * | 2014-03-17 | 2016-12-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET structure and method for fabricating the same |
US10167557B2 (en) | 2014-03-18 | 2019-01-01 | Asm Ip Holding B.V. | Gas distribution system, reactor including the system, and methods of using the same |
US11015245B2 (en) | 2014-03-19 | 2021-05-25 | Asm Ip Holding B.V. | Gas-phase reactor and system having exhaust plenum and components thereof |
US9443769B2 (en) | 2014-04-21 | 2016-09-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Wrap-around contact |
US9461170B2 (en) | 2014-04-23 | 2016-10-04 | Taiwan Semiconductor Manufacturing Company Ltd. | FinFET with ESD protection |
CN105097538B (en) * | 2014-05-13 | 2018-07-10 | 中芯国际集成电路制造(上海)有限公司 | The forming method of transistor |
US10177133B2 (en) | 2014-05-16 | 2019-01-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device including source/drain contact having height below gate stack |
US9608116B2 (en) | 2014-06-27 | 2017-03-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | FINFETs with wrap-around silicide and method forming the same |
US9966471B2 (en) | 2014-06-27 | 2018-05-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Stacked Gate-All-Around FinFET and method forming the same |
US9299803B2 (en) | 2014-07-16 | 2016-03-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for semiconductor device fabrication |
US10858737B2 (en) | 2014-07-28 | 2020-12-08 | Asm Ip Holding B.V. | Showerhead assembly and components thereof |
US9614088B2 (en) | 2014-08-20 | 2017-04-04 | Taiwan Semiconductor Manufacturing Company Ltd. | Metal gate structure and manufacturing method thereof |
US9890456B2 (en) | 2014-08-21 | 2018-02-13 | Asm Ip Holding B.V. | Method and system for in situ formation of gas-phase compounds |
DE102015100860A1 (en) | 2014-08-22 | 2016-02-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Metal-insensitive epitaxy formation |
US10263108B2 (en) | 2014-08-22 | 2019-04-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Metal-insensitive epitaxy formation |
US9657845B2 (en) | 2014-10-07 | 2017-05-23 | Asm Ip Holding B.V. | Variable conductance gas distribution apparatus and method |
US10941490B2 (en) | 2014-10-07 | 2021-03-09 | Asm Ip Holding B.V. | Multiple temperature range susceptor, assembly, reactor and system including the susceptor, and methods of using the same |
KR102255174B1 (en) | 2014-10-10 | 2021-05-24 | 삼성전자주식회사 | Semiconductor device having active region and method of forming the same |
US9450093B2 (en) | 2014-10-15 | 2016-09-20 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor device structure and manufacturing method thereof |
US9437484B2 (en) | 2014-10-17 | 2016-09-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Etch stop layer in integrated circuits |
US9466494B2 (en) | 2014-11-18 | 2016-10-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Selective growth for high-aspect ration metal fill |
US9508858B2 (en) | 2014-11-18 | 2016-11-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Contacts for highly scaled transistors |
US9391201B2 (en) | 2014-11-25 | 2016-07-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Source/drain structure and manufacturing the same |
TWI636574B (en) | 2014-12-03 | 2018-09-21 | 聯華電子股份有限公司 | Semiconductor structure |
US9349652B1 (en) | 2014-12-12 | 2016-05-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming semiconductor device with different threshold voltages |
US9613850B2 (en) | 2014-12-19 | 2017-04-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Lithographic technique for feature cut by line-end shrink |
US9412817B2 (en) | 2014-12-19 | 2016-08-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Silicide regions in vertical gate all around (VGAA) devices and methods of forming same |
US9780214B2 (en) | 2014-12-22 | 2017-10-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device including Fin- FET and manufacturing method thereof |
US10141310B2 (en) | 2014-12-23 | 2018-11-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Short channel effect suppression |
US10134871B2 (en) | 2014-12-23 | 2018-11-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Doping of high-K dielectric oxide by wet chemical treatment |
US9768301B2 (en) | 2014-12-23 | 2017-09-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Short channel effect suppression |
US9515071B2 (en) | 2014-12-24 | 2016-12-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Asymmetric source/drain depths |
US9570588B2 (en) * | 2014-12-29 | 2017-02-14 | Globalfoundries Inc. | Methods of forming transistor structures including forming channel material after formation processes to prevent damage to the channel material |
US9876114B2 (en) | 2014-12-30 | 2018-01-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and method for 3D FinFET metal gate |
US9647090B2 (en) | 2014-12-30 | 2017-05-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Surface passivation for germanium-based semiconductor structure |
US9425250B2 (en) | 2014-12-30 | 2016-08-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Transistor with wurtzite channel |
US9991384B2 (en) | 2015-01-15 | 2018-06-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device including fin structures and manufacturing method thereof |
US9391078B1 (en) | 2015-01-16 | 2016-07-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and structure for finFET devices |
US9601626B2 (en) | 2015-01-23 | 2017-03-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device including fin structure with two channel layers and manufacturing method thereof |
US9349859B1 (en) | 2015-01-29 | 2016-05-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Top metal pads as local interconnectors of vertical transistors |
US9673112B2 (en) | 2015-02-13 | 2017-06-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of semiconductor fabrication with height control through active region profile |
US9859115B2 (en) | 2015-02-13 | 2018-01-02 | National Taiwan University | Semiconductor devices comprising 2D-materials and methods of manufacture thereof |
US9406680B1 (en) | 2015-02-13 | 2016-08-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device including fin structures and manufacturing method thereof |
US9991343B2 (en) * | 2015-02-26 | 2018-06-05 | Taiwan Semiconductor Manufacturing Company Ltd. | LDD-free semiconductor structure and manufacturing method of the same |
US10276355B2 (en) | 2015-03-12 | 2019-04-30 | Asm Ip Holding B.V. | Multi-zone reactor, system including the reactor, and method of using the same |
US9564493B2 (en) | 2015-03-13 | 2017-02-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Devices having a semiconductor material that is semimetal in bulk and methods of forming the same |
US9406675B1 (en) | 2015-03-16 | 2016-08-02 | Taiwan Semiconductor Manufacturing Company Ltd. | FinFET structure and method of manufacturing the same |
US9502502B2 (en) | 2015-03-16 | 2016-11-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor devices and methods of manufacture thereof |
KR102365305B1 (en) * | 2015-03-27 | 2022-02-22 | 삼성전자주식회사 | Semiconductor device |
US9698048B2 (en) | 2015-03-27 | 2017-07-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of fabricating semiconductor device |
US9443729B1 (en) | 2015-03-31 | 2016-09-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for forming FinFET devices |
US9543304B2 (en) * | 2015-04-02 | 2017-01-10 | Stmicroelectronics, Inc. | Vertical junction FinFET device and method for manufacture |
US9590102B2 (en) | 2015-04-15 | 2017-03-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
US9768261B2 (en) | 2015-04-17 | 2017-09-19 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and method of forming the same |
US9680014B2 (en) | 2015-04-17 | 2017-06-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device including Fin structures and manufacturing method thereof |
KR20160128539A (en) * | 2015-04-28 | 2016-11-08 | 삼성전자주식회사 | Semiconductor device and method for manufacturing the same |
US9570557B2 (en) | 2015-04-29 | 2017-02-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Tilt implantation for STI formation in FinFET structures |
US9773786B2 (en) | 2015-04-30 | 2017-09-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | FETs and methods of forming FETs |
US9461110B1 (en) | 2015-04-30 | 2016-10-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | FETs and methods of forming FETs |
US9741829B2 (en) | 2015-05-15 | 2017-08-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
US10483262B2 (en) | 2015-05-15 | 2019-11-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Dual nitride stressor for semiconductor device and method of manufacturing |
US9576796B2 (en) | 2015-05-15 | 2017-02-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor devices and methods of manufacture thereof |
US9761683B2 (en) | 2015-05-15 | 2017-09-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
KR102387919B1 (en) | 2015-05-21 | 2022-04-15 | 삼성전자주식회사 | Semiconductor device |
US9530889B2 (en) | 2015-05-21 | 2016-12-27 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
US9520394B1 (en) | 2015-05-21 | 2016-12-13 | International Business Machines Corporation | Contact structure and extension formation for III-V nFET |
US10062779B2 (en) | 2015-05-22 | 2018-08-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
US10269968B2 (en) | 2015-06-03 | 2019-04-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device including fin structures and manufacturing method thereof |
US9647071B2 (en) | 2015-06-15 | 2017-05-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | FINFET structures and methods of forming the same |
US9449975B1 (en) | 2015-06-15 | 2016-09-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET devices and methods of forming |
US9685368B2 (en) | 2015-06-26 | 2017-06-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interconnect structure having an etch stop layer over conductive lines |
US10458018B2 (en) | 2015-06-26 | 2019-10-29 | Asm Ip Holding B.V. | Structures including metal carbide material, devices including the structures, and methods of forming same |
US10403744B2 (en) | 2015-06-29 | 2019-09-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor devices comprising 2D-materials and methods of manufacture thereof |
US9818872B2 (en) | 2015-06-30 | 2017-11-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multi-gate device and method of fabrication thereof |
US9812570B2 (en) | 2015-06-30 | 2017-11-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
US10600673B2 (en) | 2015-07-07 | 2020-03-24 | Asm Ip Holding B.V. | Magnetic susceptor to baseplate seal |
US9425313B1 (en) | 2015-07-07 | 2016-08-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
US11424399B2 (en) | 2015-07-07 | 2022-08-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated thermoelectric devices in Fin FET technology |
US9953881B2 (en) | 2015-07-20 | 2018-04-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming a FinFET device |
US9418886B1 (en) | 2015-07-24 | 2016-08-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming conductive features |
US9536980B1 (en) | 2015-07-28 | 2017-01-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Gate spacers and methods of forming same |
US9917195B2 (en) * | 2015-07-29 | 2018-03-13 | International Business Machines Corporation | High doped III-V source/drain junctions for field effect transistors |
US9583623B2 (en) | 2015-07-31 | 2017-02-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device including fin structures disposed over buffer structures and manufacturing method thereof |
US9698100B2 (en) | 2015-08-19 | 2017-07-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Structure and method for interconnection |
US9831090B2 (en) | 2015-08-19 | 2017-11-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and structure for semiconductor device having gate spacer protection layer |
US9721887B2 (en) | 2015-08-19 | 2017-08-01 | Taiwan Semiconductor Manufacturing Company, Ltd | Method of forming metal interconnection |
US9564363B1 (en) | 2015-08-19 | 2017-02-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming butted contact |
US10164096B2 (en) | 2015-08-21 | 2018-12-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
US9786602B2 (en) | 2015-08-21 | 2017-10-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interconnection structure and methods of fabrication the same |
US9666581B2 (en) | 2015-08-21 | 2017-05-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET with source/drain structure and method of fabrication thereof |
US9728402B2 (en) | 2015-08-21 | 2017-08-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Flowable films and methods of forming flowable films |
US9728646B2 (en) * | 2015-08-28 | 2017-08-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Flat STI surface for gate oxide uniformity in Fin FET devices |
US9490136B1 (en) | 2015-08-31 | 2016-11-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming trench cut |
US9472620B1 (en) | 2015-09-04 | 2016-10-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device including fin structures and manufacturing method thereof |
US10032873B2 (en) | 2015-09-15 | 2018-07-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of forming the same |
US9647122B2 (en) | 2015-09-15 | 2017-05-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of forming the same |
US9680017B2 (en) | 2015-09-16 | 2017-06-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device including Fin FET and manufacturing method thereof |
US9613856B1 (en) | 2015-09-18 | 2017-04-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming metal interconnection |
US9972529B2 (en) | 2015-09-28 | 2018-05-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming metal interconnection |
US10163797B2 (en) | 2015-10-09 | 2018-12-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Forming interlayer dielectric material by spin-on metal oxide deposition |
US9735052B2 (en) | 2015-10-12 | 2017-08-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Metal lines for interconnect structure and method of manufacturing same |
US9711533B2 (en) | 2015-10-16 | 2017-07-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET devices having different source/drain proximities for input/output devices and non-input/output devices and the method of fabrication thereof |
US9659864B2 (en) | 2015-10-20 | 2017-05-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and apparatus for forming self-aligned via with selectively deposited etching stop layer |
US10211308B2 (en) | 2015-10-21 | 2019-02-19 | Asm Ip Holding B.V. | NbMC layers |
US9647116B1 (en) | 2015-10-28 | 2017-05-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for fabricating self-aligned contact in a semiconductor device |
US9818690B2 (en) | 2015-10-30 | 2017-11-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Self-aligned interconnection structure and method |
US9627531B1 (en) | 2015-10-30 | 2017-04-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Field-effect transistor with dual vertical gates |
US10121858B2 (en) | 2015-10-30 | 2018-11-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Elongated semiconductor structure planarization |
US9520482B1 (en) | 2015-11-13 | 2016-12-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of cutting metal gate |
US9633999B1 (en) | 2015-11-16 | 2017-04-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and structure for semiconductor mid-end-of-line (MEOL) process |
US9960273B2 (en) | 2015-11-16 | 2018-05-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuit structure with substrate isolation and un-doped channel |
US10164051B2 (en) | 2015-11-16 | 2018-12-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of cutting metal gate |
US10032627B2 (en) | 2015-11-16 | 2018-07-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for forming stacked nanowire transistors |
US9899387B2 (en) | 2015-11-16 | 2018-02-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multi-gate device and method of fabrication thereof |
WO2017091345A1 (en) * | 2015-11-25 | 2017-06-01 | Applied Materials, Inc. | New materials for tensile stress and low contact resistance and method of forming |
US10340348B2 (en) | 2015-11-30 | 2019-07-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of manufacturing finFETs with self-align contacts |
US9773879B2 (en) | 2015-11-30 | 2017-09-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and a method for fabricating the same |
US9887269B2 (en) | 2015-11-30 | 2018-02-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multi-gate device and method of fabrication thereof |
US9564317B1 (en) | 2015-12-02 | 2017-02-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming a nanowire |
US9873943B2 (en) | 2015-12-15 | 2018-01-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Apparatus and method for spatial atomic layer deposition |
US10163719B2 (en) | 2015-12-15 | 2018-12-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming self-alignment contact |
US9716146B2 (en) | 2015-12-15 | 2017-07-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Integrated circuit structure and method with solid phase diffusion |
US9954081B2 (en) | 2015-12-15 | 2018-04-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor, semiconductor device and fabricating method thereof |
US9728501B2 (en) | 2015-12-21 | 2017-08-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming trenches |
KR102422158B1 (en) * | 2015-12-23 | 2022-07-20 | 에스케이하이닉스 주식회사 | Semiconductor device and method for manufacturing the same |
DE102016116026B4 (en) | 2015-12-29 | 2024-02-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method |
US9887128B2 (en) | 2015-12-29 | 2018-02-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and structure for interconnection |
US10163704B2 (en) | 2015-12-29 | 2018-12-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and a method for fabricating the same |
DE102016119024B4 (en) | 2015-12-29 | 2023-12-21 | Taiwan Semiconductor Manufacturing Co. Ltd. | Method of fabricating a FinFET device with flat top epitaxial elements |
US10490552B2 (en) | 2015-12-29 | 2019-11-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | FinFET device having flat-top epitaxial features and method of making the same |
US11264452B2 (en) | 2015-12-29 | 2022-03-01 | Taiwan Semiconductor Manufacturing Company, Ltd. | Hetero-tunnel field-effect transistor (TFET) having a tunnel barrier formed directly above channel region, directly below first source/drain region and adjacent gate electrode |
US11139308B2 (en) | 2015-12-29 | 2021-10-05 | Asm Ip Holding B.V. | Atomic layer deposition of III-V compounds to form V-NAND devices |
US9614086B1 (en) | 2015-12-30 | 2017-04-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Conformal source and drain contacts for multi-gate field effect transistors |
US11088030B2 (en) | 2015-12-30 | 2021-08-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and a method for fabricating the same |
US9899269B2 (en) | 2015-12-30 | 2018-02-20 | Taiwan Semiconductor Manufacturing Company, Ltd | Multi-gate device and method of fabrication thereof |
US10529803B2 (en) * | 2016-01-04 | 2020-01-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with epitaxial source/drain |
US10115796B2 (en) | 2016-01-07 | 2018-10-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of pulling-back sidewall metal layer |
US9660033B1 (en) | 2016-01-13 | 2017-05-23 | Taiwan Semiconductor Manufactuing Company, Ltd. | Multi-gate device and method of fabrication thereof |
US10811262B2 (en) | 2016-01-14 | 2020-10-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device having a uniform and thin silicide layer on an epitaxial source/ drain structure and manufacturing method thereof |
US9881872B2 (en) | 2016-01-15 | 2018-01-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for fabricating a local interconnect in a semiconductor device |
US9876098B2 (en) | 2016-01-15 | 2018-01-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming a gate spacer |
US10038095B2 (en) | 2016-01-28 | 2018-07-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | V-shape recess profile for embedded source/drain epitaxy |
US10727094B2 (en) | 2016-01-29 | 2020-07-28 | Taiwan Semiconductor Manufacturing Co., Ltd | Thermal reflector device for semiconductor fabrication tool |
US10283605B2 (en) | 2016-01-29 | 2019-05-07 | Taiwan Semiconductor Manufacturing Co., Ltd | Self-aligned metal gate etch back process and device |
US10163912B2 (en) | 2016-01-29 | 2018-12-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for semiconductor device fabrication with improved source drain proximity |
US9722081B1 (en) | 2016-01-29 | 2017-08-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | FinFET device and method of forming the same |
US10453925B2 (en) | 2016-01-29 | 2019-10-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Epitaxial growth methods and structures thereof |
US9812451B2 (en) | 2016-02-03 | 2017-11-07 | Taiwan Semiconductor Manufacturing Company, Ltd | Field effect transistor contact with reduced contact resistance |
US9847330B2 (en) | 2016-02-05 | 2017-12-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor and method for fabricating the same |
US9768170B2 (en) | 2016-02-05 | 2017-09-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor and method for fabricating the same |
US10535558B2 (en) | 2016-02-09 | 2020-01-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming trenches |
US9543161B1 (en) | 2016-02-10 | 2017-01-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of planarizating film |
US9947756B2 (en) | 2016-02-18 | 2018-04-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and manufacturing method thereof |
US10529554B2 (en) | 2016-02-19 | 2020-01-07 | Asm Ip Holding B.V. | Method for forming silicon nitride film selectively on sidewalls or flat surfaces of trenches |
US9825036B2 (en) | 2016-02-23 | 2017-11-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and method for semiconductor device |
US9754822B1 (en) | 2016-03-02 | 2017-09-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interconnect structure and method |
US9755019B1 (en) | 2016-03-03 | 2017-09-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
US9570556B1 (en) | 2016-03-03 | 2017-02-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
US10056407B2 (en) | 2016-03-04 | 2018-08-21 | Taiwan Semiconductor Manufacturing Co., Ltd | Semiconductor device and a method for fabricating the same |
US10109627B2 (en) | 2016-03-08 | 2018-10-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Enlarging spacer thickness by forming a dielectric layer over a recessed interlayer dielectric |
US9711402B1 (en) | 2016-03-08 | 2017-07-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming contact metal |
US9911611B2 (en) | 2016-03-17 | 2018-03-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming openings in a material layer |
US10340383B2 (en) | 2016-03-25 | 2019-07-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device having stressor layer |
US9748389B1 (en) | 2016-03-25 | 2017-08-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for semiconductor device fabrication with improved source drain epitaxy |
US9779984B1 (en) | 2016-03-25 | 2017-10-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming trenches with different depths |
DE102016114724B4 (en) | 2016-03-25 | 2021-08-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming trenches of different depths and apparatus - US Pat |
US9548366B1 (en) | 2016-04-04 | 2017-01-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Self aligned contact scheme |
US9847477B2 (en) | 2016-04-12 | 2017-12-19 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming a bottom electrode of a magnetoresistive random access memory cell |
US9805951B1 (en) | 2016-04-15 | 2017-10-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of integration process for metal CMP |
US10865475B2 (en) | 2016-04-21 | 2020-12-15 | Asm Ip Holding B.V. | Deposition of metal borides and silicides |
US10190213B2 (en) | 2016-04-21 | 2019-01-29 | Asm Ip Holding B.V. | Deposition of metal borides |
US10163898B2 (en) | 2016-04-25 | 2018-12-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFETs and methods of forming FinFETs |
US10475847B2 (en) | 2016-04-28 | 2019-11-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device having stress-neutralized film stack and method of fabricating same |
US9893062B2 (en) | 2016-04-28 | 2018-02-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and a method for fabricating the same |
US10032628B2 (en) | 2016-05-02 | 2018-07-24 | Asm Ip Holding B.V. | Source/drain performance through conformal solid state doping |
US10367080B2 (en) | 2016-05-02 | 2019-07-30 | Asm Ip Holding B.V. | Method of forming a germanium oxynitride film |
US9899266B2 (en) | 2016-05-02 | 2018-02-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET structures and methods of forming the same |
US11127629B2 (en) | 2016-05-17 | 2021-09-21 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor device and fabricating method thereof |
US10164061B2 (en) | 2016-05-19 | 2018-12-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of fabricating non-volatile memory device array |
US11453943B2 (en) | 2016-05-25 | 2022-09-27 | Asm Ip Holding B.V. | Method for forming carbon-containing silicon/metal oxide or nitride film by ALD using silicon precursor and hydrocarbon precursor |
US9917085B2 (en) | 2016-05-31 | 2018-03-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Metal gate isolation structure and method forming same |
US10276662B2 (en) | 2016-05-31 | 2019-04-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming contact trench |
US10109467B2 (en) | 2016-06-01 | 2018-10-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Advanced exhaust system |
US9941386B2 (en) | 2016-06-01 | 2018-04-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device structure with fin structure and method for forming the same |
US9899382B2 (en) | 2016-06-01 | 2018-02-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor (FinFET) device structure with different gate profile and method for forming the same |
US9627258B1 (en) | 2016-06-15 | 2017-04-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming a contact |
US10734522B2 (en) | 2016-06-15 | 2020-08-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and formation method of semiconductor device structure with gate stacks |
US10164032B2 (en) | 2016-06-17 | 2018-12-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Self-aligned contact and manufacturing method thereof |
US10515822B2 (en) | 2016-06-20 | 2019-12-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for preventing bottom layer wrinkling in a semiconductor device |
US10008414B2 (en) | 2016-06-28 | 2018-06-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | System and method for widening Fin widths for small pitch FinFET devices |
US10685873B2 (en) | 2016-06-29 | 2020-06-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Etch stop layer for semiconductor devices |
US10115624B2 (en) | 2016-06-30 | 2018-10-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of semiconductor integrated circuit fabrication |
US10164098B2 (en) | 2016-06-30 | 2018-12-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of manufacturing semiconductor device |
EP3479411A4 (en) * | 2016-07-01 | 2020-03-04 | INTEL Corporation | Backside contact resistance reduction for semiconductor devices with metallization on both sides |
US9620628B1 (en) | 2016-07-07 | 2017-04-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | Methods of forming contact feature |
US10612137B2 (en) | 2016-07-08 | 2020-04-07 | Asm Ip Holdings B.V. | Organic reactants for atomic layer deposition |
US9859151B1 (en) | 2016-07-08 | 2018-01-02 | Asm Ip Holding B.V. | Selective film deposition method to form air gaps |
US9768064B1 (en) | 2016-07-14 | 2017-09-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Formation method of semiconductor device structure |
US10269938B2 (en) | 2016-07-15 | 2019-04-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device structure having a doped passivation layer |
US9640540B1 (en) | 2016-07-19 | 2017-05-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and method for an SRAM circuit |
US10714385B2 (en) | 2016-07-19 | 2020-07-14 | Asm Ip Holding B.V. | Selective deposition of tungsten |
KR102532607B1 (en) | 2016-07-28 | 2023-05-15 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus and method of operating the same |
US9870926B1 (en) | 2016-07-28 | 2018-01-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
US9812320B1 (en) | 2016-07-28 | 2017-11-07 | Asm Ip Holding B.V. | Method and apparatus for filling a gap |
US9887082B1 (en) | 2016-07-28 | 2018-02-06 | Asm Ip Holding B.V. | Method and apparatus for filling a gap |
US10121873B2 (en) | 2016-07-29 | 2018-11-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Metal gate and contact plug design and method forming same |
US9721805B1 (en) | 2016-07-29 | 2017-08-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Formation method of semiconductor device structure |
US10199500B2 (en) | 2016-08-02 | 2019-02-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multi-layer film device and method |
US10217741B2 (en) | 2016-08-03 | 2019-02-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fin structure and method of forming same through two-step etching processes |
US10043886B2 (en) | 2016-08-03 | 2018-08-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Metal gate formation through etch back process |
US10164111B2 (en) | 2016-08-03 | 2018-12-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and methods of manufacture |
US9929271B2 (en) | 2016-08-03 | 2018-03-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method |
US10522536B2 (en) | 2016-08-03 | 2019-12-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and formation method of semiconductor device with gate stacks |
US9991205B2 (en) | 2016-08-03 | 2018-06-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method |
US10510850B2 (en) | 2016-08-03 | 2019-12-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method |
US9853150B1 (en) | 2016-08-15 | 2017-12-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of fabricating epitaxial gate dielectrics and semiconductor device of the same |
US10269926B2 (en) | 2016-08-24 | 2019-04-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Purging deposition tools to reduce oxygen and moisture in wafers |
US9997524B2 (en) | 2016-08-24 | 2018-06-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor memory device and manufacturing method thereof |
US9865697B1 (en) | 2016-08-25 | 2018-01-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device structure and method for forming the same |
US10304957B2 (en) * | 2016-09-13 | 2019-05-28 | Qualcomm Incorporated | FinFET with reduced series total resistance |
US9812358B1 (en) | 2016-09-14 | 2017-11-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET structures and methods of forming the same |
US10008418B2 (en) | 2016-09-30 | 2018-06-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of semiconductor integrated circuit fabrication |
US10026840B2 (en) | 2016-10-13 | 2018-07-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure of semiconductor device with source/drain structures |
US10510618B2 (en) | 2016-10-24 | 2019-12-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET EPI channels having different heights on a stepped substrate |
US10643826B2 (en) | 2016-10-26 | 2020-05-05 | Asm Ip Holdings B.V. | Methods for thermally calibrating reaction chambers |
US11532757B2 (en) | 2016-10-27 | 2022-12-20 | Asm Ip Holding B.V. | Deposition of charge trapping layers |
US9865589B1 (en) | 2016-10-31 | 2018-01-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | System and method of fabricating ESD FinFET with improved metal landing in the drain |
US10714350B2 (en) | 2016-11-01 | 2020-07-14 | ASM IP Holdings, B.V. | Methods for forming a transition metal niobium nitride film on a substrate by atomic layer deposition and related semiconductor device structures |
US10643904B2 (en) | 2016-11-01 | 2020-05-05 | Asm Ip Holdings B.V. | Methods for forming a semiconductor device and related semiconductor device structures |
US10229833B2 (en) | 2016-11-01 | 2019-03-12 | Asm Ip Holding B.V. | Methods for forming a transition metal nitride film on a substrate by atomic layer deposition and related semiconductor device structures |
US10134757B2 (en) | 2016-11-07 | 2018-11-20 | Asm Ip Holding B.V. | Method of processing a substrate and a device manufactured by using the method |
US11152362B2 (en) | 2016-11-10 | 2021-10-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor (FinFET) device structure |
KR102546317B1 (en) | 2016-11-15 | 2023-06-21 | 에이에스엠 아이피 홀딩 비.브이. | Gas supply unit and substrate processing apparatus including the same |
US10872889B2 (en) | 2016-11-17 | 2020-12-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor component and fabricating method thereof |
US9847334B1 (en) | 2016-11-18 | 2017-12-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and formation method of semiconductor device with channel layer |
US10529861B2 (en) | 2016-11-18 | 2020-01-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET structures and methods of forming the same |
US10879240B2 (en) | 2016-11-18 | 2020-12-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor (FinFET) device structure |
US10134870B2 (en) | 2016-11-28 | 2018-11-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure and method of manufacturing the same |
US10700181B2 (en) | 2016-11-28 | 2020-06-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor (finFET) device structure and method for forming the same |
US11437516B2 (en) | 2016-11-28 | 2022-09-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Mechanisms for growing epitaxy structure of finFET device |
US10326003B2 (en) | 2016-11-28 | 2019-06-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET device and methods of forming |
US10043665B2 (en) | 2016-11-28 | 2018-08-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Formation method of semiconductor device structure with semiconductor nanowire |
US10049930B2 (en) | 2016-11-28 | 2018-08-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory device and operation method thereof |
US10062782B2 (en) | 2016-11-29 | 2018-08-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of manufacturing a semiconductor device with multilayered channel structure |
US9985134B1 (en) | 2016-11-29 | 2018-05-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFETs and methods of forming FinFETs |
US10510851B2 (en) | 2016-11-29 | 2019-12-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Low resistance contact method and structure |
US9935173B1 (en) | 2016-11-29 | 2018-04-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and formation method of semiconductor device structure |
US10290546B2 (en) | 2016-11-29 | 2019-05-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Threshold voltage adjustment for a gate-all-around semiconductor structure |
US9881834B1 (en) | 2016-11-29 | 2018-01-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Contact openings and methods forming same |
DE102017118364B4 (en) | 2016-11-29 | 2021-10-14 | Taiwan Semiconductor Manufacturing Co. Ltd. | Process with the production of source / drain and gate contacts and structure with such |
US10553720B2 (en) | 2016-11-29 | 2020-02-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of removing an etch mask |
US10008497B2 (en) | 2016-11-29 | 2018-06-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of manufacturing a semiconductor device and a semiconductor device |
US10490661B2 (en) | 2016-11-29 | 2019-11-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Dopant concentration boost in epitaxially formed material |
US9837539B1 (en) | 2016-11-29 | 2017-12-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET device and method of forming |
US10510598B2 (en) | 2016-11-29 | 2019-12-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Self-aligned spacers and method forming same |
US9812363B1 (en) | 2016-11-29 | 2017-11-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET device and method of forming same |
US10269906B2 (en) | 2016-11-30 | 2019-04-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device having two spacers |
US11011634B2 (en) | 2016-11-30 | 2021-05-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Elongated source/drain region structure in finFET device |
US10008416B2 (en) | 2016-11-30 | 2018-06-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Forming a protective layer to prevent formation of leakage paths |
US10707316B2 (en) | 2016-12-09 | 2020-07-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and formation method of semiconductor device structure with gate structure |
US10453741B2 (en) | 2016-12-13 | 2019-10-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming semiconductor device contact |
US10157781B2 (en) | 2016-12-14 | 2018-12-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming semiconductor structure using polishing process |
KR20180068582A (en) | 2016-12-14 | 2018-06-22 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus |
US10037912B2 (en) | 2016-12-14 | 2018-07-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method of manufacturing the same |
DE102017113681A1 (en) | 2016-12-14 | 2018-06-14 | Taiwan Semiconductor Manufacturing Co. Ltd. | SEMICONDUCTOR CONSTRUCTION ELEMENT WITH AIR SPACER HOLDER |
US9865595B1 (en) | 2016-12-14 | 2018-01-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | FinFET device with epitaxial structures that wrap around the fins and the method of fabricating the same |
US10522642B2 (en) | 2016-12-14 | 2019-12-31 | Taiwan Semiconductor Manufacturing Co. Ltd. | Semiconductor device with air-spacer |
US10269646B2 (en) | 2016-12-15 | 2019-04-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method |
US10497811B2 (en) | 2016-12-15 | 2019-12-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET structures and methods of forming the same |
US10431670B2 (en) | 2016-12-15 | 2019-10-01 | Taiwan Semiconductor Manufacturing Co., Ltd | Source and drain formation technique for fin-like field effect transistor |
DE102017127208A1 (en) | 2016-12-15 | 2018-06-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | FINFET STRUCTURES AND METHOD FOR THE PRODUCTION THEREOF |
US10049936B2 (en) | 2016-12-15 | 2018-08-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device having merged epitaxial features with Arc-like bottom surface and method of making the same |
US9899273B1 (en) | 2016-12-15 | 2018-02-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure with dopants diffuse protection and method for forming the same |
US10879370B2 (en) | 2016-12-15 | 2020-12-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Etching back and selective deposition of metal gate |
DE102017117794A1 (en) | 2016-12-15 | 2018-06-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | RETENTION AND SELECTIVE DEPOSITION OF A METAL GATE |
US11476349B2 (en) * | 2016-12-15 | 2022-10-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET structures and methods of forming the same |
US9972571B1 (en) | 2016-12-15 | 2018-05-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Logic cell structure and method |
US10651171B2 (en) | 2016-12-15 | 2020-05-12 | Taiwan Semiconductor Manufacturing Co. Ltd. | Integrated circuit with a gate structure and method making the same |
US11581186B2 (en) | 2016-12-15 | 2023-02-14 | Asm Ip Holding B.V. | Sequential infiltration synthesis apparatus |
US11447861B2 (en) | 2016-12-15 | 2022-09-20 | Asm Ip Holding B.V. | Sequential infiltration synthesis apparatus and a method of forming a patterned structure |
KR102700194B1 (en) | 2016-12-19 | 2024-08-28 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus |
US10079289B2 (en) | 2016-12-22 | 2018-09-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Metal gate structure and methods thereof |
US10269558B2 (en) | 2016-12-22 | 2019-04-23 | Asm Ip Holding B.V. | Method of forming a structure on a substrate |
US10867788B2 (en) | 2016-12-28 | 2020-12-15 | Asm Ip Holding B.V. | Method of forming a structure on a substrate |
US10121675B2 (en) | 2016-12-29 | 2018-11-06 | Taiwan Semiconductor Manufacturing Co., Ltd | Semiconductor device and a method for fabricating the same |
US10325911B2 (en) | 2016-12-30 | 2019-06-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
US10516030B2 (en) | 2017-01-09 | 2019-12-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Contact plugs and methods forming same |
US11390950B2 (en) | 2017-01-10 | 2022-07-19 | Asm Ip Holding B.V. | Reactor system and method to reduce residue buildup during a film deposition process |
US10655221B2 (en) | 2017-02-09 | 2020-05-19 | Asm Ip Holding B.V. | Method for depositing oxide film by thermal ALD and PEALD |
US10468261B2 (en) | 2017-02-15 | 2019-11-05 | Asm Ip Holding B.V. | Methods for forming a metallic film on a substrate by cyclical deposition and related semiconductor device structures |
US9985023B1 (en) | 2017-02-21 | 2018-05-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and formation method of semiconductor device structure |
US9859364B1 (en) | 2017-03-03 | 2018-01-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
US10304945B2 (en) | 2017-03-24 | 2019-05-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | High-speed semiconductor device and method for forming the same |
US10950605B2 (en) | 2017-03-24 | 2021-03-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device |
US10529563B2 (en) | 2017-03-29 | 2020-01-07 | Asm Ip Holdings B.V. | Method for forming doped metal oxide films on a substrate by cyclical deposition and related semiconductor device structures |
US10355095B2 (en) | 2017-03-31 | 2019-07-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | FinFET structure with composite gate helmet |
US10090325B1 (en) | 2017-03-31 | 2018-10-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Circuit cells having separated gate electrodes |
USD876504S1 (en) | 2017-04-03 | 2020-02-25 | Asm Ip Holding B.V. | Exhaust flow control ring for semiconductor deposition apparatus |
US10153198B2 (en) | 2017-04-07 | 2018-12-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Low-resistance contact plugs and method forming same |
US10056473B1 (en) | 2017-04-07 | 2018-08-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
US10269621B2 (en) | 2017-04-18 | 2019-04-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Contact plugs and methods forming same |
US10312332B2 (en) | 2017-04-18 | 2019-06-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method of forming the same |
US10186456B2 (en) | 2017-04-20 | 2019-01-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods for forming contact plugs with reduced corrosion |
US10062784B1 (en) | 2017-04-20 | 2018-08-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Self-aligned gate hard mask and method forming same |
US10872980B2 (en) | 2017-04-25 | 2020-12-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and manufacturing method thereof |
KR102457289B1 (en) | 2017-04-25 | 2022-10-21 | 에이에스엠 아이피 홀딩 비.브이. | Method for depositing a thin film and manufacturing a semiconductor device |
US10522643B2 (en) | 2017-04-26 | 2019-12-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Device and method for tuning threshold voltage by implementing different work function metals in different segments of a gate |
US10522417B2 (en) | 2017-04-27 | 2019-12-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | FinFET device with different liners for PFET and NFET and method of fabricating thereof |
US10157997B2 (en) | 2017-04-27 | 2018-12-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFETs and methods of forming the same |
US10332786B2 (en) | 2017-04-27 | 2019-06-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for manufacturing a semiconductor device |
US10115825B1 (en) | 2017-04-28 | 2018-10-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and method for FinFET device with asymmetric contact |
DE102017122702B4 (en) | 2017-04-28 | 2023-11-09 | Taiwan Semiconductor Manufacturing Co. Ltd. | Structure and method for asymmetric contact FinFET device |
US10141225B2 (en) | 2017-04-28 | 2018-11-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Metal gates of transistors having reduced resistivity |
US10157785B2 (en) | 2017-05-01 | 2018-12-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method |
US10770286B2 (en) | 2017-05-08 | 2020-09-08 | Asm Ip Holdings B.V. | Methods for selectively forming a silicon nitride film on a substrate and related semiconductor device structures |
US10332965B2 (en) | 2017-05-08 | 2019-06-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method of fabricating the same |
US10892156B2 (en) | 2017-05-08 | 2021-01-12 | Asm Ip Holding B.V. | Methods for forming a silicon nitride film on a substrate and related semiconductor device structures |
US10050149B1 (en) | 2017-05-18 | 2018-08-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Gate structure for semiconductor device |
US10269636B2 (en) | 2017-05-26 | 2019-04-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method of fabricating the same |
US10163621B1 (en) | 2017-05-31 | 2018-12-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and structure for FinFET devices |
US10522392B2 (en) | 2017-05-31 | 2019-12-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method of fabricating the same |
US9991268B1 (en) | 2017-06-08 | 2018-06-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | SRAM cell structure |
CN109148578B (en) * | 2017-06-16 | 2021-09-07 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor structure and forming method thereof |
US12040200B2 (en) | 2017-06-20 | 2024-07-16 | Asm Ip Holding B.V. | Semiconductor processing apparatus and methods for calibrating a semiconductor processing apparatus |
US10283414B2 (en) | 2017-06-20 | 2019-05-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Isolation manufacturing method for semiconductor structures |
US11306395B2 (en) | 2017-06-28 | 2022-04-19 | Asm Ip Holding B.V. | Methods for depositing a transition metal nitride film on a substrate by atomic layer deposition and related deposition apparatus |
US11334703B2 (en) | 2017-06-29 | 2022-05-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated circuit layouts with fill feature shapes |
US10720358B2 (en) | 2017-06-30 | 2020-07-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device having a liner layer with a configured profile and method of fabricating thereof |
DE102018104944A1 (en) | 2017-06-30 | 2019-01-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device having a liner layer with a configured profile and method of making the same |
US10685834B2 (en) | 2017-07-05 | 2020-06-16 | Asm Ip Holdings B.V. | Methods for forming a silicon germanium tin layer and related semiconductor device structures |
US10468529B2 (en) | 2017-07-11 | 2019-11-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and formation method of semiconductor device structure with etch stop layer |
KR20190009245A (en) | 2017-07-18 | 2019-01-28 | 에이에스엠 아이피 홀딩 비.브이. | Methods for forming a semiconductor device structure and related semiconductor device structures |
US10157988B1 (en) | 2017-07-18 | 2018-12-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor (FinFET) device structure with dual spacers and method for forming the same |
US11374112B2 (en) | 2017-07-19 | 2022-06-28 | Asm Ip Holding B.V. | Method for depositing a group IV semiconductor and related semiconductor device structures |
US10541333B2 (en) | 2017-07-19 | 2020-01-21 | Asm Ip Holding B.V. | Method for depositing a group IV semiconductor and related semiconductor device structures |
US11018002B2 (en) | 2017-07-19 | 2021-05-25 | Asm Ip Holding B.V. | Method for selectively depositing a Group IV semiconductor and related semiconductor device structures |
US10290635B2 (en) | 2017-07-26 | 2019-05-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Buried interconnect conductor |
US10590535B2 (en) | 2017-07-26 | 2020-03-17 | Asm Ip Holdings B.V. | Chemical treatment, deposition and/or infiltration apparatus and method for using the same |
US10283623B2 (en) | 2017-07-27 | 2019-05-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated circuits with gate stacks |
DE102017126027B4 (en) | 2017-07-31 | 2022-02-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Metal gate structure and method |
US10283503B2 (en) | 2017-07-31 | 2019-05-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Metal gate structure and methods thereof |
US10685884B2 (en) | 2017-07-31 | 2020-06-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device including a Fin-FET and method of manufacturing the same |
US10510875B2 (en) | 2017-07-31 | 2019-12-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Source and drain structure with reduced contact resistance and enhanced mobility |
US10269624B2 (en) | 2017-07-31 | 2019-04-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Contact plugs and methods of forming same |
US10692741B2 (en) | 2017-08-08 | 2020-06-23 | Asm Ip Holdings B.V. | Radiation shield |
US10770336B2 (en) | 2017-08-08 | 2020-09-08 | Asm Ip Holding B.V. | Substrate lift mechanism and reactor including same |
US10249524B2 (en) | 2017-08-09 | 2019-04-02 | Asm Ip Holding B.V. | Cassette holder assembly for a substrate cassette and holding member for use in such assembly |
US11139191B2 (en) | 2017-08-09 | 2021-10-05 | Asm Ip Holding B.V. | Storage apparatus for storing cassettes for substrates and processing apparatus equipped therewith |
US11769682B2 (en) | 2017-08-09 | 2023-09-26 | Asm Ip Holding B.V. | Storage apparatus for storing cassettes for substrates and processing apparatus equipped therewith |
USD900036S1 (en) | 2017-08-24 | 2020-10-27 | Asm Ip Holding B.V. | Heater electrical connector and adapter |
US10515850B2 (en) | 2017-08-25 | 2019-12-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and IC design with non-linear power rails |
US10403714B2 (en) | 2017-08-29 | 2019-09-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fill fins for semiconductor devices |
US11830730B2 (en) | 2017-08-29 | 2023-11-28 | Asm Ip Holding B.V. | Layer forming method and apparatus |
US11056344B2 (en) | 2017-08-30 | 2021-07-06 | Asm Ip Holding B.V. | Layer forming method |
US11295980B2 (en) | 2017-08-30 | 2022-04-05 | Asm Ip Holding B.V. | Methods for depositing a molybdenum metal film over a dielectric surface of a substrate by a cyclical deposition process and related semiconductor device structures |
KR102491945B1 (en) | 2017-08-30 | 2023-01-26 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus |
US10535654B2 (en) | 2017-08-30 | 2020-01-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Cut metal gate with slanted sidewalls |
US10685880B2 (en) | 2017-08-30 | 2020-06-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Methods for reducing contact depth variation in semiconductor fabrication |
US10535525B2 (en) | 2017-08-31 | 2020-01-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming semiconductor device structure |
US10475654B2 (en) | 2017-08-31 | 2019-11-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Wrap-around contact plug and method manufacturing same |
US10446555B2 (en) | 2017-08-31 | 2019-10-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Buried metal track and methods forming same |
US10553481B2 (en) * | 2017-08-31 | 2020-02-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Vias for cobalt-based interconnects and methods of fabrication thereof |
KR102401446B1 (en) | 2017-08-31 | 2022-05-24 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus |
US10515896B2 (en) | 2017-08-31 | 2019-12-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Interconnect structure for semiconductor device and methods of fabrication thereof |
US10164053B1 (en) | 2017-08-31 | 2018-12-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method |
US10453753B2 (en) | 2017-08-31 | 2019-10-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Using a metal-containing layer as an etching stop layer and to pattern source/drain regions of a FinFET |
US10276720B2 (en) | 2017-08-31 | 2019-04-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming fin field effect transistor (FINFET) device structure |
US10374058B2 (en) | 2017-09-15 | 2019-08-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method for manufacturing the same |
KR102630301B1 (en) | 2017-09-21 | 2024-01-29 | 에이에스엠 아이피 홀딩 비.브이. | Method of sequential infiltration synthesis treatment of infiltrateable material and structures and devices formed using same |
US10844484B2 (en) | 2017-09-22 | 2020-11-24 | Asm Ip Holding B.V. | Apparatus for dispensing a vapor phase reactant to a reaction chamber and related methods |
US10868181B2 (en) | 2017-09-27 | 2020-12-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure with blocking layer and method for forming the same |
US10700177B2 (en) | 2017-09-27 | 2020-06-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with low resistivity contact structure and method for forming the same |
US10074558B1 (en) | 2017-09-28 | 2018-09-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | FinFET structure with controlled air gaps |
US10636673B2 (en) | 2017-09-28 | 2020-04-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming semiconductor device structure |
US10515687B2 (en) | 2017-09-28 | 2019-12-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Strap cell design for static random access memory (SRAM) array |
US10686074B2 (en) | 2017-09-28 | 2020-06-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor (FinFET) device structure with doped region in source/drain structure and method for forming the same |
US10658205B2 (en) | 2017-09-28 | 2020-05-19 | Asm Ip Holdings B.V. | Chemical dispensing apparatus and methods for dispensing a chemical to a reaction chamber |
US10403504B2 (en) | 2017-10-05 | 2019-09-03 | Asm Ip Holding B.V. | Method for selectively depositing a metallic film on a substrate |
US10319588B2 (en) | 2017-10-10 | 2019-06-11 | Asm Ip Holding B.V. | Method for depositing a metal chalcogenide on a substrate by cyclical deposition |
US10276697B1 (en) | 2017-10-27 | 2019-04-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Negative capacitance FET with improved reliability performance |
US10217815B1 (en) | 2017-10-30 | 2019-02-26 | Taiwan Semiconductor Manufacturing Co., Ltd | Integrated circuit device with source/drain barrier |
US10522557B2 (en) | 2017-10-30 | 2019-12-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Surface topography by forming spacer-like components |
US10923344B2 (en) | 2017-10-30 | 2021-02-16 | Asm Ip Holding B.V. | Methods for forming a semiconductor structure and related semiconductor structures |
US10950703B2 (en) * | 2017-11-07 | 2021-03-16 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure for memory device and method for forming the same |
US10403551B2 (en) | 2017-11-08 | 2019-09-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Source/drain features with an etch stop layer |
US10872762B2 (en) | 2017-11-08 | 2020-12-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of forming silicon oxide layer and semiconductor structure |
US10367078B2 (en) | 2017-11-09 | 2019-07-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor devices and FinFET devices having shielding layers |
US10439135B2 (en) | 2017-11-09 | 2019-10-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | VIA structure and methods of forming the same |
DE102018107038B4 (en) | 2017-11-09 | 2022-06-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | METHOD OF MANUFACTURING A THROUGH-PHERE STRUCTURE |
US10680084B2 (en) | 2017-11-10 | 2020-06-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Epitaxial structures for fin-like field effect transistors |
US10727178B2 (en) | 2017-11-14 | 2020-07-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Via structure and methods thereof |
US10629708B2 (en) | 2017-11-14 | 2020-04-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device structure with barrier layer and method for forming the same |
US10283624B1 (en) | 2017-11-14 | 2019-05-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure and method for forming the same |
US10366915B2 (en) | 2017-11-15 | 2019-07-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | FinFET devices with embedded air gaps and the fabrication thereof |
US10468527B2 (en) | 2017-11-15 | 2019-11-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Metal gate structure and methods of fabricating thereof |
US10515809B2 (en) | 2017-11-15 | 2019-12-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Selective high-K formation in gate-last process |
US10468530B2 (en) | 2017-11-15 | 2019-11-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure with source/drain multi-layer structure and method for forming the same |
US10396184B2 (en) | 2017-11-15 | 2019-08-27 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated circuit device fins |
DE102018100114B4 (en) * | 2017-11-15 | 2020-07-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | SEMICONDUCTOR DEVICE AND METHOD FOR THEIR PRODUCTION |
US10170322B1 (en) | 2017-11-16 | 2019-01-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Atomic layer deposition based process for contact barrier layer |
US10910262B2 (en) | 2017-11-16 | 2021-02-02 | Asm Ip Holding B.V. | Method of selectively depositing a capping layer structure on a semiconductor device structure |
KR102443047B1 (en) | 2017-11-16 | 2022-09-14 | 에이에스엠 아이피 홀딩 비.브이. | Method of processing a substrate and a device manufactured by the same |
US10978351B2 (en) | 2017-11-17 | 2021-04-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Etch stop layer between substrate and isolation structure |
US10629693B2 (en) | 2017-11-17 | 2020-04-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure with barrier layer and method for forming the same |
US10658508B2 (en) | 2017-11-17 | 2020-05-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and formation method of semiconductor device with low resistance contact |
US10727117B2 (en) | 2017-11-20 | 2020-07-28 | Taiwan Semiconductor Manufacturing Company Ltd. | Method for manufacturing semiconductor structure |
US11037924B2 (en) | 2017-11-21 | 2021-06-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming source/drain contacts |
US10418453B2 (en) | 2017-11-22 | 2019-09-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Forming metal contacts on metal gates |
CN109817713B (en) * | 2017-11-22 | 2022-04-15 | 中芯国际集成电路制造(上海)有限公司 | Semiconductor device and method of forming the same |
US10867986B2 (en) | 2017-11-24 | 2020-12-15 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor device having fin structure |
US11022879B2 (en) | 2017-11-24 | 2021-06-01 | Asm Ip Holding B.V. | Method of forming an enhanced unexposed photoresist layer |
JP7214724B2 (en) | 2017-11-27 | 2023-01-30 | エーエスエム アイピー ホールディング ビー.ブイ. | Storage device for storing wafer cassettes used in batch furnaces |
WO2019103610A1 (en) | 2017-11-27 | 2019-05-31 | Asm Ip Holding B.V. | Apparatus including a clean mini environment |
US10840376B2 (en) | 2017-11-29 | 2020-11-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Gate structure and method with enhanced gate contact and threshold voltage |
DE102018104004B4 (en) | 2017-11-29 | 2021-06-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Gate structure and method with improved gate contact and improved threshold voltage |
US10164048B1 (en) | 2017-11-29 | 2018-12-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming source/drain contacts |
US11011618B2 (en) | 2017-11-30 | 2021-05-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Circuit devices with gate seals |
US10861745B2 (en) | 2017-11-30 | 2020-12-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of manufacture |
US10177038B1 (en) | 2017-11-30 | 2019-01-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Prevention of contact bottom void in semiconductor fabrication |
US10510894B2 (en) | 2017-11-30 | 2019-12-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Isolation structure having different distances to adjacent FinFET devices |
US10319581B1 (en) | 2017-11-30 | 2019-06-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | Cut metal gate process for reducing transistor spacing |
US10366982B2 (en) | 2017-11-30 | 2019-07-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure with embedded memory device and contact isolation scheme |
US10460994B2 (en) | 2017-11-30 | 2019-10-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | Residue-free metal gate cutting for fin-like field effect transistor |
US10847413B2 (en) | 2017-11-30 | 2020-11-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming contact plugs for semiconductor device |
US10756114B2 (en) | 2017-12-28 | 2020-08-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor circuit with metal structure and manufacturing method |
US10872771B2 (en) | 2018-01-16 | 2020-12-22 | Asm Ip Holding B. V. | Method for depositing a material film on a substrate within a reaction chamber by a cyclical deposition process and related device structures |
TWI799494B (en) | 2018-01-19 | 2023-04-21 | 荷蘭商Asm 智慧財產控股公司 | Deposition method |
CN111630203A (en) | 2018-01-19 | 2020-09-04 | Asm Ip私人控股有限公司 | Method for depositing gap filling layer by plasma auxiliary deposition |
US10608094B2 (en) | 2018-01-23 | 2020-03-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method of forming the same |
USD903477S1 (en) | 2018-01-24 | 2020-12-01 | Asm Ip Holdings B.V. | Metal clamp |
US11018047B2 (en) | 2018-01-25 | 2021-05-25 | Asm Ip Holding B.V. | Hybrid lift pin |
USD880437S1 (en) | 2018-02-01 | 2020-04-07 | Asm Ip Holding B.V. | Gas supply plate for semiconductor manufacturing apparatus |
US11081345B2 (en) | 2018-02-06 | 2021-08-03 | Asm Ip Holding B.V. | Method of post-deposition treatment for silicon oxide film |
JP7124098B2 (en) | 2018-02-14 | 2022-08-23 | エーエスエム・アイピー・ホールディング・ベー・フェー | Method for depositing a ruthenium-containing film on a substrate by a cyclical deposition process |
US10896820B2 (en) | 2018-02-14 | 2021-01-19 | Asm Ip Holding B.V. | Method for depositing a ruthenium-containing film on a substrate by a cyclical deposition process |
US10731249B2 (en) | 2018-02-15 | 2020-08-04 | Asm Ip Holding B.V. | Method of forming a transition metal containing film on a substrate by a cyclical deposition process, a method for supplying a transition metal halide compound to a reaction chamber, and related vapor deposition apparatus |
US10658181B2 (en) | 2018-02-20 | 2020-05-19 | Asm Ip Holding B.V. | Method of spacer-defined direct patterning in semiconductor fabrication |
KR102636427B1 (en) | 2018-02-20 | 2024-02-13 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing method and apparatus |
US10975470B2 (en) | 2018-02-23 | 2021-04-13 | Asm Ip Holding B.V. | Apparatus for detecting or monitoring for a chemical precursor in a high temperature environment |
US10461078B2 (en) | 2018-02-26 | 2019-10-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | Creating devices with multiple threshold voltage by cut-metal-gate process |
US10867851B2 (en) | 2018-02-26 | 2020-12-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Contact structure and semiconductor device and method of forming the same |
US11473195B2 (en) | 2018-03-01 | 2022-10-18 | Asm Ip Holding B.V. | Semiconductor processing apparatus and a method for processing a substrate |
US11629406B2 (en) | 2018-03-09 | 2023-04-18 | Asm Ip Holding B.V. | Semiconductor processing apparatus comprising one or more pyrometers for measuring a temperature of a substrate during transfer of the substrate |
US11114283B2 (en) | 2018-03-16 | 2021-09-07 | Asm Ip Holding B.V. | Reactor, system including the reactor, and methods of manufacturing and using same |
US10290535B1 (en) | 2018-03-22 | 2019-05-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated circuit fabrication with a passivation agent |
KR102646467B1 (en) | 2018-03-27 | 2024-03-11 | 에이에스엠 아이피 홀딩 비.브이. | Method of forming an electrode on a substrate and a semiconductor device structure including an electrode |
US10867844B2 (en) | 2018-03-28 | 2020-12-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Wet cleaning with tunable metal recess for VIA plugs |
US11088002B2 (en) | 2018-03-29 | 2021-08-10 | Asm Ip Holding B.V. | Substrate rack and a substrate processing system and method |
US11230766B2 (en) | 2018-03-29 | 2022-01-25 | Asm Ip Holding B.V. | Substrate processing apparatus and method |
KR102501472B1 (en) | 2018-03-30 | 2023-02-20 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing method |
US10854615B2 (en) | 2018-03-30 | 2020-12-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | FinFET having non-merging epitaxially grown source/drains |
US10629492B2 (en) | 2018-04-27 | 2020-04-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Gate structure having a dielectric gate and methods thereof |
US10699943B2 (en) | 2018-04-30 | 2020-06-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming contacts in a semiconductor device |
US10867848B2 (en) | 2018-04-30 | 2020-12-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method |
US10840355B2 (en) | 2018-05-01 | 2020-11-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Increasing source/drain dopant concentration to reduced resistance |
US12025484B2 (en) | 2018-05-08 | 2024-07-02 | Asm Ip Holding B.V. | Thin film forming method |
TWI843623B (en) | 2018-05-08 | 2024-05-21 | 荷蘭商Asm Ip私人控股有限公司 | Methods for depositing an oxide film on a substrate by a cyclical deposition process and related device structures |
KR20190129718A (en) | 2018-05-11 | 2019-11-20 | 에이에스엠 아이피 홀딩 비.브이. | Methods for forming a doped metal carbide film on a substrate and related semiconductor device structures |
US10685966B2 (en) | 2018-05-16 | 2020-06-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated circuits with contacting gate structures |
KR102596988B1 (en) | 2018-05-28 | 2023-10-31 | 에이에스엠 아이피 홀딩 비.브이. | Method of processing a substrate and a device manufactured by the same |
US10529414B2 (en) | 2018-05-31 | 2020-01-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | SRAM cell having SiGe PMOS fin lines |
US10529860B2 (en) | 2018-05-31 | 2020-01-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and method for FinFET device with contact over dielectric gate |
US10504775B1 (en) | 2018-05-31 | 2019-12-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Methods of forming metal layer structures in semiconductor devices |
CN108493111B (en) * | 2018-06-01 | 2019-04-19 | 苏州汉骅半导体有限公司 | Method, semi-conductor device manufacturing method |
TWI840362B (en) | 2018-06-04 | 2024-05-01 | 荷蘭商Asm Ip私人控股有限公司 | Wafer handling chamber with moisture reduction |
US11718913B2 (en) | 2018-06-04 | 2023-08-08 | Asm Ip Holding B.V. | Gas distribution system and reactor system including same |
US11286562B2 (en) | 2018-06-08 | 2022-03-29 | Asm Ip Holding B.V. | Gas-phase chemical reactor and method of using same |
US10665697B2 (en) | 2018-06-15 | 2020-05-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method |
US10797133B2 (en) * | 2018-06-21 | 2020-10-06 | Asm Ip Holding B.V. | Method for depositing a phosphorus doped silicon arsenide film and related semiconductor device structures |
KR102568797B1 (en) | 2018-06-21 | 2023-08-21 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing system |
US11107902B2 (en) | 2018-06-25 | 2021-08-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | Dielectric spacer to prevent contacting shorting |
US11302535B2 (en) | 2018-06-27 | 2022-04-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Performing annealing process to improve fin quality of a FinFET semiconductor |
WO2020003000A1 (en) | 2018-06-27 | 2020-01-02 | Asm Ip Holding B.V. | Cyclic deposition methods for forming metal-containing material and films and structures including the metal-containing material |
US10840153B2 (en) | 2018-06-27 | 2020-11-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Notched gate structure fabrication |
US10861973B2 (en) | 2018-06-27 | 2020-12-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Negative capacitance transistor with a diffusion blocking layer |
US10950434B2 (en) | 2018-06-27 | 2021-03-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Methods of reducing gate spacer loss during semiconductor manufacturing |
TW202409324A (en) | 2018-06-27 | 2024-03-01 | 荷蘭商Asm Ip私人控股有限公司 | Cyclic deposition processes for forming metal-containing material |
US10665506B2 (en) | 2018-06-27 | 2020-05-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with reduced via bridging risk |
US10790352B2 (en) | 2018-06-28 | 2020-09-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | High density capacitor implemented using FinFET |
US11410890B2 (en) | 2018-06-28 | 2022-08-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Epitaxial layers in source/drain contacts and methods of forming the same |
US10388771B1 (en) | 2018-06-28 | 2019-08-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and device for forming cut-metal-gate feature |
US10665673B2 (en) | 2018-06-28 | 2020-05-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated circuit structure with non-gated well tap cell |
US11694933B2 (en) | 2018-06-28 | 2023-07-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Methods of forming metal gate spacer |
US11081403B2 (en) | 2018-06-29 | 2021-08-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Methods of forming contact features in field-effect transistors |
US11244898B2 (en) | 2018-06-29 | 2022-02-08 | Taiwan Semiconductor Manufacturing Co., Ltd | Integrated circuit interconnect structures with air gaps |
US10612136B2 (en) | 2018-06-29 | 2020-04-07 | ASM IP Holding, B.V. | Temperature-controlled flange and reactor system including same |
US10867805B2 (en) | 2018-06-29 | 2020-12-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Selective removal of an etching stop layer for improving overlay shift tolerance |
KR102686758B1 (en) | 2018-06-29 | 2024-07-18 | 에이에스엠 아이피 홀딩 비.브이. | Method for depositing a thin film and manufacturing a semiconductor device |
US11018053B2 (en) | 2018-06-29 | 2021-05-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure with material modification and low resistance plug |
US10468500B1 (en) | 2018-06-29 | 2019-11-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | FinFET fabrication methods |
US11315933B2 (en) | 2018-06-29 | 2022-04-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | SRAM structure and method for forming the same |
US10868128B2 (en) | 2018-06-29 | 2020-12-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Ohmic contact structure, semiconductor device including an ohmic contact structure, and method for forming the same |
US11081356B2 (en) | 2018-06-29 | 2021-08-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for metal gate cut and structure thereof |
US10755917B2 (en) | 2018-06-29 | 2020-08-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Treatment for adhesion improvement |
US10755922B2 (en) | 2018-07-03 | 2020-08-25 | Asm Ip Holding B.V. | Method for depositing silicon-free carbon-containing film as gap-fill layer by pulse plasma-assisted deposition |
US10388513B1 (en) | 2018-07-03 | 2019-08-20 | Asm Ip Holding B.V. | Method for depositing silicon-free carbon-containing film as gap-fill layer by pulse plasma-assisted deposition |
US11127631B2 (en) | 2018-07-13 | 2021-09-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with contact structures |
US10541175B1 (en) | 2018-07-13 | 2020-01-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and formation method of semiconductor device with fin structures |
US10767789B2 (en) | 2018-07-16 | 2020-09-08 | Asm Ip Holding B.V. | Diaphragm valves, valve components, and methods for forming valve components |
US10755945B2 (en) | 2018-07-16 | 2020-08-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Metal contacts on metal gates and methods thereof |
US10854503B2 (en) | 2018-07-16 | 2020-12-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure with air gap and method sealing the air gap |
US11171053B2 (en) | 2018-07-27 | 2021-11-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Transistor device and related methods |
US10840189B2 (en) | 2018-07-30 | 2020-11-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated circuit devices having raised via contacts and methods of fabricating the same |
US10734474B2 (en) | 2018-07-30 | 2020-08-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Metal-insulator-metal structure and methods of fabrication thereof |
US10658237B2 (en) | 2018-07-31 | 2020-05-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor devices |
US11978802B2 (en) | 2018-07-31 | 2024-05-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET devices and methods of forming the same |
US10868182B2 (en) | 2018-07-31 | 2020-12-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Field effect transistor and manufacturing method thereof |
US11081395B2 (en) | 2018-07-31 | 2021-08-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fin field effect transistor having air gap and method for manufacturing the same |
US11031300B2 (en) | 2018-07-31 | 2021-06-08 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and method for manufacturing the same |
US11121129B2 (en) | 2018-07-31 | 2021-09-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device |
US11217479B2 (en) | 2018-07-31 | 2022-01-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Multiple metallization scheme |
US11069692B2 (en) | 2018-07-31 | 2021-07-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | FinFET SRAM cells with dielectric fins |
US10714342B2 (en) * | 2018-07-31 | 2020-07-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method of forming the same |
US10868184B2 (en) | 2018-07-31 | 2020-12-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor (FinFET) device structure with hard mask layer over gate structure and method for forming the same |
US11038059B2 (en) | 2018-07-31 | 2021-06-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of forming the same |
US10886226B2 (en) | 2018-07-31 | 2021-01-05 | Taiwan Semiconductor Manufacturing Co, Ltd. | Conductive contact having staircase barrier layers |
US11053591B2 (en) | 2018-08-06 | 2021-07-06 | Asm Ip Holding B.V. | Multi-port gas injection system and reactor system including same |
US10883175B2 (en) | 2018-08-09 | 2021-01-05 | Asm Ip Holding B.V. | Vertical furnace for processing substrates and a liner for use therein |
US10797161B2 (en) | 2018-08-14 | 2020-10-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for manufacturing semiconductor structure using selective forming process |
US10679856B2 (en) | 2018-08-14 | 2020-06-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor (FinFET) device structure with insulating structure over fin isolation structure and method for forming the same |
US10840342B2 (en) | 2018-08-14 | 2020-11-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Methods of forming source/drain contacts in field-effect transistors |
US10693004B2 (en) | 2018-08-14 | 2020-06-23 | Taiwan Semiconductor Manufactruing Co., Ltd. | Via structure with low resistivity and method for forming the same |
US11062963B2 (en) | 2018-08-15 | 2021-07-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and process of integrated circuit having latch-up suppression |
DE102019120821A1 (en) | 2018-08-15 | 2020-02-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | STRUCTURE AND PROCESS OF AN INTEGRATED CIRCUIT WITH LATCH-UP SUPPRESSION |
US10829852B2 (en) | 2018-08-16 | 2020-11-10 | Asm Ip Holding B.V. | Gas distribution device for a wafer processing apparatus |
US11430674B2 (en) | 2018-08-22 | 2022-08-30 | Asm Ip Holding B.V. | Sensor array, apparatus for dispensing a vapor phase reactant to a reaction chamber and related methods |
US11018011B2 (en) | 2018-08-29 | 2021-05-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Methods of forming contact features in semiconductor devices |
US10868020B2 (en) | 2018-08-29 | 2020-12-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Well strap structures and methods of forming the same |
US10868118B2 (en) | 2018-08-31 | 2020-12-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Methods of forming epitaxial source/drain features in semiconductor devices |
US10930564B2 (en) | 2018-08-31 | 2021-02-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Metal gate structure cutting process |
US11222951B2 (en) | 2018-08-31 | 2022-01-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | Epitaxial source/drain structure and method |
US11043425B2 (en) | 2018-08-31 | 2021-06-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Methods of reducing parasitic capacitance in semiconductor devices |
US11024523B2 (en) | 2018-09-11 | 2021-06-01 | Asm Ip Holding B.V. | Substrate processing apparatus and method |
KR102707956B1 (en) | 2018-09-11 | 2024-09-19 | 에이에스엠 아이피 홀딩 비.브이. | Method for deposition of a thin film |
US11049751B2 (en) | 2018-09-14 | 2021-06-29 | Asm Ip Holding B.V. | Cassette supply system to store and handle cassettes and processing apparatus equipped therewith |
US10861928B2 (en) | 2018-09-18 | 2020-12-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated circuits with capacitors |
US11101385B2 (en) | 2018-09-19 | 2021-08-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor (FinFET) device structure with air gap and method for forming the same |
US10998241B2 (en) | 2018-09-19 | 2021-05-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Selective dual silicide formation using a maskless fabrication process flow |
US10923393B2 (en) | 2018-09-24 | 2021-02-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Contacts and interconnect structures in field-effect transistors |
US11437385B2 (en) | 2018-09-24 | 2022-09-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | FinFET SRAM cells with reduced fin pitch |
US11217585B2 (en) | 2018-09-25 | 2022-01-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Forming dielectric dummy fins with different heights in different regions of a semiconductor device |
US10872891B2 (en) | 2018-09-25 | 2020-12-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated circuits with gate cut features |
US11508827B2 (en) | 2018-09-26 | 2022-11-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Air spacer for a gate structure of a transistor |
US11563167B2 (en) | 2018-09-26 | 2023-01-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and method for an MRAM device with a multi-layer top electrode |
US11210447B2 (en) | 2018-09-26 | 2021-12-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Reconfiguring layout and sizing for transistor components to simultaneously optimize logic devices and non-logic devices |
US11171209B2 (en) | 2018-09-27 | 2021-11-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of manufacture |
US11349008B2 (en) | 2018-09-27 | 2022-05-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Negative capacitance transistor having a multilayer ferroelectric structure or a ferroelectric layer with a gradient doping profile |
US10964816B2 (en) | 2018-09-27 | 2021-03-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and device for boosting performance of FinFETs via strained spacer |
US11411090B2 (en) | 2018-09-27 | 2022-08-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Contact structures for gate-all-around devices and methods of forming the same |
US11011636B2 (en) | 2018-09-27 | 2021-05-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor (FinFET) device structure with hard mask layer over gate structure and method for forming the same |
US11374126B2 (en) | 2018-09-27 | 2022-06-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | FinFET structure with fin top hard mask and method of forming the same |
US11004740B2 (en) | 2018-09-27 | 2021-05-11 | Taiwan Semicondctor Manufacturing Co., Ltd. | Structure and method for interconnection with self-alignment |
US10840133B2 (en) | 2018-09-27 | 2020-11-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure with staggered selective growth |
US11205714B2 (en) | 2018-09-28 | 2021-12-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Dummy structure at fin cut |
US11069793B2 (en) | 2018-09-28 | 2021-07-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Reducing parasitic capacitance for gate-all-around device by forming extra inner spacers |
US10672665B2 (en) | 2018-09-28 | 2020-06-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor device structure and method for forming the same |
US10923474B2 (en) | 2018-09-28 | 2021-02-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure having gate-all-around devices |
US11222958B2 (en) | 2018-09-28 | 2022-01-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | Negative capacitance transistor with external ferroelectric structure |
US11257671B2 (en) | 2018-09-28 | 2022-02-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and system of control of epitaxial growth |
US11107925B2 (en) | 2018-09-28 | 2021-08-31 | Taiwan Semiconductor Manufacturing Co., Ltd. | Methods of forming contact features in field-effect transistors |
TWI844567B (en) | 2018-10-01 | 2024-06-11 | 荷蘭商Asm Ip私人控股有限公司 | Substrate retaining apparatus, system including the apparatus, and method of using same |
US11232963B2 (en) | 2018-10-03 | 2022-01-25 | Asm Ip Holding B.V. | Substrate processing apparatus and method |
KR102592699B1 (en) | 2018-10-08 | 2023-10-23 | 에이에스엠 아이피 홀딩 비.브이. | Substrate support unit and apparatuses for depositing thin film and processing the substrate including the same |
US10847365B2 (en) | 2018-10-11 | 2020-11-24 | Asm Ip Holding B.V. | Method of forming conformal silicon carbide film by cyclic CVD |
US10811256B2 (en) | 2018-10-16 | 2020-10-20 | Asm Ip Holding B.V. | Method for etching a carbon-containing feature |
KR102605121B1 (en) | 2018-10-19 | 2023-11-23 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus and substrate processing method |
KR102546322B1 (en) | 2018-10-19 | 2023-06-21 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus and substrate processing method |
US10971605B2 (en) | 2018-10-22 | 2021-04-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Dummy dielectric fin design for parasitic capacitance reduction |
US11139203B2 (en) | 2018-10-22 | 2021-10-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Using mask layers to facilitate the formation of self-aligned contacts and vias |
US10847373B2 (en) | 2018-10-23 | 2020-11-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Methods of forming silicide contact in field-effect transistors |
US11380682B2 (en) | 2018-10-23 | 2022-07-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated circuits with FinFET gate structures |
US10825721B2 (en) | 2018-10-23 | 2020-11-03 | Taiwan Semiconductor Manufacturing Co., Ltd. | Insulating cap on contact structure and method for forming the same |
USD948463S1 (en) | 2018-10-24 | 2022-04-12 | Asm Ip Holding B.V. | Susceptor for semiconductor substrate supporting apparatus |
US10868018B2 (en) | 2018-10-25 | 2020-12-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | SRAM structure and connection |
US10950729B2 (en) | 2018-10-26 | 2021-03-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Contact structure with insulating cap |
US10937876B2 (en) | 2018-10-26 | 2021-03-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Source/drain feature to contact interfaces |
US10985022B2 (en) | 2018-10-26 | 2021-04-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Gate structures having interfacial layers |
US10943983B2 (en) | 2018-10-29 | 2021-03-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated circuits having protruding interconnect conductors |
US11145544B2 (en) | 2018-10-30 | 2021-10-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Contact etchback in room temperature ionic liquid |
US10916550B2 (en) | 2018-10-30 | 2021-02-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory devices with gate all around transistors |
US10944009B2 (en) | 2018-10-31 | 2021-03-09 | Taiwan Semiconductor Manufacturing Co., Ltd. | Methods of fabricating a FinFET device with wrap-around silicide source/drain structure |
US10998238B2 (en) | 2018-10-31 | 2021-05-04 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated circuits with buried interconnect conductors |
US10971408B2 (en) | 2018-10-31 | 2021-04-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Contact air gap formation and structures thereof |
US10867842B2 (en) | 2018-10-31 | 2020-12-15 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for shrinking openings in forming integrated circuits |
US11043558B2 (en) | 2018-10-31 | 2021-06-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Source/drain metal contact and formation thereof |
US11087997B2 (en) | 2018-10-31 | 2021-08-10 | Asm Ip Holding B.V. | Substrate processing apparatus for processing substrates |
KR20200051105A (en) | 2018-11-02 | 2020-05-13 | 에이에스엠 아이피 홀딩 비.브이. | Substrate support unit and substrate processing apparatus including the same |
US11572620B2 (en) | 2018-11-06 | 2023-02-07 | Asm Ip Holding B.V. | Methods for selectively depositing an amorphous silicon film on a substrate |
US11031242B2 (en) | 2018-11-07 | 2021-06-08 | Asm Ip Holding B.V. | Methods for depositing a boron doped silicon germanium film |
US10847366B2 (en) | 2018-11-16 | 2020-11-24 | Asm Ip Holding B.V. | Methods for depositing a transition metal chalcogenide film on a substrate by a cyclical deposition process |
US10818758B2 (en) | 2018-11-16 | 2020-10-27 | Asm Ip Holding B.V. | Methods for forming a metal silicate film on a substrate in a reaction chamber and related semiconductor device structures |
US10559458B1 (en) | 2018-11-26 | 2020-02-11 | Asm Ip Holding B.V. | Method of forming oxynitride film |
US11476196B2 (en) | 2018-11-27 | 2022-10-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with multi-layer dielectric |
US10923598B2 (en) | 2018-11-27 | 2021-02-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Gate-all-around structure and methods of forming the same |
US11195951B2 (en) | 2018-11-27 | 2021-12-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with self-aligned wavy contact profile and method of forming the same |
US12040199B2 (en) | 2018-11-28 | 2024-07-16 | Asm Ip Holding B.V. | Substrate processing apparatus for processing substrates |
US11101360B2 (en) * | 2018-11-29 | 2021-08-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of manufacturing a semiconductor device and a semiconductor device |
US11264268B2 (en) | 2018-11-29 | 2022-03-01 | Taiwan Semiconductor Mtaiwananufacturing Co., Ltd. | FinFET circuit devices with well isolation |
US11271094B2 (en) | 2018-11-29 | 2022-03-08 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and method of manufacturing the same |
US11101347B2 (en) | 2018-11-29 | 2021-08-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Confined source/drain epitaxy regions and method forming same |
US11217444B2 (en) | 2018-11-30 | 2022-01-04 | Asm Ip Holding B.V. | Method for forming an ultraviolet radiation responsive metal oxide-containing film |
KR102636428B1 (en) | 2018-12-04 | 2024-02-13 | 에이에스엠 아이피 홀딩 비.브이. | A method for cleaning a substrate processing apparatus |
US11158513B2 (en) | 2018-12-13 | 2021-10-26 | Asm Ip Holding B.V. | Methods for forming a rhenium-containing film on a substrate by a cyclical deposition process and related semiconductor device structures |
JP7504584B2 (en) | 2018-12-14 | 2024-06-24 | エーエスエム・アイピー・ホールディング・ベー・フェー | Method and system for forming device structures using selective deposition of gallium nitride - Patents.com |
US10879400B2 (en) | 2018-12-24 | 2020-12-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Field effect transistor and method of manufacturing the same |
US11177346B2 (en) | 2019-01-07 | 2021-11-16 | Samsung Electronics Co., Ltd. | Semiconductor device |
US11031502B2 (en) | 2019-01-08 | 2021-06-08 | Samsung Electronics Co., Ltd. | Semiconductor devices |
US11239363B2 (en) | 2019-01-08 | 2022-02-01 | Samsung Electronics Co., Ltd. | Semiconductor devices |
TWI819180B (en) | 2019-01-17 | 2023-10-21 | 荷蘭商Asm 智慧財產控股公司 | Methods of forming a transition metal containing film on a substrate by a cyclical deposition process |
KR20200091543A (en) | 2019-01-22 | 2020-07-31 | 에이에스엠 아이피 홀딩 비.브이. | Semiconductor processing device |
US10868000B2 (en) | 2019-01-25 | 2020-12-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device structure with epitaxial structure and method for forming the same |
US10777455B2 (en) | 2019-01-29 | 2020-09-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multi-etching process for forming via opening in semiconductor device structure |
CN111524788B (en) | 2019-02-01 | 2023-11-24 | Asm Ip私人控股有限公司 | Method for topologically selective film formation of silicon oxide |
TWI845607B (en) | 2019-02-20 | 2024-06-21 | 荷蘭商Asm Ip私人控股有限公司 | Cyclical deposition method and apparatus for filling a recess formed within a substrate surface |
KR20200102357A (en) | 2019-02-20 | 2020-08-31 | 에이에스엠 아이피 홀딩 비.브이. | Apparatus and methods for plug fill deposition in 3-d nand applications |
KR102626263B1 (en) | 2019-02-20 | 2024-01-16 | 에이에스엠 아이피 홀딩 비.브이. | Cyclical deposition method including treatment step and apparatus for same |
JP2020136678A (en) | 2019-02-20 | 2020-08-31 | エーエスエム・アイピー・ホールディング・ベー・フェー | Method for filing concave part formed inside front surface of base material, and device |
US11823896B2 (en) | 2019-02-22 | 2023-11-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Conductive structure formed by cyclic chemical vapor deposition |
TWI842826B (en) | 2019-02-22 | 2024-05-21 | 荷蘭商Asm Ip私人控股有限公司 | Substrate processing apparatus and method for processing substrate |
US10868171B2 (en) | 2019-02-26 | 2020-12-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device structure with gate dielectric layer and method for forming the same |
KR20200108242A (en) | 2019-03-08 | 2020-09-17 | 에이에스엠 아이피 홀딩 비.브이. | Method for Selective Deposition of Silicon Nitride Layer and Structure Including Selectively-Deposited Silicon Nitride Layer |
US11742198B2 (en) | 2019-03-08 | 2023-08-29 | Asm Ip Holding B.V. | Structure including SiOCN layer and method of forming same |
KR20200108243A (en) | 2019-03-08 | 2020-09-17 | 에이에스엠 아이피 홀딩 비.브이. | Structure Including SiOC Layer and Method of Forming Same |
US11469109B2 (en) | 2019-03-14 | 2022-10-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure having metal contact features and method for forming the same |
US10872810B2 (en) | 2019-03-14 | 2020-12-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor device structure and method for forming the same |
US10978354B2 (en) | 2019-03-15 | 2021-04-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Selective dual silicide formation |
US11043594B2 (en) | 2019-03-26 | 2021-06-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Low parasitic resistance contact structure |
KR20200116033A (en) | 2019-03-28 | 2020-10-08 | 에이에스엠 아이피 홀딩 비.브이. | Door opener and substrate processing apparatus provided therewith |
KR20200116855A (en) | 2019-04-01 | 2020-10-13 | 에이에스엠 아이피 홀딩 비.브이. | Method of manufacturing semiconductor device |
KR20200123380A (en) | 2019-04-19 | 2020-10-29 | 에이에스엠 아이피 홀딩 비.브이. | Layer forming method and apparatus |
US10971630B2 (en) | 2019-04-24 | 2021-04-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure having both gate-all-around devices and planar devices |
US11121234B2 (en) | 2019-04-24 | 2021-09-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Stacked gate spacers |
KR20200125453A (en) | 2019-04-24 | 2020-11-04 | 에이에스엠 아이피 홀딩 비.브이. | Gas-phase reactor system and method of using same |
US11232943B2 (en) | 2019-04-24 | 2022-01-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and structure for semiconductor interconnect |
US11031336B2 (en) | 2019-04-25 | 2021-06-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor memory device having contact element of rectangular shape |
KR20200130118A (en) | 2019-05-07 | 2020-11-18 | 에이에스엠 아이피 홀딩 비.브이. | Method for Reforming Amorphous Carbon Polymer Film |
KR20200130121A (en) | 2019-05-07 | 2020-11-18 | 에이에스엠 아이피 홀딩 비.브이. | Chemical source vessel with dip tube |
KR20200130652A (en) | 2019-05-10 | 2020-11-19 | 에이에스엠 아이피 홀딩 비.브이. | Method of depositing material onto a surface and structure formed according to the method |
JP2020188255A (en) | 2019-05-16 | 2020-11-19 | エーエスエム アイピー ホールディング ビー.ブイ. | Wafer boat handling device, vertical batch furnace, and method |
JP2020188254A (en) | 2019-05-16 | 2020-11-19 | エーエスエム アイピー ホールディング ビー.ブイ. | Wafer boat handling device, vertical batch furnace, and method |
US11094695B2 (en) * | 2019-05-17 | 2021-08-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated circuit device and method of forming the same |
USD975665S1 (en) | 2019-05-17 | 2023-01-17 | Asm Ip Holding B.V. | Susceptor shaft |
USD947913S1 (en) | 2019-05-17 | 2022-04-05 | Asm Ip Holding B.V. | Susceptor shaft |
USD935572S1 (en) | 2019-05-24 | 2021-11-09 | Asm Ip Holding B.V. | Gas channel plate |
US10818768B1 (en) | 2019-05-30 | 2020-10-27 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming metal cap layers to improve performance of semiconductor structure |
US11183580B2 (en) | 2019-05-30 | 2021-11-23 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and formation method of semiconductor device with metal gate stack |
US10755964B1 (en) | 2019-05-31 | 2020-08-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Source/drain isolation structure and methods thereof |
USD922229S1 (en) | 2019-06-05 | 2021-06-15 | Asm Ip Holding B.V. | Device for controlling a temperature of a gas supply unit |
KR20200141003A (en) | 2019-06-06 | 2020-12-17 | 에이에스엠 아이피 홀딩 비.브이. | Gas-phase reactor system including a gas detector |
KR20200143254A (en) | 2019-06-11 | 2020-12-23 | 에이에스엠 아이피 홀딩 비.브이. | Method of forming an electronic structure using an reforming gas, system for performing the method, and structure formed using the method |
US11342229B2 (en) | 2019-06-13 | 2022-05-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming a semiconductor device structure having an electrical connection structure |
USD944946S1 (en) | 2019-06-14 | 2022-03-01 | Asm Ip Holding B.V. | Shower plate |
US11043595B2 (en) | 2019-06-14 | 2021-06-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Cut metal gate in memory macro edge and middle strap |
US10872821B1 (en) | 2019-06-24 | 2020-12-22 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and manufacturing method thereof |
US11245071B2 (en) | 2019-06-25 | 2022-02-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory cell, method of forming the same, and semiconductor device having the same |
USD931978S1 (en) | 2019-06-27 | 2021-09-28 | Asm Ip Holding B.V. | Showerhead vacuum transport |
US11728344B2 (en) | 2019-06-28 | 2023-08-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Hybrid SRAM design with nano-structures |
KR20210005515A (en) | 2019-07-03 | 2021-01-14 | 에이에스엠 아이피 홀딩 비.브이. | Temperature control assembly for substrate processing apparatus and method of using same |
JP7499079B2 (en) | 2019-07-09 | 2024-06-13 | エーエスエム・アイピー・ホールディング・ベー・フェー | Plasma device using coaxial waveguide and substrate processing method |
CN112216646A (en) | 2019-07-10 | 2021-01-12 | Asm Ip私人控股有限公司 | Substrate supporting assembly and substrate processing device comprising same |
US11515197B2 (en) | 2019-07-11 | 2022-11-29 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor device and method of forming the semiconductor device |
US11152486B2 (en) | 2019-07-15 | 2021-10-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | FinFET semiconductor device having source/drain contact(s) separated by airgap spacer(s) from the gate stack(s) to reduce parasitic capacitance |
KR20210010307A (en) | 2019-07-16 | 2021-01-27 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus |
KR20210010820A (en) | 2019-07-17 | 2021-01-28 | 에이에스엠 아이피 홀딩 비.브이. | Methods of forming silicon germanium structures |
KR20210010816A (en) | 2019-07-17 | 2021-01-28 | 에이에스엠 아이피 홀딩 비.브이. | Radical assist ignition plasma system and method |
US11643724B2 (en) | 2019-07-18 | 2023-05-09 | Asm Ip Holding B.V. | Method of forming structures using a neutral beam |
TWI839544B (en) | 2019-07-19 | 2024-04-21 | 荷蘭商Asm Ip私人控股有限公司 | Method of forming topology-controlled amorphous carbon polymer film |
KR20210010817A (en) | 2019-07-19 | 2021-01-28 | 에이에스엠 아이피 홀딩 비.브이. | Method of Forming Topology-Controlled Amorphous Carbon Polymer Film |
US11282934B2 (en) | 2019-07-26 | 2022-03-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure for metal gate electrode and method of fabrication |
CN112309843A (en) | 2019-07-29 | 2021-02-02 | Asm Ip私人控股有限公司 | Selective deposition method for achieving high dopant doping |
CN112309899A (en) | 2019-07-30 | 2021-02-02 | Asm Ip私人控股有限公司 | Substrate processing apparatus |
CN112309900A (en) | 2019-07-30 | 2021-02-02 | Asm Ip私人控股有限公司 | Substrate processing apparatus |
US11476166B2 (en) | 2019-07-30 | 2022-10-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Nano-sheet-based complementary metal-oxide-semiconductor devices with asymmetric inner spacers |
US11227782B2 (en) | 2019-07-31 | 2022-01-18 | Asm Ip Holding B.V. | Vertical batch furnace assembly |
US11587814B2 (en) | 2019-07-31 | 2023-02-21 | Asm Ip Holding B.V. | Vertical batch furnace assembly |
US11145660B2 (en) | 2019-07-31 | 2021-10-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Dual-port SRAM cell structure |
US11587815B2 (en) | 2019-07-31 | 2023-02-21 | Asm Ip Holding B.V. | Vertical batch furnace assembly |
US11532550B2 (en) | 2019-07-31 | 2022-12-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device structure having a multi-layer conductive feature and method making the same |
KR20220041882A (en) * | 2019-08-01 | 2022-04-01 | 어플라이드 머티어리얼스, 인코포레이티드 | Arsenic Diffusion Profile Engineering for Transistors |
CN118422165A (en) | 2019-08-05 | 2024-08-02 | Asm Ip私人控股有限公司 | Liquid level sensor for chemical source container |
USD965524S1 (en) | 2019-08-19 | 2022-10-04 | Asm Ip Holding B.V. | Susceptor support |
USD965044S1 (en) | 2019-08-19 | 2022-09-27 | Asm Ip Holding B.V. | Susceptor shaft |
JP2021031769A (en) | 2019-08-21 | 2021-03-01 | エーエスエム アイピー ホールディング ビー.ブイ. | Production apparatus of mixed gas of film deposition raw material and film deposition apparatus |
US11152488B2 (en) | 2019-08-21 | 2021-10-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Gate-all-around structure with dummy pattern top in channel region and methods of forming the same |
USD949319S1 (en) | 2019-08-22 | 2022-04-19 | Asm Ip Holding B.V. | Exhaust duct |
USD979506S1 (en) | 2019-08-22 | 2023-02-28 | Asm Ip Holding B.V. | Insulator |
US20210057273A1 (en) | 2019-08-22 | 2021-02-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Barrier-Less Structures |
USD940837S1 (en) | 2019-08-22 | 2022-01-11 | Asm Ip Holding B.V. | Electrode |
US11069811B2 (en) | 2019-08-22 | 2021-07-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device structure and method for forming the same |
KR20210024423A (en) | 2019-08-22 | 2021-03-05 | 에이에스엠 아이피 홀딩 비.브이. | Method for forming a structure with a hole |
USD930782S1 (en) | 2019-08-22 | 2021-09-14 | Asm Ip Holding B.V. | Gas distributor |
US11127639B2 (en) | 2019-08-22 | 2021-09-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and formation method of semiconductor device with fin structures |
US11286558B2 (en) | 2019-08-23 | 2022-03-29 | Asm Ip Holding B.V. | Methods for depositing a molybdenum nitride film on a surface of a substrate by a cyclical deposition process and related semiconductor device structures including a molybdenum nitride film |
US11189531B2 (en) | 2019-08-23 | 2021-11-30 | Taiwan Semiconductor Manufacturing Company, Ltd. | Fin field-effect transistor device and method |
KR20210024420A (en) | 2019-08-23 | 2021-03-05 | 에이에스엠 아이피 홀딩 비.브이. | Method for depositing silicon oxide film having improved quality by peald using bis(diethylamino)silane |
US11710667B2 (en) | 2019-08-27 | 2023-07-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Gate-all-around device with trimmed channel and dipoled dielectric layer and methods of forming the same |
US11195934B2 (en) | 2019-08-29 | 2021-12-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and method for bi-layer self-aligned contact |
US11158721B2 (en) | 2019-08-30 | 2021-10-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Metal oxide interlayer structure for nFET and pFET |
KR20210029090A (en) | 2019-09-04 | 2021-03-15 | 에이에스엠 아이피 홀딩 비.브이. | Methods for selective deposition using a sacrificial capping layer |
KR20210029663A (en) | 2019-09-05 | 2021-03-16 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus |
US10867863B1 (en) | 2019-09-16 | 2020-12-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device structure and method for forming the same |
US11227828B2 (en) | 2019-09-16 | 2022-01-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and manufacturing method thereof |
US11239114B2 (en) | 2019-09-16 | 2022-02-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with reduced contact resistance and methods of forming the same |
US10937884B1 (en) | 2019-09-16 | 2021-03-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Gate spacer with air gap for semiconductor device structure and method for forming the same |
US10937652B1 (en) | 2019-09-16 | 2021-03-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and structure of cut end with self-aligned double patterning |
US11227950B2 (en) | 2019-09-16 | 2022-01-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Methods of forming air spacers in semiconductor devices |
US11282920B2 (en) | 2019-09-16 | 2022-03-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with air gap on gate structure and method for forming the same |
US11315785B2 (en) | 2019-09-17 | 2022-04-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Epitaxial blocking layer for multi-gate devices and fabrication methods thereof |
US11342231B2 (en) | 2019-09-17 | 2022-05-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated circuit device with low threshold voltage |
US11335592B2 (en) | 2019-09-17 | 2022-05-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Contact resistance between via and conductive line |
US11362212B2 (en) | 2019-09-17 | 2022-06-14 | Taiwan Semiconductor Manufacturing Company, Ltd. | Contact interface engineering for reducing contact resistance |
US11562901B2 (en) | 2019-09-25 | 2023-01-24 | Asm Ip Holding B.V. | Substrate processing method |
US11177344B2 (en) | 2019-09-25 | 2021-11-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multi-gate device with air gap spacer and fabrication methods thereof |
US11508822B2 (en) | 2019-09-25 | 2022-11-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Source/drain via having reduced resistance |
US11342222B2 (en) | 2019-09-26 | 2022-05-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Self-aligned scheme for semiconductor device and method of forming the same |
US11508624B2 (en) | 2019-09-26 | 2022-11-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Gate-all-around device with different channel semiconductor materials and method of forming the same |
US11469238B2 (en) | 2019-09-26 | 2022-10-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | Non-interleaving N-well and P-well pickup region design for IC devices |
US11282935B2 (en) | 2019-09-26 | 2022-03-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Gate-all-around device with protective dielectric layer and method of forming the same |
US11145765B2 (en) | 2019-09-26 | 2021-10-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Gate-all-around structure with self substrate isolation and methods of forming the same |
US11387146B2 (en) | 2019-09-26 | 2022-07-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with air gaps between metal gates and method of forming the same |
US11239121B2 (en) | 2019-09-26 | 2022-02-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Metal gate contacts and methods of forming the same |
US11621224B2 (en) | 2019-09-26 | 2023-04-04 | Taiwan Semiconductor Manufacturing Co. Ltd. | Contact features and methods of fabricating the same in semiconductor devices |
US11271083B2 (en) | 2019-09-27 | 2022-03-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device, FinFET device and methods of forming the same |
US11587927B2 (en) | 2019-09-27 | 2023-02-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Crown bulk for FinFET device |
CN112582347A (en) | 2019-09-27 | 2021-03-30 | 台湾积体电路制造股份有限公司 | Method for forming semiconductor device |
US11211116B2 (en) | 2019-09-27 | 2021-12-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Embedded SRAM write assist circuit |
US11443980B2 (en) | 2019-09-27 | 2022-09-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of fabricating semiconductor device with metal pad extending into top metal layer |
US11328990B2 (en) | 2019-09-27 | 2022-05-10 | Taiwan Semiconductor Manufacturing Co., Ltd. | Via structure having a metal hump for low interface resistance |
US11581226B2 (en) | 2019-09-27 | 2023-02-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with tunable epitaxy structures and method of forming the same |
US11296084B2 (en) | 2019-09-29 | 2022-04-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Deposition method, semiconductor device and method of fabricating the same |
US11264393B2 (en) | 2019-09-30 | 2022-03-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Source/drain contact having a protruding segment |
US11289417B2 (en) | 2019-09-30 | 2022-03-29 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and methods of forming the same |
US11158539B2 (en) | 2019-10-01 | 2021-10-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and structure for barrier-less plug |
CN112593212B (en) | 2019-10-02 | 2023-12-22 | Asm Ip私人控股有限公司 | Method for forming topologically selective silicon oxide film by cyclic plasma enhanced deposition process |
KR20210042810A (en) | 2019-10-08 | 2021-04-20 | 에이에스엠 아이피 홀딩 비.브이. | Reactor system including a gas distribution assembly for use with activated species and method of using same |
TWI846953B (en) | 2019-10-08 | 2024-07-01 | 荷蘭商Asm Ip私人控股有限公司 | Substrate processing device |
KR20210043460A (en) | 2019-10-10 | 2021-04-21 | 에이에스엠 아이피 홀딩 비.브이. | Method of forming a photoresist underlayer and structure including same |
US12009241B2 (en) | 2019-10-14 | 2024-06-11 | Asm Ip Holding B.V. | Vertical batch furnace assembly with detector to detect cassette |
TWI834919B (en) | 2019-10-16 | 2024-03-11 | 荷蘭商Asm Ip私人控股有限公司 | Method of topology-selective film formation of silicon oxide |
US11189708B2 (en) | 2019-10-17 | 2021-11-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device structure with gate stack and method for forming the same |
US11637014B2 (en) | 2019-10-17 | 2023-04-25 | Asm Ip Holding B.V. | Methods for selective deposition of doped semiconductor material |
US11201229B2 (en) | 2019-10-18 | 2021-12-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and formation method of semiconductor device with metal gate stack |
US11037925B2 (en) | 2019-10-18 | 2021-06-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and method of integrated circuit having decouple capacitance |
US11211470B2 (en) * | 2019-10-18 | 2021-12-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method |
KR20210047808A (en) | 2019-10-21 | 2021-04-30 | 에이에스엠 아이피 홀딩 비.브이. | Apparatus and methods for selectively etching films |
US11251305B2 (en) | 2019-10-25 | 2022-02-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor device structure and method for forming the same |
KR20210050453A (en) | 2019-10-25 | 2021-05-07 | 에이에스엠 아이피 홀딩 비.브이. | Methods for filling a gap feature on a substrate surface and related semiconductor structures |
US11322495B2 (en) | 2019-10-28 | 2022-05-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Complementary metal-oxide-semiconductor device and method of manufacturing the same |
US11646205B2 (en) | 2019-10-29 | 2023-05-09 | Asm Ip Holding B.V. | Methods of selectively forming n-type doped material on a surface, systems for selectively forming n-type doped material, and structures formed using same |
KR20210054983A (en) | 2019-11-05 | 2021-05-14 | 에이에스엠 아이피 홀딩 비.브이. | Structures with doped semiconductor layers and methods and systems for forming same |
US11501968B2 (en) | 2019-11-15 | 2022-11-15 | Asm Ip Holding B.V. | Method for providing a semiconductor device with silicon filled gaps |
KR20210062561A (en) | 2019-11-20 | 2021-05-31 | 에이에스엠 아이피 홀딩 비.브이. | Method of depositing carbon-containing material on a surface of a substrate, structure formed using the method, and system for forming the structure |
CN112951697A (en) | 2019-11-26 | 2021-06-11 | Asm Ip私人控股有限公司 | Substrate processing apparatus |
KR20210065848A (en) | 2019-11-26 | 2021-06-04 | 에이에스엠 아이피 홀딩 비.브이. | Methods for selectivley forming a target film on a substrate comprising a first dielectric surface and a second metallic surface |
CN112885693A (en) | 2019-11-29 | 2021-06-01 | Asm Ip私人控股有限公司 | Substrate processing apparatus |
CN112885692A (en) | 2019-11-29 | 2021-06-01 | Asm Ip私人控股有限公司 | Substrate processing apparatus |
JP7527928B2 (en) | 2019-12-02 | 2024-08-05 | エーエスエム・アイピー・ホールディング・ベー・フェー | Substrate processing apparatus and substrate processing method |
KR20210070898A (en) | 2019-12-04 | 2021-06-15 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus |
TW202125596A (en) | 2019-12-17 | 2021-07-01 | 荷蘭商Asm Ip私人控股有限公司 | Method of forming vanadium nitride layer and structure including the vanadium nitride layer |
US11527403B2 (en) | 2019-12-19 | 2022-12-13 | Asm Ip Holding B.V. | Methods for filling a gap feature on a substrate surface and related semiconductor structures |
US11233134B2 (en) | 2019-12-19 | 2022-01-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Field effect transistors with dual silicide contact structures |
US11508623B2 (en) | 2019-12-31 | 2022-11-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Local gate height tuning by CMP and dummy gate design |
TW202140135A (en) | 2020-01-06 | 2021-11-01 | 荷蘭商Asm Ip私人控股有限公司 | Gas supply assembly and valve plate assembly |
KR20210089079A (en) | 2020-01-06 | 2021-07-15 | 에이에스엠 아이피 홀딩 비.브이. | Channeled lift pin |
US11993847B2 (en) | 2020-01-08 | 2024-05-28 | Asm Ip Holding B.V. | Injector |
US11177366B2 (en) * | 2020-01-13 | 2021-11-16 | International Business Machines Corporation | Gate induced drain leakage reduction in FinFETs |
US11302692B2 (en) | 2020-01-16 | 2022-04-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor devices having gate dielectric layers of varying thicknesses and methods of forming the same |
US11476365B2 (en) | 2020-01-16 | 2022-10-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fin field effect transistor device structure and method for forming the same |
US11495491B2 (en) | 2020-01-16 | 2022-11-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Structure and formation method of semiconductor device with stacked conductive structures |
US11244899B2 (en) | 2020-01-17 | 2022-02-08 | Taiwan Semiconductor Manufacturing Co., Ltd. | Butted contacts and methods of fabricating the same in semiconductor devices |
US11302784B2 (en) | 2020-01-17 | 2022-04-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device having contact feature and method of fabricating the same |
US11355615B2 (en) | 2020-01-17 | 2022-06-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET having fluorine-doped gate sidewall spacers |
KR102675856B1 (en) | 2020-01-20 | 2024-06-17 | 에이에스엠 아이피 홀딩 비.브이. | Method of forming thin film and method of modifying surface of thin film |
US11201106B2 (en) | 2020-01-24 | 2021-12-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with conductors embedded in a substrate |
TW202130846A (en) | 2020-02-03 | 2021-08-16 | 荷蘭商Asm Ip私人控股有限公司 | Method of forming structures including a vanadium or indium layer |
TW202146882A (en) | 2020-02-04 | 2021-12-16 | 荷蘭商Asm Ip私人控股有限公司 | Method of verifying an article, apparatus for verifying an article, and system for verifying a reaction chamber |
US11776846B2 (en) | 2020-02-07 | 2023-10-03 | Asm Ip Holding B.V. | Methods for depositing gap filling fluids and related systems and devices |
US11177383B2 (en) | 2020-02-10 | 2021-11-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device structure and method for forming the same |
US11189706B2 (en) | 2020-02-11 | 2021-11-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | FinFET structure with airgap and method of forming the same |
US11781243B2 (en) | 2020-02-17 | 2023-10-10 | Asm Ip Holding B.V. | Method for depositing low temperature phosphorous-doped silicon |
US11830948B2 (en) | 2020-02-19 | 2023-11-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and manufacturing method thereof |
US11557590B2 (en) | 2020-02-19 | 2023-01-17 | Taiwan Semiconductor Manufacturing Co., Ltd. | Transistor gate profile optimization |
US11201085B2 (en) | 2020-02-25 | 2021-12-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device structure having air gap and method for forming the same |
US11373947B2 (en) | 2020-02-26 | 2022-06-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Methods of forming interconnect structures of semiconductor device |
US11715781B2 (en) | 2020-02-26 | 2023-08-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor devices with improved capacitors |
US11211256B2 (en) | 2020-02-26 | 2021-12-28 | Taiwan Semiconductor Manufacturing Co., Ltd | Method with CMP for metal ion prevention |
US11133230B2 (en) | 2020-02-26 | 2021-09-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with dual isolation liner and method of forming the same |
US11374128B2 (en) | 2020-02-27 | 2022-06-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and structure for air gap inner spacer in gate-all-around devices |
CN113113359A (en) | 2020-02-27 | 2021-07-13 | 台湾积体电路制造股份有限公司 | Method for manufacturing semiconductor device |
TW202145443A (en) | 2020-02-27 | 2021-12-01 | 台灣積體電路製造股份有限公司 | Method of forming semiconductor device |
US11545432B2 (en) | 2020-02-27 | 2023-01-03 | Taiwan Semiconductor Manufacturing Co., Ltd | Semiconductor device with source and drain vias having different sizes |
US11515211B2 (en) | 2020-02-27 | 2022-11-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | Cut EPI process and structures |
TW202139270A (en) | 2020-02-27 | 2021-10-16 | 台灣積體電路製造股份有限公司 | A method of forming semiconductor structure |
US11532750B2 (en) * | 2020-02-27 | 2022-12-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and method of manufacture |
US11515216B2 (en) | 2020-02-27 | 2022-11-29 | Taiwan Semiconductor Manufacturing Co., Ltd. | Dual silicide structure and methods thereof |
CN113113311A (en) | 2020-02-27 | 2021-07-13 | 台湾积体电路制造股份有限公司 | Method for forming semiconductor device |
US11404570B2 (en) | 2020-02-27 | 2022-08-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor devices with embedded ferroelectric field effect transistors |
US11152475B2 (en) | 2020-02-27 | 2021-10-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for forming source/drain contacts utilizing an inhibitor |
TW202203344A (en) | 2020-02-28 | 2022-01-16 | 荷蘭商Asm Ip控股公司 | System dedicated for parts cleaning |
KR20210116240A (en) | 2020-03-11 | 2021-09-27 | 에이에스엠 아이피 홀딩 비.브이. | Substrate handling device with adjustable joints |
KR20210116249A (en) | 2020-03-11 | 2021-09-27 | 에이에스엠 아이피 홀딩 비.브이. | lockout tagout assembly and system and method of using same |
CN113394086A (en) | 2020-03-12 | 2021-09-14 | Asm Ip私人控股有限公司 | Method for producing a layer structure having a target topological profile |
DE102021104484A1 (en) | 2020-03-30 | 2021-09-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | CIRCUIT STRUCTURE WITH GATE CONFIGURATION |
US11588038B2 (en) | 2020-03-30 | 2023-02-21 | Taiwan Semiconductor Manufacturing Co., Ltd. | Circuit structure with gate configuration |
DE102020126060A1 (en) | 2020-03-31 | 2021-09-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | MULTI-LAYER HIGH-K GATE DIELECTRIC STRUCTURE |
US11374105B2 (en) | 2020-03-31 | 2022-06-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Nanosheet device with dipole dielectric layer and methods of forming the same |
US12022643B2 (en) | 2020-03-31 | 2024-06-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multi-layer high-k gate dielectric structure |
US11309398B2 (en) | 2020-04-01 | 2022-04-19 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor device and manufacturing method for the semiconductor device |
US11158632B1 (en) | 2020-04-01 | 2021-10-26 | Taiwan Semiconductor Manufacturing Co., Ltd | Fin-based strap cell structure for improving memory performance |
US11251073B2 (en) | 2020-04-01 | 2022-02-15 | Taiwan Semiconductor Manufacturing Co. | Selective deposition of barrier layer |
US11302796B2 (en) | 2020-04-01 | 2022-04-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of forming self-aligned source/drain metal contacts |
US11450602B2 (en) | 2020-04-01 | 2022-09-20 | Taiwan Semiconductor Manufacturing Co., Ltd. | Hybrid method for forming semiconductor interconnect structure |
US11296202B2 (en) | 2020-04-01 | 2022-04-05 | Taiwan Semiconductor Manufacturing Co., Ltd. | Memory chip structure having GAA transistors with different threshold voltages and work functions for improving performances in multiple applications |
KR20210124042A (en) | 2020-04-02 | 2021-10-14 | 에이에스엠 아이피 홀딩 비.브이. | Thin film forming method |
TW202146689A (en) | 2020-04-03 | 2021-12-16 | 荷蘭商Asm Ip控股公司 | Method for forming barrier layer and method for manufacturing semiconductor device |
TW202145344A (en) | 2020-04-08 | 2021-12-01 | 荷蘭商Asm Ip私人控股有限公司 | Apparatus and methods for selectively etching silcon oxide films |
US11177212B2 (en) | 2020-04-13 | 2021-11-16 | Taiwan Semiconductor Manufacturing Co., Ltd. | Contact formation method and related structure |
US11821078B2 (en) | 2020-04-15 | 2023-11-21 | Asm Ip Holding B.V. | Method for forming precoat film and method for forming silicon-containing film |
KR20210128343A (en) | 2020-04-15 | 2021-10-26 | 에이에스엠 아이피 홀딩 비.브이. | Method of forming chromium nitride layer and structure including the chromium nitride layer |
US11996289B2 (en) | 2020-04-16 | 2024-05-28 | Asm Ip Holding B.V. | Methods of forming structures including silicon germanium and silicon layers, devices formed using the methods, and systems for performing the methods |
US11342501B2 (en) | 2020-04-17 | 2022-05-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory cell, method of forming the same, and semiconductor device having the same |
JP2021172884A (en) | 2020-04-24 | 2021-11-01 | エーエスエム・アイピー・ホールディング・ベー・フェー | Method of forming vanadium nitride-containing layer and structure comprising vanadium nitride-containing layer |
US11342413B2 (en) | 2020-04-24 | 2022-05-24 | Taiwan Semiconductor Manufacturing Co., Ltd. | Selective liner on backside via and method thereof |
DE102020121223A1 (en) | 2020-04-24 | 2021-10-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Selective lining on back vias and their processes |
KR20210132600A (en) | 2020-04-24 | 2021-11-04 | 에이에스엠 아이피 홀딩 비.브이. | Methods and systems for depositing a layer comprising vanadium, nitrogen, and a further element |
TW202146831A (en) | 2020-04-24 | 2021-12-16 | 荷蘭商Asm Ip私人控股有限公司 | Vertical batch furnace assembly, and method for cooling vertical batch furnace |
US11121138B1 (en) | 2020-04-24 | 2021-09-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Low resistance pickup cells for SRAM |
US11764220B2 (en) | 2020-04-27 | 2023-09-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method of manufacturing a semiconductor device by patterning a serpentine cut pattern |
US11450660B2 (en) | 2020-04-27 | 2022-09-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and method of fabricating the same |
KR20210134226A (en) | 2020-04-29 | 2021-11-09 | 에이에스엠 아이피 홀딩 비.브이. | Solid source precursor vessel |
KR20210134869A (en) | 2020-05-01 | 2021-11-11 | 에이에스엠 아이피 홀딩 비.브이. | Fast FOUP swapping with a FOUP handler |
TW202147543A (en) | 2020-05-04 | 2021-12-16 | 荷蘭商Asm Ip私人控股有限公司 | Semiconductor processing system |
US11257712B2 (en) | 2020-05-13 | 2022-02-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Source/drain contact formation methods and devices |
DE102021109275A1 (en) | 2020-05-13 | 2021-11-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | GATE-ALL-AROUND DEVICES WITH SELF-ALIGNED COVER BETWEEN CHANNEL AND REAR POWER RAIL |
US11670692B2 (en) | 2020-05-13 | 2023-06-06 | Taiwan Semiconductor Manufacturing Co., Ltd. | Gate-all-around devices having self-aligned capping between channel and backside power rail |
KR20210141379A (en) | 2020-05-13 | 2021-11-23 | 에이에스엠 아이피 홀딩 비.브이. | Laser alignment fixture for a reactor system |
US11769821B2 (en) | 2020-05-15 | 2023-09-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device having a corner spacer |
TW202146699A (en) | 2020-05-15 | 2021-12-16 | 荷蘭商Asm Ip私人控股有限公司 | Method of forming a silicon germanium layer, semiconductor structure, semiconductor device, method of forming a deposition layer, and deposition system |
US11631745B2 (en) | 2020-05-15 | 2023-04-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device structure with uneven gate profile |
KR20210143653A (en) | 2020-05-19 | 2021-11-29 | 에이에스엠 아이피 홀딩 비.브이. | Substrate processing apparatus |
US11996409B2 (en) | 2020-05-20 | 2024-05-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Stacking CMOS structure |
KR20210145078A (en) | 2020-05-21 | 2021-12-01 | 에이에스엠 아이피 홀딩 비.브이. | Structures including multiple carbon layers and methods of forming and using same |
KR102702526B1 (en) | 2020-05-22 | 2024-09-03 | 에이에스엠 아이피 홀딩 비.브이. | Apparatus for depositing thin films using hydrogen peroxide |
US11929329B2 (en) | 2020-05-28 | 2024-03-12 | Taiwan Semiconductor Manufacturing Company, Ltd. | Damascene process using cap layer |
DE102020131611A1 (en) | 2020-05-28 | 2021-12-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | SEMI-CONDUCTOR DEVICE WITH AIR GAPS AND METHOD OF MANUFACTURING THEREOF |
US11410876B2 (en) | 2020-05-28 | 2022-08-09 | Taiwan Semiconductor Manufacturing Co., Ltd | Semiconductor device with air gaps and method of fabrication thereof |
US11699742B2 (en) | 2020-05-29 | 2023-07-11 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with varying numbers of channel layers and method of fabrication thereof |
US11527539B2 (en) | 2020-05-29 | 2022-12-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Four-poly-pitch SRAM cell with backside metal tracks |
US11637126B2 (en) | 2020-05-29 | 2023-04-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory device and method of forming the same |
TW202201602A (en) | 2020-05-29 | 2022-01-01 | 荷蘭商Asm Ip私人控股有限公司 | Substrate processing device |
US11302798B2 (en) | 2020-05-29 | 2022-04-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor devices with air gate spacer and air gate cap |
US11527533B2 (en) | 2020-05-29 | 2022-12-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | FinFET pitch scaling |
US11443987B2 (en) | 2020-05-29 | 2022-09-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor devices with backside air gap dielectric |
TW202212620A (en) | 2020-06-02 | 2022-04-01 | 荷蘭商Asm Ip私人控股有限公司 | Apparatus for processing substrate, method of forming film, and method of controlling apparatus for processing substrate |
US11361994B2 (en) | 2020-06-08 | 2022-06-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Fully self-aligned interconnect structure |
US11398550B2 (en) | 2020-06-15 | 2022-07-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with facet S/D feature and methods of forming the same |
US20210391470A1 (en) | 2020-06-15 | 2021-12-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Layered structure, semiconductor device including the same, and manufacturing method thereof |
US11367621B2 (en) | 2020-06-15 | 2022-06-21 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device and manufacturing method thereof |
US11637099B2 (en) | 2020-06-15 | 2023-04-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Forming ESD devices using multi-gate compatible processes |
US11282943B2 (en) | 2020-06-15 | 2022-03-22 | Taiwan Semiconductor Manufacturing Co., Ltd. | Multi-gate devices and fabricating the same with etch rate modulation |
US11316023B2 (en) | 2020-06-15 | 2022-04-26 | Taiwan Semiconductor Manufacturing Co., Ltd. | Dumbbell shaped self-aligned capping layer over source/drain contacts and method thereof |
US11631736B2 (en) | 2020-06-15 | 2023-04-18 | Taiwan Semiconductor Manufacturing Co., Ltd. | Epitaxial source/drain feature with enlarged lower section interfacing with backside via |
US11444025B2 (en) | 2020-06-18 | 2022-09-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Transistor and fabrication method thereof |
US12058867B2 (en) | 2020-06-18 | 2024-08-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory device |
TW202218133A (en) | 2020-06-24 | 2022-05-01 | 荷蘭商Asm Ip私人控股有限公司 | Method for forming a layer provided with silicon |
US11145734B1 (en) | 2020-06-29 | 2021-10-12 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with dummy fin and liner and method of forming the same |
TW202217953A (en) | 2020-06-30 | 2022-05-01 | 荷蘭商Asm Ip私人控股有限公司 | Substrate processing method |
KR102707957B1 (en) | 2020-07-08 | 2024-09-19 | 에이에스엠 아이피 홀딩 비.브이. | Method for processing a substrate |
US11233005B1 (en) | 2020-07-10 | 2022-01-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method for manufacturing an anchor-shaped backside via |
TW202219628A (en) | 2020-07-17 | 2022-05-16 | 荷蘭商Asm Ip私人控股有限公司 | Structures and methods for use in photolithography |
TW202204662A (en) | 2020-07-20 | 2022-02-01 | 荷蘭商Asm Ip私人控股有限公司 | Method and system for depositing molybdenum layers |
US11276643B2 (en) | 2020-07-22 | 2022-03-15 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with backside spacer and methods of forming the same |
US11664278B2 (en) | 2020-07-22 | 2023-05-30 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device with L-shape conductive feature and methods of forming the same |
US11532718B2 (en) | 2020-07-30 | 2022-12-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | FinFET having a gate dielectric comprising a multi-layer structure including an oxide layer with different thicknesses on side and top surfaces of the fins |
US11456211B2 (en) | 2020-07-30 | 2022-09-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming interconnect structure |
US11862701B2 (en) | 2020-07-31 | 2024-01-02 | Taiwan Semiconductor Manufacturing Co., Ltd. | Stacked multi-gate structure and methods of fabricating the same |
US11489057B2 (en) | 2020-08-07 | 2022-11-01 | Taiwan Semiconductor Manufacturing Co., Ltd. | Contact structures in semiconductor devices |
US11302816B2 (en) | 2020-08-11 | 2022-04-12 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and method for forming the same |
US12046479B2 (en) | 2020-08-13 | 2024-07-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Nitride-containing STI liner for SiGe channel |
US11374088B2 (en) | 2020-08-14 | 2022-06-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Leakage reduction in gate-all-around devices |
US11935941B2 (en) | 2020-08-14 | 2024-03-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structure and method for manufacturing thereof |
US12040177B2 (en) | 2020-08-18 | 2024-07-16 | Asm Ip Holding B.V. | Methods for forming a laminate film by cyclical plasma-enhanced deposition processes |
KR20220027026A (en) | 2020-08-26 | 2022-03-07 | 에이에스엠 아이피 홀딩 비.브이. | Method and system for forming metal silicon oxide and metal silicon oxynitride |
US11482594B2 (en) | 2020-08-27 | 2022-10-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor devices with backside power rail and method thereof |
TW202229601A (en) | 2020-08-27 | 2022-08-01 | 荷蘭商Asm Ip私人控股有限公司 | Method of forming patterned structures, method of manipulating mechanical property, device structure, and substrate processing system |
US11404321B2 (en) | 2020-08-31 | 2022-08-02 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and method of manufacturing the same |
USD990534S1 (en) | 2020-09-11 | 2023-06-27 | Asm Ip Holding B.V. | Weighted lift pin |
USD1012873S1 (en) | 2020-09-24 | 2024-01-30 | Asm Ip Holding B.V. | Electrode for semiconductor processing apparatus |
US11349002B2 (en) | 2020-09-25 | 2022-05-31 | Taiwan Semiconductor Manufacturing Company, Ltd. | Isolation structure for for isolating epitaxially grown source/drain regions and method of fabrication thereof |
US12009224B2 (en) | 2020-09-29 | 2024-06-11 | Asm Ip Holding B.V. | Apparatus and method for etching metal nitrides |
KR20220045900A (en) | 2020-10-06 | 2022-04-13 | 에이에스엠 아이피 홀딩 비.브이. | Deposition method and an apparatus for depositing a silicon-containing material |
CN114293174A (en) | 2020-10-07 | 2022-04-08 | Asm Ip私人控股有限公司 | Gas supply unit and substrate processing apparatus including the same |
TW202229613A (en) | 2020-10-14 | 2022-08-01 | 荷蘭商Asm Ip私人控股有限公司 | Method of depositing material on stepped structure |
KR20220053482A (en) | 2020-10-22 | 2022-04-29 | 에이에스엠 아이피 홀딩 비.브이. | Method of depositing vanadium metal, structure, device and a deposition assembly |
US11658119B2 (en) | 2020-10-27 | 2023-05-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Backside signal interconnection |
TW202223136A (en) | 2020-10-28 | 2022-06-16 | 荷蘭商Asm Ip私人控股有限公司 | Method for forming layer on substrate, and semiconductor processing system |
US12107087B2 (en) | 2020-10-30 | 2024-10-01 | Taiwan Semiconductor Manufacturing Company, Ltd | Semiconductor device with gate isolation structure and method for forming the same |
US11735470B2 (en) | 2020-11-13 | 2023-08-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method for forming semiconductor device structure with source/drain contact |
US11482451B2 (en) | 2020-11-20 | 2022-10-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Interconnect structures |
TW202235649A (en) | 2020-11-24 | 2022-09-16 | 荷蘭商Asm Ip私人控股有限公司 | Methods for filling a gap and related systems and devices |
TW202235675A (en) | 2020-11-30 | 2022-09-16 | 荷蘭商Asm Ip私人控股有限公司 | Injector, and substrate processing apparatus |
US11946137B2 (en) | 2020-12-16 | 2024-04-02 | Asm Ip Holding B.V. | Runout and wobble measurement fixtures |
TW202231903A (en) | 2020-12-22 | 2022-08-16 | 荷蘭商Asm Ip私人控股有限公司 | Transition metal deposition method, transition metal layer, and deposition assembly for depositing transition metal on substrate |
US11670681B2 (en) | 2021-01-14 | 2023-06-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming fully strained channels |
US11658216B2 (en) | 2021-01-14 | 2023-05-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method and structure for metal gate boundary isolation |
US12089414B2 (en) | 2021-01-15 | 2024-09-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory device and method of forming the same |
US12057341B2 (en) | 2021-01-27 | 2024-08-06 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device with gate cut structure and method of forming the same |
US11538927B2 (en) | 2021-01-28 | 2022-12-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Nanostructures and method for manufacturing the same |
US11621197B2 (en) | 2021-02-15 | 2023-04-04 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device with gate cut feature and method for forming the same |
US11538858B2 (en) | 2021-03-05 | 2022-12-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory device, method of forming the same, and memory array |
US11876119B2 (en) | 2021-03-05 | 2024-01-16 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device with gate isolation features and fabrication method of the same |
US11605558B2 (en) | 2021-03-26 | 2023-03-14 | Taiwan Semiconductor Manufacturing Co., Ltd. | Integrated circuit interconnect structure having discontinuous barrier layer and air gap |
US11482518B2 (en) | 2021-03-26 | 2022-10-25 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor structures having wells with protruding sections for pickup cells |
US11749729B2 (en) | 2021-03-31 | 2023-09-05 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device, integrated circuit component and manufacturing methods thereof |
US11901228B2 (en) | 2021-03-31 | 2024-02-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Self-aligned scheme for semiconductor device and method of forming the same |
US11646346B2 (en) | 2021-04-08 | 2023-05-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Contact structure with air spacer for semiconductor device and method for forming the same |
US11784228B2 (en) | 2021-04-09 | 2023-10-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Process and structure for source/drain contacts |
US11710664B2 (en) | 2021-04-15 | 2023-07-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor structure with backside via contact and a protection liner layer |
US11848372B2 (en) | 2021-04-21 | 2023-12-19 | Taiwan Semiconductor Manufacturing Co., Ltd. | Method and structure for reducing source/drain contact resistance at wafer backside |
US11908701B2 (en) | 2021-04-22 | 2024-02-20 | Taiwan Semiconductor Manufacturing Company, Ltd. | Patterning method and manufacturing method of semiconductor device |
US12010928B2 (en) | 2021-04-23 | 2024-06-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory cell, semiconductor device having the same, and methods of manufacturing the same |
US11737287B2 (en) | 2021-04-23 | 2023-08-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Memory device, method of forming the same, and semiconductor device having the same |
USD980813S1 (en) | 2021-05-11 | 2023-03-14 | Asm Ip Holding B.V. | Gas flow control plate for substrate processing apparatus |
USD981973S1 (en) | 2021-05-11 | 2023-03-28 | Asm Ip Holding B.V. | Reactor wall for substrate processing apparatus |
USD980814S1 (en) | 2021-05-11 | 2023-03-14 | Asm Ip Holding B.V. | Gas distributor for substrate processing apparatus |
USD1023959S1 (en) | 2021-05-11 | 2024-04-23 | Asm Ip Holding B.V. | Electrode for substrate processing apparatus |
US11792977B2 (en) | 2021-05-13 | 2023-10-17 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor memory structure |
US11810919B2 (en) | 2021-06-17 | 2023-11-07 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device structure with conductive via structure and method for forming the same |
US11996321B2 (en) | 2021-06-17 | 2024-05-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor structure and method for forming the same |
US12113113B2 (en) | 2021-07-29 | 2024-10-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device with a core-shell feature and method for forming the same |
US12119345B2 (en) | 2021-08-06 | 2024-10-15 | Taiwan Semiconductor Manufacturing Company Ltd. | Semiconductor structure and method for forming the same |
US11957070B2 (en) | 2021-08-06 | 2024-04-09 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device, memory cell and method of forming the same |
US12062692B2 (en) | 2021-08-27 | 2024-08-13 | Taiwan Semiconductor Manufacturing Company, Ltd. | Tapered dielectric layer for preventing electrical shorting between gate and back side via |
US11996453B2 (en) | 2021-08-27 | 2024-05-28 | Taiwan Semiconductor Manufacturing Company, Ltd. | Introducing fluorine to gate after work function metal deposition |
US12074063B2 (en) | 2021-08-30 | 2024-08-27 | Taiwan Semiconductor Manufacturing Company, Ltd. | Contact formation method and related structure |
USD990441S1 (en) | 2021-09-07 | 2023-06-27 | Asm Ip Holding B.V. | Gas flow control plate |
US12080769B2 (en) | 2022-02-15 | 2024-09-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Contact structure with silicide and method for forming the same |
US12046476B2 (en) | 2022-03-25 | 2024-07-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Wet etching chemistry and method of forming semiconductor device using the same |
Family Cites Families (25)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3909304A (en) | 1974-05-03 | 1975-09-30 | Western Electric Co | Method of doping a semiconductor body |
US7294563B2 (en) * | 2000-08-10 | 2007-11-13 | Applied Materials, Inc. | Semiconductor on insulator vertical transistor fabrication and doping process |
US6838728B2 (en) | 2001-08-09 | 2005-01-04 | Amberwave Systems Corporation | Buried-channel devices and substrates for fabrication of semiconductor-based devices |
KR100517559B1 (en) | 2003-06-27 | 2005-09-28 | 삼성전자주식회사 | Fin field effect transistor and method for forming of fin therein |
US7132338B2 (en) | 2003-10-10 | 2006-11-07 | Applied Materials, Inc. | Methods to fabricate MOSFET devices using selective deposition process |
WO2005112129A1 (en) | 2004-05-13 | 2005-11-24 | Fujitsu Limited | Semiconductor device and process for fabricating same, and process for producing semiconductor substrate |
US7112848B2 (en) | 2004-09-13 | 2006-09-26 | Taiwan Semiconductor Manufacturing Company, Ltd. | Thin channel MOSFET with source/drain stressors |
US7309660B2 (en) | 2004-09-16 | 2007-12-18 | International Business Machines Corporation | Buffer layer for selective SiGe growth for uniform nucleation |
US7518196B2 (en) * | 2005-02-23 | 2009-04-14 | Intel Corporation | Field effect transistor with narrow bandgap source and drain regions and method of fabrication |
US7579617B2 (en) * | 2005-06-22 | 2009-08-25 | Fujitsu Microelectronics Limited | Semiconductor device and production method thereof |
US7508031B2 (en) | 2005-07-01 | 2009-03-24 | Synopsys, Inc. | Enhanced segmented channel MOS transistor with narrowed base regions |
JP2007157788A (en) | 2005-11-30 | 2007-06-21 | Toshiba Corp | Semiconductor device |
US7525160B2 (en) | 2005-12-27 | 2009-04-28 | Intel Corporation | Multigate device with recessed strain regions |
JP2007194336A (en) | 2006-01-18 | 2007-08-02 | Sumco Corp | Method for manufacturing semiconductor wafer |
US8124473B2 (en) | 2007-04-12 | 2012-02-28 | Advanced Micro Devices, Inc. | Strain enhanced semiconductor devices and methods for their fabrication |
US7781799B2 (en) * | 2007-10-24 | 2010-08-24 | Taiwan Semiconductor Manufacturing Company, Ltd. | Source/drain strained layers |
JP2009164454A (en) | 2008-01-09 | 2009-07-23 | Renesas Technology Corp | Method of manufacturing semiconductor device, and semiconductor device |
US7776699B2 (en) * | 2008-02-05 | 2010-08-17 | Chartered Semiconductor Manufacturing, Ltd. | Strained channel transistor structure and method |
US7863201B2 (en) | 2008-03-24 | 2011-01-04 | Samsung Electronics Co., Ltd. | Methods of forming field effect transistors having silicided source/drain contacts with low contact resistance |
CN101853882B (en) | 2009-04-01 | 2016-03-23 | 台湾积体电路制造股份有限公司 | There is the high-mobility multiple-gate transistor of the switch current ratio of improvement |
US8598003B2 (en) * | 2009-12-21 | 2013-12-03 | Intel Corporation | Semiconductor device having doped epitaxial region and its methods of fabrication |
US8338259B2 (en) | 2010-03-30 | 2012-12-25 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device with a buried stressor |
US8551845B2 (en) * | 2010-09-21 | 2013-10-08 | International Business Machines Corporation | Structure and method for increasing strain in a device |
US8946006B2 (en) | 2010-10-28 | 2015-02-03 | International Business Machines Corporation | Replacement gate MOSFET with raised source and drain |
US8785285B2 (en) | 2012-03-08 | 2014-07-22 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor devices and methods of manufacture thereof |
-
2012
- 2012-03-08 US US13/415,710 patent/US8785285B2/en active Active
- 2012-05-14 KR KR1020120051052A patent/KR101386858B1/en active IP Right Grant
- 2012-12-28 CN CN201210586984.7A patent/CN103311124B/en active Active
-
2014
- 2014-07-02 US US14/322,298 patent/US8866188B1/en active Active
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140070316A1 (en) * | 2012-09-13 | 2014-03-13 | International Business Machines Corporation | Replacement source/drain for 3d cmos transistors |
US9105741B2 (en) * | 2012-09-13 | 2015-08-11 | International Business Machines Corporation | Method of replacement source/drain for 3D CMOS transistors |
US10727347B2 (en) | 2016-12-29 | 2020-07-28 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and a method for fabricating the same |
US11355638B2 (en) | 2016-12-29 | 2022-06-07 | Taiwan Semiconductor Manufacturing Co., Ltd. | Semiconductor device and a method for fabricating the same |
US10593672B2 (en) * | 2018-01-08 | 2020-03-17 | International Business Machines Corporation | Method and structure of forming strained channels for CMOS device fabrication |
US10756088B2 (en) * | 2018-01-08 | 2020-08-25 | International Business Machines Corporation | Method and structure of forming strained channels for CMOS device fabrication |
US10943902B2 (en) | 2018-01-08 | 2021-03-09 | International Business Machines Corporation | Forming strained channels for CMOS device fabrication |
Also Published As
Publication number | Publication date |
---|---|
US20130234203A1 (en) | 2013-09-12 |
KR20130103265A (en) | 2013-09-23 |
CN103311124B (en) | 2015-10-21 |
CN103311124A (en) | 2013-09-18 |
US8866188B1 (en) | 2014-10-21 |
KR101386858B1 (en) | 2014-04-17 |
US8785285B2 (en) | 2014-07-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8866188B1 (en) | Semiconductor devices and methods of manufacture thereof | |
US11721762B2 (en) | Fin field effect transistor (FinFET) device and method for forming the same | |
TWI749102B (en) | FinFET AND METHOD FOR MANUFACTURING THE SAME | |
KR101857917B1 (en) | Semiconductor structure and manufacturing method thereof | |
US9799570B1 (en) | Fabrication of vertical field effect transistors with uniform structural profiles | |
US8679925B2 (en) | Methods of manufacturing semiconductor devices and transistors | |
KR101653464B1 (en) | Integrated circuit structure with substrate isolation and un-doped channel | |
US11088248B2 (en) | LDD-free semiconductor structure and manufacturing method of the same | |
KR101372052B1 (en) | Finfet body contact and method of making same | |
CN102983165B (en) | FinFET design controlling channel thickness | |
US10325817B2 (en) | Semiconductor fin patterning techniques to achieve uniform fin profiles for fin field effect transistors | |
US9373697B2 (en) | Spacer replacement for replacement metal gate semiconductor devices | |
US10388651B2 (en) | Shallow trench isolation recess process flow for vertical field effect transistor fabrication | |
US20170141220A1 (en) | Integrated Circuit Structure with Substrate Isolation and Un-Doped Channel | |
US9673295B2 (en) | Contact resistance optimization via EPI growth engineering | |
EP3244440A1 (en) | Semiconductor structure and fabrication method thereof | |
KR20100073416A (en) | Semiconductor device and method for manufacturing the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551) Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |