US20140099488A1 - Printed wiring board and method for manufacturing printed wiring board - Google Patents

Printed wiring board and method for manufacturing printed wiring board Download PDF

Info

Publication number
US20140099488A1
US20140099488A1 US14/102,947 US201314102947A US2014099488A1 US 20140099488 A1 US20140099488 A1 US 20140099488A1 US 201314102947 A US201314102947 A US 201314102947A US 2014099488 A1 US2014099488 A1 US 2014099488A1
Authority
US
United States
Prior art keywords
layer
resin insulation
printed wiring
wiring board
core substrate
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US14/102,947
Inventor
Naohiko YAJIMA
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Ibiden Co Ltd
Original Assignee
Ibiden Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Ibiden Co Ltd filed Critical Ibiden Co Ltd
Priority to US14/102,947 priority Critical patent/US20140099488A1/en
Publication of US20140099488A1 publication Critical patent/US20140099488A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/0097Processing two or more printed circuits simultaneously, e.g. made from a common substrate, or temporarily stacked circuit boards
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/03Use of materials for the substrate
    • H05K1/0313Organic insulating material
    • H05K1/0353Organic insulating material consisting of two or more materials, e.g. two or more polymers, polymer + filler, + reinforcement
    • H05K1/036Multilayers with layers of different types
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/38Improvement of the adhesion between the insulating substrate and the metal
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4644Manufacturing multilayer circuits by building the multilayer layer by layer, i.e. build-up multilayer circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16151Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/16221Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/16225Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/16227Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation the bump connector connecting to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32151Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/32221Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/32225Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • H01L2224/73204Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/91Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
    • H01L2224/92Specific sequence of method steps
    • H01L2224/921Connecting a surface with connectors of different types
    • H01L2224/9212Sequential connecting processes
    • H01L2224/92122Sequential connecting processes the first connecting process involving a bump connector
    • H01L2224/92125Sequential connecting processes the first connecting process involving a bump connector the second connecting process involving a layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/35Mechanical effects
    • H01L2924/351Thermal stress
    • H01L2924/3511Warping
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/15Position of the PCB during processing
    • H05K2203/1536Temporarily stacked PCBs
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T428/00Stock material or miscellaneous articles
    • Y10T428/24Structurally defined web or sheet [e.g., overall dimension, etc.]
    • Y10T428/24942Structurally defined web or sheet [e.g., overall dimension, etc.] including components having same physical characteristic in differing degree
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T428/00Stock material or miscellaneous articles
    • Y10T428/249921Web or sheet containing structurally defined element or component
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10TTECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
    • Y10T428/00Stock material or miscellaneous articles
    • Y10T428/31504Composite [nonstructural laminate]

Definitions

  • the present invention relates to a printed wiring board having a buildup layer on both surfaces of a core substrate and to a method for manufacturing such a printed wiring board.
  • Japanese Laid-Open Patent Publication No. 2010-87524 a laminated wiring section is formed on a reinforcing substrate using a buildup method, and a printed wiring board is manufactured by removing the laminated wiring section from the reinforcing substrate.
  • Japanese Laid-Open Patent Publication No. 2004-95851 describes in its FIGS. 1 , 6 and 9 forming a buildup layer on upper and lower surfaces of a core substrate. In addition, the number of insulation layers is the same on the upper and lower surfaces of the core substrate. The entire contents of these publications are incorporated herein by reference.
  • a method for manufacturing a printed wiring board includes laminating a first core substrate and a second core substrate, forming a first upper buildup layer on a surface of the first core substrate, forming a second upper buildup layer on a surface of the second core substrate, separating the first core substrate and the second core substrate from each other, laminating the first upper buildup layer formed on the first core substrate and the second upper buildup layer formed on the second core substrate, forming a first lower buildup layer on the opposite surface of the first core substrate, forming a second lower buildup layer on the opposite surface of the second core substrate, and separating the first upper buildup layer and the second upper buildup layer.
  • a printed wiring board has a core substrate having a first surface and a second surface on the opposite side of the first surface, an upper buildup layer formed on the first surface of the core substrate and having an outermost resin insulation layer, and a lower buildup layer formed on the second surface of the core substrate and having an outermost resin insulation layer.
  • the outermost resin insulation layer of the upper buildup layer contains a material which is different from a material of the outermost resin insulation layer of the lower buildup layer.
  • a printed wiring board has a core substrate having a first surface and a second surface on the opposite side of the first surface, an upper buildup layer formed on the first surface of the core substrate and including resin insulation layers, and a lower buildup layer formed on the second surface of the core substrate and including one or more resin insulation layers.
  • the resin insulation layers in the upper buildup layer include an outermost resin insulating layer
  • the resin insulation layer or layers in the lower buildup layer include an outermost resin insulating layer
  • the resin insulation layers in the upper buildup layer have a greater number of layers than the resin insulation layer or layers in the lower buildup layer.
  • FIGS. 1(A)-1(F) are views of steps showing a method for manufacturing a printed wiring board according to a first embodiment of the present invention
  • FIGS. 2(A)-2(D) are views of steps showing the method for manufacturing a printed wiring board according to the first embodiment
  • FIGS. 3(A)-3(C) are views of steps showing the method for manufacturing a printed wiring board according to the first embodiment
  • FIGS. 4(A)-4(C) are views of steps showing the method for manufacturing a printed wiring board according to the first embodiment
  • FIGS. 5(A)-5(B) are views of steps showing the method for manufacturing a printed wiring board according to the first embodiment
  • FIGS. 6(A)-6(B) are views of steps showing the method for manufacturing a printed wiring board according to the first embodiment
  • FIGS. 7(A)-7(B) are views of steps showing the method for manufacturing a printed wiring board according to the first embodiment
  • FIGS. 8(A)-8(B) are views showing a step in the method for manufacturing a printed wiring board according to the first embodiment and the printed wiring board;
  • FIGS. 9(A)-9(B) are applied examples of a printed wiring board according to the first embodiment
  • FIGS. 10(A)-10(B) are views of steps showing a method for manufacturing a printed wiring board according to a modified example of the first embodiment
  • FIGS. 11(A)-11(B) are views of steps showing the method for manufacturing a printed wiring board according to the modified example of the first embodiment
  • FIG. 12 is a plan view of a prepreg to be used in the modified example of the first embodiment
  • FIGS. 13(A)-13(D) are views of steps showing a method for manufacturing a printed wiring board according to a second embodiment
  • FIGS. 14(A)-14(C) are views of steps showing the method for manufacturing a printed wiring board according to the second embodiment
  • FIGS. 15(A)-15(C) are views of steps showing the method for manufacturing a printed wiring board according to the second embodiment
  • FIG. 16 is a view of steps showing the method for manufacturing a printed wiring board according to the second embodiment
  • FIGS. 17(A)-17(B) are views of steps showing the method for manufacturing a printed wiring board according to the second embodiment
  • FIGS. 18(A)-18(B) are views of steps showing the method for manufacturing a printed wiring board according to the second embodiment
  • FIGS. 19(A)-19(B) are views of steps showing the method for manufacturing a printed wiring board according to the second embodiment
  • FIGS. 20(A)-20(B) are views showing a printed wiring board according to the second embodiment and its applied example
  • FIG. 21 is a view to illustrate warping of a printed wiring board.
  • FIGS. 22(A)-22(C) are views showing a method for manufacturing a core substrate and the core substrate.
  • FIG. 8(B) shows a cross-sectional view of printed wiring board 10 according to a first embodiment of the present invention.
  • FIG. 9(A) shows printed wiring board ( 10 X) having solder bumps.
  • FIG. 9(B) is an applied example of printed wiring board 10 .
  • Printed wiring board 10 has core substrate 30 , upper buildup layer (first buildup layer) ( 50 A) formed on first surface ( 30 F) of the core substrate, and lower buildup layer (second buildup layer) ( 50 B) formed on second surface ( 30 S) of the core substrate.
  • Conductive layer ( 22 U) is formed on first surface ( 30 F) of insulative substrate (resin substrate) 20 .
  • Conductive layer ( 22 U) has conductive circuit ( 34 A) and cover circuit ( 29 U) on a through-hole conductor.
  • Conductive layer ( 22 D) is formed on the second surface of core substrate 30 .
  • Conductive layer ( 22 D) has conductive circuit ( 34 B) and cover circuit ( 29 D) on a through-hole conductor.
  • Conductive layer ( 22 U) and conductive layer ( 22 D) are connected by through-hole conductor 36 .
  • Core substrate 30 is formed with insulative substrate 20 , conductive layers ( 22 U, 22 D) on the insulative substrate, and through-hole conductor 36 .
  • the first surface of the core substrate corresponds to the first surface of the insulative substrate, and the second surface of the core substrate corresponds to the second surface of the insulative substrate.
  • the first buildup layer has resin insulation layer ( 50 U) on the core substrate and outermost resin insulation layer ( 150 U) on resin insulation layer ( 50 U). Also, the first buildup layer has conductive layer ( 58 U) on resin insulation layer ( 50 U) and conductive layer ( 158 U) on outermost resin insulation layer ( 150 U). Conductive layer ( 58 U) includes conductive circuit ( 58 M) and via land ( 58 L). Resin insulation layer ( 50 U) has via conductor ( 60 U), and conductive layer ( 22 U) and conductive layer ( 58 U) are connected by via conductor ( 60 U).
  • outermost resin insulation layer ( 150 U) has via conductor ( 160 U), and conductive layer ( 58 U) and conductive layer ( 158 U) are connected by via conductor ( 160 U).
  • Conductive layer ( 158 U) includes via land ( 158 L).
  • the second buildup layer has outermost resin insulation layer ( 150 D) on the core substrate and conductive layer ( 258 D) on outermost resin insulation layer ( 150 D).
  • Conductive layer ( 258 D) includes conductive circuit 258 and via land ( 258 L).
  • Outermost resin insulation layer ( 150 D) has via conductor ( 260 D), and conductive layer ( 22 D) on the core substrate and conductive layer ( 258 D) are connected by via conductor ( 260 D).
  • solder resist 70 is formed on the second buildup layer to expose terminal ( 260 T) for connection with a motherboard. Solder resist is not formed on the first buildup layer. The upper surface of outermost resin insulation layer ( 150 U) of the first buildup layer is exposed. Via conductor ( 160 U) and via land ( 158 L) surrounding the via conductor work as a pad for mounting an IC chip. No conductive circuit is formed on outermost resin insulation layer ( 150 U) of the first buildup layer in the first embodiment, and conductive layer ( 158 U) is formed only with via lands.
  • printed wiring board 10 may warp as shown in FIG. 21 .
  • warping as shown in FIG. 21 is reduced.
  • Solder bump ( 76 A) is formed on a pad, and solder bump ( 76 B) is formed on a terminal ( FIG. 9(A) ).
  • the upper buildup layer corresponds to the first buildup layer
  • the lower buildup layer corresponds to the second buildup layer.
  • the numbers of resin insulation layers are different in the first buildup layer and the second buildup layer.
  • IC chip 90 is mounted on the first buildup layer
  • printed wiring board 10 is mounted on a motherboard through terminal ( 260 T) formed on the second buildup layer. Since an IC chip is mounted on the first buildup layer, the numbers of wiring lines and via conductors formed in the first buildup layer are greater than the numbers of wiring lines and via conductors formed in the second buildup layer.
  • the number of resin insulation layers is determined according to the required numbers of wiring lines and via conductors.
  • the number of resin insulation layers in the first buildup layer is greater than the number of resin insulation layers in the second buildup layer.
  • Strength is improved in the second buildup layer of a printed wiring board in the first embodiment.
  • a printed wiring board according to the first embodiment has higher connection reliability with a motherboard. Since power is supplied to an IC chip quickly when a printed wiring board is thin, a printed wiring board according to the first embodiment is suitable for a printed wiring board to mount a high-speed IC chip. Also, since the number of resin insulation layers is small, warping or undulation decreases in the printed wiring board. In addition, since the upper buildup layer tends to be made flat, the mounting reliability of an IC chip is enhanced.
  • the difference is preferred to be one between the number of resin insulation layers in the first buildup layer and the number of resin insulation layers in the second buildup layer. If the difference is two or greater, the upper and lower surfaces of the core substrate become unbalanced, and it may become difficult to design circuits.
  • the material of the outermost resin insulation layer of the first buildup layer is preferred to be different from the material of the outermost resin insulation layer of the second buildup layer.
  • Physical properties such as the thermal expansion coefficient (CTE) and the elastic modulus of the outermost resin insulation layer of the first buildup layer are preferred to be closer to those of the IC chip, and physical properties such as the thermal expansion coefficient and the elastic modulus of the outermost resin insulation layer of the second buildup layer are preferred to be closer to those of the motherboard.
  • Connection reliability is enhanced between printed wiring board 10 and the IC chip and between printed wiring board 10 and the motherboard. In addition, cracking seldom occurs in resin insulation layers and conductive layers of printed wiring board 10 .
  • the CTE of the outermost resin insulation layer of the first buildup layer is preferred to be lower than the CTE of the outermost resin insulation layer of the second buildup layer.
  • the elastic modulus of the outermost resin insulation layer of the first buildup layer is preferred to be greater than that of the outermost resin insulation layer of the second buildup layer.
  • the outermost resin insulation layer of the first buildup layer contains reinforcing material such as glass cloth, and the outermost resin insulation layer of the second buildup layer does not contain reinforcing material such as glass cloth. S-glass is preferred as the material of glass cloth.
  • outermost resin insulation layers of the first and second buildup layers may contain inorganic particles such as silica, and the amount of silica in the outermost resin insulation layer of the first buildup layer is greater than the amount of silica in the outermost resin insulation layer of the second buildup layer.
  • the inorganic particles in the outermost resin insulation layer of the first buildup layer are preferred to include larger-diameter inorganic particles and smaller-diameter inorganic particles, whereas the inorganic particles in the outermost resin insulation layer of the second buildup layer are preferred to include either larger-diameter inorganic particles or smaller-diameter inorganic particles.
  • the amount of inorganic particles increases in the outermost resin insulation layer of the first buildup layer.
  • diameters indicate average particle diameters, and the smaller diameter is preferred to be in the range of 0.05 ⁇ m to 0.5 ⁇ m, and the larger diameter is preferred to be in the range of 1 ⁇ m to 10 ⁇ m,
  • the outermost resin insulation layer of the first buildup layer may contain reinforcing material and inorganic particles described above.
  • Resin substrate 20 of core substrate 30 contains reinforcing material such as glass cloth. E-glass is preferred as the material of the reinforcing material.
  • the insulative substrate of the core substrate contains reinforcing material made of E-glass
  • a resin insulation layer in the second buildup layer does not contain reinforcing material, physical properties change in the first buildup layer, the core substrate and the second buildup layer in that order from the physical properties of the IC chip to those of the motherboard. Accordingly, connection reliability is enhanced between the printed wiring board and the IC chip and between the printed wiring board and the motherboard.
  • the insulative substrate may further contain inorganic particles.
  • a resin insulation layer other than the outermost resin insulation layer may or may not contain reinforcing material. Reinforcing material made of S-glass is preferred for the reinforcing material.
  • a resin insulation layer other than the outermost resin insulation layer contains reinforcing material, physical properties of the first buildup layer come closer to those of the IC chip, enhancing connection reliability between the IC chip and printed wiring board 10 .
  • a resin insulation layer other than the outermost resin insulation layer does not contain reinforcing material, fine via conductors (via conductors of 60 ⁇ m or smaller) are formed in the resin insulation layer other than the outermost resin insulation layer.
  • resin insulation layer ( 50 U) made of ABF resin without core material (brand name: ABF-45SH made by Ajinomoto), is formed on first surface ( 30 F) of core substrate 30 .
  • Outermost resin insulation layer ( 150 U) contains S-glass reinforcing material and inorganic particles.
  • aramid fiber may be listed in addition to glass cloth. Because of reinforcing material (core material) and inorganic particles contained in outermost resin insulation layer 150 of the first buildup layer, the thermal expansion coefficient comes closer to that of IC chip 90 .
  • the CTE of the second buildup layer is greater than the CTE of the core substrate.
  • the CTE of the first buildup layer is lower than the CTE of the core substrate.
  • the elastic modulus of the second buildup layer is lower than that of the core substrate.
  • the elastic modulus of the first buildup layer is preferred to be higher than that of the core substrate.
  • the elastic modulus and CTE of the core substrate are the values obtained in cured resin substrate 20 .
  • printed wiring board 10 of the first embodiment the number of resin insulation layers in first buildup layer ( 50 A) on which to mount IC chip 90 is greater than the number of resin insulation layers in second buildup layer ( 50 B). Therefore, due to the curing contraction of resin insulation layers, printed wiring board 10 tends to warp by scores of microns at room temperature.
  • the direction of warping is shown in FIG. 21 .
  • printed wiring board 10 is placed on a flat board so that the first buildup layer is set in an upward direction.
  • the printed wiring board warps in such a way that the center of the printed wiring board (an IC chip mounting position) is recessed.
  • the amount of warping (H) is 0 ⁇ 50 ⁇ m.
  • gap (G) is enlarged between printed wiring board 10 and IC chip 90 ( FIG. 9(B) ).
  • the gap is the distance between a pad and an electrode of the IC chip.
  • the height of solder bump ( 76 A) becomes greater, increasing the absorption amount of thermal stress by solder bump ( 76 A). Accordingly, connection reliability is enhanced between the IC chip and the printed wiring board. Also, it is easier to fill underfill 88 between IC chip 90 and printed wiring board 10 .
  • solder-resist layer 70 is formed on second buildup layer ( 50 B) having fewer resin insulation layers. Accordingly, the amounts of resin curing contraction come closer to each other on the upper and lower sides of the core substrate. Warping is reduced in the printed wiring board.
  • FIGS. 1 ⁇ 8 show a method for manufacturing printed wiring board 10 according to the first embodiment.
  • Copper-clad laminate ( 20 ⁇ ) is prepared, where copper foil 22 with a thickness of 3 ⁇ 36 ⁇ m is laminated on both surfaces of insulative substrate 20 (insulative substrate or resin substrate) with a thickness of 0.04 ⁇ 0.2 mm ( FIG. 1(A) ).
  • First penetrating hole 24 is formed in the copper-clad laminate using a drill (FIG. 1 (B)), electroless plated film 25 is formed by an electroless plating treatment, electrolytic plated film 26 is formed by an electrolytic plating treatment, and through-hole conductor 36 is formed in penetrating hole 24 ( FIG. 1(C) ).
  • conductive layers ( 22 U, 22 D) are formed on the core substrate ( FIG. 1(E) ).
  • Core substrate 30 is completed.
  • the core substrate has first surface ( 30 F) and second surface ( 30 S) opposite the first surface.
  • Conductive layers ( 22 U, 22 D) include land ( 29 L) of through-hole conductor 36 .
  • a sheet of prepreg 80 , two core substrates ( 30 , 30 ) (first core substrate ( 30 A) and second core substrate ( 30 B)) and two copper foils ( 82 , 82 ) are prepared.
  • the prepreg and core substrates are substantially the same size, and copper foils 82 are smaller than the core substrates. However, the copper foil is larger than the region where conductive layer ( 22 D) is formed. Copper foils ( 82 , 82 ) are laminated on both surfaces of the prepreg. The prepreg is sandwiched by two copper foils ( 82 , 82 ).
  • Core substrates 30 sandwich copper foils ( 82 , 82 ) and prepreg 80 in such a way that second surfaces ( 30 S) of two core substrates face each other ( FIG. 1(F) ). Copper foils 82 cover conductive layers ( 22 U, 22 D), but the peripheral portions of the core substrates are exposed from the copper foils. The insulative substrates are left exposed by the copper foils. Then, thermal pressing is conducted so that two core substrates are laminated by prepreg 80 ( FIG. 2(A) ). The insulative substrates exposed from the copper foils are adhered by the prepreg. The periphery of the insulative substrate of the first core substrate is bonded to the periphery of the insulative substrate of the second core substrate.
  • Laminate ( 100 L) is completed.
  • the first surface of a core substrate is set in an outward direction.
  • each treatment is conducted on laminate ( 100 L) where two core substrates are laminated. Therefore, even if the thickness of each insulative substrate is small, since the thickness of laminate ( 100 L) is great, warping is slight in laminate ( 100 L) during a lamination step, laser step, patterning step or the like. Even if the thickness of each insulative substrate is small, the film thickness of a resin insulation layer and the film thickness of a conductive layer are made uniform according to the first embodiment. Impedance is controlled. Fine conductive circuits are formed. Buildup layers are made flat.
  • Resin insulation layer (inner resin insulation layer) ( 50 U) is formed on first surfaces ( 30 F) of both core substrates ( 30 A, 30 B) ( FIG. 2(B) ).
  • Resin insulation layer ( 50 U) is made of inorganic particles such as silica and of resin such as epoxy resin.
  • Resin insulation layer ( 50 U) may further contain reinforcing material.
  • a laser is used to form openings 51 in resin insulation layers ( 50 U) ( FIG. 2(C) ). Then, surfaces of resin insulation layers are roughened (not shown in the drawings).
  • Electroless plated film 52 is formed on surfaces of resin insulation layers ( 50 U) and openings 51 ( FIG. 2(D) ).
  • Plating resist 54 with a predetermined pattern is formed on electroless plated film 52 ( FIG. 3(A) ).
  • Electrolytic plated film 56 is formed on the electroless plated film exposed from the plating resist ( FIG. 3(B) ).
  • Outermost resin insulation layer ( 150 U) is formed on resin insulation layers ( 50 U) and conductive layers ( 58 U) ( FIG. 4(A) ). Outermost resin insulation layer ( 150 U) is made of inorganic particles such as silica, glass cloth made of S-glass, and epoxy resin.
  • via conductors ( 160 U) and via lands ( 158 L) are formed ( FIG. 4(B) ).
  • Pad (P) made of a via conductor and a land is formed.
  • No solder-resist layer is formed on the surfaces of outermost resin insulation layers ( 150 U).
  • First buildup layers are formed on the core substrates, and intermediate substrate ( 2000 A) is completed. On the first surface of the first core substrate and on the first surface of the second core substrate, buildup layers are formed to have the same number of resin insulation layers and the same number of conductive layers.
  • intermediate substrate ( 2000 A) is symmetrical at prepreg 80 , warping is slight in the intermediate substrate.
  • the surface on which to mount an IC chip is made flat.
  • the inner resin insulation layer on the first surface of the first core substrate is preferred to be made of the same material as that of the inner resin insulation layer on the first surface of the second core substrate; and the outermost resin insulation layer on the first surface of the first core substrate is preferred to be made of the same material as that of the outermost resin insulation layer on the first surface of the second core substrate.
  • the conductive layer formed on the inner resin insulation layer on the first surface of the first core substrate is preferred to be designed the same as the conductive layer formed on the inner resin insulation layer on the first surface of the second core substrate; and the conductive layer formed on the outermost resin insulation layer on the first surface of the first core substrate is preferred to be designed the same as the conductive layer formed on the outermost resin insulation layer on the first surface of the second core substrate. Warping is slight in the intermediate substrate.
  • the intermediate substrate is cut along the (X 1 -X 1 ) lines in FIG. 4(B) which are located inside copper foils 82 so that two core substrates are separated ( FIG. 4(C) ).
  • the copper foils and prepreg are removed from the second surfaces of the core substrates.
  • the copper foils and prepreg are integrated so that they are removed from the core substrates at the same time.
  • Two single-sided buildup substrates (BU 1 , BU 2 ) are obtained.
  • a sheet of prepreg 180 , two copper foils ( 182 , 182 ) and two single-sided buildup substrates (BU 1 , BU 2 ) are prepared.
  • the prepreg and the single-sided buildup substrates are substantially the same size, and copper foils 182 are smaller than the single-sided buildup substrates.
  • Two single-sided buildup substrates, two copper foils and a sheet of prepreg are laminated.
  • the prepreg is sandwiched by two copper foils.
  • Single-sided buildup substrates sandwich copper foils ( 182 , 182 ) and prepreg 180 in such a way that the core substrates of two single-sided buildup substrates face each other ( FIG. 5(A) ).
  • Copper foil 182 covers conductive layer ( 158 U), but the peripheral portion of the outermost resin insulation layer is exposed from the copper foil. The periphery of the outermost resin insulation layer is left exposed by the copper foil. Then, thermal pressing is conducted to laminate two single-sided buildup substrates (BU 1 , BU 2 ) by prepreg 180 ( FIG. 5(B) ). The outermost resin insulation layers exposed from copper foils are adhered by the prepreg. The periphery of the outermost resin insulation layer of first single-sided buildup substrate (BU 1 ) is bonded to the periphery of the outermost resin insulation layer of second single-sided buildup substrate (BU 2 ). Second laminate 3000 is completed. The second surface of a core substrate is set in an outward direction.
  • each treatment is conducted on second laminate 3000 where two single-sided buildup substrates are laminated. Therefore, even if the thickness of each single-sided buildup substrate is small, since the thickness of the second laminate is great, warping is slight in the second laminate during a lamination step, laser step, patterning step or the like.
  • the film thickness of a resin insulation layer and the film thickness of a conductive layer are made uniform. Impedance is controlled. Fine conductive circuits are formed. Buildup layers are made flat.
  • Resin insulation layer ( 150 D) (outermost resin insulation layer) is formed on second surface ( 30 S) of both core substrates ( 30 A, 30 B) ( FIG. 6(A) ).
  • ABF made by Ajinomoto may be listed.
  • the outermost resin insulation layer on the second surface of the first core substrate is preferred to be made of the same material as that of the outermost resin insulation layer on the second surface of the second core substrate.
  • the conductive layer formed on the outermost resin insulation layer on the second surface of the first core substrate is preferred to be designed the same as the conductive layer on the outermost resin insulation layer on the second surface of the second core substrate.
  • Solder-resist layer 70 having opening 71 is formed on outermost resin insulation layers ( 150 D) and conductive layers 258 ( FIG. 7(A) ). The conductive portion exposed through an opening of the solder resist works as terminal ( 260 T).
  • Nickel layer 72 and gold layer 74 are formed in openings 71 of the solder-resist layers ( FIG. 7(B) ). Second intermediate substrate 4000 is completed.
  • the second intermediate substrate is cut along the (X 2 -X 2 ) lines in FIG. 7(B) which are located inside copper foils 182 so that two core substrates are separated ( FIG. 8A )).
  • Printed wiring boards 10 are completed.
  • solder balls are loaded on terminals and pads exposed through openings 71 of the solder-resist layer, and a reflow is conducted.
  • Solder bump ( 76 B) is formed on terminal ( 260 T) and solder bump ( 76 A) is formed on a pad.
  • Printed wiring board ( 10 X) having solder bumps is completed ( FIG. 9(A) ).
  • IC chip 90 is mounted on printed wiring board 10 through solder bump ( 76 A), and underfill 88 is filled between the printed wiring board and the IC chip.
  • the printed wiring board is mounted on motherboard 96 through solder bump ( 76 B) ( FIG. 9(B) ).
  • first and second core substrates are laminated and an upper buildup layer is formed on first surface ( 30 F) of first core substrate 30 and first surface ( 30 F) of second core substrate 30 .
  • upper buildup layers are formed to be symmetrical on the first surfaces of the first and second core substrates. Accordingly, even if the material of the inner resin insulation layer is different from the material of the outermost resin insulation layer, warping or undulation is slight in single-sided buildup substrates (BU 1 , BU 2 ).
  • the first core substrate is separated from the second core substrate, and outermost resin insulation layer ( 150 U) of the first core substrate is laminated to outermost resin insulation layer ( 150 U) of the second core substrate.
  • a lower buildup layer is formed on second surface ( 30 S) of the first core substrate and second surface ( 30 S) of the second core substrate.
  • the lower buildup layer formed on the first core substrate and the lower buildup layer formed on the second substrate have the same number of resin insulation layers and the same number of conductive layers. Therefore, lower buildup layers are formed to be symmetrical on the second surfaces of the first and second core substrates.
  • a greater number of wiring lines in a fine pitch may be formed in the upper buildup layer.
  • the number of wiring lines formed in the lower buildup layer may be smaller than the number of wiring lines formed in the upper buildup layer.
  • FIGS. 10 ⁇ 12 show a method for manufacturing printed wiring board 10 according to a modified example of the first embodiment.
  • Upper buildup layers are formed on core substrates 30 by the method shown in FIGS. 1 ⁇ 4 , the same as in the first embodiment.
  • Two single-sided buildup substrates are obtained the same as in the first embodiment.
  • Prepreg 184 having opening ( 184 a ) in its center is prepared. Two single-sided buildup substrates are laminated to sandwich the prepreg in such a way that upper buildup layers face each other ( FIG. 10(A) ). A plan view of prepreg 184 is shown in FIG. 12 . Conductive layers ( 158 U) are positioned in opening ( 184 a ) during that time. There are no conductive circuits, via conductors or pads formed on outermost resin insulation layers which make contact with the prepreg. Then, thermal pressing is conducted so that two single-sided buildup substrates are laminated by prepreg 184 ( FIG. 10(B) ). The second surface of a core substrate is set in an outward direction. No copper foil is required.
  • a lower buildup layer and solder-resist layer are formed on second surfaces ( 30 S) of both core substrates ( 30 A, 30 B) by the method shown in FIGS. 6 ⁇ 7 . Then, nickel layer 72 and gold layer 74 are formed on terminals in openings 71 of the solder-resist layers ( FIG. 11(A) ). Second intermediate substrate 4000 is completed.
  • Second intermediate substrate 4000 is cut along the (X 3 -X 3 ) lines in FIG. 11(A) which are located inside opening ( 184 a ) of the prepreg so that two core substrates are separated ( FIG. 11(B) ). Two printed wiring boards 10 are completed. Since the subsequent steps are the same as those in the first embodiment, their descriptions are omitted here.
  • each resin insulation layer in the modified example of the first embodiment is the same as that in the first embodiment.
  • a printed wiring board obtained by the manufacturing method according to the modified example of the first embodiment shows the same effects as those in the first embodiment. Since upper and lower buildup layers are formed after core substrates are laminated in the manufacturing method according to the modified example of the first embodiment, the same effects as in the first embodiment are achieved in the modified example of the first embodiment.
  • FIGS. 13 ⁇ 20 show a method for manufacturing a printed wiring board according to a second embodiment of the present invention.
  • Two copper-clad laminates ( 20 ⁇ ) are prepared, where copper foil is laminated on both surfaces of insulative substrate 20 with a thickness of 0.04 ⁇ 0.2 mm.
  • Three ⁇ m-thick copper foil ( 22 A) is laminated on first surface ( 20 F) of insulative substrate 20 and 12 ⁇ m-thick copper foil ( 22 B) on the second surface ( 20 S).
  • a sheet of prepreg 80 and two copper foils ( 82 , 82 ) are prepared.
  • the prepreg and copper clad laminates ( 20 ⁇ ) are substantially the same size, and copper foils 82 are smaller than the core substrates. However, the copper foils are larger than a predetermined size.
  • the conductive layers on the core substrates are formed inside the area of the predetermined size.
  • Copper foils ( 82 , 82 ) are laminated on both surfaces of the prepreg.
  • the prepreg is sandwiched by two copper foils ( 82 , 82 ).
  • the copper-clad laminates sandwich copper foils ( 82 , 82 ) and prepreg 80 in such a way that second surfaces ( 30 S) of two copper-clad laminates face each other ( FIG. 13(A) ).
  • the peripheries of the copper clad laminates are exposed from the copper foils.
  • thermal pressing is conducted to laminate two copper-clad laminates by prepreg 80 ( FIG. 13(B) ).
  • the copper-clad laminates are adhered to each other in areas exposed from the copper foils.
  • Laminate 10000 is completed. First surface ( 20 F) of a copper-clad laminate is set in an outward direction.
  • Non-penetrating holes 24 that reach copper foils ( 22 B) are formed in copper-clad laminates using a laser ( FIG. 13(C) ).
  • the non-penetrating holes taper from the first surface of insulative substrate 20 toward the second surface.
  • Electroless plating is performed to form electroless plated film 25 on the inner walls of the non-penetrating holes and the surfaces of copper foils ( 22 A).
  • electrolytic plating is performed to form electrolytic plated film 26 . Accordingly, through-hole conductor 36 is formed in non-penetrating hole 24 ( FIG. 13(D) ).
  • Etching resist is formed on the first surfaces of insulative substrates 20 , then plated films ( 25 , 26 ) and copper foil 22 which are exposed from the etching resist are removed using an etching solution, and the etching resist is removed. Accordingly, conductive circuits ( 34 A) and lands ( 29 A) of through-hole conductors 36 are formed on first surfaces ( 20 F) of the core substrates ( FIG. 14(A) ). Conductive layers are formed the same as in the first embodiment.
  • Resin insulation layer (inner resin insulation layer) ( 50 U) is formed on first surfaces ( 20 F) of both core substrates ( 30 , 30 ) ( FIG. 14(B) ).
  • Outermost resin insulation layer ( 150 U) is formed on resin insulation layers 50 ( FIG. 15A )).
  • via conductors ( 160 U) are formed ( FIG. 15(B) ). Conductive layers are formed the same as in the first embodiment. On surfaces of outermost resin insulation layers ( 150 U), lands of via conductors are formed, but no conductive circuit is formed. Upper buildup layers are completed on the first surfaces of insulative substrates. Intermediate substrate 20000 is completed. Materials of inner resin insulation layer ( 50 U) and outermost resin insulation layer ( 150 U) in the second embodiment are the same as those in the first embodiment.
  • Intermediate substrate 20000 is cut along the (X 4 -X 4 ) lines in FIG. 15(B) which are located inside copper foils 82 so that two core substrates are separated ( FIG. 15(C) ). Two single-sided buildup substrates (BU 1 , BU 2 ) are completed.
  • a sheet of prepreg 180 , two copper foils ( 182 , 182 ), and two single-sided buildup substrates (BU 1 , BU 2 ) are prepared.
  • the prepreg and single-sided buildup substrates are substantially the same size, and copper foils 182 are smaller than single-sided buildup substrates.
  • Two single-sided buildup substrates, two copper foils and a sheet of prepreg are laminated.
  • the prepreg is sandwiched by two copper foils.
  • Single-sided buildup substrates sandwich copper foils ( 182 , 182 ) and prepreg 180 in such a way that the core substrates of two single-sided buildup substrates face each other ( FIG. 16 ).
  • Conductive layer ( 150 U) is covered by copper foil 182 , but the peripheral portion of the outermost resin insulation layer is exposed from the copper foil. The peripheries of outermost resin insulation layers are left exposed by copper foils. Then, thermal pressing is conducted to laminate two single-sided buildup substrates by prepreg 180 ( FIG. 17(A) ). Outermost resin insulation layers exposed from copper foils are adhered to each other by the prepreg. Second laminate ( 1000 A) is completed. The second surface of a core substrate is set in an outward direction.
  • Copper foils ( 22 B) on second surfaces ( 30 S) of core substrates are etched to have a predetermined pattern so that conductive circuits ( 34 B) and lands ( 29 B) of through-hole conductors 36 are formed on second surfaces of insulative substrates ( FIG. 17B )). Conductive layers are formed on core substrates.
  • Resin insulation layer 250 is formed on second surfaces ( 20 S) of both core substrates ( 30 , 30 ) ( FIG. 18(A) ).
  • Solder-resist layer 70 having opening 71 is formed on the lower buildup layers.
  • the conductive portion exposed through an opening of solder resist works as terminal ( 260 T).
  • Nickel layer 72 and gold layer 74 are formed on the terminals in openings 71 of the solder-resist layers ( FIG. 19A )).
  • Second intermediate substrate 30000 is completed.
  • the second intermediate substrate is cut along the (X 5 -X 5 ) lines in FIG. 19(A) which are located inside copper foils 182 so that two core substrates are separated ( FIG. 19(B) ).
  • Two printed wiring boards 10 are completed.
  • Printed wiring boards obtained by the manufacturing method according to the second embodiment show the same effects as in the first embodiment ( FIG. 20(A) ).
  • Solder bumps ( 76 A, 76 B) are formed on terminals and pads. A printed wiring board having solder bumps is completed ( FIG. 20(B) ).
  • the prepreg used for adhesion in each embodiment is preferred to be a low-flow type. Since upper and lower buildup layers are also formed after core substrates are laminated in the manufacturing method according to the second embodiment, the same effects are achieved in the second embodiment as in the first embodiment.
  • the number of resin insulation layers in an upper buildup layer is preferred to be greater than the number of resin insulation layers in a lower buildup layer.
  • a solder-resist layer is formed on the lower buildup layer. There is no solder-resist layer formed on the upper buildup layer. Accordingly, warping or undulation is slight in the second intermediate substrate. Cutting accuracy is high in the second intermediate substrate.
  • the dimensional accuracy of a printed wiring board is high. In each embodiment, the difference is preferred to be one between the number of resin insulation layers in the first buildup layer and the number of resin insulation layers in the second buildup layer. Warping is made slight in the printed wiring board.
  • conductive circuits may be formed on the outermost resin insulation layer of an upper buildup layer.
  • a solder-resist layer having an opening to expose a pad is formed on the upper buildup layer.
  • the solder-resist layers on the upper buildup layers are laminated to each other in such a case.
  • Copper-clad laminate ( 20 ⁇ ) is prepared, where 3 ⁇ m-thick copper foil 22 is laminated on both surfaces of 0.06 mm-thick insulative substrate 20 ( FIG. 1(A) ).
  • the insulative substrate has first surface ( 30 F) and second surface ( 30 S) opposite the first surface.
  • the insulative substrate is formed with glass cloth made of E-glass, epoxy resin and silica particles.
  • a carbon-dioxide gas laser is irradiated at copper-clad laminate ( 20 ⁇ ) from the first-surface side of the insulative substrate.
  • First opening 900 tapering gradually from the first surface of the insulative substrate toward the second surface is formed in copper-clad laminate ( 20 ⁇ ).
  • First surface 900 has first opening portion ( 900 A) on the first surface of the insulative substrate ( FIG. 22(A) ).
  • a carbon-dioxide gas laser is irradiated at copper-clad laminate ( 20 ⁇ ) from the second-surface side of the insulative substrate. The position to be irradiated is related to the position where first opening 900 is formed.
  • Second opening 920 tapering gradually from the second surface of the insulative substrate toward the first surface is formed in copper-clad laminate ( 20 ⁇ ).
  • a penetrating hole is formed by connecting first opening 900 and second opening 920 in copper-clad laminate ( 20 ⁇ ).
  • Second opening 920 has second opening portion ( 920 B) on the second surface of the insulative substrate ( FIG. 22(B) ).
  • First opening portion ( 900 A) is opposite second opening portion ( 920 B).
  • Electroless plated film is formed on the inner wall of the penetrating hole and on surfaces of copper-clad laminate ( 20 ⁇ ) as a seed layer.
  • electroless plated film electroless copper-plated film and electroless nickel-plated film may be listed. Electroless copper-plated film is formed in the example.
  • Electrolytic plated film is formed on the seed layer. During that time, the penetrating hole is filled with electrolytic plated film to form a through-hole conductor.
  • electrolytic plated film electrolytic copper-plated film and electrolytic nickel-plated film may be listed. Electrolytic copper-plated film is formed in the example. A commercially available dry film is laminated on both surfaces of insulative substrate 20 to form etching resists 27 ( FIG. 1(D) ).
  • Conductive layers ( 22 U, 22 D) are formed on the insulative substrate ( FIG. 1(E) ). Conductive layers ( 22 U, 22 D) include lands 29 of through-hole conductor 36 .
  • a sheet of prepreg 80 , two core substrates (first core substrate and second core substrate) ( 30 , 30 ) and two copper foils 82 are prepared.
  • the thickness of the prepreg is 60 ⁇ m and the thickness of the copper foil is 12 ⁇ m.
  • the prepreg and core substrates are substantially the same size, and copper foils 82 are smaller than the core substrates.
  • Copper foils ( 82 , 82 ) are laminated on both surfaces of the prepreg, and core substrates are laminated on the copper foils ( FIG. 1(F) ).
  • Second surfaces ( 30 S) of two core substrates face each other.
  • Thermal pressing is conducted to laminate two core substrates by prepreg 80 ( FIG. 2(A) ). Insulative substrates exposed from the copper foils are adhered by the prepreg. The width to be bonded is approximately 2 mm. Laminate ( 100 L) is completed. The first surface of a core substrate is set in an outward direction. Inner resin insulation layer ( 50 U) is formed on first surfaces ( 30 F) of both core substrates ( 30 , 30 ) ( FIG. 2(B) ). Inner resin insulation layer ( 50 U) is made of silica particles and epoxy resin. The average particle diameter of silica particles is 5 ⁇ m.
  • a laser is used to form openings 51 in inner resin insulation layers ( 50 U) ( FIG. 2(C) ). Then, surfaces of resin insulation layers are roughened (not shown in the drawings). Electroless copper-plated film 52 is formed on surfaces of inner resin insulation layers 50 and openings 51 ( FIG. 2(D) ). Plating resist 54 with a predetermined pattern is formed on electroless copper-plated film 52 ( FIG. 3(A) ).
  • Electrolytic copper-plated film 56 is formed on electroless copper-plated film exposed from the plating resist ( FIG. 3(B) ).
  • the plating resist is removed, and electroless plated film 52 between portions of electrolytic plated film 56 is etched away and via conductors ( 60 U) and conductive circuits ( 58 U) are formed ( FIG. 3(C) ).
  • Outermost resin insulation layer ( 150 U) is formed on inner resin insulation layers ( 50 U) ( FIG. 4(A) ).
  • Outermost resin insulation layer ( 150 U) is formed with silica particles, glass cloth made of S-glass, and epoxy resin.
  • via conductors ( 160 U) are formed ( FIG. 4(B) ). On surfaces of outermost resin insulation layers, lands of via conductors are formed but no conductive circuit is formed. A pad made of a via conductor and a land is formed.
  • the intermediate substrate is cut along the (X 1 -X 1 ) lines in FIG. 4(B) which are located inside copper foils 82 ( FIG. 4(C) ). Two single-sided buildup substrates are obtained.
  • a sheet of prepreg, two copper foils, and two single-sided buildup substrates are prepared.
  • the thickness of prepreg is 60 ⁇ m, and the thickness of copper foil is 12 ⁇ m.
  • the prepreg and single-sided buildup substrates are substantially the same size, and copper foils 82 are smaller than single-sided buildup substrates.
  • FIG. 5(A) two single-sided buildup substrates, two copper foils and a sheet of prepreg are laminated ( FIG. 5(A) ).
  • Thermal pressing is conducted and two single-sided buildup substrates are laminated by prepreg 80 ( FIG. 5(B) ).
  • Second laminate 3000 is completed.
  • the second surface of a core substrate is set in an outward direction.
  • Resin insulation layer ( 150 D) is formed on second surfaces ( 30 S) of both core substrates ( 30 , 30 ) ( FIG. 6(A) ).
  • Resin insulation layer 250 is formed with epoxy resin and silica particles.
  • Solder-resist layer 70 having opening 71 is formed on outermost resin insulation layers ( 150 D) and conductive layers 258 ( FIG. 7(A) ). The conductive portion exposed through an opening of the solder resist works as terminal ( 260 T). Nickel layer 72 and gold layer 74 are formed in openings 71 in solder-resist layers ( FIG. 7(B) ). Second intermediate substrate 4000 is completed.
  • the second intermediate substrate is cut along the (X 2 -X 2 ) lines in FIG. 7(B) which are located inside copper foils 82 ( FIG. 8A )).
  • Printed wiring board 10 is completed ( FIG. 8(B) ).
  • the same core substrate is used in the first embodiment and a modified example of the first embodiment. Namely, a core substrate having through-hole conductor 36 (see FIG. 22(C) ) in an hourglass shape may be used in the first embodiment and a modified example of the first embodiment.
  • a method for manufacturing a printed wiring board includes the following: preparing a first core substrate having a first surface and a second surface opposite the first surface and a second core substrate having a first surface and a second surface opposite the first surface; laminating the first core substrate and the second core substrate in such way that the second surface of the first core substrate faces the second surface of the second core substrate; forming an upper buildup layer on the first surface of the first core substrate and on the first surface of the second core substrate; separating the first core substrate from the second core substrate; laminating the upper buildup layer formed on the first core substrate and the upper buildup layer formed on the second core substrate; forming a lower buildup layer on the second surface of the first core substrate and on the second surface of the second core substrate; and separating the first core substrate from the second core substrate.
  • a printed wiring board has the following: a core substrate having a first surface and a second surface opposite the first surface; an upper buildup layer formed on the first surface of the core substrate and having an outermost resin insulation layer; and a lower buildup layer formed on the second surface of the core substrate and having an outermost resin insulation layer.
  • the material of the outermost resin insulation layer of the upper buildup layer is different from that of the outermost resin insulation layer of the lower buildup layer.
  • a printed wiring board has the following: a core substrate having a first surface and a second surface opposite the first surface; an upper buildup layer formed on the first surface of the core substrate and having two or more resin insulation layers; and a lower buildup layer formed on the second surface of the core substrate and having one or more resin insulation layers.
  • the number of resin insulation layers in the upper buildup layer is greater than the number of resin insulation layers in the lower buildup layer.

Abstract

A method for manufacturing a printed wiring board includes laminating a first core substrate and a second core substrate, forming a first upper buildup layer on a surface of the first core substrate, forming a second upper buildup layer on a surface of the second core substrate, separating the first core substrate and the second core substrate from each other, laminating the first upper buildup layer formed on the first core substrate and the second upper buildup layer formed on the second core substrate, forming a first lower buildup layer on the opposite surface of the first core substrate, forming a second lower buildup layer on the opposite surface of the second core substrate, and separating the first upper buildup layer and the second upper buildup layer.

Description

    CROSS-REFERENCE TO RELATED APPLICATIONS
  • The present application a divisional of U.S. application Ser. No. 13/483,660, filed May 30, 2012, which is based upon and claims the benefit of priority to U.S. Application Ser. No. 61/500,913, filed Jun. 24, 2011, the entire contents of each of which are incorporated herein by reference.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to a printed wiring board having a buildup layer on both surfaces of a core substrate and to a method for manufacturing such a printed wiring board.
  • 2. Discussion of the Background
  • In Japanese Laid-Open Patent Publication No. 2010-87524, a laminated wiring section is formed on a reinforcing substrate using a buildup method, and a printed wiring board is manufactured by removing the laminated wiring section from the reinforcing substrate. Japanese Laid-Open Patent Publication No. 2004-95851 describes in its FIGS. 1, 6 and 9 forming a buildup layer on upper and lower surfaces of a core substrate. In addition, the number of insulation layers is the same on the upper and lower surfaces of the core substrate. The entire contents of these publications are incorporated herein by reference.
  • SUMMARY OF THE INVENTION
  • According one aspect of the present invention, a method for manufacturing a printed wiring board includes laminating a first core substrate and a second core substrate, forming a first upper buildup layer on a surface of the first core substrate, forming a second upper buildup layer on a surface of the second core substrate, separating the first core substrate and the second core substrate from each other, laminating the first upper buildup layer formed on the first core substrate and the second upper buildup layer formed on the second core substrate, forming a first lower buildup layer on the opposite surface of the first core substrate, forming a second lower buildup layer on the opposite surface of the second core substrate, and separating the first upper buildup layer and the second upper buildup layer.
  • According to another aspect of the present invention, a printed wiring board has a core substrate having a first surface and a second surface on the opposite side of the first surface, an upper buildup layer formed on the first surface of the core substrate and having an outermost resin insulation layer, and a lower buildup layer formed on the second surface of the core substrate and having an outermost resin insulation layer. The outermost resin insulation layer of the upper buildup layer contains a material which is different from a material of the outermost resin insulation layer of the lower buildup layer.
  • According to yet another aspect of the present invention, a printed wiring board has a core substrate having a first surface and a second surface on the opposite side of the first surface, an upper buildup layer formed on the first surface of the core substrate and including resin insulation layers, and a lower buildup layer formed on the second surface of the core substrate and including one or more resin insulation layers. The resin insulation layers in the upper buildup layer include an outermost resin insulating layer, the resin insulation layer or layers in the lower buildup layer include an outermost resin insulating layer, and the resin insulation layers in the upper buildup layer have a greater number of layers than the resin insulation layer or layers in the lower buildup layer.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • A more complete appreciation of the invention and many of the attendant advantages thereof will be readily obtained as the same becomes better understood by reference to the following detailed description when considered in connection with the accompanying drawings, wherein:
  • FIGS. 1(A)-1(F) are views of steps showing a method for manufacturing a printed wiring board according to a first embodiment of the present invention;
  • FIGS. 2(A)-2(D) are views of steps showing the method for manufacturing a printed wiring board according to the first embodiment;
  • FIGS. 3(A)-3(C) are views of steps showing the method for manufacturing a printed wiring board according to the first embodiment;
  • FIGS. 4(A)-4(C) are views of steps showing the method for manufacturing a printed wiring board according to the first embodiment;
  • FIGS. 5(A)-5(B) are views of steps showing the method for manufacturing a printed wiring board according to the first embodiment;
  • FIGS. 6(A)-6(B) are views of steps showing the method for manufacturing a printed wiring board according to the first embodiment;
  • FIGS. 7(A)-7(B) are views of steps showing the method for manufacturing a printed wiring board according to the first embodiment;
  • FIGS. 8(A)-8(B) are views showing a step in the method for manufacturing a printed wiring board according to the first embodiment and the printed wiring board;
  • FIGS. 9(A)-9(B) are applied examples of a printed wiring board according to the first embodiment;
  • FIGS. 10(A)-10(B) are views of steps showing a method for manufacturing a printed wiring board according to a modified example of the first embodiment;
  • FIGS. 11(A)-11(B) are views of steps showing the method for manufacturing a printed wiring board according to the modified example of the first embodiment;
  • FIG. 12 is a plan view of a prepreg to be used in the modified example of the first embodiment;
  • FIGS. 13(A)-13(D) are views of steps showing a method for manufacturing a printed wiring board according to a second embodiment;
  • FIGS. 14(A)-14(C) are views of steps showing the method for manufacturing a printed wiring board according to the second embodiment;
  • FIGS. 15(A)-15(C) are views of steps showing the method for manufacturing a printed wiring board according to the second embodiment;
  • FIG. 16 is a view of steps showing the method for manufacturing a printed wiring board according to the second embodiment;
  • FIGS. 17(A)-17(B) are views of steps showing the method for manufacturing a printed wiring board according to the second embodiment;
  • FIGS. 18(A)-18(B) are views of steps showing the method for manufacturing a printed wiring board according to the second embodiment;
  • FIGS. 19(A)-19(B) are views of steps showing the method for manufacturing a printed wiring board according to the second embodiment;
  • FIGS. 20(A)-20(B) are views showing a printed wiring board according to the second embodiment and its applied example;
  • FIG. 21 is a view to illustrate warping of a printed wiring board; and
  • FIGS. 22(A)-22(C) are views showing a method for manufacturing a core substrate and the core substrate.
  • DETAILED DESCRIPTION OF THE EMBODIMENTS
  • The embodiments will now be described with reference to the accompanying drawings, wherein like reference numerals designate corresponding or identical elements throughout the various drawings.
  • First Embodiment
  • FIG. 8(B) shows a cross-sectional view of printed wiring board 10 according to a first embodiment of the present invention. FIG. 9(A) shows printed wiring board (10X) having solder bumps. FIG. 9(B) is an applied example of printed wiring board 10. Printed wiring board 10 has core substrate 30, upper buildup layer (first buildup layer) (50A) formed on first surface (30F) of the core substrate, and lower buildup layer (second buildup layer) (50B) formed on second surface (30S) of the core substrate. Conductive layer (22U) is formed on first surface (30F) of insulative substrate (resin substrate) 20. Conductive layer (22U) has conductive circuit (34A) and cover circuit (29U) on a through-hole conductor. Conductive layer (22D) is formed on the second surface of core substrate 30. Conductive layer (22D) has conductive circuit (34B) and cover circuit (29D) on a through-hole conductor. Conductive layer (22U) and conductive layer (22D) are connected by through-hole conductor 36. Core substrate 30 is formed with insulative substrate 20, conductive layers (22U, 22D) on the insulative substrate, and through-hole conductor 36. The first surface of the core substrate corresponds to the first surface of the insulative substrate, and the second surface of the core substrate corresponds to the second surface of the insulative substrate.
  • The first buildup layer has resin insulation layer (50U) on the core substrate and outermost resin insulation layer (150U) on resin insulation layer (50U). Also, the first buildup layer has conductive layer (58U) on resin insulation layer (50U) and conductive layer (158U) on outermost resin insulation layer (150U). Conductive layer (58U) includes conductive circuit (58M) and via land (58L). Resin insulation layer (50U) has via conductor (60U), and conductive layer (22U) and conductive layer (58U) are connected by via conductor (60U). In addition, outermost resin insulation layer (150U) has via conductor (160U), and conductive layer (58U) and conductive layer (158U) are connected by via conductor (160U). Conductive layer (158U) includes via land (158L).
  • The second buildup layer has outermost resin insulation layer (150D) on the core substrate and conductive layer (258D) on outermost resin insulation layer (150D). Conductive layer (258D) includes conductive circuit 258 and via land (258L). Outermost resin insulation layer (150D) has via conductor (260D), and conductive layer (22D) on the core substrate and conductive layer (258D) are connected by via conductor (260D).
  • In the first embodiment, solder resist 70 is formed on the second buildup layer to expose terminal (260T) for connection with a motherboard. Solder resist is not formed on the first buildup layer. The upper surface of outermost resin insulation layer (150U) of the first buildup layer is exposed. Via conductor (160U) and via land (158L) surrounding the via conductor work as a pad for mounting an IC chip. No conductive circuit is formed on outermost resin insulation layer (150U) of the first buildup layer in the first embodiment, and conductive layer (158U) is formed only with via lands.
  • Since the number of resin insulation layers in the first buildup layer is greater than the number of resin insulation layers in the second buildup layer, printed wiring board 10 may warp as shown in FIG. 21. By forming a solder-resist layer only on the second buildup layer, warping as shown in FIG. 21 is reduced.
  • Solder bump (76A) is formed on a pad, and solder bump (76B) is formed on a terminal (FIG. 9(A)). The upper buildup layer corresponds to the first buildup layer, and the lower buildup layer corresponds to the second buildup layer. In a printed wiring board according to the first embodiment, the numbers of resin insulation layers are different in the first buildup layer and the second buildup layer. Then, IC chip 90 is mounted on the first buildup layer, and printed wiring board 10 is mounted on a motherboard through terminal (260T) formed on the second buildup layer. Since an IC chip is mounted on the first buildup layer, the numbers of wiring lines and via conductors formed in the first buildup layer are greater than the numbers of wiring lines and via conductors formed in the second buildup layer.
  • In the first embodiment, the number of resin insulation layers is determined according to the required numbers of wiring lines and via conductors. The number of resin insulation layers in the first buildup layer is greater than the number of resin insulation layers in the second buildup layer. Strength is improved in the second buildup layer of a printed wiring board in the first embodiment. As a result, a printed wiring board according to the first embodiment has higher connection reliability with a motherboard. Since power is supplied to an IC chip quickly when a printed wiring board is thin, a printed wiring board according to the first embodiment is suitable for a printed wiring board to mount a high-speed IC chip. Also, since the number of resin insulation layers is small, warping or undulation decreases in the printed wiring board. In addition, since the upper buildup layer tends to be made flat, the mounting reliability of an IC chip is enhanced.
  • The difference is preferred to be one between the number of resin insulation layers in the first buildup layer and the number of resin insulation layers in the second buildup layer. If the difference is two or greater, the upper and lower surfaces of the core substrate become unbalanced, and it may become difficult to design circuits.
  • Since the first buildup layer is connected to an IC chip, and the second buildup layer is connected to a motherboard, the material of the outermost resin insulation layer of the first buildup layer is preferred to be different from the material of the outermost resin insulation layer of the second buildup layer. Physical properties such as the thermal expansion coefficient (CTE) and the elastic modulus of the outermost resin insulation layer of the first buildup layer are preferred to be closer to those of the IC chip, and physical properties such as the thermal expansion coefficient and the elastic modulus of the outermost resin insulation layer of the second buildup layer are preferred to be closer to those of the motherboard. Connection reliability is enhanced between printed wiring board 10 and the IC chip and between printed wiring board 10 and the motherboard. In addition, cracking seldom occurs in resin insulation layers and conductive layers of printed wiring board 10. Therefore, the CTE of the outermost resin insulation layer of the first buildup layer is preferred to be lower than the CTE of the outermost resin insulation layer of the second buildup layer. The elastic modulus of the outermost resin insulation layer of the first buildup layer is preferred to be greater than that of the outermost resin insulation layer of the second buildup layer. Specifically, the outermost resin insulation layer of the first buildup layer contains reinforcing material such as glass cloth, and the outermost resin insulation layer of the second buildup layer does not contain reinforcing material such as glass cloth. S-glass is preferred as the material of glass cloth. Alternatively, outermost resin insulation layers of the first and second buildup layers may contain inorganic particles such as silica, and the amount of silica in the outermost resin insulation layer of the first buildup layer is greater than the amount of silica in the outermost resin insulation layer of the second buildup layer. The inorganic particles in the outermost resin insulation layer of the first buildup layer are preferred to include larger-diameter inorganic particles and smaller-diameter inorganic particles, whereas the inorganic particles in the outermost resin insulation layer of the second buildup layer are preferred to include either larger-diameter inorganic particles or smaller-diameter inorganic particles. The amount of inorganic particles increases in the outermost resin insulation layer of the first buildup layer. Here, diameters indicate average particle diameters, and the smaller diameter is preferred to be in the range of 0.05 μm to 0.5 μm, and the larger diameter is preferred to be in the range of 1 μm to 10 μm,
  • The outermost resin insulation layer of the first buildup layer may contain reinforcing material and inorganic particles described above. Resin substrate 20 of core substrate 30 contains reinforcing material such as glass cloth. E-glass is preferred as the material of the reinforcing material. When a resin insulation layer in the first buildup layer contains reinforcing material made of S-glass, the insulative substrate of the core substrate contains reinforcing material made of E-glass, and a resin insulation layer in the second buildup layer does not contain reinforcing material, physical properties change in the first buildup layer, the core substrate and the second buildup layer in that order from the physical properties of the IC chip to those of the motherboard. Accordingly, connection reliability is enhanced between the printed wiring board and the IC chip and between the printed wiring board and the motherboard. The insulative substrate may further contain inorganic particles.
  • Among the resin insulation layers in the first buildup layer, a resin insulation layer other than the outermost resin insulation layer may or may not contain reinforcing material. Reinforcing material made of S-glass is preferred for the reinforcing material. When a resin insulation layer other than the outermost resin insulation layer contains reinforcing material, physical properties of the first buildup layer come closer to those of the IC chip, enhancing connection reliability between the IC chip and printed wiring board 10. When a resin insulation layer other than the outermost resin insulation layer does not contain reinforcing material, fine via conductors (via conductors of 60 μm or smaller) are formed in the resin insulation layer other than the outermost resin insulation layer. Since the number of resin insulation layers in the first buildup layer can be set smaller, thin printed wiring board 10 with a smaller chance of warping is obtained. In FIG. 8(B), resin insulation layer (50U), made of ABF resin without core material (brand name: ABF-45SH made by Ajinomoto), is formed on first surface (30F) of core substrate 30. Outermost resin insulation layer (150U) contains S-glass reinforcing material and inorganic particles.
  • As for the reinforcing material contained in resin substrate 20 of the core substrate and outermost resin insulation layer 150, aramid fiber may be listed in addition to glass cloth. Because of reinforcing material (core material) and inorganic particles contained in outermost resin insulation layer 150 of the first buildup layer, the thermal expansion coefficient comes closer to that of IC chip 90.
  • The CTE of the second buildup layer is greater than the CTE of the core substrate. The CTE of the first buildup layer is lower than the CTE of the core substrate. The elastic modulus of the second buildup layer is lower than that of the core substrate. The elastic modulus of the first buildup layer is preferred to be higher than that of the core substrate. The elastic modulus and CTE of the core substrate are the values obtained in cured resin substrate 20.
  • In printed wiring board 10 of the first embodiment, the number of resin insulation layers in first buildup layer (50A) on which to mount IC chip 90 is greater than the number of resin insulation layers in second buildup layer (50B). Therefore, due to the curing contraction of resin insulation layers, printed wiring board 10 tends to warp by scores of microns at room temperature. The direction of warping is shown in FIG. 21. In FIG. 21, printed wiring board 10 is placed on a flat board so that the first buildup layer is set in an upward direction. The printed wiring board warps in such a way that the center of the printed wiring board (an IC chip mounting position) is recessed. The amount of warping (H) is 0˜50 μm. When an IC chip is mounted (mounting temperature), the printed wiring board becomes flat and the IC chip is securely connected to the pads of the printed wiring board.
  • Since no solder-resist layer is formed on first buildup layer (50A), gap (G) is enlarged between printed wiring board 10 and IC chip 90 (FIG. 9(B)). The gap is the distance between a pad and an electrode of the IC chip. Thus, the height of solder bump (76A) becomes greater, increasing the absorption amount of thermal stress by solder bump (76A). Accordingly, connection reliability is enhanced between the IC chip and the printed wiring board. Also, it is easier to fill underfill 88 between IC chip 90 and printed wiring board 10. No solder-resist layer is formed on first buildup layer (50A) having a greater number of resin insulation layers, while solder-resist layer 70 is formed on second buildup layer (50B) having fewer resin insulation layers. Accordingly, the amounts of resin curing contraction come closer to each other on the upper and lower sides of the core substrate. Warping is reduced in the printed wiring board.
  • FIGS. 1˜8 show a method for manufacturing printed wiring board 10 according to the first embodiment.
  • (1) Copper-clad laminate (20α) is prepared, where copper foil 22 with a thickness of 3˜36 μm is laminated on both surfaces of insulative substrate 20 (insulative substrate or resin substrate) with a thickness of 0.04˜0.2 mm (FIG. 1(A)). First penetrating hole 24 is formed in the copper-clad laminate using a drill (FIG. 1(B)), electroless plated film 25 is formed by an electroless plating treatment, electrolytic plated film 26 is formed by an electrolytic plating treatment, and through-hole conductor 36 is formed in penetrating hole 24 (FIG. 1(C)).
  • (2) A commercially available dry film is laminated on both surfaces of substrate 20, and etching resists 27 are formed (FIG. 1(D)).
  • (3) Then, plated films (25, 26) and copper foil 22 in portions exposed from etching resists 27 are removed using an etching solution, and etching resists 27 are removed. Accordingly, conductive layers (22U, 22D) are formed on the core substrate (FIG. 1(E)). Core substrate 30 is completed. The core substrate has first surface (30F) and second surface (30S) opposite the first surface. Conductive layers (22U, 22D) include land (29L) of through-hole conductor 36.
  • (4) A sheet of prepreg 80, two core substrates (30, 30) (first core substrate (30A) and second core substrate (30B)) and two copper foils (82, 82) are prepared. The prepreg and core substrates are substantially the same size, and copper foils 82 are smaller than the core substrates. However, the copper foil is larger than the region where conductive layer (22D) is formed. Copper foils (82, 82) are laminated on both surfaces of the prepreg. The prepreg is sandwiched by two copper foils (82, 82). Core substrates 30 sandwich copper foils (82, 82) and prepreg 80 in such a way that second surfaces (30S) of two core substrates face each other (FIG. 1(F)). Copper foils 82 cover conductive layers (22U, 22D), but the peripheral portions of the core substrates are exposed from the copper foils. The insulative substrates are left exposed by the copper foils. Then, thermal pressing is conducted so that two core substrates are laminated by prepreg 80 (FIG. 2(A)). The insulative substrates exposed from the copper foils are adhered by the prepreg. The periphery of the insulative substrate of the first core substrate is bonded to the periphery of the insulative substrate of the second core substrate. Laminate (100L) is completed. The first surface of a core substrate is set in an outward direction. In the following steps, each treatment is conducted on laminate (100L) where two core substrates are laminated. Therefore, even if the thickness of each insulative substrate is small, since the thickness of laminate (100L) is great, warping is slight in laminate (100L) during a lamination step, laser step, patterning step or the like. Even if the thickness of each insulative substrate is small, the film thickness of a resin insulation layer and the film thickness of a conductive layer are made uniform according to the first embodiment. Impedance is controlled. Fine conductive circuits are formed. Buildup layers are made flat.
  • (5) Resin insulation layer (inner resin insulation layer) (50U) is formed on first surfaces (30F) of both core substrates (30A, 30B) (FIG. 2(B)). Resin insulation layer (50U) is made of inorganic particles such as silica and of resin such as epoxy resin. Resin insulation layer (50U) may further contain reinforcing material.
  • (6) A laser is used to form openings 51 in resin insulation layers (50U) (FIG. 2(C)). Then, surfaces of resin insulation layers are roughened (not shown in the drawings).
  • (7) Electroless plated film 52 is formed on surfaces of resin insulation layers (50U) and openings 51 (FIG. 2(D)).
  • (8) Plating resist 54 with a predetermined pattern is formed on electroless plated film 52 (FIG. 3(A)).
  • (9) Electrolytic plated film 56 is formed on the electroless plated film exposed from the plating resist (FIG. 3(B)).
  • (10) The plating resist is removed, electroless plated film 52 between portions of electrolytic plated film 56 is etched away, and via conductors (60U) and conductive layers (58U) are formed (FIG. 3(C)).
  • (11) Outermost resin insulation layer (150U) is formed on resin insulation layers (50U) and conductive layers (58U) (FIG. 4(A)). Outermost resin insulation layer (150U) is made of inorganic particles such as silica, glass cloth made of S-glass, and epoxy resin.
  • (12) By treatments the same as (6)˜(10) described above, via conductors (160U) and via lands (158L) are formed (FIG. 4(B)). On surfaces of outermost resin insulation layers (150U), lands of via conductors are formed but conductive circuits are not formed. Pad (P) made of a via conductor and a land is formed. No solder-resist layer is formed on the surfaces of outermost resin insulation layers (150U). First buildup layers are formed on the core substrates, and intermediate substrate (2000A) is completed. On the first surface of the first core substrate and on the first surface of the second core substrate, buildup layers are formed to have the same number of resin insulation layers and the same number of conductive layers. Since intermediate substrate (2000A) is symmetrical at prepreg 80, warping is slight in the intermediate substrate. The surface on which to mount an IC chip is made flat. The inner resin insulation layer on the first surface of the first core substrate is preferred to be made of the same material as that of the inner resin insulation layer on the first surface of the second core substrate; and the outermost resin insulation layer on the first surface of the first core substrate is preferred to be made of the same material as that of the outermost resin insulation layer on the first surface of the second core substrate. In addition, the conductive layer formed on the inner resin insulation layer on the first surface of the first core substrate is preferred to be designed the same as the conductive layer formed on the inner resin insulation layer on the first surface of the second core substrate; and the conductive layer formed on the outermost resin insulation layer on the first surface of the first core substrate is preferred to be designed the same as the conductive layer formed on the outermost resin insulation layer on the first surface of the second core substrate. Warping is slight in the intermediate substrate.
  • (13) The intermediate substrate is cut along the (X1-X1) lines in FIG. 4(B) which are located inside copper foils 82 so that two core substrates are separated (FIG. 4(C)). The copper foils and prepreg are removed from the second surfaces of the core substrates. The copper foils and prepreg are integrated so that they are removed from the core substrates at the same time. Two single-sided buildup substrates (BU1, BU2) are obtained.
  • (14) A sheet of prepreg 180, two copper foils (182, 182) and two single-sided buildup substrates (BU1, BU2) are prepared. The prepreg and the single-sided buildup substrates are substantially the same size, and copper foils 182 are smaller than the single-sided buildup substrates. Two single-sided buildup substrates, two copper foils and a sheet of prepreg are laminated. The prepreg is sandwiched by two copper foils. Single-sided buildup substrates sandwich copper foils (182, 182) and prepreg 180 in such a way that the core substrates of two single-sided buildup substrates face each other (FIG. 5(A)). Copper foil 182 covers conductive layer (158U), but the peripheral portion of the outermost resin insulation layer is exposed from the copper foil. The periphery of the outermost resin insulation layer is left exposed by the copper foil. Then, thermal pressing is conducted to laminate two single-sided buildup substrates (BU1, BU2) by prepreg 180 (FIG. 5(B)). The outermost resin insulation layers exposed from copper foils are adhered by the prepreg. The periphery of the outermost resin insulation layer of first single-sided buildup substrate (BU1) is bonded to the periphery of the outermost resin insulation layer of second single-sided buildup substrate (BU2). Second laminate 3000 is completed. The second surface of a core substrate is set in an outward direction. In the following steps, each treatment is conducted on second laminate 3000 where two single-sided buildup substrates are laminated. Therefore, even if the thickness of each single-sided buildup substrate is small, since the thickness of the second laminate is great, warping is slight in the second laminate during a lamination step, laser step, patterning step or the like. According to the first embodiment, even if the thickness of one insulative substrate is small, the film thickness of a resin insulation layer and the film thickness of a conductive layer are made uniform. Impedance is controlled. Fine conductive circuits are formed. Buildup layers are made flat.
  • (15) Resin insulation layer (150D) (outermost resin insulation layer) is formed on second surface (30S) of both core substrates (30A, 30B) (FIG. 6(A)). As for the material of resin insulation layers, ABF made by Ajinomoto may be listed.
  • (16) By treatments the same as (6)˜(10) described above, via conductors (260D) and conductive layers 258 are formed (FIG. 6(B)). The outermost resin insulation layer on the second surface of the first core substrate is preferred to be made of the same material as that of the outermost resin insulation layer on the second surface of the second core substrate. Also, the conductive layer formed on the outermost resin insulation layer on the second surface of the first core substrate is preferred to be designed the same as the conductive layer on the outermost resin insulation layer on the second surface of the second core substrate.
  • (17) Solder-resist layer 70 having opening 71 is formed on outermost resin insulation layers (150D) and conductive layers 258 (FIG. 7(A)). The conductive portion exposed through an opening of the solder resist works as terminal (260T).
  • (18) Nickel layer 72 and gold layer 74 are formed in openings 71 of the solder-resist layers (FIG. 7(B)). Second intermediate substrate 4000 is completed.
  • (19) The second intermediate substrate is cut along the (X2-X2) lines in FIG. 7(B) which are located inside copper foils 182 so that two core substrates are separated (FIG. 8A)). Printed wiring boards 10 are completed.
  • (20) Solder balls are loaded on terminals and pads exposed through openings 71 of the solder-resist layer, and a reflow is conducted. Solder bump (76B) is formed on terminal (260T) and solder bump (76A) is formed on a pad. Printed wiring board (10X) having solder bumps is completed (FIG. 9(A)).
  • IC chip 90 is mounted on printed wiring board 10 through solder bump (76A), and underfill 88 is filled between the printed wiring board and the IC chip. The printed wiring board is mounted on motherboard 96 through solder bump (76B) (FIG. 9(B)).
  • In the method for manufacturing a printed wiring board according to the first embodiment, two core substrates, namely, first and second core substrates (30A, 30B), are laminated and an upper buildup layer is formed on first surface (30F) of first core substrate 30 and first surface (30F) of second core substrate 30. During that time, upper buildup layers are formed to be symmetrical on the first surfaces of the first and second core substrates. Accordingly, even if the material of the inner resin insulation layer is different from the material of the outermost resin insulation layer, warping or undulation is slight in single-sided buildup substrates (BU1, BU2). Then, the first core substrate is separated from the second core substrate, and outermost resin insulation layer (150U) of the first core substrate is laminated to outermost resin insulation layer (150U) of the second core substrate. After that, a lower buildup layer is formed on second surface (30S) of the first core substrate and second surface (30S) of the second core substrate. The lower buildup layer formed on the first core substrate and the lower buildup layer formed on the second substrate have the same number of resin insulation layers and the same number of conductive layers. Therefore, lower buildup layers are formed to be symmetrical on the second surfaces of the first and second core substrates. When upper buildup layers are formed, stresses are offset since an upper buildup layer on the first core substrate and an upper buildup layer on the second core substrate are identical. Also, when lower buildup layers are formed, stresses are offset since a lower buildup layer on the first core substrate and a lower buildup layer on the second core substrate are identical. Therefore, even if the number of resin insulation layers and the number of conductive layers are different in the upper buildup layer and the lower buildup layer, printed wiring board 10 is obtained where warping or undulation is slight. In the same manner, even if the materials of resin insulation layers are different in the upper buildup layer and the lower buildup layer, printed wiring board 10 is obtained where warping or undulation is slight.
  • In addition, to mount an electronic component, a greater number of wiring lines in a fine pitch may be formed in the upper buildup layer. By contrast, since power lines and ground lines are integrated in the upper buildup layer, the number of wiring lines formed in the lower buildup layer may be smaller than the number of wiring lines formed in the upper buildup layer. By reducing the number of resin insulation layers and conductive layers in the lower buildup layer which has fewer wiring lines, manufacturing costs decrease. Moreover, the thickness of a printed wiring board is reduced, and electrical and thermal characteristics are improved. Furthermore, since buildup layers are formed while two core substrates are laminated, warping seldom occurs. Accordingly, the thickness of a core substrate is made half, making a printed wiring board thinner and improving its electrical and thermal characteristics.
  • Modified Example of the First Embodiment
  • FIGS. 10˜12 show a method for manufacturing printed wiring board 10 according to a modified example of the first embodiment. Upper buildup layers are formed on core substrates 30 by the method shown in FIGS. 1˜4, the same as in the first embodiment. Two single-sided buildup substrates are obtained the same as in the first embodiment.
  • (14) Prepreg 184 having opening (184 a) in its center is prepared. Two single-sided buildup substrates are laminated to sandwich the prepreg in such a way that upper buildup layers face each other (FIG. 10(A)). A plan view of prepreg 184 is shown in FIG. 12. Conductive layers (158U) are positioned in opening (184 a) during that time. There are no conductive circuits, via conductors or pads formed on outermost resin insulation layers which make contact with the prepreg. Then, thermal pressing is conducted so that two single-sided buildup substrates are laminated by prepreg 184 (FIG. 10(B)). The second surface of a core substrate is set in an outward direction. No copper foil is required.
  • (15) A lower buildup layer and solder-resist layer are formed on second surfaces (30S) of both core substrates (30A, 30B) by the method shown in FIGS. 6˜7. Then, nickel layer 72 and gold layer 74 are formed on terminals in openings 71 of the solder-resist layers (FIG. 11(A)). Second intermediate substrate 4000 is completed.
  • (19) Second intermediate substrate 4000 is cut along the (X3-X3) lines in FIG. 11(A) which are located inside opening (184 a) of the prepreg so that two core substrates are separated (FIG. 11(B)). Two printed wiring boards 10 are completed. Since the subsequent steps are the same as those in the first embodiment, their descriptions are omitted here.
  • The material of each resin insulation layer in the modified example of the first embodiment is the same as that in the first embodiment. A printed wiring board obtained by the manufacturing method according to the modified example of the first embodiment shows the same effects as those in the first embodiment. Since upper and lower buildup layers are formed after core substrates are laminated in the manufacturing method according to the modified example of the first embodiment, the same effects as in the first embodiment are achieved in the modified example of the first embodiment.
  • Second Embodiment
  • FIGS. 13˜20 show a method for manufacturing a printed wiring board according to a second embodiment of the present invention.
  • (1) Two copper-clad laminates (20β) are prepared, where copper foil is laminated on both surfaces of insulative substrate 20 with a thickness of 0.04˜0.2 mm. Three μm-thick copper foil (22A) is laminated on first surface (20F) of insulative substrate 20 and 12 μm-thick copper foil (22B) on the second surface (20S). In addition, a sheet of prepreg 80 and two copper foils (82, 82) are prepared. The prepreg and copper clad laminates (20β) are substantially the same size, and copper foils 82 are smaller than the core substrates. However, the copper foils are larger than a predetermined size. The conductive layers on the core substrates are formed inside the area of the predetermined size. Copper foils (82, 82) are laminated on both surfaces of the prepreg. The prepreg is sandwiched by two copper foils (82, 82). The copper-clad laminates sandwich copper foils (82, 82) and prepreg 80 in such a way that second surfaces (30S) of two copper-clad laminates face each other (FIG. 13(A)). The peripheries of the copper clad laminates are exposed from the copper foils. Then, thermal pressing is conducted to laminate two copper-clad laminates by prepreg 80 (FIG. 13(B)). The copper-clad laminates are adhered to each other in areas exposed from the copper foils. Laminate 10000 is completed. First surface (20F) of a copper-clad laminate is set in an outward direction.
  • (2) Non-penetrating holes 24 that reach copper foils (22B) are formed in copper-clad laminates using a laser (FIG. 13(C)). The non-penetrating holes taper from the first surface of insulative substrate 20 toward the second surface. Electroless plating is performed to form electroless plated film 25 on the inner walls of the non-penetrating holes and the surfaces of copper foils (22A). Next, electrolytic plating is performed to form electrolytic plated film 26. Accordingly, through-hole conductor 36 is formed in non-penetrating hole 24 (FIG. 13(D)).
  • (3) Etching resist is formed on the first surfaces of insulative substrates 20, then plated films (25, 26) and copper foil 22 which are exposed from the etching resist are removed using an etching solution, and the etching resist is removed. Accordingly, conductive circuits (34A) and lands (29A) of through-hole conductors 36 are formed on first surfaces (20F) of the core substrates (FIG. 14(A)). Conductive layers are formed the same as in the first embodiment.
  • (4) Resin insulation layer (inner resin insulation layer) (50U) is formed on first surfaces (20F) of both core substrates (30, 30) (FIG. 14(B)).
  • (5) By treatments the same as (6)˜(10) in the first embodiment, via conductors (60U) and conductive circuits (58U) are formed (FIG. 14(C)). Conductive layers are formed the same as in the first embodiment.
  • (6) Outermost resin insulation layer (150U) is formed on resin insulation layers 50 (FIG. 15A)).
  • (7) By treatments the same as (6)˜(10) in the first embodiment, via conductors (160U) are formed (FIG. 15(B)). Conductive layers are formed the same as in the first embodiment. On surfaces of outermost resin insulation layers (150U), lands of via conductors are formed, but no conductive circuit is formed. Upper buildup layers are completed on the first surfaces of insulative substrates. Intermediate substrate 20000 is completed. Materials of inner resin insulation layer (50U) and outermost resin insulation layer (150U) in the second embodiment are the same as those in the first embodiment.
  • (8) Intermediate substrate 20000 is cut along the (X4-X4) lines in FIG. 15(B) which are located inside copper foils 82 so that two core substrates are separated (FIG. 15(C)). Two single-sided buildup substrates (BU1, BU2) are completed.
  • (9) A sheet of prepreg 180, two copper foils (182, 182), and two single-sided buildup substrates (BU1, BU2) are prepared. The prepreg and single-sided buildup substrates are substantially the same size, and copper foils 182 are smaller than single-sided buildup substrates. Two single-sided buildup substrates, two copper foils and a sheet of prepreg are laminated. The prepreg is sandwiched by two copper foils. Single-sided buildup substrates sandwich copper foils (182, 182) and prepreg 180 in such a way that the core substrates of two single-sided buildup substrates face each other (FIG. 16). Conductive layer (150U) is covered by copper foil 182, but the peripheral portion of the outermost resin insulation layer is exposed from the copper foil. The peripheries of outermost resin insulation layers are left exposed by copper foils. Then, thermal pressing is conducted to laminate two single-sided buildup substrates by prepreg 180 (FIG. 17(A)). Outermost resin insulation layers exposed from copper foils are adhered to each other by the prepreg. Second laminate (1000A) is completed. The second surface of a core substrate is set in an outward direction.
  • (10) Copper foils (22B) on second surfaces (30S) of core substrates are etched to have a predetermined pattern so that conductive circuits (34B) and lands (29B) of through-hole conductors 36 are formed on second surfaces of insulative substrates (FIG. 17B)). Conductive layers are formed on core substrates.
  • (11) Resin insulation layer 250 is formed on second surfaces (20S) of both core substrates (30, 30) (FIG. 18(A)).
  • (12) By treatments the same as (6)˜(10) in the first embodiment, via conductors 260 and conductive circuits 258 are formed (FIG. 18(B)). Lower buildup layers are completed on second surfaces of insulative substrates.
  • (13) Solder-resist layer 70 having opening 71 is formed on the lower buildup layers. The conductive portion exposed through an opening of solder resist works as terminal (260T). Nickel layer 72 and gold layer 74 are formed on the terminals in openings 71 of the solder-resist layers (FIG. 19A)). Second intermediate substrate 30000 is completed.
  • (14) The second intermediate substrate is cut along the (X5-X5) lines in FIG. 19(A) which are located inside copper foils 182 so that two core substrates are separated (FIG. 19(B)). Two printed wiring boards 10 are completed. Printed wiring boards obtained by the manufacturing method according to the second embodiment show the same effects as in the first embodiment (FIG. 20(A)).
  • (15) Solder bumps (76A, 76B) are formed on terminals and pads. A printed wiring board having solder bumps is completed (FIG. 20(B)).
  • The prepreg used for adhesion in each embodiment is preferred to be a low-flow type. Since upper and lower buildup layers are also formed after core substrates are laminated in the manufacturing method according to the second embodiment, the same effects are achieved in the second embodiment as in the first embodiment. In each embodiment, the number of resin insulation layers in an upper buildup layer is preferred to be greater than the number of resin insulation layers in a lower buildup layer. A solder-resist layer is formed on the lower buildup layer. There is no solder-resist layer formed on the upper buildup layer. Accordingly, warping or undulation is slight in the second intermediate substrate. Cutting accuracy is high in the second intermediate substrate. The dimensional accuracy of a printed wiring board is high. In each embodiment, the difference is preferred to be one between the number of resin insulation layers in the first buildup layer and the number of resin insulation layers in the second buildup layer. Warping is made slight in the printed wiring board.
  • In each embodiment, conductive circuits may be formed on the outermost resin insulation layer of an upper buildup layer. In such a case, a solder-resist layer having an opening to expose a pad is formed on the upper buildup layer. The solder-resist layers on the upper buildup layers are laminated to each other in such a case. By following the same steps as those in each embodiment for the subsequent procedure, a printed wiring board is formed.
  • EXAMPLE
  • Copper-clad laminate (20α) is prepared, where 3 μm-thick copper foil 22 is laminated on both surfaces of 0.06 mm-thick insulative substrate 20 (FIG. 1(A)). The insulative substrate has first surface (30F) and second surface (30S) opposite the first surface. In addition, the insulative substrate is formed with glass cloth made of E-glass, epoxy resin and silica particles.
  • A carbon-dioxide gas laser is irradiated at copper-clad laminate (20α) from the first-surface side of the insulative substrate. First opening 900 tapering gradually from the first surface of the insulative substrate toward the second surface is formed in copper-clad laminate (20α). First surface 900 has first opening portion (900A) on the first surface of the insulative substrate (FIG. 22(A)). A carbon-dioxide gas laser is irradiated at copper-clad laminate (20α) from the second-surface side of the insulative substrate. The position to be irradiated is related to the position where first opening 900 is formed. Second opening 920 tapering gradually from the second surface of the insulative substrate toward the first surface is formed in copper-clad laminate (20α). A penetrating hole is formed by connecting first opening 900 and second opening 920 in copper-clad laminate (20α). Second opening 920 has second opening portion (920B) on the second surface of the insulative substrate (FIG. 22(B)). First opening portion (900A) is opposite second opening portion (920B). Electroless plated film is formed on the inner wall of the penetrating hole and on surfaces of copper-clad laminate (20α) as a seed layer. As for electroless plated film, electroless copper-plated film and electroless nickel-plated film may be listed. Electroless copper-plated film is formed in the example. Electrolytic plated film is formed on the seed layer. During that time, the penetrating hole is filled with electrolytic plated film to form a through-hole conductor. As for electrolytic plated film, electrolytic copper-plated film and electrolytic nickel-plated film may be listed. Electrolytic copper-plated film is formed in the example. A commercially available dry film is laminated on both surfaces of insulative substrate 20 to form etching resists 27 (FIG. 1(D)).
  • Portions of plated films (25, 26) and copper foil 22 exposed from etching resists 27 are removed using an etching solution, and etching resists 27 are removed. Accordingly, conductive layers (22U, 22D) are formed on the insulative substrate (FIG. 1(E)). Conductive layers (22U, 22D) include lands 29 of through-hole conductor 36.
  • A sheet of prepreg 80, two core substrates (first core substrate and second core substrate) (30, 30) and two copper foils 82 are prepared. The thickness of the prepreg is 60 μm and the thickness of the copper foil is 12 μm. The prepreg and core substrates are substantially the same size, and copper foils 82 are smaller than the core substrates. Copper foils (82, 82) are laminated on both surfaces of the prepreg, and core substrates are laminated on the copper foils (FIG. 1(F)). Second surfaces (30S) of two core substrates face each other.
  • Thermal pressing is conducted to laminate two core substrates by prepreg 80 (FIG. 2(A)). Insulative substrates exposed from the copper foils are adhered by the prepreg. The width to be bonded is approximately 2 mm. Laminate (100L) is completed. The first surface of a core substrate is set in an outward direction. Inner resin insulation layer (50U) is formed on first surfaces (30F) of both core substrates (30, 30) (FIG. 2(B)). Inner resin insulation layer (50U) is made of silica particles and epoxy resin. The average particle diameter of silica particles is 5 μm.
  • A laser is used to form openings 51 in inner resin insulation layers (50U) (FIG. 2(C)). Then, surfaces of resin insulation layers are roughened (not shown in the drawings). Electroless copper-plated film 52 is formed on surfaces of inner resin insulation layers 50 and openings 51 (FIG. 2(D)). Plating resist 54 with a predetermined pattern is formed on electroless copper-plated film 52 (FIG. 3(A)).
  • Electrolytic copper-plated film 56 is formed on electroless copper-plated film exposed from the plating resist (FIG. 3(B)). The plating resist is removed, and electroless plated film 52 between portions of electrolytic plated film 56 is etched away and via conductors (60U) and conductive circuits (58U) are formed (FIG. 3(C)). Outermost resin insulation layer (150U) is formed on inner resin insulation layers (50U) (FIG. 4(A)). Outermost resin insulation layer (150U) is formed with silica particles, glass cloth made of S-glass, and epoxy resin.
  • By treatments the same as (6)˜(10) shown in the first embodiment, via conductors (160U) are formed (FIG. 4(B)). On surfaces of outermost resin insulation layers, lands of via conductors are formed but no conductive circuit is formed. A pad made of a via conductor and a land is formed. The intermediate substrate is cut along the (X1-X1) lines in FIG. 4(B) which are located inside copper foils 82 (FIG. 4(C)). Two single-sided buildup substrates are obtained.
  • A sheet of prepreg, two copper foils, and two single-sided buildup substrates are prepared. The thickness of prepreg is 60 μm, and the thickness of copper foil is 12 μm. The prepreg and single-sided buildup substrates are substantially the same size, and copper foils 82 are smaller than single-sided buildup substrates. As shown in FIG. 5(A), two single-sided buildup substrates, two copper foils and a sheet of prepreg are laminated (FIG. 5(A)). Thermal pressing is conducted and two single-sided buildup substrates are laminated by prepreg 80 (FIG. 5(B)).
  • Outermost resin insulation layers exposed from copper foils are adhered to each other by prepreg. Second laminate 3000 is completed. The second surface of a core substrate is set in an outward direction. Resin insulation layer (150D) is formed on second surfaces (30S) of both core substrates (30, 30) (FIG. 6(A)). Resin insulation layer 250 is formed with epoxy resin and silica particles. By treatments the same as (6)˜(10) shown in the first embodiment, via conductor (260D) and conductive circuit 258 are formed (FIG. 6(B)).
  • Solder-resist layer 70 having opening 71 is formed on outermost resin insulation layers (150D) and conductive layers 258 (FIG. 7(A)). The conductive portion exposed through an opening of the solder resist works as terminal (260T). Nickel layer 72 and gold layer 74 are formed in openings 71 in solder-resist layers (FIG. 7(B)). Second intermediate substrate 4000 is completed.
  • The second intermediate substrate is cut along the (X2-X2) lines in FIG. 7(B) which are located inside copper foils 82 (FIG. 8A)). Printed wiring board 10 is completed (FIG. 8(B)). The same core substrate is used in the first embodiment and a modified example of the first embodiment. Namely, a core substrate having through-hole conductor 36 (see FIG. 22(C)) in an hourglass shape may be used in the first embodiment and a modified example of the first embodiment.
  • A method for manufacturing a printed wiring board according to one aspect of the present invention includes the following: preparing a first core substrate having a first surface and a second surface opposite the first surface and a second core substrate having a first surface and a second surface opposite the first surface; laminating the first core substrate and the second core substrate in such way that the second surface of the first core substrate faces the second surface of the second core substrate; forming an upper buildup layer on the first surface of the first core substrate and on the first surface of the second core substrate; separating the first core substrate from the second core substrate; laminating the upper buildup layer formed on the first core substrate and the upper buildup layer formed on the second core substrate; forming a lower buildup layer on the second surface of the first core substrate and on the second surface of the second core substrate; and separating the first core substrate from the second core substrate.
  • A printed wiring board according to another aspect of the present invention has the following: a core substrate having a first surface and a second surface opposite the first surface; an upper buildup layer formed on the first surface of the core substrate and having an outermost resin insulation layer; and a lower buildup layer formed on the second surface of the core substrate and having an outermost resin insulation layer. In such a printed wiring board, the material of the outermost resin insulation layer of the upper buildup layer is different from that of the outermost resin insulation layer of the lower buildup layer.
  • A printed wiring board according to yet another aspect of the present invention has the following: a core substrate having a first surface and a second surface opposite the first surface; an upper buildup layer formed on the first surface of the core substrate and having two or more resin insulation layers; and a lower buildup layer formed on the second surface of the core substrate and having one or more resin insulation layers. In such a printed wiring board, the number of resin insulation layers in the upper buildup layer is greater than the number of resin insulation layers in the lower buildup layer.
  • Obviously, numerous modifications and variations of the present invention are possible in light of the above teachings. It is therefore to be understood that within the scope of the appended claims, the invention may be practiced otherwise than as specifically described herein.

Claims (14)

What is claimed is:
1. A printed wiring board, comprising:
a core substrate having a first surface and a second surface on an opposite side of the first surface;
an upper buildup layer formed on the first surface of the core substrate and having an outermost resin insulation layer; and
a lower buildup layer formed on the second surface of the core substrate and having an outermost resin insulation layer,
wherein the outermost resin insulation layer of the upper buildup layer comprises a material which is different from a material of the outermost resin insulation layer of the lower buildup layer.
2. The printed wiring board according to claim 1, wherein the outermost resin insulation layer of the upper buildup layer has a thermal expansion coefficient which is lower than a thermal expansion coefficient of the outermost resin insulation layer of the lower buildup layer.
3. The printed wiring board according to claim 1, wherein the outermost resin insulation layer of the upper buildup layer has a reinforcing material, the core substrate has a reinforcing material, and the reinforcing material in the outermost resin insulation layer of the upper buildup layer has a thermal expansion coefficient which is lower than a thermal expansion coefficient of the reinforcing material in the core substrate.
4. The printed wiring board according to claim 1, wherein the outermost resin insulation layer of the upper buildup layer has a reinforcing material, the core substrate has a reinforcing material, the reinforcing material in the outermost resin insulation layer of the upper buildup layer is made of S-glass, and the reinforcing material in the core substrate is made of E-glass.
5. The printed wiring board according to claim 3, wherein the outermost resin insulation layer of the lower buildup layer does not have a reinforcing material.
6. The printed wiring board according to claim 3, further comprising a solder-resist layer formed on the lower buildup layer.
7. The printed wiring board according to claim 6, wherein a solder-resist layer is not formed on the upper buildup layer.
8. A printed wiring board, comprising:
a core substrate having a first surface and a second surface on an opposite side of the first surface;
an upper buildup layer formed on the first surface of the core substrate and comprising a plurality of resin insulation layers; and
a lower buildup layer formed on the second surface of the core substrate and comprising at least one resin insulation layer,
wherein the plurality of resin insulation layers in the upper buildup layer includes an outermost resin insulating layer, the at least one resin insulation layer in the lower buildup layer includes an outermost resin insulating layer, and the plurality of resin insulation layers in the upper buildup layer has a greater number of layers than the at least one resin insulation layer in the lower buildup layer.
9. The printed wiring board according to claim 8, wherein the outermost resin insulation layer of the upper buildup layer has a thermal expansion coefficient which is lower than a thermal expansion coefficient of the outermost resin insulation layer of the lower buildup layer.
10. The printed wiring board according to claim 8, wherein the outermost resin insulation layer of the upper buildup layer has a reinforcing material, the core substrate has a reinforcing material, and the thermal expansion coefficient of the reinforcing material in the outermost resin insulation layer of the upper buildup layer is lower than the thermal expansion coefficient of the reinforcing material in the core substrate.
11. The printed wiring board according to claim 8, wherein the outermost resin insulation layer of the upper buildup layer has a reinforcing material, the core substrate has a reinforcing material, the reinforcing material in the outermost resin insulation layer of the upper buildup layer is made of S-glass, and the reinforcing material in the core substrate is made of E-glass.
12. The printed wiring board according to claim 10, wherein the outermost resin insulation layer of the lower buildup layer does not have a reinforcing material.
13. The printed wiring board according to claim 10, further comprising a solder-resist layer formed on the lower buildup layer.
14. The printed wiring board according to claim 13, wherein a solder-resist layer is not formed on the upper buildup layer.
US14/102,947 2011-06-24 2013-12-11 Printed wiring board and method for manufacturing printed wiring board Abandoned US20140099488A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US14/102,947 US20140099488A1 (en) 2011-06-24 2013-12-11 Printed wiring board and method for manufacturing printed wiring board

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US201161500913P 2011-06-24 2011-06-24
US13/483,660 US8945329B2 (en) 2011-06-24 2012-05-30 Printed wiring board and method for manufacturing printed wiring board
US14/102,947 US20140099488A1 (en) 2011-06-24 2013-12-11 Printed wiring board and method for manufacturing printed wiring board

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US13/483,660 Division US8945329B2 (en) 2011-06-24 2012-05-30 Printed wiring board and method for manufacturing printed wiring board

Publications (1)

Publication Number Publication Date
US20140099488A1 true US20140099488A1 (en) 2014-04-10

Family

ID=47362111

Family Applications (2)

Application Number Title Priority Date Filing Date
US13/483,660 Active US8945329B2 (en) 2011-06-24 2012-05-30 Printed wiring board and method for manufacturing printed wiring board
US14/102,947 Abandoned US20140099488A1 (en) 2011-06-24 2013-12-11 Printed wiring board and method for manufacturing printed wiring board

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US13/483,660 Active US8945329B2 (en) 2011-06-24 2012-05-30 Printed wiring board and method for manufacturing printed wiring board

Country Status (3)

Country Link
US (2) US8945329B2 (en)
KR (2) KR20130001143A (en)
CN (1) CN102843877B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2023272650A1 (en) * 2021-06-30 2023-01-05 华为技术有限公司 Packaging substrate and manufacturing method therefor, chip packaging structure, and electronic apparatus

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP5626285B2 (en) * 2012-07-20 2014-11-19 日本電気株式会社 Printed wiring board and electronic device provided with the printed wiring board
KR20150014167A (en) * 2013-07-29 2015-02-06 삼성전기주식회사 Pcb having glass core
JP2015076465A (en) * 2013-10-08 2015-04-20 イビデン株式会社 Printed wiring board, printed wiring board manufacturing method, and package-on-package
JP2015213124A (en) * 2014-05-02 2015-11-26 イビデン株式会社 Package substrate
TWI554174B (en) * 2014-11-04 2016-10-11 上海兆芯集成電路有限公司 Circuit substrate and semiconductor substrate
KR102194717B1 (en) * 2015-01-06 2020-12-23 삼성전기주식회사 Printed circuit board and method of manufacturing the same
KR102498627B1 (en) * 2015-10-05 2023-02-10 엘지이노텍 주식회사 Printed circuit board and electronic parts package comprising the same
US10283445B2 (en) 2016-10-26 2019-05-07 Invensas Corporation Bonding of laminates with electrical interconnects
US20220020602A1 (en) * 2018-12-14 2022-01-20 Mitsubishi Gas Chemical Company, Inc. Method for producing package substrate for loading semiconductor device
US10624213B1 (en) * 2018-12-20 2020-04-14 Intel Corporation Asymmetric electronic substrate and method of manufacture

Citations (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020182958A1 (en) * 2001-04-23 2002-12-05 Fujitsu Limited Multilayer printed wiring board
US20030137057A1 (en) * 2002-01-24 2003-07-24 Nec Electronics Corporation Flip chip type semiconductor device and method of manufacturing the same
US20070190879A1 (en) * 2004-02-09 2007-08-16 Yoshinori Gondoh Double glass cloth, and prepreg and substrate for printed wiring board using the glass cloth
US20090025971A1 (en) * 2007-07-25 2009-01-29 Tdk Corporation Electronic component-embedded board and method of manufacturing the same
WO2009081518A1 (en) * 2007-12-26 2009-07-02 Panasonic Corporation Semiconductor device and multilayer wiring board
US20110024898A1 (en) * 2009-07-31 2011-02-03 Ati Technologies Ulc Method of manufacturing substrates having asymmetric buildup layers
US20110180208A1 (en) * 2010-01-22 2011-07-28 Kenya Tachibana Method for laminating prepreg, method for producing printed wiring board and prepreg roll

Family Cites Families (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100693140B1 (en) 2001-05-15 2007-03-13 엘지전자 주식회사 Making method of PCB
JP2003008207A (en) 2001-06-27 2003-01-10 Ngk Spark Plug Co Ltd Method of manufacturing wiring board
US7038142B2 (en) 2002-01-24 2006-05-02 Fujitsu Limited Circuit board and method for fabricating the same, and electronic device
JP3945764B2 (en) 2002-08-30 2007-07-18 日本特殊陶業株式会社 Wiring board
JP2004214273A (en) * 2002-12-27 2004-07-29 Ngk Spark Plug Co Ltd Method for manufacturing single side lamination wiring board
US8048251B2 (en) * 2003-10-28 2011-11-01 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing optical film
KR100674319B1 (en) * 2004-12-02 2007-01-24 삼성전기주식회사 Manufacturing method of printed circuit board having thin core layer
JP4897281B2 (en) 2005-12-07 2012-03-14 新光電気工業株式会社 Wiring board manufacturing method and electronic component mounting structure manufacturing method
KR20090002718A (en) * 2007-07-04 2009-01-09 삼성전기주식회사 Carrier and method for manufacturing printed circuit board
CN101562169A (en) 2008-04-16 2009-10-21 力成科技股份有限公司 Lamination type base plate and chip packaging structure using same
KR100956688B1 (en) * 2008-05-13 2010-05-10 삼성전기주식회사 Printed Circuit Board and Manufacturing Method Thereof
US8104171B2 (en) 2008-08-27 2012-01-31 Advanced Semiconductor Engineering, Inc. Method of fabricating multi-layered substrate
US8153905B2 (en) 2009-02-27 2012-04-10 Ibiden Co., Ltd. Method for manufacturing printed wiring board and printed wiring board
US8366873B2 (en) * 2010-04-15 2013-02-05 Suss Microtec Lithography, Gmbh Debonding equipment and methods for debonding temporary bonded wafers
JP4542201B2 (en) 2009-12-11 2010-09-08 日本特殊陶業株式会社 Manufacturing method of coreless wiring board
US20120012553A1 (en) * 2010-07-16 2012-01-19 Endicott Interconnect Technologies, Inc. Method of forming fibrous laminate chip carrier structures

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020182958A1 (en) * 2001-04-23 2002-12-05 Fujitsu Limited Multilayer printed wiring board
US20030137057A1 (en) * 2002-01-24 2003-07-24 Nec Electronics Corporation Flip chip type semiconductor device and method of manufacturing the same
US20070190879A1 (en) * 2004-02-09 2007-08-16 Yoshinori Gondoh Double glass cloth, and prepreg and substrate for printed wiring board using the glass cloth
US20090025971A1 (en) * 2007-07-25 2009-01-29 Tdk Corporation Electronic component-embedded board and method of manufacturing the same
WO2009081518A1 (en) * 2007-12-26 2009-07-02 Panasonic Corporation Semiconductor device and multilayer wiring board
US20110279996A1 (en) * 2007-12-26 2011-11-17 Yoshihiro Tomura Semiconductor assembly and multilayer wiring board
US20110024898A1 (en) * 2009-07-31 2011-02-03 Ati Technologies Ulc Method of manufacturing substrates having asymmetric buildup layers
US20110180208A1 (en) * 2010-01-22 2011-07-28 Kenya Tachibana Method for laminating prepreg, method for producing printed wiring board and prepreg roll

Non-Patent Citations (1)

* Cited by examiner, † Cited by third party
Title
Brigham Young University (BYU) coefficient of thermal expansion:http://www.cleanroom.byu.edu/CTE_materials.phtml *

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
WO2023272650A1 (en) * 2021-06-30 2023-01-05 华为技术有限公司 Packaging substrate and manufacturing method therefor, chip packaging structure, and electronic apparatus

Also Published As

Publication number Publication date
US20120328857A1 (en) 2012-12-27
KR20130119401A (en) 2013-10-31
CN102843877A (en) 2012-12-26
KR101505743B1 (en) 2015-03-26
KR20130001143A (en) 2013-01-03
US8945329B2 (en) 2015-02-03
CN102843877B (en) 2015-06-10

Similar Documents

Publication Publication Date Title
US8945329B2 (en) Printed wiring board and method for manufacturing printed wiring board
US9204552B2 (en) Printed wiring board
US7002080B2 (en) Multilayer wiring board
US8177577B2 (en) Printed wiring board having a substrate with higher conductor density inserted into a recess of another substrate with lower conductor density
KR101906883B1 (en) Wiring board and method of manufacturing the same
JP4079699B2 (en) Multilayer wiring circuit board
US8383948B2 (en) Flex-rigid wiring board and method for manufacturing the same
US8891245B2 (en) Printed wiring board
JP5097827B2 (en) Flex-rigid wiring board and electronic device
WO2010007704A1 (en) Flex-rigid wiring board and electronic device
US20100224397A1 (en) Wiring board and method for manufacturing the same
US8347493B2 (en) Wiring board with built-in electronic component and method of manufacturing same
WO2015151512A1 (en) Interposer, semiconductor device, interposer manufacturing method, and semiconductor device manufacturing method
KR101281410B1 (en) Multilayer Wiring Substrate
US8847078B2 (en) Printed wiring board and method for manufacturing printed wiring board
JP2013197245A (en) Printed wiring board
US20130048355A1 (en) Printed wiring board
JP4694007B2 (en) Manufacturing method of three-dimensional mounting package
JP5176676B2 (en) Manufacturing method of component-embedded substrate
KR20120040892A (en) The printed circuit board and the method for manufacturing the same
JP2013219204A (en) Core board for wiring board manufacturing and wiring board
KR101167422B1 (en) Carrier member and method of manufacturing PCB using the same
WO2011105440A1 (en) Method of manufacturing printed circuit board and printed circuit board
US9320148B2 (en) Printed wiring board
KR20030071391A (en) Method for creating bump and making printed circuit board using the said bump

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION