US20140008664A1 - Semiconductor device and method of manufacturing the device - Google Patents
Semiconductor device and method of manufacturing the device Download PDFInfo
- Publication number
- US20140008664A1 US20140008664A1 US13/811,584 US201213811584A US2014008664A1 US 20140008664 A1 US20140008664 A1 US 20140008664A1 US 201213811584 A US201213811584 A US 201213811584A US 2014008664 A1 US2014008664 A1 US 2014008664A1
- Authority
- US
- United States
- Prior art keywords
- trench
- insulating film
- gate insulating
- semiconductor layer
- gate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 161
- 238000004519 manufacturing process Methods 0.000 title claims description 19
- 239000010410 layer Substances 0.000 claims abstract description 106
- 239000000758 substrate Substances 0.000 claims abstract description 49
- 239000011229 interlayer Substances 0.000 claims abstract description 17
- 210000000746 body region Anatomy 0.000 claims description 37
- 229910010271 silicon carbide Inorganic materials 0.000 claims description 25
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 claims description 23
- 239000012535 impurity Substances 0.000 claims description 15
- 238000000034 method Methods 0.000 claims description 12
- 238000005530 etching Methods 0.000 claims description 11
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 claims description 5
- 229910052710 silicon Inorganic materials 0.000 claims description 5
- 239000010703 silicon Substances 0.000 claims description 5
- 238000005229 chemical vapour deposition Methods 0.000 claims description 3
- 230000015572 biosynthetic process Effects 0.000 description 23
- 230000005684 electric field Effects 0.000 description 20
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 17
- 230000015556 catabolic process Effects 0.000 description 17
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 15
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 10
- 229920005591 polysilicon Polymers 0.000 description 10
- QGZKDVFQNNGYKY-UHFFFAOYSA-N Ammonia Chemical compound N QGZKDVFQNNGYKY-UHFFFAOYSA-N 0.000 description 7
- BLRPTPMANUNPDV-UHFFFAOYSA-N Silane Chemical compound [SiH4] BLRPTPMANUNPDV-UHFFFAOYSA-N 0.000 description 7
- 229910052757 nitrogen Inorganic materials 0.000 description 7
- 229910052581 Si3N4 Inorganic materials 0.000 description 6
- 229910052681 coesite Inorganic materials 0.000 description 6
- 229910052906 cristobalite Inorganic materials 0.000 description 6
- 230000003647 oxidation Effects 0.000 description 6
- 238000007254 oxidation reaction Methods 0.000 description 6
- 239000000377 silicon dioxide Substances 0.000 description 6
- 229910052682 stishovite Inorganic materials 0.000 description 6
- 229910052905 tridymite Inorganic materials 0.000 description 6
- 230000007423 decrease Effects 0.000 description 5
- 229910000077 silane Inorganic materials 0.000 description 5
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 5
- 229910052814 silicon oxide Inorganic materials 0.000 description 5
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 4
- GQPLMRYTRLFLPF-UHFFFAOYSA-N Nitrous Oxide Chemical compound [O-][N+]#N GQPLMRYTRLFLPF-UHFFFAOYSA-N 0.000 description 4
- 150000002500 ions Chemical class 0.000 description 4
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 3
- 229910021529 ammonia Inorganic materials 0.000 description 3
- 238000005452 bending Methods 0.000 description 3
- 238000005468 ion implantation Methods 0.000 description 3
- 230000009467 reduction Effects 0.000 description 3
- 238000001039 wet etching Methods 0.000 description 3
- 238000000137 annealing Methods 0.000 description 2
- 239000000969 carrier Substances 0.000 description 2
- 239000012141 concentrate Substances 0.000 description 2
- 239000013078 crystal Substances 0.000 description 2
- 238000000151 deposition Methods 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- OYFJQPXVCSSHAI-QFPUQLAESA-N enalapril maleate Chemical compound OC(=O)\C=C/C(O)=O.C([C@@H](C(=O)OCC)N[C@@H](C)C(=O)N1[C@@H](CCC1)C(O)=O)CC1=CC=CC=C1 OYFJQPXVCSSHAI-QFPUQLAESA-N 0.000 description 2
- 230000005669 field effect Effects 0.000 description 2
- 238000002513 implantation Methods 0.000 description 2
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 2
- 239000000463 material Substances 0.000 description 2
- 150000004767 nitrides Chemical class 0.000 description 2
- 230000001590 oxidative effect Effects 0.000 description 2
- 238000001020 plasma etching Methods 0.000 description 2
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 2
- 238000007669 thermal treatment Methods 0.000 description 2
- JMASRVWKEDWRBT-UHFFFAOYSA-N Gallium nitride Chemical compound [Ga]#N JMASRVWKEDWRBT-UHFFFAOYSA-N 0.000 description 1
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 description 1
- GRYLNZFGIOXLOG-UHFFFAOYSA-N Nitric acid Chemical compound O[N+]([O-])=O GRYLNZFGIOXLOG-UHFFFAOYSA-N 0.000 description 1
- NBIIXXVUZAFLBC-UHFFFAOYSA-N Phosphoric acid Chemical compound OP(O)(O)=O NBIIXXVUZAFLBC-UHFFFAOYSA-N 0.000 description 1
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 1
- 229920000388 Polyphosphate Polymers 0.000 description 1
- 230000001133 acceleration Effects 0.000 description 1
- 238000009825 accumulation Methods 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 239000007795 chemical reaction product Substances 0.000 description 1
- 230000008878 coupling Effects 0.000 description 1
- 238000010168 coupling process Methods 0.000 description 1
- 238000005859 coupling reaction Methods 0.000 description 1
- 238000006731 degradation reaction Methods 0.000 description 1
- 229910003460 diamond Inorganic materials 0.000 description 1
- 239000010432 diamond Substances 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 239000001257 hydrogen Substances 0.000 description 1
- 229910052739 hydrogen Inorganic materials 0.000 description 1
- 239000011261 inert gas Substances 0.000 description 1
- 239000012212 insulator Substances 0.000 description 1
- 230000007774 longterm Effects 0.000 description 1
- 229910052751 metal Inorganic materials 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 229910052759 nickel Inorganic materials 0.000 description 1
- 229910017604 nitric acid Inorganic materials 0.000 description 1
- 229910000069 nitrogen hydride Inorganic materials 0.000 description 1
- -1 nitrogen ions Chemical class 0.000 description 1
- 230000003071 parasitic effect Effects 0.000 description 1
- 230000000149 penetrating effect Effects 0.000 description 1
- 230000002093 peripheral effect Effects 0.000 description 1
- 229910052698 phosphorus Inorganic materials 0.000 description 1
- 239000011574 phosphorus Substances 0.000 description 1
- 239000001205 polyphosphate Substances 0.000 description 1
- 235000011176 polyphosphates Nutrition 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7827—Vertical transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/0445—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising crystalline silicon carbide
- H01L21/048—Making electrodes
- H01L21/049—Conductor-insulator-semiconductor electrodes, e.g. MIS contacts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/04—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their crystalline structure, e.g. polycrystalline, cubic or particular orientation of crystalline planes
- H01L29/045—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their crystalline structure, e.g. polycrystalline, cubic or particular orientation of crystalline planes by their particular orientation of crystalline planes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/42356—Disposition, e.g. buried gate electrode
- H01L29/4236—Disposition, e.g. buried gate electrode within a trench, e.g. trench gate electrode, groove gate electrode
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66053—Multistep manufacturing processes of devices having a semiconductor body comprising crystalline silicon carbide
- H01L29/66068—Multistep manufacturing processes of devices having a semiconductor body comprising crystalline silicon carbide the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66234—Bipolar junction transistors [BJT]
- H01L29/66325—Bipolar junction transistors [BJT] controlled by field-effect, e.g. insulated gate bipolar transistors [IGBT]
- H01L29/66333—Vertical insulated gate bipolar transistors
- H01L29/66348—Vertical insulated gate bipolar transistors with a recessed gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66666—Vertical transistors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/70—Bipolar devices
- H01L29/72—Transistor-type devices, i.e. able to continuously respond to applied control signals
- H01L29/739—Transistor-type devices, i.e. able to continuously respond to applied control signals controlled by field-effect, e.g. bipolar static induction transistors [BSIT]
- H01L29/7393—Insulated gate bipolar mode transistors, i.e. IGBT; IGT; COMFET
- H01L29/7395—Vertical transistors, e.g. vertical IGBT
- H01L29/7396—Vertical transistors, e.g. vertical IGBT with a non planar surface, e.g. with a non planar gate or with a trench or recess or pillar in the surface of the emitter, base or collector region for improving current density or short circuiting the emitter and base regions
- H01L29/7397—Vertical transistors, e.g. vertical IGBT with a non planar surface, e.g. with a non planar gate or with a trench or recess or pillar in the surface of the emitter, base or collector region for improving current density or short circuiting the emitter and base regions and a gate structure lying on a slanted or vertical surface or formed in a groove, e.g. trench gate IGBT
Definitions
- the present disclosure relates to semiconductor devices and methods of manufacturing the devices, and more particularly to semiconductor devices having a trench gate structure, and methods of manufacturing the devices.
- semiconductor devices having a trench gate structure have been focused on. While a channel region is formed on the surface of a semiconductor layer in a semiconductor device having a planar gate structure, a channel region is formed on the sidewall surface of a trench provided in a semiconductor layer in a semiconductor device having the trench gate structure.
- a semiconductor device having the trench gate structure miniaturization and reduction in on-resistance can be expected more than in a semiconductor device having the planar gate structure. Therefore, semiconductor devices having the trench gate structure are being developed particularly in the field of power devices.
- a semiconductor device having the trench gate structure since miniaturization is not limited by the effect of junction field effect transistors (JFETs), a semiconductor device having the trench gate structure has the advantages of miniaturizing a trench, and reducing on-resistance and switching loss.
- JFETs junction field effect transistors
- semiconductor devices having the trench gate structure have the problem of increasing gate resistance as a result of reduction in the cross-sectional area of a gate electrode with the miniaturization of a trench.
- a gate electrode to the periphery of a trench i.e., forming a T-shaped gate electrode is considered to mitigate an increase in gate resistance (see, for example, Patent Document 1).
- forming an appropriate gate insulating film in a trench is important. Specifically, the thickness of the gate insulating film needs to be reduced on the sidewall surface of the trench, in which a channel region is formed, to reduce the threshold voltage at switching, and the thickness of the gate insulating film needs to be increased at the bottom of the trench to avoid electric field concentration.
- the thickness of the entire gate insulating film is increased to increase the breakdown electric field, the threshold voltage at switching increases.
- the thickness of the entire gate insulating film is reduced to lower the threshold voltage at switching, the electric field concentration occurs at the bottom of the trench.
- Patent Document 2 suggests forming a thicker gate insulating film at the bottom of a trench using the difference in the orientation between the sidewall surface and the bottom of the trench.
- Patent Document 3 suggests selectively forming a mask on the sidewall surface of a trench in forming a gate insulating film, thereby preventing formation of an oxide film on the sidewall surface of the trench and forming the thick gate insulating film on the portions other than the sidewall surface of the trench.
- PATENT DOCUMENT 1 Japanese Patent Publication No. 2007-281512
- PATENT DOCUMENT 2 Japanese Patent Publication No. H7-326755
- the conventional semiconductor devices having the trench gate structure have the following problems.
- the gate insulating film needs to be formed on the portion of the semiconductor layer around the trench.
- the gate insulating film formed around the trench has a small thickness, the parasitic capacitance between a gate and the semiconductor layer around the trench (hereinafter also referred to as gate-semiconductor layer capacitance) increases, thereby causing a delay and reducing the breakdown voltage of the gate insulating film between the gate and the semiconductor layer. Therefore, where the gate electrode has the T-shape, not only the thickness of the gate insulating film on the side surface of the trench but also the thickness of the gate insulating film around the trench is preferably controlled.
- the breakdown voltage decreases even when the gate insulating film is formed to have the same thickness on the shoulder and on the sidewall.
- Patent Document 2 where the thickness of the gate insulating film is controlled by utilizing the orientation of a substrate, a substrate with a particular orientation is required, thereby increasing the manufacturing costs.
- Patent Document 3 where the mask is formed on the sidewall surface of the trench to selectively form the thick gate insulating film on the portions other than the sidewall surface of the trench, the steps of forming and removing the mask are needed. This results in complicated manufacturing steps to increase the manufacturing costs and the cycle time.
- the above-described problems occur in a silicon semiconductor device as well as in a semiconductor device made of wide bandgap semiconductor such as silicon carbide (SiC).
- the dielectric constant of SiC e.g., 9.7 of 4H-SiC
- the dielectric constant (11.9) of Si is smaller than the dielectric constant (11.9) of Si and is less different from the dielectric constant (3.8) of SiO 2 .
- a high electric field is applied to a gate insulating film in a semiconductor device made of SiC.
- a semiconductor device includes a substrate having a semiconductor layer on a principal surface thereof; a trench provided in the semiconductor layer; a gate insulating film covering a top of the semiconductor layer around the trench, and a bottom and a side surface of the trench; a gate electrode including a portion filling the trench and a portion expanding around the trench, and provided on the gate insulating film; an interlayer insulating film covering a top of the gate electrode; and a hollow provided in a region above and around the trench, and between the gate electrode and the gate insulating film. Above the trench, at least part of the hollow protrudes inside the trench from a plane extending from an upper surface of the gate insulating film at a portion covering the side surface of the trench with a flat shape.
- a method of manufacturing a semiconductor device includes (a) preparing a substrate having a semiconductor layer on a principal surface thereof; (b) forming a trench in the semiconductor layer; (c) forming a gate insulating film covering a top of the semiconductor layer around the trench, and a bottom and a side surface of the trench; (d) forming an insulating film on the gate insulating film by plasma chemical vapor deposition; (e) forming on the gate insulating film and the insulating film, a gate electrode including a portion filling the trench and a portion expanding around the trench; (f) removing the insulating film; and (g) forming an interlayer insulating film covering a top of the gate electrode.
- a hollow is provided in a region above and around the trench below the gate electrode by removing the insulating film. Above the trench, at least part of the hollow protrudes inside the trench from a plane extending from an upper surface of the gate electrode at a portion covering the side surface of the trench with a flat shape.
- the hollow is provided above the shoulder of the trench and the form of the hollow is determined, thereby easily reducing the gate-semiconductor layer capacitance and the breakdown caused by the electric field concentration between the gate and the semiconductor layer in the semiconductor device including the gate electrode expanding around the trench.
- FIG. 1 schematically illustrates the structure of an example semiconductor device according to an embodiment of the present disclosure as viewed from above.
- FIGS. 2( a ) and 2 ( b ) schematically illustrate the cross-sectional structure of the example semiconductor device according to the embodiment of the present disclosure.
- FIGS. 3( a )- 3 ( c ) are cross-sectional views illustrating manufacturing steps of the example semiconductor device according to the embodiment of the present disclosure.
- FIGS. 4( a )- 4 ( c ) are cross-sectional views illustrating manufacturing steps of the example semiconductor device according to the embodiment of the present disclosure following FIG. 3( c ).
- FIGS. 5( a ) and 5 ( b ) are cross-sectional views illustrating manufacturing steps of the example semiconductor device according to the embodiment of the present disclosure following FIG. 4( c ).
- FIGS. 6( a ) and 6 ( b ) are cross-sectional views illustrating a semiconductor device according to a first variation of the embodiment of the present disclosure.
- FIG. 7 is a cross-sectional view illustrating a semiconductor device according to a second variation of the embodiment of the present disclosure.
- a voltage of about ⁇ 20 V is applied to a gate electrode.
- the voltage of a source is almost 0 V, and thus the voltage of ⁇ 20 V is applied between the gate electrode and a semiconductor layer.
- a conventional thermal oxide film has a breakdown field strength of 10 MV/cm or more.
- the electric field strength acceptable in a semiconductor device is preferably sufficiently smaller than the breakdown field strength, for example, from about 3 MV/cm to about 4 MV/cm.
- the gate insulating film has a thickness of about 70 nm on the sidewall of a trench.
- the gate insulating film is formed by thermal oxidation using a SiC semiconductor substrate having the (0001) Si plane as the principal surface, and where the gate insulating film has a thickness of 70 nm on the (11-20) plane, which is a sidewall of the trench (“ ⁇ 2” means 2 bars); the gate insulating film has a thickness of 30 nm or less on the (0001) Si plane, which is the semiconductor principal surface.
- the electric field applied to the gate insulating film on the semiconductor principal surface is 10 MV/cm or more, thereby providing an insufficiently reliable gate insulating film.
- the capacitance between the gate electrode and the semiconductor layer becomes four times the capacitance in the case where the gate insulating film is formed to have the same thickness on the sidewall and on the principal surface of the semiconductor layer.
- the increase in the capacitance causes a delay to reduce the switching speed.
- the thickness on the side surface of the trench can be controlled independently from the thickness on the upper surface.
- an increase in the number of the steps is problematic. For example, the following steps are needed. First, a thermal oxide film is formed inside the trench, and then a polysilicon film is formed to cover the thermal oxide film. Next, a nitride film for covering the polysilicon film is formed, and the formed nitride film is selectively removed to form a mask covering the side surface of the trench and exposing the bottom of the trench. The exposed portion of the polysilicon film is thermally oxidized, and then the mask is removed. In addition, the unoxidized polysilicon film is removed.
- the oxide film obtained by oxidizing polysilicon has smaller breakdown field strength than an oxide film obtained by oxidizing single crystal silicon.
- the thickness of the gate insulating film on the upper surface of the semiconductor layer around the trench needs to be greater than that in the case where a thermal oxide film is directly formed on the bottom of the trench.
- the semiconductor device thought of by the present inventor is a semiconductor device having a trench gate structure, and has a hollow in the region around a trench and above the shoulder of the trench (i.e., near the upper portion of the side surface of the trench) and between a gate electrode and a gate insulating film. Having such a hollow corresponds to increasing the thickness of the gate insulating film around the trench and on the shoulder of the trench. This reduces the gate-semiconductor layer capacitance, and degradation of the gate insulating film caused by the electric field concentration at the shoulder of the trench.
- the above-described hollow is formed by forming an insulating film on the portion of the semiconductor layer around the trench by plasma chemical vapor deposition (P-CVD) or plasma-enhanced chemical vapor deposition (PECVD), forming the gate electrode, and then removing the insulating film.
- P-CVD plasma chemical vapor deposition
- PECVD plasma-enhanced chemical vapor deposition
- Such the formation method of the hollow does not require any mask and does not make the steps complicated, and the thickness of the hollow is freely set independently from the thickness of the gate insulating film on the sidewall surface of the trench.
- the thickness of the insulating film formed on the portion of the semiconductor layer around the trench becomes twice the thickness of the insulating film formed on the sidewall surface of the trench.
- an insulating film e.g., a SiO 2 film
- the shape is obtained, in which the insulating film extends inside the trench from a plane extending from the flat portion of the side surface of the trench above the shoulder of the trench. Therefore, the hollow formed after removing the insulating film also has an overhang, thereby increasing the resistance of the gate insulating film to the breakdown caused by the electric field concentration at the shoulder of the trench.
- a semiconductor device which is excellent in high-frequency operation and reduces both of the gate resistance and the gate capacitance, is provided while less influencing the characteristics of the threshold voltage, etc.
- a “trench width direction” will be, for example, shown as the horizontal direction in FIG. 1
- the magnitude relationship of t1, t2, t3, w1, and w2 are similar in the vertical direction and an oblique direction in FIG. 1 .
- the planar shape of the trench is not limited thereto, and may be, for example, a square or other shapes.
- the “upper surface of the gate insulating film” is a surface from the upper surface of the gate insulating film at the portion formed around the trench to the inner surface of the gate insulating film provided inside the trench.
- FIG. 1 is a top view illustrating the semiconductor device 100 according to the embodiment of the present disclosure including a plurality of unit cells 100 U.
- FIG. 2( a ) illustrates the cross-sectional structure of each unit cell 100 U taken along the line IIA-IIA (i.e., the line orthogonal to the longitudinal direction of the trench) of FIG. 1 .
- FIG. 1( b ) is an enlarged view illustrating part of a region in the unit cell 100 U shown in FIG. 1( a ), in which a trench 12 is formed.
- a source electrode 10 and an interlayer insulating film 13 are not shown in FIG. 1 .
- the semiconductor device 100 is a SiC-metal insulator semiconductor field effect transistor (MISFET) having a trench gate structure, and includes the plurality of unit cells 100 U.
- MISFET SiC-metal insulator semiconductor field effect transistor
- each of the unit cells 100 U is formed in a semiconductor layer 102 provided on a principal surface (i.e., a front surface) of a substrate 1 .
- the substrate 1 may be, for example, an n-type (i.e., a first conductivity type) SiC substrate having the (0001) Si plane as the principal surface. Note that the substrate 1 is not limited thereto, but may be a SiC substrate having the C-plane as the principal surface, or may be a substrate having any polytype structure.
- a semiconductor substrate such as a silicon substrate, which is made of a material other than SiC, may be used.
- a 4H-SiC substrate is used herein as an example.
- the semiconductor layer 102 includes an n-type drift region 2 provided on the principal surface of the substrate 1 , a p-type (i.e., a second conductivity type) body region 3 provided on the drift region 2 , and an n-type source region 4 provided in an upper portion of the body region 3 .
- the lower surface and the outer surface of the source region 4 are surrounded by the body region 3 .
- the semiconductor layer 102 is a SiC layer formed on the substrate 1 by epitaxial growth, it may be formed by implanting n-type or p-type impurity ions at the side of the principal surface of the substrate 1 .
- the semiconductor layer 102 includes the trench 12 which is a recess penetrating the source region 4 and the body region 3 , and reaching the drift region 2 .
- the sidewall surface of the trench 12 is substantially perpendicular to the principal surface of the semiconductor layer 102 .
- the trench 12 has a depth of, for example, about 1.5 ⁇ m, and the trench 12 has a width of, for example, about 1 ⁇ m.
- the trench 12 has a striped plane as viewed from the normal direction of the principal surface of the substrate 1 .
- a gate insulating film 11 is formed on the source region 4 around the trench 12 , on the side surface of the trench 12 , and on the bottom of the trench 12 .
- a gate electrode 8 made of a conductive film such as a polysilicon film fills the inside of the trench 12 .
- the gate electrode 8 includes a portion filling the trench 12 and a portion expanding around the trench 12 , and in addition, a connecting portion provided between the two portions. It has a narrowed portion in the width direction of the trench 12 , and has a T-shaped cross-section. As such, since the gate electrode 8 expands around the trench, the gate resistance can be reduced as compared to the case where the gate electrode is formed only in the trench 12 . Since the gate electrode 8 has the narrowed connecting portion, the connecting portion can be spaced apart from the source region 4 , thereby reducing the electric field concentration near the upper periphery of the trench 12 . Out of the portion of the gate electrode 8 filling the trench 12 , the bottom and at least the portion of the side surface facing the channel formation region 3 a are in contact with the gate insulating film 11 .
- a hollow 50 is formed in the region around and above the trench 12 , and between the gate electrode 8 and the gate insulating film 11 .
- the gate electrode 8 is insulated from the semiconductor layer 102 by the gate insulating film 11 and the hollow 50 .
- the source electrode (i.e., a source-body electrode) 10 which is electrically coupled to the source region 4 and the body region 3 , is formed on the semiconductor layer 102 to surround the trench 12 .
- a drain electrode 9 is formed on the back surface (i.e., the surface opposite to the surface with the trench 12 etc.) of the substrate 1 .
- the interlayer insulating film 13 covering the gate electrode 8 and the source electrode 10 is provided above the semiconductor layer 102 , and the interlayer insulating film 13 includes a gate interconnect and a source interconnect (not shown). The gate interconnect and the source interconnect are both coupled to the gate electrode 8 and the source electrode 10 by contact plugs (not shown) formed in the interlayer insulating film 13 .
- a voltage higher than a threshold is applied to the gate electrode 8 after applying a predetermined voltage between the source electrode 10 and the drain electrode 9 .
- a current flows from the drain electrode 9 toward the source region 4 and the source electrode 10 .
- a channel region is formed in the body region 3 near the side surface of the trench 12 (i.e., the channel formation region 3 a ).
- the portion of the gate insulating film 11 in contact with the body region 3 serves as a substantial gate insulating film, which electrically insulates the channel formation region 3 a from the gate electrode 8 .
- the surface of the channel formation region 3 a (i.e., part of the side surface of the trench 12 ) is formed flat, and the portion of the gate insulating film 11 covering the channel formation region has a uniform thickness.
- the surface of the gate insulating film 11 on the channel formation region 3 a is also formed flat.
- the expression “formed flat” includes fine unevenness of a surface or a non-uniform thickness within the scope of an error caused by different manufacturing conditions, etc.
- the gate insulating film 11 has a thickness ranging, for example, from about 40 nm to about 100 nm on the channel formation region 3 a.
- the upper surface of the gate insulating film 11 on the bottom of the trench 12 is lower than the lower surface of the body region 3 .
- the thickness t22 of the gate insulating film 11 at the portion covering the top of the semiconductor layer 102 (more specifically, the semiconductor layer 4 ) around the trench 12 is smaller than the thickness t1 of the gate insulating film 11 at the portion covering the side surface of the trench 12 .
- the hollow 50 has a thickness of t21 at a portion located on the gate insulating film 11 around the trench 12 .
- the hollow 50 is formed at least at the shoulder of the trench 12 (i.e., around the corner of the upper portion of the side surface of the trench 12 ). That is, the hollow 50 includes, above the trench 12 , the portion protruding inside the trench 12 from the plane extending from the upper surface of the gate insulating film 11 on the channel formation region 3 a (i.e., the overhang above the trench 12 ). The hollow 50 is also provided to partially extend to the upper and peripheral portion of the trench 12 .
- the length of the gate insulating film 11 in the width direction of the trench 12 at the portion covering the side surface of the trench 12 with a flat shape (e.g., the portion on the channel formation region 3 a ). Since the sidewall of the trench 12 is perpendicular to the principal surface of the semiconductor layer 102 , the length is equal to the thickness t1 of the gate insulating film 11 at the portion covering the side surface of the trench 12 . Where the length between the plane extending from the channel formation region 3 a (i.e., the flat portion of the side surface of the trench 12 ) and the gate electrode 8 in the width direction of the trench 12 at the height of the principal surface of the semiconductor layer 102 is t3, t1 ⁇ t3 is obtained.
- the surface bends inside the trench 12 , then bends toward the opposite side (i.e., outside the trench 12 ), and has an inflection point between the bending portions.
- the tangent line is inclined inside the trench 12 from the side surface of the trench 12 at an angle A which is greater than 0°.
- the capacitance between the gate electrode 8 and the source region 4 , the breakdown caused by the electric field concentration, and the threshold voltage at switching can be reduced in each of the unit cells 100 U.
- the hollow 50 is provided on the gate insulating film 11 around the trench 12 .
- the distance t2 between the source region 4 and the gate electrode 8 is the sum of the thickness t22 of the gate insulating film 11 and the thickness t21 of the hollow 50 on the source region 4 , and greater than the thickness t1 of the gate insulating film 11 on the side surface of the trench 12 .
- the (0001) Si plane is oxidized at extremely low speed, and thus, where the principal surface is the (0001) Si plane, on which crystal growth is easily performed, and the gate insulating film 11 has a thickness of about 70 nm on the side surface of the trench 12 , a SiO 2 film formed on the upper surface of the semiconductor layer 102 by thermal oxidation has a thickness of about 30 nm. Therefore, where the gate electrode 8 has a T-shaped cross-section and the hollow 50 is not provided, the gate electrode 8 is too close to the source region 4 , thereby increasing the gate-source capacitance.
- the thickness t21 of the hollow 50 around the trench 12 can be set independently from the thickness t1 of the gate insulating film 11 formed on the sidewall of the trench 12 .
- the thickness t21 of the hollow 50 can be easily set to about 100 nm.
- the thickness is about three times the thickness in the case where the gate insulating film is formed on the (0001) Si plane by thermal oxidation.
- the oxide film has a dielectric constant of about 3.9
- the hollow has a dielectric constant of about 1
- the total electrical thickness of about 12 times is formed. Therefore, the gate-semiconductor layer capacitance is reduced to about one-twelfth.
- the electric field concentrates particularly at the shoulder of the trench 12 , thereby causing breakdown.
- the hollow 50 protrudes inside the trench 12 , as represented by the relationship of w1>w2, the angle A greater than 0°, etc.
- the electric field strength decreases and the breakdown voltage increases, since the insulating film has a great thickness on the shoulder of the trench 12 .
- the hollow since the hollow has a smaller dielectric constant than an oxide film, the electric field strength in reduced.
- the thickness t1 of the gate insulating film 11 on the side surface of the trench 12 can be set independently from the distance t2 between the source region 4 and the gate electrode 8 around the trench 12 . Therefore, the thickness of the gate insulating film 11 on the side surface of the trench 12 (i.e., on the channel formation region 3 a ) can be freely set, thereby reducing the threshold voltage at switching.
- SiC is epitaxially grown on the principal surface of the substrate 1 having the (0001) Si plane as the principal surface, and then, the n-type drift region 2 and the p-type body region 3 are sequentially formed. Then, the n-type source region 4 is formed in the body region 3 .
- the substrate 1 may be a low-resistance n-type SiC substrate containing nitrogen at a concentration of about 3 ⁇ 10 18 cm ⁇ 3 .
- the drift region 2 is doped with nitrogen at a concentration of about 8 ⁇ 10 15 cm ⁇ 3 .
- the drift region 2 has a thickness of, for example, about 12 ⁇ m.
- the impurity concentration and the thickness of the drift region 2 may be determined by the required breakdown voltage, and are not limited to the described concentration and thickness.
- the impurity concentration, the thickness, etc. of the other elements are also examples and are not limited to the description.
- the body region 3 may be doped with aluminum at a concentration of about 2 ⁇ 10 18 cm ⁇ 3 .
- the body region 3 may have a thickness of about 1 ⁇ m.
- the source region 4 may be formed by ion implantation, etc. That is, an implantation mask made of SiO 2 etc. is formed to expose the portion of the body region 3 , which will be the source region 4 . After that, n-type impurity ions (e.g., nitrogen ions) are implanted into the body region 3 .
- the ion implantation is performed, for example, with an acceleration energy of 100 keV, and a dose of 5 ⁇ 10 15 cm ⁇ 2 .
- annealing is performed under an inert gas atmosphere at a temperature of about 1700° C. for about 30 minutes. This activates the implanted impurity ions, thereby obtaining the source region 4 .
- the semiconductor layer 102 is formed by epitaxial growth
- all or part of the semiconductor layer 102 may be formed by ion implantation, etc. on the SiC substrate.
- p-type type impurities may be implanted into an n-type SiC substrate, and the upper portion of the SiC substrate may be the body region 3 .
- p-type impurities may be ion-implanted into the surface region of the formed n-type semiconductor layer to form the body region 3 . In these cases, the region not doped with the p-type impurities is the drift region 2 .
- the trench 12 is formed in the semiconductor layer 102 .
- a mask which is a SiO 2 film exposing the center of the source region 4 , is formed first. After that, part of the source region 4 , the body region 3 , and the drift region 2 are removed by reactive ion etching (RIE) using the mask.
- RIE reactive ion etching
- the trench 12 is formed to penetrate the body region 3 , but not to penetrate the drift region 2 , and so that the bottom is lower than the interface between the drift region 2 and the body region 3 .
- the trench 12 may have a depth of about 1.5 ⁇ m, and a width of about 1 ⁇ m. While in FIG.
- the gate insulating film 11 is formed on the semiconductor layer 102 around the trench 12 , and on the side surface and the bottom of the trench 12 .
- thermal oxidation may be used, and thermal treatment may be performed under a dry oxidation atmosphere at a temperature of about 1200° C. for about one hour.
- the gate insulating film 11 has the thickness t1 of about 70 nm on the side surface of the trench 12 , and the thickness t22 of about 30 nm on the bottom of the trench 12 and around the trench 12 (on the semiconductor layer 102 ).
- an insulating film 55 is deposited by P-CVD.
- the insulating film 55 is formed on the bottom of the trench 12 and around the trench 12 so that the thickness t3 on the principal surface of the semiconductor layer 102 is greater than the thickness t4 on the sidewall of the trench 12 .
- the thickness t3 is about twice the thickness t4.
- the insulating film 55 has a shape (an overhang) protruding inside the trench 12 from the end of the gate insulating film 11 .
- the length t5 of the insulating film 55 in the width direction of the trench 12 at the height of the principal surface of the semiconductor layer 102 is greater than the thickness t4 on the sidewall of the trench 12 .
- the thickness t5 is about 1.3 times the thickness t4.
- the surface bends inside the trench 12 , then bends toward the opposite side, and has an inflection point between the bending portions. Where a tangent line is drawn at the inflection point, the tangent line is inclined inside the trench 12 in the height direction of the semiconductor device 100 at an angle A which is greater than 0°.
- the insulating film 55 may have a thickness ranging, for example, from about 150 nm to about 500 nm (both inclusive). As a more specific example, the thickness may be about 350 nm.
- a silicon oxide film or a silicon nitride film as the insulating film 55 .
- a silicon nitride film is preferably used to increase a selection ratio to the gate insulating film 11 in etching (e.g., wet-etching) the insulating film 55 in a later step.
- the unit sccm means cm ⁇ 3 /min. at 0° C. under 1 atmosphere.
- the supply amount of silane, ammonia, and nitrogen may be controlled in accordance with the required growth rate. Silane, ammonia, and nitrogen are supplied from a side.
- a parallel plate P-CVD device is used, and a SiO 2 film is deposited.
- the electric power is about 200 W
- the pressure in the chamber is about 133 Pa
- the supply amount of silane, N 2 O, and nitrogen may be controlled in accordance with the required growth rate. Silane, N 2 O, and nitrogen are supplied from a side.
- the rate (t4/t3) of the deposition on the sidewall of the trench 12 changes, but is not higher than 1.
- the thickness t4 of the insulating film 55 is smaller than 100 nm, t5/t4 is small, thereby causing difficulty in effectively increasing the thickness of the hollow above the shoulder of the trench 12 . Therefore, the thickness t4 of the insulating film 55 is preferably greater than 100 nm, and is, for example, 300 nm.
- the insulating film 55 deposited on the side surface of the trench 12 is removed by wet etching.
- the etched amount at this time is about slightly greater than t4.
- an insulating film 55 a with a reduced thickness remains around the trench 12 and on the shoulder of the trench 12 .
- a silicon nitride film may be etched by a polyphosphate mixture (H 3 PO 4 /HNO 3 ) heated at about 150° C.
- the selection ratio which is the ratio of the etching rate, can be 100 or more by controlling the temperature and the concentration of the etchant. Therefore, etching can be performed not to cause a substantial change of the gate insulating film 11 .
- a silicon oxide film is used as the insulating film 55 , it may be etched by a hydrofluoric acid solution.
- a silicon oxide film has a selection ratio of 5 or more by controlling the temperature and the concentration.
- the insulating film 55 deposited on the sidewall of the trench 12 is selectively removed by controlling the etching time to mitigate reduction in the thickness of the gate insulating film 11 as much as possible.
- a silicon oxide film may be also removed by etching with vapor hydrofluoric acid. In this case, the selection ratio can be further increased.
- a conductive film is formed on the entire surface of the semiconductor layer 102 including the inside of the trench 12 .
- a resist layer 24 is formed, which covers a portion above and around the trench 12 and exposes other portions.
- the conductive film is etched (e.g., dry-etched) using the resist layer 24 as a mask to obtain the gate electrode 8 having a T-shaped cross-section.
- the gate electrode 8 is made of a polysilicon film, which is doped with phosphorus at a concentration of, for example, 1 ⁇ 10 20 cm ⁇ 3 or more, and has a thickness of about 600 nm on the semiconductor layer 102 around the trench 12 .
- the polysilicon film is formed, for example, by low-pressure CVD (LP-CVD).
- the gate electrode 8 may be formed by a conductive film other than a polysilicon film.
- the insulating film 55 is removed by isotropic etching to form the hollow 50 .
- the isotropic etching of the insulating film 55 is preferably performed by the same method as described in FIG. 4( b ).
- the gate insulating film 11 is formed on the sidewall of the trench 12 , and the hollow 50 is formed on the principal surface of the semiconductor layer 102 around the trench 12 .
- the form of the insulating film 55 is maintained.
- the hollow 50 has, above the shoulder of the trench 12 , a portion protruding inside the trench 12 from a plane extending from the portion of the gate insulating film 11 covering the side surface of the trench 12 .
- the hollow 50 has a length t6 in the width direction of the trench 12 at the height of the principal surface of the semiconductor layer 102 . Similar to the description of FIGS.
- the tangent line at the inflection point in the shape of the side surface of the hollow 50 is inclined inside the trench 12 from the height direction of the semiconductor device 100 at an angle A which is greater than 0°.
- the width w1 between the surfaces extending from the upper surface of the gate insulating film 11 on the both sides of the trench 12 is compared to the width w2 of the hollow 50 at the portion protruding inside the trench 12 most, w1>w2 is obtained.
- the interlayer insulating film 13 is formed to cover the top of the gate electrode 8 and to have an opening above the source region 4 and the body region 3 .
- part of the gate insulating film 11 is removed to expose part of the source region 4 and the body region 3 .
- an opening in the gate electrode 8 may be formed at the same time.
- the gate insulating film 11 on the source region 4 and the body region 3 is removed at the same time as forming the opening in the interlayer insulating film 13 .
- the portion of the gate insulating film 11 may be removed before the interlayer insulating film 13 is formed.
- the source electrode 10 is formed in contact with the body region 3 and the source region 4 .
- an conductive film is formed in the opening of the interlayer insulating film 13 .
- the conductive film is, for example, a nickel (Ni) film, etc. and may be subjected to thermal treatment after the formation as appropriate. As a result, the source electrode 10 is obtained, which is in ohmic contact with the source region 4 and the body region 3 .
- the drain electrode 9 is formed on the back surface (i.e., the surface opposite to the principal surface) of the substrate 1 .
- interconnects and plugs coupling the electrodes to the interconnects are formed as appropriate.
- the semiconductor device 100 is manufactured.
- the P-CVD and the thermal oxidation are combined to form the gate insulating film 11 , and the hollow 50 , which functions as an electrically insulating film.
- the thickness of the gate insulating film 11 on the side surface of the trench 12 is easily set independently from the thickness of the hollow 50 provided around the trench 12 without forming a mask, etc.
- the thickness of the gate insulating film 11 on the sidewall of the trench 12 may be determined as appropriate depending on the required threshold voltage, breakdown voltage, etc.
- FIG. 6( a ) schematically illustrates the cross-section of a unit cell 100 U in a semiconductor device according to a variation in the trench width direction.
- FIG. 6( b ) is an enlarged view illustrating part of FIG. 6( a ).
- the same reference characters as those shown in FIGS. 2( a ) and 2 ( b ) are used to represent equivalent elements. Differences from the unit cell 100 U in FIGS. 2( a ) and 2 ( b ) will be mainly described below.
- the side surface of the trench 12 is perpendicular to the principal surface of the semiconductor layer 102 , and the upper and lower ends of the sidewall of the trench 12 are not rounded and angular.
- the shape is not limited thereto.
- the side surface of a trench 12 may be inclined from the principal surface of a semiconductor layer 102 , and the trench 12 may be tapered.
- the sidewall of the trench 12 may be rounded at one or the both of the upper and lower ends.
- a gate insulating film 11 is formed to cover the top of the semiconductor layer 102 around the trench 12 , and the side surface and the bottom of the trench. Since the upper end of the sidewall of the trench 12 is rounded, the portion of the gate insulating film 11 covering the upper end is rounded.
- a hollow 50 is formed in a region above the trench 12 and around the trench 12 , and between the gate electrode 8 and the gate insulating film 11 .
- the hollow 50 is provided to cover the entire rounded portion of the gate insulating film 11 . This further reduces the electric field concentration around the upper end of the trench 12 , as compared to the case where the hollow 50 covers part of the rounded portion of the gate insulating film 11 .
- the shapes and length of the hollow 50 and the gate insulating film 11 have the following relationships similar to FIGS. 2( a ) and 2 ( b ).
- the length of the gate insulating film 11 in the width direction of the trench 12 at the portion covering the side surface of the trench 12 (e.g., the portion on the channel formation region 3 a ) with a flat shape is t1
- the length between the plane extending from the flat portion of the side surface of the trench 12 and the gate electrode 8 in the width direction of the trench 12 at the height of the principal surface of the semiconductor layer 102 is t3
- t1 ⁇ t3 is obtained. Since the side surface of the trench 12 is inclined from the principal surface of the semiconductor layer 102 , the thickness tx of the gate insulating film 11 at the portion covering the side surface of the trench 12 is different from t1.
- the surface bends inside the trench 12 , then bends toward the opposite side (i.e., outside the trench 12 ), and has an inflection point between the bending portions.
- the tangent line is inclined inside the trench 12 from the side surface of the trench 12 at an angle A which is greater than 0°.
- the capacitance between the gate electrode 8 and the source region 4 , the breakdown caused by the electric field concentration, and the threshold voltage at switching can be reduced. Furthermore, since the side surface of the trench 12 is rounded at the upper and lower ends, the electric field concentration at the portion is reduced.
- the etching starts in the setting where a large amount of a reaction product is deposited on the side surface of the trench 12 , and then the setting is changed so that the deposition amount gradually decreases.
- the upper end may be rounded by etching for making the upper and lower ends angular, and then annealing under a hydrogen atmosphere.
- the side surface of the trench 12 may be perpendicular to the principal surface of the semiconductor layer 102 , and the upper and/or lower end(s) of the sidewall of the trench 12 may be rounded.
- the side surface of the trench 12 may be inclined from the principal surface of the semiconductor layer 102 , and the upper and lower ends of the sidewall of the trench 12 may not be rounded and angular.
- FIG. 7 schematically illustrates the cross-section of a unit cell 100 U in a semiconductor device according to another variation in the trench width direction.
- the same reference characters as those shown in FIGS. 2( a ) and 2 ( b ) are used to represent equivalent elements. Differences from the unit cell 100 U in FIGS. 2( a ) and 2 ( b ) will be mainly described below.
- the unit cell 100 U in FIGS. 2( a ) and 2 ( b ) is a MISFET having an inversion channel structure.
- the unit cell 100 U of FIG. 7 includes an n-type (a first conductivity type) channel layer 70 provided between the side surface of a trench 12 and a gate insulating film 11 , and has an accumulation channel structure.
- n-type (a first conductivity type) channel layer 70 provided between the side surface of a trench 12 and a gate insulating film 11 , and has an accumulation channel structure.
- a semiconductor device 100 according to this variation may be of a normally off type.
- carriers electron in this case
- the channel layer 70 for example, a trench is formed in a semiconductor layer 102 similar to FIG. 3( b ), and then an n-type SiC layer is epitaxially grown on the semiconductor layer 102 including the inside of the trench 12 . After that, the steps similar to those in FIGS. 3( c )- 5 ( b ) may be performed.
- the channel layer 70 may be also formed by implanting n-type impurity ions into the sidewall of the trench 12 after the formation of the trench 12 and before the formation of the gate insulating film 11 .
- n-type MISFETs have been described above. However, a p-type MISFET may be used.
- a substrate 1 , a drift region 2 , and a source region 4 have p-type conductivity, and a body region 3 has n-type conductivity.
- the semiconductor layer 102 may further include a region other than the drift region 2 , the body region 3 , and the source region 4 .
- an impurity layer having a different conductivity type from the drift region 2 may be provided in the drift region 2 around the bottom of the trench 12 .
- MISFETs MISFETs
- various semiconductor devices including an electrode on a semiconductor layer with an insulating film interposed between may be formed similarly.
- a substrate and a semiconductor layer formed directly thereon have different conductivity types, thereby forming an insulated gate bipolar transistor (IGBT).
- IGBT insulated gate bipolar transistor
- the above-described source electrode 10 , drain electrode 9 , and source region 4 are called an emitter electrode, a collector electrode, and an emitter region, respectively.
- an n-type IGBT can be obtained.
- an n-type buffer layer may be provided between the p-type substrate and the n-type drift layer.
- a p-type IGBT can be obtained.
- a p-type buffer layer may be provided between the n-type substrate and the p-type drift layer.
- the unit cells may be arranged in any form.
- each trench 12 has the rectangular plane and the unit cells 100 U are arranged so that the long sides of the plurality of trenches are parallel to each other.
- the planar shape of the trench is not limited thereto. It may be a trench having, for example, a square plane. (Note that in this case, the trench width direction may be the direction along the side.)
- the substrate 1 is made of 4H-SiC
- the semiconductor layer 102 is formed to have the (0001) Si plane as the principal surface.
- the semiconductor layer 102 may be formed on the (000-1) C-plane
- the drain electrode 9 may be formed on the (0001) Si plane.
- the orientation of the principal surface may be along other crystal planes.
- the Si plane or a predetermined offcut plane of the C-plane may be the principal surface of the substrate.
- a SiC substrate of other polytypes may be used.
- the present disclosure is applicable to a semiconductor device made of other wide bandgap semiconductor such as gallium nitride (GaN) or diamond.
- GaN gallium nitride
- the structure of the present disclosure is applicable to a semiconductor device made of silicon.
- the interlayer insulating film 13 does not extend much below the gate insulating film 11 , and the hollow is formed to the periphery of the end of the portion of the gate insulating film 11 expanding around the trench 12 .
- This structure is preferable to reduce the capacitance between the gate insulating film 11 and the source region 4 .
- the interlayer insulating film 13 may extend to a position near the trench 12 below the gate electrode 8 .
- the gate-semiconductor layer capacitance is reduced as compared to the structure in which the gate electrode 8 is in contact with the top of the gate insulating film 11 around the trench 12 .
- the semiconductor device and the method of manufacturing the device according to the present disclosure is useful as various types of semiconductor devices including power devices, etc. and methods of manufacturing the devices.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
Description
- The present disclosure relates to semiconductor devices and methods of manufacturing the devices, and more particularly to semiconductor devices having a trench gate structure, and methods of manufacturing the devices.
- In recent years, semiconductor devices having a trench gate structure have been focused on. While a channel region is formed on the surface of a semiconductor layer in a semiconductor device having a planar gate structure, a channel region is formed on the sidewall surface of a trench provided in a semiconductor layer in a semiconductor device having the trench gate structure. Thus, in a semiconductor device having the trench gate structure, miniaturization and reduction in on-resistance can be expected more than in a semiconductor device having the planar gate structure. Therefore, semiconductor devices having the trench gate structure are being developed particularly in the field of power devices.
- Specifically, since miniaturization is not limited by the effect of junction field effect transistors (JFETs), a semiconductor device having the trench gate structure has the advantages of miniaturizing a trench, and reducing on-resistance and switching loss.
- However, semiconductor devices having the trench gate structure have the problem of increasing gate resistance as a result of reduction in the cross-sectional area of a gate electrode with the miniaturization of a trench.
- In order to address the problem, extending a gate electrode to the periphery of a trench, i.e., forming a T-shaped gate electrode is considered to mitigate an increase in gate resistance (see, for example, Patent Document 1).
- In a semiconductor device having the trench gate structure, forming an appropriate gate insulating film in a trench is important. Specifically, the thickness of the gate insulating film needs to be reduced on the sidewall surface of the trench, in which a channel region is formed, to reduce the threshold voltage at switching, and the thickness of the gate insulating film needs to be increased at the bottom of the trench to avoid electric field concentration.
- However, if the thickness of the entire gate insulating film is increased to increase the breakdown electric field, the threshold voltage at switching increases. On the other hand, if the thickness of the entire gate insulating film is reduced to lower the threshold voltage at switching, the electric field concentration occurs at the bottom of the trench.
- Then, for example,
Patent Document 2 suggests forming a thicker gate insulating film at the bottom of a trench using the difference in the orientation between the sidewall surface and the bottom of the trench. For example,Patent Document 3 suggests selectively forming a mask on the sidewall surface of a trench in forming a gate insulating film, thereby preventing formation of an oxide film on the sidewall surface of the trench and forming the thick gate insulating film on the portions other than the sidewall surface of the trench. - PATENT DOCUMENT 1: Japanese Patent Publication No. 2007-281512
- PATENT DOCUMENT 2: Japanese Patent Publication No. H7-326755
- PATENT DOCUMENT 3: Japanese Patent Publication No. 2007-242943
- However, the conventional semiconductor devices having the trench gate structure have the following problems.
- First, as shown in
Patent Document 1, where the T-shaped gate electrode is formed, the gate insulating film needs to be formed on the portion of the semiconductor layer around the trench. However, if the gate insulating film formed around the trench has a small thickness, the parasitic capacitance between a gate and the semiconductor layer around the trench (hereinafter also referred to as gate-semiconductor layer capacitance) increases, thereby causing a delay and reducing the breakdown voltage of the gate insulating film between the gate and the semiconductor layer. Therefore, where the gate electrode has the T-shape, not only the thickness of the gate insulating film on the side surface of the trench but also the thickness of the gate insulating film around the trench is preferably controlled. - In addition, since the electric field concentrates at the shoulder of the trench, the breakdown voltage decreases even when the gate insulating film is formed to have the same thickness on the shoulder and on the sidewall.
- However, as shown in
Patent Document 2, where the thickness of the gate insulating film is controlled by utilizing the orientation of a substrate, a substrate with a particular orientation is required, thereby increasing the manufacturing costs. - As shown in
Patent Document 3, where the mask is formed on the sidewall surface of the trench to selectively form the thick gate insulating film on the portions other than the sidewall surface of the trench, the steps of forming and removing the mask are needed. This results in complicated manufacturing steps to increase the manufacturing costs and the cycle time. - The above-described problems occur in a silicon semiconductor device as well as in a semiconductor device made of wide bandgap semiconductor such as silicon carbide (SiC). In particular, the dielectric constant of SiC (e.g., 9.7 of 4H-SiC) is smaller than the dielectric constant (11.9) of Si and is less different from the dielectric constant (3.8) of SiO2. Thus, a high electric field is applied to a gate insulating film in a semiconductor device made of SiC. As a result, where a gate electrode has a T-shape in a semiconductor device made of SiC, the problems such as an increase in the gate-semiconductor layer capacitance and a decrease in the breakdown voltage of the gate insulating film between the gate and the semiconductor layer become more serious.
- In view of the problems, it is an objective of the present disclosure to easily provide a semiconductor device having a trench gate structure, which reduces gate-semiconductor layer capacitance and increases a breakdown voltage of a gate insulating film between a gate and a semiconductor layer.
- In order to achieve the objective, a semiconductor device according to the present disclosure includes a substrate having a semiconductor layer on a principal surface thereof; a trench provided in the semiconductor layer; a gate insulating film covering a top of the semiconductor layer around the trench, and a bottom and a side surface of the trench; a gate electrode including a portion filling the trench and a portion expanding around the trench, and provided on the gate insulating film; an interlayer insulating film covering a top of the gate electrode; and a hollow provided in a region above and around the trench, and between the gate electrode and the gate insulating film. Above the trench, at least part of the hollow protrudes inside the trench from a plane extending from an upper surface of the gate insulating film at a portion covering the side surface of the trench with a flat shape.
- In order to achieve the objective, a method of manufacturing a semiconductor device according to the present disclosure includes (a) preparing a substrate having a semiconductor layer on a principal surface thereof; (b) forming a trench in the semiconductor layer; (c) forming a gate insulating film covering a top of the semiconductor layer around the trench, and a bottom and a side surface of the trench; (d) forming an insulating film on the gate insulating film by plasma chemical vapor deposition; (e) forming on the gate insulating film and the insulating film, a gate electrode including a portion filling the trench and a portion expanding around the trench; (f) removing the insulating film; and (g) forming an interlayer insulating film covering a top of the gate electrode. In the (f), a hollow is provided in a region above and around the trench below the gate electrode by removing the insulating film. Above the trench, at least part of the hollow protrudes inside the trench from a plane extending from an upper surface of the gate electrode at a portion covering the side surface of the trench with a flat shape.
- According to the above-described semiconductor device and method of manufacturing the device, the hollow is provided above the shoulder of the trench and the form of the hollow is determined, thereby easily reducing the gate-semiconductor layer capacitance and the breakdown caused by the electric field concentration between the gate and the semiconductor layer in the semiconductor device including the gate electrode expanding around the trench.
- [
FIG. 1 ]FIG. 1 schematically illustrates the structure of an example semiconductor device according to an embodiment of the present disclosure as viewed from above. - [
FIG. 2 ]FIGS. 2( a) and 2(b) schematically illustrate the cross-sectional structure of the example semiconductor device according to the embodiment of the present disclosure. - [
FIG. 3 ]FIGS. 3( a)-3(c) are cross-sectional views illustrating manufacturing steps of the example semiconductor device according to the embodiment of the present disclosure. - [
FIG. 4 ]FIGS. 4( a)-4(c) are cross-sectional views illustrating manufacturing steps of the example semiconductor device according to the embodiment of the present disclosure followingFIG. 3( c). - [
FIG. 5 ]FIGS. 5( a) and 5(b) are cross-sectional views illustrating manufacturing steps of the example semiconductor device according to the embodiment of the present disclosure followingFIG. 4( c). - [
FIG. 6 ]FIGS. 6( a) and 6(b) are cross-sectional views illustrating a semiconductor device according to a first variation of the embodiment of the present disclosure. - [
FIG. 7 ]FIG. 7 is a cross-sectional view illustrating a semiconductor device according to a second variation of the embodiment of the present disclosure. - First, the thickness of a gate insulating film required in a semiconductor device having a trench gate structure will be described. In such a semiconductor device, a voltage of about ±20 V is applied to a gate electrode. At this time, the voltage of a source is almost 0 V, and thus the voltage of ±20 V is applied between the gate electrode and a semiconductor layer. A conventional thermal oxide film has a breakdown field strength of 10 MV/cm or more. However, in order to secure the reliability in long-term use, the electric field strength acceptable in a semiconductor device is preferably sufficiently smaller than the breakdown field strength, for example, from about 3 MV/cm to about 4 MV/cm.
- For example, the gate insulating film has a thickness of about 70 nm on the sidewall of a trench. Where the gate insulating film is formed by thermal oxidation using a SiC semiconductor substrate having the (0001) Si plane as the principal surface, and where the gate insulating film has a thickness of 70 nm on the (11-20) plane, which is a sidewall of the trench (“−2” means 2 bars); the gate insulating film has a thickness of 30 nm or less on the (0001) Si plane, which is the semiconductor principal surface. Thus, the electric field applied to the gate insulating film on the semiconductor principal surface is 10 MV/cm or more, thereby providing an insufficiently reliable gate insulating film. In addition, the capacitance between the gate electrode and the semiconductor layer becomes four times the capacitance in the case where the gate insulating film is formed to have the same thickness on the sidewall and on the principal surface of the semiconductor layer. The increase in the capacitance causes a delay to reduce the switching speed.
- Where the formation of the gate insulating film is divided into a plurality of steps to increase the thickness of the gate insulating film on the upper surface of the semiconductor layer around the trench, the thickness on the side surface of the trench can be controlled independently from the thickness on the upper surface. However, an increase in the number of the steps is problematic. For example, the following steps are needed. First, a thermal oxide film is formed inside the trench, and then a polysilicon film is formed to cover the thermal oxide film. Next, a nitride film for covering the polysilicon film is formed, and the formed nitride film is selectively removed to form a mask covering the side surface of the trench and exposing the bottom of the trench. The exposed portion of the polysilicon film is thermally oxidized, and then the mask is removed. In addition, the unoxidized polysilicon film is removed.
- The oxide film obtained by oxidizing polysilicon has smaller breakdown field strength than an oxide film obtained by oxidizing single crystal silicon. Thus, the thickness of the gate insulating film on the upper surface of the semiconductor layer around the trench needs to be greater than that in the case where a thermal oxide film is directly formed on the bottom of the trench. However, it is difficult to completely oxidize a thick polysilicon film into the inside, and it is not easy to form the thickness of the gate insulating film on the upper surface of the semiconductor layer around the trench much greater than the thickness on the side surface.
- By contrast, the semiconductor device thought of by the present inventor is a semiconductor device having a trench gate structure, and has a hollow in the region around a trench and above the shoulder of the trench (i.e., near the upper portion of the side surface of the trench) and between a gate electrode and a gate insulating film. Having such a hollow corresponds to increasing the thickness of the gate insulating film around the trench and on the shoulder of the trench. This reduces the gate-semiconductor layer capacitance, and degradation of the gate insulating film caused by the electric field concentration at the shoulder of the trench.
- The above-described hollow is formed by forming an insulating film on the portion of the semiconductor layer around the trench by plasma chemical vapor deposition (P-CVD) or plasma-enhanced chemical vapor deposition (PECVD), forming the gate electrode, and then removing the insulating film. Such the formation method of the hollow does not require any mask and does not make the steps complicated, and the thickness of the hollow is freely set independently from the thickness of the gate insulating film on the sidewall surface of the trench.
- By using P-CVD, the thickness of the insulating film formed on the portion of the semiconductor layer around the trench becomes twice the thickness of the insulating film formed on the sidewall surface of the trench. In addition, an insulating film (e.g., a SiO2 film) can be selectively formed on the semiconductor layer, and the insulating film can be formed on the shoulder of the trench to protrude inside the trench, etc. That is, where an insulating film is formed by P-CVD, the shape (what is called an “overhang”) is obtained, in which the insulating film extends inside the trench from a plane extending from the flat portion of the side surface of the trench above the shoulder of the trench. Therefore, the hollow formed after removing the insulating film also has an overhang, thereby increasing the resistance of the gate insulating film to the breakdown caused by the electric field concentration at the shoulder of the trench.
- As described above, a semiconductor device, which is excellent in high-frequency operation and reduces both of the gate resistance and the gate capacitance, is provided while less influencing the characteristics of the threshold voltage, etc.
- —Structure of Semiconductor Device—An
example semiconductor device 100 and a method of manufacturing the device according to an embodiment of the present disclosure will be described below with a specific example. In this specification, while a “trench width direction” will be, for example, shown as the horizontal direction inFIG. 1 , the magnitude relationship of t1, t2, t3, w1, and w2 are similar in the vertical direction and an oblique direction inFIG. 1 . While an example will be described below where a trench has a rectangle plane, the planar shape of the trench is not limited thereto, and may be, for example, a square or other shapes. - The “upper surface of the gate insulating film” is a surface from the upper surface of the gate insulating film at the portion formed around the trench to the inner surface of the gate insulating film provided inside the trench.
-
FIG. 1 is a top view illustrating thesemiconductor device 100 according to the embodiment of the present disclosure including a plurality ofunit cells 100U.FIG. 2( a) illustrates the cross-sectional structure of eachunit cell 100U taken along the line IIA-IIA (i.e., the line orthogonal to the longitudinal direction of the trench) ofFIG. 1 .FIG. 1( b) is an enlarged view illustrating part of a region in theunit cell 100U shown inFIG. 1( a), in which atrench 12 is formed. For better understanding of the structure of the device, asource electrode 10 and aninterlayer insulating film 13 are not shown inFIG. 1 . - The
semiconductor device 100 is a SiC-metal insulator semiconductor field effect transistor (MISFET) having a trench gate structure, and includes the plurality ofunit cells 100U. - As shown in
FIGS. 1 , 2(a), and 2(b), each of theunit cells 100U is formed in asemiconductor layer 102 provided on a principal surface (i.e., a front surface) of asubstrate 1. - The
substrate 1 may be, for example, an n-type (i.e., a first conductivity type) SiC substrate having the (0001) Si plane as the principal surface. Note that thesubstrate 1 is not limited thereto, but may be a SiC substrate having the C-plane as the principal surface, or may be a substrate having any polytype structure. A semiconductor substrate such as a silicon substrate, which is made of a material other than SiC, may be used. A 4H-SiC substrate is used herein as an example. - The
semiconductor layer 102 includes an n-type drift region 2 provided on the principal surface of thesubstrate 1, a p-type (i.e., a second conductivity type)body region 3 provided on thedrift region 2, and an n-type source region 4 provided in an upper portion of thebody region 3. The lower surface and the outer surface of thesource region 4 are surrounded by thebody region 3. While thesemiconductor layer 102 is a SiC layer formed on thesubstrate 1 by epitaxial growth, it may be formed by implanting n-type or p-type impurity ions at the side of the principal surface of thesubstrate 1. - The
semiconductor layer 102 includes thetrench 12 which is a recess penetrating thesource region 4 and thebody region 3, and reaching thedrift region 2. In this embodiment, the sidewall surface of thetrench 12 is substantially perpendicular to the principal surface of thesemiconductor layer 102. Thetrench 12 has a depth of, for example, about 1.5 μm, and thetrench 12 has a width of, for example, about 1 μm. In this embodiment, as shown inFIG. 1 , thetrench 12 has a striped plane as viewed from the normal direction of the principal surface of thesubstrate 1. - A
gate insulating film 11 is formed on thesource region 4 around thetrench 12, on the side surface of thetrench 12, and on the bottom of thetrench 12. - A
gate electrode 8 made of a conductive film such as a polysilicon film fills the inside of thetrench 12. Thegate electrode 8 includes a portion filling thetrench 12 and a portion expanding around thetrench 12, and in addition, a connecting portion provided between the two portions. It has a narrowed portion in the width direction of thetrench 12, and has a T-shaped cross-section. As such, since thegate electrode 8 expands around the trench, the gate resistance can be reduced as compared to the case where the gate electrode is formed only in thetrench 12. Since thegate electrode 8 has the narrowed connecting portion, the connecting portion can be spaced apart from thesource region 4, thereby reducing the electric field concentration near the upper periphery of thetrench 12. Out of the portion of thegate electrode 8 filling thetrench 12, the bottom and at least the portion of the side surface facing thechannel formation region 3 a are in contact with thegate insulating film 11. - A hollow 50 is formed in the region around and above the
trench 12, and between thegate electrode 8 and thegate insulating film 11. As such, thegate electrode 8 is insulated from thesemiconductor layer 102 by thegate insulating film 11 and the hollow 50. - The source electrode (i.e., a source-body electrode) 10, which is electrically coupled to the
source region 4 and thebody region 3, is formed on thesemiconductor layer 102 to surround thetrench 12. Adrain electrode 9 is formed on the back surface (i.e., the surface opposite to the surface with thetrench 12 etc.) of thesubstrate 1. In addition, theinterlayer insulating film 13 covering thegate electrode 8 and thesource electrode 10 is provided above thesemiconductor layer 102, and theinterlayer insulating film 13 includes a gate interconnect and a source interconnect (not shown). The gate interconnect and the source interconnect are both coupled to thegate electrode 8 and thesource electrode 10 by contact plugs (not shown) formed in theinterlayer insulating film 13. - When a voltage higher than a threshold is applied to the
gate electrode 8 after applying a predetermined voltage between thesource electrode 10 and thedrain electrode 9, a current flows from thedrain electrode 9 toward thesource region 4 and thesource electrode 10. At this time, a channel region, in which carriers flow, is formed in thebody region 3 near the side surface of the trench 12 (i.e., thechannel formation region 3 a). The portion of thegate insulating film 11 in contact with thebody region 3 serves as a substantial gate insulating film, which electrically insulates thechannel formation region 3 a from thegate electrode 8. - The surface of the
channel formation region 3 a (i.e., part of the side surface of the trench 12) is formed flat, and the portion of thegate insulating film 11 covering the channel formation region has a uniform thickness. Thus, the surface of thegate insulating film 11 on thechannel formation region 3 a is also formed flat. The expression “formed flat” includes fine unevenness of a surface or a non-uniform thickness within the scope of an error caused by different manufacturing conditions, etc. Thegate insulating film 11 has a thickness ranging, for example, from about 40 nm to about 100 nm on thechannel formation region 3 a. - The upper surface of the
gate insulating film 11 on the bottom of thetrench 12 is lower than the lower surface of thebody region 3. - The thickness t22 of the
gate insulating film 11 at the portion covering the top of the semiconductor layer 102 (more specifically, the semiconductor layer 4) around thetrench 12 is smaller than the thickness t1 of thegate insulating film 11 at the portion covering the side surface of thetrench 12. The hollow 50 has a thickness of t21 at a portion located on thegate insulating film 11 around thetrench 12. - The hollow 50 is formed at least at the shoulder of the trench 12 (i.e., around the corner of the upper portion of the side surface of the trench 12). That is, the hollow 50 includes, above the
trench 12, the portion protruding inside thetrench 12 from the plane extending from the upper surface of thegate insulating film 11 on thechannel formation region 3 a (i.e., the overhang above the trench 12). The hollow 50 is also provided to partially extend to the upper and peripheral portion of thetrench 12. - Therefore, where the width w1 between the surfaces extending from the upper surface of the
gate insulating film 11 on thechannel formation region 3 a on the both sides of thetrench 12 is compared to the width w2 of the hollow 50 at the portion protruding inside thetrench 12 most, w1>w2 is obtained. - Consider the length of the
gate insulating film 11 in the width direction of thetrench 12 at the portion covering the side surface of thetrench 12 with a flat shape (e.g., the portion on thechannel formation region 3 a). Since the sidewall of thetrench 12 is perpendicular to the principal surface of thesemiconductor layer 102, the length is equal to the thickness t1 of thegate insulating film 11 at the portion covering the side surface of thetrench 12. Where the length between the plane extending from thechannel formation region 3 a (i.e., the flat portion of the side surface of the trench 12) and thegate electrode 8 in the width direction of thetrench 12 at the height of the principal surface of thesemiconductor layer 102 is t3, t1<t3 is obtained. - Considering the shape of the surface of the hollow 50 at the gate electrode 8 (or the side surface of the gate electrode 8) as viewed from bottom to top, the surface bends inside the
trench 12, then bends toward the opposite side (i.e., outside the trench 12), and has an inflection point between the bending portions. Where a tangent line is drawn at the inflection point, the tangent line is inclined inside thetrench 12 from the side surface of thetrench 12 at an angle A which is greater than 0°. - Since the above-described hollow 50 is formed, as will be described below, the capacitance between the
gate electrode 8 and thesource region 4, the breakdown caused by the electric field concentration, and the threshold voltage at switching can be reduced in each of theunit cells 100U. - First, the hollow 50 is provided on the
gate insulating film 11 around thetrench 12. Thus, the distance t2 between thesource region 4 and thegate electrode 8 is the sum of the thickness t22 of thegate insulating film 11 and the thickness t21 of the hollow 50 on thesource region 4, and greater than the thickness t1 of thegate insulating film 11 on the side surface of thetrench 12. - In the case of SiC, the (0001) Si plane is oxidized at extremely low speed, and thus, where the principal surface is the (0001) Si plane, on which crystal growth is easily performed, and the
gate insulating film 11 has a thickness of about 70 nm on the side surface of thetrench 12, a SiO2 film formed on the upper surface of thesemiconductor layer 102 by thermal oxidation has a thickness of about 30 nm. Therefore, where thegate electrode 8 has a T-shaped cross-section and the hollow 50 is not provided, thegate electrode 8 is too close to thesource region 4, thereby increasing the gate-source capacitance. - By contrast, in the method of manufacturing the
semiconductor device 100, which will be described later, the thickness t21 of the hollow 50 around thetrench 12 can be set independently from the thickness t1 of thegate insulating film 11 formed on the sidewall of thetrench 12. For example, the thickness t21 of the hollow 50 can be easily set to about 100 nm. In this case, the thickness is about three times the thickness in the case where the gate insulating film is formed on the (0001) Si plane by thermal oxidation. In addition, where the oxide film has a dielectric constant of about 3.9, and the hollow has a dielectric constant of about 1, the total electrical thickness of about 12 times is formed. Therefore, the gate-semiconductor layer capacitance is reduced to about one-twelfth. - When a voltage is applied to the
gate electrode 8, the electric field concentrates particularly at the shoulder of thetrench 12, thereby causing breakdown. To address the problem, the hollow 50 protrudes inside thetrench 12, as represented by the relationship of w1>w2, the angle A greater than 0°, etc. Thus, even when the electric field concentration occurs, the electric field strength decreases and the breakdown voltage increases, since the insulating film has a great thickness on the shoulder of thetrench 12. In addition, since the hollow has a smaller dielectric constant than an oxide film, the electric field strength in reduced. - Since the hollow 50 is provided independently from the
gate insulating film 11, the thickness t1 of thegate insulating film 11 on the side surface of thetrench 12 can be set independently from the distance t2 between thesource region 4 and thegate electrode 8 around thetrench 12. Therefore, the thickness of thegate insulating film 11 on the side surface of the trench 12 (i.e., on thechannel formation region 3 a) can be freely set, thereby reducing the threshold voltage at switching. - A method of manufacturing the
semiconductor device 100 will be described hereinafter with reference toFIGS. 3( a)-3(c), 4(a)-4(c), 5(a), and 5(b). - First, as shown in
FIG. 3( a), SiC is epitaxially grown on the principal surface of thesubstrate 1 having the (0001) Si plane as the principal surface, and then, the n-type drift region 2 and the p-type body region 3 are sequentially formed. Then, the n-type source region 4 is formed in thebody region 3. - The
substrate 1 may be a low-resistance n-type SiC substrate containing nitrogen at a concentration of about 3×1018 cm−3. Thedrift region 2 is doped with nitrogen at a concentration of about 8×1015 cm−3. Thedrift region 2 has a thickness of, for example, about 12 μm. The impurity concentration and the thickness of thedrift region 2 may be determined by the required breakdown voltage, and are not limited to the described concentration and thickness. The impurity concentration, the thickness, etc. of the other elements are also examples and are not limited to the description. - The
body region 3 may be doped with aluminum at a concentration of about 2×1018 cm−3. Thebody region 3 may have a thickness of about 1 μm. - The
source region 4 may be formed by ion implantation, etc. That is, an implantation mask made of SiO2 etc. is formed to expose the portion of thebody region 3, which will be thesource region 4. After that, n-type impurity ions (e.g., nitrogen ions) are implanted into thebody region 3. The ion implantation is performed, for example, with an acceleration energy of 100 keV, and a dose of 5×1015 cm−2. After the implantation mask is removed, annealing is performed under an inert gas atmosphere at a temperature of about 1700° C. for about 30 minutes. This activates the implanted impurity ions, thereby obtaining thesource region 4. - While an example has been described where the
semiconductor layer 102 is formed by epitaxial growth, all or part of thesemiconductor layer 102 may be formed by ion implantation, etc. on the SiC substrate. For example, p-type type impurities may be implanted into an n-type SiC substrate, and the upper portion of the SiC substrate may be thebody region 3. After an n-type semiconductor layer is epitaxially grown on the SiC substrate, p-type impurities may be ion-implanted into the surface region of the formed n-type semiconductor layer to form thebody region 3. In these cases, the region not doped with the p-type impurities is thedrift region 2. - Next, as shown in
FIG. 3( b), thetrench 12 is formed in thesemiconductor layer 102. For the formation, for example, a mask, which is a SiO2 film exposing the center of thesource region 4, is formed first. After that, part of thesource region 4, thebody region 3, and thedrift region 2 are removed by reactive ion etching (RIE) using the mask. Thetrench 12 is formed to penetrate thebody region 3, but not to penetrate thedrift region 2, and so that the bottom is lower than the interface between thedrift region 2 and thebody region 3. For example, thetrench 12 may have a depth of about 1.5 μm, and a width of about 1 μm. While inFIG. 3( b), an example has been described where the side surface of thetrench 12 is perpendicular to the principal surface of thesubstrate 1, the structure is not limited thereto. (An example where the side surface of thetrench 12 is not perpendicular to the principal surface of thesubstrate 1 will be described later.) - Then, as shown in
FIG. 3( c), thegate insulating film 11 is formed on thesemiconductor layer 102 around thetrench 12, and on the side surface and the bottom of thetrench 12. For the formation, for example, thermal oxidation may be used, and thermal treatment may be performed under a dry oxidation atmosphere at a temperature of about 1200° C. for about one hour. At this time, thegate insulating film 11 has the thickness t1 of about 70 nm on the side surface of thetrench 12, and the thickness t22 of about 30 nm on the bottom of thetrench 12 and around the trench 12 (on the semiconductor layer 102). - After that, as shown in
FIG. 4( a), an insulatingfilm 55 is deposited by P-CVD. By using P-CVD, the insulatingfilm 55 is formed on the bottom of thetrench 12 and around thetrench 12 so that the thickness t3 on the principal surface of thesemiconductor layer 102 is greater than the thickness t4 on the sidewall of thetrench 12. The thickness t3 is about twice the thickness t4. - The insulating
film 55 has a shape (an overhang) protruding inside thetrench 12 from the end of thegate insulating film 11. Thus, the length t5 of the insulatingfilm 55 in the width direction of thetrench 12 at the height of the principal surface of thesemiconductor layer 102 is greater than the thickness t4 on the sidewall of thetrench 12. For example, the thickness t5 is about 1.3 times the thickness t4. - Considering the shape of the inner surface of the insulating
film 55 as viewed from bottom to top, the surface bends inside thetrench 12, then bends toward the opposite side, and has an inflection point between the bending portions. Where a tangent line is drawn at the inflection point, the tangent line is inclined inside thetrench 12 in the height direction of thesemiconductor device 100 at an angle A which is greater than 0°. - The insulating
film 55 may have a thickness ranging, for example, from about 150 nm to about 500 nm (both inclusive). As a more specific example, the thickness may be about 350 nm. - The same form can be obtained by using any one of a silicon oxide film or a silicon nitride film as the insulating
film 55. However, a silicon nitride film is preferably used to increase a selection ratio to thegate insulating film 11 in etching (e.g., wet-etching) the insulatingfilm 55 in a later step. - The insulating
film 55 is formed by P-CVD using a known device under known conditions. For example, where a silicon nitride film is formed, a parallel plate P-CVD device is used and a Si3N4 film is deposited. As example conditions, the electric power is about 500 W and the pressure in the chamber is about 70 Pa, and silane (SiH4) is supplied at a flow rate of about 100 sccm (=1.69×102Pa. L/s), ammonia (NH3) at about 180 sccm (=3.04×102 Pa. L/s), and nitrogen (N2) at about 500 sccm (=8.45×102 Pa. L/s). The unit sccm means cm−3/min. at 0° C. under 1 atmosphere. The supply amount of silane, ammonia, and nitrogen may be controlled in accordance with the required growth rate. Silane, ammonia, and nitrogen are supplied from a side. - On the other hand, where a silicon oxide film is formed as the insulating film, a parallel plate P-CVD device is used, and a SiO2 film is deposited. As example conditions, the electric power is about 200 W, the pressure in the chamber is about 133 Pa, and silane (SiH4) is supplied at a flow rate of about 60 sccm (=1.01×102 Pa. L/s), N2O at about 75 sccm (=1.27×102 Pa. L/s), and nitrogen (N2) at about 1000 sccm (=1.69×103Pa. L/s). The supply amount of silane, N2O, and nitrogen may be controlled in accordance with the required growth rate. Silane, N2O, and nitrogen are supplied from a side.
- Depending on the conditions of the P-CVD, the rate (t4/t3) of the deposition on the sidewall of the
trench 12 changes, but is not higher than 1. Where the thickness t4 of the insulatingfilm 55 is smaller than 100 nm, t5/t4 is small, thereby causing difficulty in effectively increasing the thickness of the hollow above the shoulder of thetrench 12. Therefore, the thickness t4 of the insulatingfilm 55 is preferably greater than 100 nm, and is, for example, 300 nm. - Next, as shown in
FIG. 4( b), the insulatingfilm 55 deposited on the side surface of thetrench 12 is removed by wet etching. The etched amount at this time is about slightly greater than t4. As a result, an insulatingfilm 55 a with a reduced thickness remains around thetrench 12 and on the shoulder of thetrench 12. - At this time, where a silicon nitride film is used as the insulating
film 55, it may be etched by a polyphosphate mixture (H3PO4/HNO3) heated at about 150° C. In wet etching of a silicon nitride film, the selection ratio, which is the ratio of the etching rate, can be 100 or more by controlling the temperature and the concentration of the etchant. Therefore, etching can be performed not to cause a substantial change of thegate insulating film 11. - On the other hand, where a silicon oxide film is used as the insulating
film 55, it may be etched by a hydrofluoric acid solution. A silicon oxide film has a selection ratio of 5 or more by controlling the temperature and the concentration. In this case, as well, the insulatingfilm 55 deposited on the sidewall of thetrench 12 is selectively removed by controlling the etching time to mitigate reduction in the thickness of thegate insulating film 11 as much as possible. A silicon oxide film may be also removed by etching with vapor hydrofluoric acid. In this case, the selection ratio can be further increased. - After that, as shown in
FIG. 4( c), a conductive film is formed on the entire surface of thesemiconductor layer 102 including the inside of thetrench 12. Then, a resistlayer 24 is formed, which covers a portion above and around thetrench 12 and exposes other portions. Next, the conductive film is etched (e.g., dry-etched) using the resistlayer 24 as a mask to obtain thegate electrode 8 having a T-shaped cross-section. Thegate electrode 8 is made of a polysilicon film, which is doped with phosphorus at a concentration of, for example, 1×1020 cm−3 or more, and has a thickness of about 600 nm on thesemiconductor layer 102 around thetrench 12. The polysilicon film is formed, for example, by low-pressure CVD (LP-CVD). Thegate electrode 8 may be formed by a conductive film other than a polysilicon film. - Then, as shown in
FIG. 5( a), the insulatingfilm 55 is removed by isotropic etching to form the hollow 50. The isotropic etching of the insulatingfilm 55 is preferably performed by the same method as described inFIG. 4( b). - After the insulating
film 55 is removed, thegate insulating film 11 is formed on the sidewall of thetrench 12, and the hollow 50 is formed on the principal surface of thesemiconductor layer 102 around thetrench 12. At this time, the form of the insulatingfilm 55 is maintained. Thus, the hollow 50 has, above the shoulder of thetrench 12, a portion protruding inside thetrench 12 from a plane extending from the portion of thegate insulating film 11 covering the side surface of thetrench 12. The hollow 50 has a length t6 in the width direction of thetrench 12 at the height of the principal surface of thesemiconductor layer 102. Similar to the description ofFIGS. 2( b) and 4(a), the tangent line at the inflection point in the shape of the side surface of the hollow 50 is inclined inside thetrench 12 from the height direction of thesemiconductor device 100 at an angle A which is greater than 0°. Where the width w1 between the surfaces extending from the upper surface of thegate insulating film 11 on the both sides of thetrench 12 is compared to the width w2 of the hollow 50 at the portion protruding inside thetrench 12 most, w1>w2 is obtained. - Next, as shown in
FIG. 5( b), theinterlayer insulating film 13 is formed to cover the top of thegate electrode 8 and to have an opening above thesource region 4 and thebody region 3. At the same time as forming the opening in theinterlayer insulating film 13, part of thegate insulating film 11 is removed to expose part of thesource region 4 and thebody region 3. Although not shown, an opening in thegate electrode 8 may be formed at the same time. - In this example, the
gate insulating film 11 on thesource region 4 and thebody region 3 is removed at the same time as forming the opening in theinterlayer insulating film 13. However, the portion of thegate insulating film 11 may be removed before the interlayer insulatingfilm 13 is formed. - Then, the
source electrode 10 is formed in contact with thebody region 3 and thesource region 4. For example, an conductive film is formed in the opening of theinterlayer insulating film 13. The conductive film is, for example, a nickel (Ni) film, etc. and may be subjected to thermal treatment after the formation as appropriate. As a result, thesource electrode 10 is obtained, which is in ohmic contact with thesource region 4 and thebody region 3. - The
drain electrode 9 is formed on the back surface (i.e., the surface opposite to the principal surface) of thesubstrate 1. Although not shown, interconnects and plugs coupling the electrodes to the interconnects are formed as appropriate. - As described above, the
semiconductor device 100 is manufactured. In this method, the P-CVD and the thermal oxidation are combined to form thegate insulating film 11, and the hollow 50, which functions as an electrically insulating film. As a result, the thickness of thegate insulating film 11 on the side surface of thetrench 12 is easily set independently from the thickness of the hollow 50 provided around thetrench 12 without forming a mask, etc. The thickness of thegate insulating film 11 on the sidewall of thetrench 12 may be determined as appropriate depending on the required threshold voltage, breakdown voltage, etc. - Next, a first variation of this embodiment will be described.
FIG. 6( a) schematically illustrates the cross-section of aunit cell 100U in a semiconductor device according to a variation in the trench width direction.FIG. 6( b) is an enlarged view illustrating part ofFIG. 6( a). In the figures, the same reference characters as those shown inFIGS. 2( a) and 2(b) are used to represent equivalent elements. Differences from theunit cell 100U inFIGS. 2( a) and 2(b) will be mainly described below. - In
FIGS. 2( a) and 2(b), the side surface of thetrench 12 is perpendicular to the principal surface of thesemiconductor layer 102, and the upper and lower ends of the sidewall of thetrench 12 are not rounded and angular. However, the shape is not limited thereto. As shown inFIGS. 6( a) and 6(b), the side surface of atrench 12 may be inclined from the principal surface of asemiconductor layer 102, and thetrench 12 may be tapered. In addition, the sidewall of thetrench 12 may be rounded at one or the both of the upper and lower ends. - In this case, as well, a
gate insulating film 11 is formed to cover the top of thesemiconductor layer 102 around thetrench 12, and the side surface and the bottom of the trench. Since the upper end of the sidewall of thetrench 12 is rounded, the portion of thegate insulating film 11 covering the upper end is rounded. A hollow 50 is formed in a region above thetrench 12 and around thetrench 12, and between thegate electrode 8 and thegate insulating film 11. - In this variation, the hollow 50 is provided to cover the entire rounded portion of the
gate insulating film 11. This further reduces the electric field concentration around the upper end of thetrench 12, as compared to the case where the hollow 50 covers part of the rounded portion of thegate insulating film 11. - The shapes and length of the hollow 50 and the
gate insulating film 11 have the following relationships similar toFIGS. 2( a) and 2(b). - First, where the length of the
gate insulating film 11 in the width direction of thetrench 12 at the portion covering the side surface of the trench 12 (e.g., the portion on thechannel formation region 3 a) with a flat shape is t1, and the length between the plane extending from the flat portion of the side surface of thetrench 12 and thegate electrode 8 in the width direction of thetrench 12 at the height of the principal surface of thesemiconductor layer 102 is t3, t1<t3 is obtained. Since the side surface of thetrench 12 is inclined from the principal surface of thesemiconductor layer 102, the thickness tx of thegate insulating film 11 at the portion covering the side surface of thetrench 12 is different from t1. - Considering the shape of the surface of the hollow 50 at the gate electrode 8 (or the side surface of the gate electrode 8) as viewed from bottom to top, the surface bends inside the
trench 12, then bends toward the opposite side (i.e., outside the trench 12), and has an inflection point between the bending portions. Where a tangent line is drawn at the inflection point, the tangent line is inclined inside thetrench 12 from the side surface of thetrench 12 at an angle A which is greater than 0°. - As described above, in the
unit cell 100U, the capacitance between thegate electrode 8 and thesource region 4, the breakdown caused by the electric field concentration, and the threshold voltage at switching can be reduced. Furthermore, since the side surface of thetrench 12 is rounded at the upper and lower ends, the electric field concentration at the portion is reduced. - In order to round the upper end of the trench, for example, in the formation of the
trench 12 by etching, the etching starts in the setting where a large amount of a reaction product is deposited on the side surface of thetrench 12, and then the setting is changed so that the deposition amount gradually decreases. The upper end may be rounded by etching for making the upper and lower ends angular, and then annealing under a hydrogen atmosphere. - The side surface of the
trench 12 may be perpendicular to the principal surface of thesemiconductor layer 102, and the upper and/or lower end(s) of the sidewall of thetrench 12 may be rounded. The side surface of thetrench 12 may be inclined from the principal surface of thesemiconductor layer 102, and the upper and lower ends of the sidewall of thetrench 12 may not be rounded and angular. - Next, a second variation of this embodiment will be described.
FIG. 7 schematically illustrates the cross-section of aunit cell 100U in a semiconductor device according to another variation in the trench width direction. In the figure, the same reference characters as those shown inFIGS. 2( a) and 2(b) are used to represent equivalent elements. Differences from theunit cell 100U inFIGS. 2( a) and 2(b) will be mainly described below. - The
unit cell 100U inFIGS. 2( a) and 2(b) is a MISFET having an inversion channel structure. On the other hand, theunit cell 100U ofFIG. 7 includes an n-type (a first conductivity type)channel layer 70 provided between the side surface of atrench 12 and agate insulating film 11, and has an accumulation channel structure. The advantages obtained by including a hollow 50 in addition to thegate insulating film 11 are also provided in this case. - A
semiconductor device 100 according to this variation may be of a normally off type. In this case, carriers (electrons in this case) flow between the source electrode 10 (and the source region 4) and thedrain electrode 9 via thechannel layer 70 by applying a positive voltage to thegate electrode 8. - In order to form the
channel layer 70, for example, a trench is formed in asemiconductor layer 102 similar toFIG. 3( b), and then an n-type SiC layer is epitaxially grown on thesemiconductor layer 102 including the inside of thetrench 12. After that, the steps similar to those inFIGS. 3( c)-5(b) may be performed. Thechannel layer 70 may be also formed by implanting n-type impurity ions into the sidewall of thetrench 12 after the formation of thetrench 12 and before the formation of thegate insulating film 11. - The n-type MISFETs have been described above. However, a p-type MISFET may be used. In this case, a
substrate 1, adrift region 2, and asource region 4 have p-type conductivity, and abody region 3 has n-type conductivity. Thesemiconductor layer 102 may further include a region other than thedrift region 2, thebody region 3, and thesource region 4. For example, in order to reduce the electric filed concentration, an impurity layer having a different conductivity type from thedrift region 2 may be provided in thedrift region 2 around the bottom of thetrench 12. - Not only MISFETs but also various semiconductor devices including an electrode on a semiconductor layer with an insulating film interposed between may be formed similarly. For example, a substrate and a semiconductor layer formed directly thereon have different conductivity types, thereby forming an insulated gate bipolar transistor (IGBT). In an IGBT, the above-described
source electrode 10,drain electrode 9, andsource region 4 are called an emitter electrode, a collector electrode, and an emitter region, respectively. - Thus, in the above-described
semiconductor device 100, where the drift region and the emitter region have n-type conductivity, and the substrate and the body region have p-type conductivity, an n-type IGBT can be obtained. At this time, an n-type buffer layer may be provided between the p-type substrate and the n-type drift layer. Where the drift region and the emitter region have p-type conductivity, and the substrate and the body region have n-type conductivity, a p-type IGBT can be obtained. At this time, a p-type buffer layer may be provided between the n-type substrate and the p-type drift layer. In these cases, as well, where the above-describedgate insulating film 11 and hollow 50 are used, the capacitance between the gate electrode and the semiconductor layer decreases, and the electric field concentration in the upper periphery of the trench can be reduced. - While an example has been described above where the plurality of unit cells are arranged in parallel, the unit cells may be arranged in any form.
- An example has been described where each
trench 12 has the rectangular plane and theunit cells 100U are arranged so that the long sides of the plurality of trenches are parallel to each other. However, the planar shape of the trench is not limited thereto. It may be a trench having, for example, a square plane. (Note that in this case, the trench width direction may be the direction along the side.) - An example has been described above where the
substrate 1 is made of 4H-SiC, and thesemiconductor layer 102 is formed to have the (0001) Si plane as the principal surface. However, thesemiconductor layer 102 may be formed on the (000-1) C-plane, and thedrain electrode 9 may be formed on the (0001) Si plane. The orientation of the principal surface may be along other crystal planes. The Si plane or a predetermined offcut plane of the C-plane may be the principal surface of the substrate. Furthermore, a SiC substrate of other polytypes may be used. - Other than the SiC substrate, the present disclosure is applicable to a semiconductor device made of other wide bandgap semiconductor such as gallium nitride (GaN) or diamond. The structure of the present disclosure is applicable to a semiconductor device made of silicon.
- An example has been described above where the
interlayer insulating film 13 does not extend much below thegate insulating film 11, and the hollow is formed to the periphery of the end of the portion of thegate insulating film 11 expanding around thetrench 12. This structure is preferable to reduce the capacitance between thegate insulating film 11 and thesource region 4. However, theinterlayer insulating film 13 may extend to a position near thetrench 12 below thegate electrode 8. In this case, as well, the gate-semiconductor layer capacitance is reduced as compared to the structure in which thegate electrode 8 is in contact with the top of thegate insulating film 11 around thetrench 12. - Other various elements such as the forms and sizes of the members, the impurity concentration, materials in the above-described semiconductor device and the variations can be modified as appropriate within the technical scope of the present disclosure.
- The semiconductor device and the method of manufacturing the device according to the present disclosure is useful as various types of semiconductor devices including power devices, etc. and methods of manufacturing the devices.
- 1 Substrate
- 2 Drift Region
- 3 Body Region
- 3 a Channel Formation Region
- 4 Source Region
- 8 Gate Electrode
- 9 Drain Electrode
- 10 Source Electrode
- 11 Gate Insulating Film
- 12 Trench
- 13 Interlayer Insulating Film
- 24 Resist Layer
- 50 Hollow
- 55 Insulating Film
- 55 a Insulating Film
- 70 Channel Layer
- 100 Semiconductor Device
- 100U Unit Cell
- 102 Semiconductor Layer
Claims (15)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2012-017812 | 2012-01-31 | ||
JP2012017812 | 2012-01-31 | ||
PCT/JP2012/005717 WO2013114477A1 (en) | 2012-01-31 | 2012-09-10 | Semiconductor device and production method for same |
Publications (2)
Publication Number | Publication Date |
---|---|
US20140008664A1 true US20140008664A1 (en) | 2014-01-09 |
US8729608B2 US8729608B2 (en) | 2014-05-20 |
Family
ID=48904567
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/811,584 Expired - Fee Related US8729608B2 (en) | 2012-01-31 | 2012-09-10 | Semiconductor device and method of manufacturing the device |
Country Status (2)
Country | Link |
---|---|
US (1) | US8729608B2 (en) |
WO (1) | WO2013114477A1 (en) |
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140124830A1 (en) * | 2011-07-14 | 2014-05-08 | Abb Technology Ag | Insulated gate bipolar transistor |
US20140264433A1 (en) * | 2013-03-14 | 2014-09-18 | Jun Hu | Dual-gate trench igbt with buried floating p-type shield |
CN105047704A (en) * | 2015-06-30 | 2015-11-11 | 西安理工大学 | High voltage IGBT having communicated storage layer and manufacturing method |
CN105047705A (en) * | 2015-06-30 | 2015-11-11 | 西安理工大学 | Electron injection enhanced high voltage IGBT and manufacturing method thereof |
US9728633B2 (en) | 2013-10-24 | 2017-08-08 | Sumitomo Electric Industries, Ltd. | Silicon carbide semiconductor device and method for manufacturing the same |
US20170244055A1 (en) * | 2016-02-18 | 2017-08-24 | International Business Machines Corporation | Fabrication of nanomaterial t-gate transistors with charge transfer doping layer |
CN108962989A (en) * | 2017-05-23 | 2018-12-07 | 中航(重庆)微电子有限公司 | A kind of groove type MOS device and its manufacturing method |
US10340352B2 (en) * | 2017-03-14 | 2019-07-02 | Globalfoundries Inc. | Field-effect transistors with a T-shaped gate electrode |
US11152502B2 (en) * | 2019-05-17 | 2021-10-19 | Fuji Electric Co., Ltd. | Nitride semiconductor device |
US11245016B2 (en) | 2020-01-31 | 2022-02-08 | Alpha And Omega Semiconductor (Cayman) Ltd. | Silicon carbide trench semiconductor device |
US11776994B2 (en) | 2021-02-16 | 2023-10-03 | Alpha And Omega Semiconductor International Lp | SiC MOSFET with reduced channel length and high Vth |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP6229443B2 (en) * | 2013-11-11 | 2017-11-15 | 住友電気工業株式会社 | Silicon carbide semiconductor device and manufacturing method thereof |
JP2015156429A (en) * | 2014-02-20 | 2015-08-27 | 住友電気工業株式会社 | Silicon carbide semiconductor device and manufacturing method of the same |
JP6318914B2 (en) * | 2014-06-30 | 2018-05-09 | 住友電気工業株式会社 | Silicon carbide semiconductor device manufacturing method and silicon carbide semiconductor device |
WO2021024810A1 (en) * | 2019-08-05 | 2021-02-11 | 住友電気工業株式会社 | Silicon carbide semiconductor device and method for manufacturing same |
Family Cites Families (17)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0653514A (en) * | 1992-08-03 | 1994-02-25 | Nippon Telegr & Teleph Corp <Ntt> | Fabrication of semiconductor device |
JP3230351B2 (en) | 1993-09-14 | 2001-11-19 | ソニー株式会社 | Manufacturing method of stacked diffusion layer type MOS semiconductor device |
JP3400846B2 (en) | 1994-01-20 | 2003-04-28 | 三菱電機株式会社 | Semiconductor device having trench structure and method of manufacturing the same |
EP0676814B1 (en) | 1994-04-06 | 2006-03-22 | Denso Corporation | Process of producing trench semiconductor device |
JP3471473B2 (en) | 1994-04-06 | 2003-12-02 | 株式会社デンソー | Semiconductor device and manufacturing method thereof |
JP3976374B2 (en) | 1997-07-11 | 2007-09-19 | 三菱電機株式会社 | Semiconductor device having trench MOS gate structure and manufacturing method thereof |
US6864532B2 (en) | 2000-01-14 | 2005-03-08 | Denso Corporation | Semiconductor device and method for manufacturing the same |
JP2001196587A (en) | 2000-01-14 | 2001-07-19 | Denso Corp | Semiconductor device and method of manufacturing the same |
ITMI20010039A1 (en) | 2000-01-14 | 2002-07-11 | Denso Corp | SEMICONDUCTOR DEVICE AND METHOD FOR MANUFACTURING ITSELF |
JP4004386B2 (en) | 2002-11-08 | 2007-11-07 | シャープ株式会社 | Manufacturing method of semiconductor device |
JP4483179B2 (en) | 2003-03-03 | 2010-06-16 | 株式会社デンソー | Manufacturing method of semiconductor device |
JP4857827B2 (en) | 2006-03-09 | 2012-01-18 | 富士電機株式会社 | Method for manufacturing MOS type semiconductor device |
JP2007043208A (en) | 2006-11-15 | 2007-02-15 | Mitsubishi Electric Corp | Semiconductor device having trench structure and its fabrication process |
US7800116B2 (en) | 2007-03-29 | 2010-09-21 | Panasonic Corporation | Group III-nitride semiconductor device with a cap layer |
DE102007020263B4 (en) | 2007-04-30 | 2013-12-12 | Infineon Technologies Ag | Verkrallungsstruktur |
JP2007281512A (en) | 2007-06-25 | 2007-10-25 | Renesas Technology Corp | Semiconductor device |
JP2009021439A (en) * | 2007-07-12 | 2009-01-29 | Mitsubishi Electric Corp | Semiconductor device, and manufacturing method thereof |
-
2012
- 2012-09-10 WO PCT/JP2012/005717 patent/WO2013114477A1/en active Application Filing
- 2012-09-10 US US13/811,584 patent/US8729608B2/en not_active Expired - Fee Related
Cited By (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140124830A1 (en) * | 2011-07-14 | 2014-05-08 | Abb Technology Ag | Insulated gate bipolar transistor |
US9153676B2 (en) * | 2011-07-14 | 2015-10-06 | Abb Technology Ag | Insulated gate bipolar transistor |
US20140264433A1 (en) * | 2013-03-14 | 2014-09-18 | Jun Hu | Dual-gate trench igbt with buried floating p-type shield |
US9048282B2 (en) * | 2013-03-14 | 2015-06-02 | Alpha And Omega Semiconductor Incorporated | Dual-gate trench IGBT with buried floating P-type shield |
US9728633B2 (en) | 2013-10-24 | 2017-08-08 | Sumitomo Electric Industries, Ltd. | Silicon carbide semiconductor device and method for manufacturing the same |
CN105047705A (en) * | 2015-06-30 | 2015-11-11 | 西安理工大学 | Electron injection enhanced high voltage IGBT and manufacturing method thereof |
CN105047704A (en) * | 2015-06-30 | 2015-11-11 | 西安理工大学 | High voltage IGBT having communicated storage layer and manufacturing method |
US20170244055A1 (en) * | 2016-02-18 | 2017-08-24 | International Business Machines Corporation | Fabrication of nanomaterial t-gate transistors with charge transfer doping layer |
US10546924B2 (en) * | 2016-02-18 | 2020-01-28 | International Business Machines Corporation | Fabrication of nanomaterial T-gate transistors with charge transfer doping layer |
US10340352B2 (en) * | 2017-03-14 | 2019-07-02 | Globalfoundries Inc. | Field-effect transistors with a T-shaped gate electrode |
CN108962989A (en) * | 2017-05-23 | 2018-12-07 | 中航(重庆)微电子有限公司 | A kind of groove type MOS device and its manufacturing method |
US11152502B2 (en) * | 2019-05-17 | 2021-10-19 | Fuji Electric Co., Ltd. | Nitride semiconductor device |
US11245016B2 (en) | 2020-01-31 | 2022-02-08 | Alpha And Omega Semiconductor (Cayman) Ltd. | Silicon carbide trench semiconductor device |
US11776994B2 (en) | 2021-02-16 | 2023-10-03 | Alpha And Omega Semiconductor International Lp | SiC MOSFET with reduced channel length and high Vth |
Also Published As
Publication number | Publication date |
---|---|
US8729608B2 (en) | 2014-05-20 |
WO2013114477A1 (en) | 2013-08-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8729608B2 (en) | Semiconductor device and method of manufacturing the device | |
US9087894B2 (en) | Semiconductor device and method of manufacturing the device | |
US8748977B2 (en) | Semiconductor device and method for producing same | |
US9673288B2 (en) | Silicon carbide semiconductor device including conductivity layer in trench | |
US10446649B2 (en) | Silicon carbide semiconductor device | |
JP5243671B1 (en) | Semiconductor device and manufacturing method thereof | |
US8519476B2 (en) | Method of forming a self-aligned charge balanced power DMOS | |
US10008592B1 (en) | Semiconductor device | |
JP6848316B2 (en) | Semiconductor devices and methods for manufacturing semiconductor devices | |
US20180358445A1 (en) | Semiconductor device and method of manufacturing semiconductor device | |
US11342433B2 (en) | Silicon carbide devices, semiconductor devices and methods for forming silicon carbide devices and semiconductor devices | |
JP2012164707A (en) | Semiconductor device, and method of manufacturing the same | |
US20180138264A1 (en) | Semiconductor device and method of manufacturing semiconductor device | |
US20180204905A1 (en) | Semiconductor device and method of manufacturing the semiconductor device | |
JP2014183259A (en) | Method for manufacturing semiconductor device and semiconductor device | |
US20130221498A1 (en) | Semiconductor device and method for manufacturing the same | |
JP7279394B2 (en) | Semiconductor device and method for manufacturing semiconductor device | |
US10418478B2 (en) | Semiconductor device | |
US20230326960A1 (en) | Silicon carbide semiconductor device and method of manufacturing silicon carbide semiconductor device | |
US20140220758A1 (en) | Method for Producing a Semiconductor Device with a Vertical Dielectric Layer | |
JP5223040B1 (en) | Semiconductor device and manufacturing method thereof | |
KR20140011910A (en) | Semiconductor device and related fabrication methods | |
JP5223041B1 (en) | Semiconductor device and manufacturing method thereof | |
US20230018824A1 (en) | Method of manufacturing silicon carbide semiconductor device and silicon carbide semiconductor device | |
JP6265278B2 (en) | Silicon carbide semiconductor device and manufacturing method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: PANASONIC CORPORATION, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KUDOU, CHIAKI;REEL/FRAME:030201/0350 Effective date: 20130108 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551) Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20220520 |