US20120181590A1 - Image pickup apparatus and image pickup system - Google Patents

Image pickup apparatus and image pickup system Download PDF

Info

Publication number
US20120181590A1
US20120181590A1 US13/371,738 US201213371738A US2012181590A1 US 20120181590 A1 US20120181590 A1 US 20120181590A1 US 201213371738 A US201213371738 A US 201213371738A US 2012181590 A1 US2012181590 A1 US 2012181590A1
Authority
US
United States
Prior art keywords
semiconductor region
region
element isolation
image pickup
conductive layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US13/371,738
Inventor
Akira Okita
Masanori Ogura
Seiichiro Sakai
Takanori Watanabe
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Canon Inc
Original Assignee
Canon Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Canon Inc filed Critical Canon Inc
Priority to US13/371,738 priority Critical patent/US20120181590A1/en
Publication of US20120181590A1 publication Critical patent/US20120181590A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14601Structural or functional details thereof
    • H01L27/14603Special geometry or disposition of pixel-elements, address-lines or gate-electrodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14601Structural or functional details thereof
    • H01L27/1463Pixel isolation structures
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14601Structural or functional details thereof
    • H01L27/14641Electronic components shared by two or more pixel-elements, e.g. one amplifier shared by two pixel elements

Definitions

  • the present invention relates to an image pickup apparatus and a system utilizing the same, and more particularly to an image pickup apparatus and a system such as a digital camera, a video camera, a copying apparatus, and a facsimile apparatus.
  • a solid-state image pickup apparatus formed by a one- or two-dimensional array of photoelectric conversion elements such as photodiodes is widely employed in a digital camera, a video camera, a copying apparatus, a facsimile apparatus and the like.
  • the solid-state image pickup apparatus includes a CCD image pickup device and an amplifying solid-state image pickup apparatus represented by a CMOS sensor which is formed integrally with peripheral circuits by a CMOS process.
  • Such solid-state image pickup apparatus shows a trend toward a larger number of pixels, with a decrease in the area of a photodiode, as a result of a reduction in the area of a pixel. It is therefore required to handle a signal charge of a smaller amount, and it is therefore required to reduce a dark current constituting a noise component, and to increase an effective area of the photodiode.
  • EP 1017106A1 discloses in FIG. 4 (corresponding to Japanese Patent Application Laid-open No.
  • LDD lightly doped drain
  • a element isolation region is formed for a device isolation between the well contact and the photodiode. Then a conductive layer for example of polysilicon is formed thereon, and a side wall may be formed in such conductive layer, in relation to the preparation of a transistor of an LDD structure.
  • the present invention has found a drawback of an increased dark current of the photodiode, depending on the arrangement of the side wall.
  • the present invention has been made in consideration of the aforementioned drawback.
  • the present invention provides an image pickup apparatus including a photoelectric conversion element which has a first semiconductor region of a first conductive type, and a second semiconductor region of a second conductive type constituting a junction with the first semiconductor region, a third semiconductor region of a first conductive type, provided in the first semiconductor region for fixing a potential of the first semiconductor region at a predetermined potential, a element isolation region provided between the third semiconductor region and the second semiconductor region, a conductive layer provided on the element isolation region, and a fourth semiconductor region of the first conductive type provided under the element isolation region:
  • the conductive layer includes a side wall at a lateral face thereof, and a width c of the element isolation region, a width b of the side wall and a distance a between an end of the element isolation region at the side of the third semiconductor region and an end of the conductive layer at the side of the third semiconductor region satisfy a relation c>a ⁇ b.
  • the present invention also provides an image pickup apparatus including a photoelectric conversion element which has a first semiconductor region of a first conductive type, and a second semiconductor region of a second conductive type constituting a junction with the first semiconductor region, a third semiconductor region of a first conductive type, provided in the first semiconductor region for fixing a potential of the first semiconductor region at a predetermined potential, a element isolation region provided between the third semiconductor region and the second semiconductor region, a conductive layer provided on the element isolation region, and a fourth semiconductor region of the first conductive type provided under the element isolation region:
  • the conductive layer includes a side wall at a lateral face thereof, and the side wall is provided on the element isolation region in such a manner that an external end of the side wall does not exceed an end of the element isolation region.
  • An image pickup system of the present invention utilizes the aforementioned image pickup apparatus of the invention.
  • FIG. 1 is a cross-sectional view of an embodiment of a photoelectric conversion apparatus and of a first example of a solid-state image pickup apparatus of the present invention
  • FIG. 2 is a cross-sectional view of comparative examples of a photoelectric conversion apparatus and a solid-state image pickup apparatus of the present invention
  • FIG. 3 is a plan view of an embodiment of a solid-state image pickup apparatus of the present invention.
  • FIG. 4 is a plan view of a first example of a solid-state image pickup apparatus of the present invention.
  • FIG. 5 is an equivalent circuit diagram of a pixel unit surrounded by a broken line in FIG. 4 ;
  • FIG. 6 is a plan view of comparative examples of a photoelectric conversion apparatus and a solid-state image pickup apparatus of the present invention.
  • FIG. 7 is a configurational view employing, as a solid-state image pickup apparatus of the present invention, a solid-state image pickup apparatus utilizing a photoelectric conversion apparatus of the embodiments or a solid-state image pickup apparatus of Example 1;
  • FIG. 8 is a plan view of a solid-state image pickup apparatus of the present invention.
  • FIG. 1 is a cross-sectional view showing an embodiment of a photoelectric conversion apparatus of the present invention.
  • FIG. 2 is a cross-sectional view showing a comparative example relating to the present invention.
  • FIG. 1 there are shown a semiconductor substrate 301 for example of N type; a P-type well (first semiconductor region of first conductive type) 302 ; and N-type semiconductor regions (second semiconductor regions of second conductive type) 101 a, 101 b capable of accumulating a signal charge and forming junctions with the well 302 to constitute photodiodes.
  • a well contact 110 defines a potential of the P-type well 302 through a P ++ -semiconductor region 306 (third semiconductor region of a first conductive type).
  • the semiconductor region 306 has an impurity concentration higher than that of the P-type well.
  • Element isolation regions 303 b, 303 a are formed for example by a LOCOS (local oxidation of silicon) film.
  • P + -semiconductor regions (fourth semiconductor region of first conductive type) constituting channel stop regions.
  • a conductive layer 304 provided on the element isolation region 303 b is formed for example with polysilicon.
  • a so-called side wall 308 for example of a silicon oxide film is formed on a lateral face of the conductive layer.
  • the contact is represented as a well contact, but it becomes a substrate contact in case N-type semiconductor regions 101 a, 101 b are provided directly on the wafer.
  • a P-type well 1102 is provided on an n-type substrate 1101 , and N-type semiconductor regions 1001 , 1002 constituting photodiodes with the well 1002 are provided therein. Also a semiconductor region (P ++ region) 1003 for a well contact of a high concentration is formed so as to be positioned between element isolation regions 1103 and 1104 . Under the element isolation regions, there are respectively provided P + type semiconductor regions 1105 , 1106 constituting channel stop regions. Also on both sides of a polysilicon wiring 1005 on the element isolation region 1103 , side walls 1107 , 1108 are provided.
  • connection means an absence, between the semiconductor region 306 and the channel stop region 307 b, of a region of a lower potential, for a charge (electron in this case), than in the peripheral area. Stated differently, it means an absence of a region of a lower concentration of a P-type impurity than in the peripheral area, namely an N-type semiconductor region.
  • a P-type well layer is present in a path from the high-concentration P ++ region 1003 through the channel stop region 1105 to the N-type semiconductor region 1001 . Therefore, as indicated by a potential distribution in a portion X-X′ in FIG. 2 , electrons constituting the minority carriers are present at a higher concentration in this portion, than in other regions. A part of such electrons may be fetched in the photodiode of a low potential, thereby resulting in an increased dark current.
  • a distance a between an end of the element isolation region 303 b at the side of the P + ⁇ region 306 and an end of the conductive layer 304 at the side of the P ++ region 306 is made same as or larger than a width b of the side wall 308 . This is based on a fact that the potential pocket is generated because, in the processing forming the semiconductor region 1003 in the well shown in FIG. 2 , an ion implantation into the P ⁇ + region has not been executed in the portion of the potential pocket by the presence of the previously formed side wall.
  • the distance a is required to be smaller than a device isolating width c, in order to form the conductive layer 304 thereon.
  • a, b and c are required to meet a relation c>a ⁇ b.
  • Such structure can be also represented as a structure in which the side wall is present on the element isolation region and an external end of the side wall does not exceed an end of the element isolation region.
  • the distance a is smaller than the device isolation width c and is formed on the element isolation region, but is smaller than the width b of the side wall, thereby resulting in a formation or a potential pocket, thus increasing the dark current.
  • the present embodiment is particularly effective in an image pickup apparatus in which plural pixels are arranged one- or two-dimensionally, because the presence of a well contact commonly used for plural pixels leads to pixels showing an increased dark current and those not showing such increase in periodical manner (every other row in case of the well contact common for two pixels, and in every four rows in case of the well contact common for four pixels), thereby significantly deteriorating the image quality.
  • the aforementioned condition c>a ⁇ b allows to provide an image pickup apparatus of a high S/N ratio.
  • FIG. 1 there has been explained a configuration in which the conductive layer 304 is provided on the element isolation region 303 b, but the present invention is applicable also to a case where a conductive layer 304 is provided also on the element isolation region 303 a to realize a configuration satisfying a condition c>a ⁇ b, namely that the side wall is provided on the element isolation region and the external end of the side wall is so provided as not to exceed the end of the element isolation region.
  • semiconductor regions 101 a, 101 b constituting pixel photodiodes are arranged two-dimensionally in such a manner that two pixels constitute a group ( 101 a and 101 b, 101 a ′ and 101 b ′ respectively constituting groups), and a well contact is provided for every two pixels (for every group) and between pixels (within the group).
  • amounts of minority carriers Ib flowing from the well contacts into the photodiodes 101 b, 101 b ′ of second and fourth rows becomes larger than those of minority carriers Ia flowing from the well contacts into the photodiodes 101 a, 101 a ′ of first and third rows.
  • FIG. 3 shows a configuration in which two pixels constitute a group, but three or more pixels may form a group.
  • the well contact may be provided in plural units within a group, according to a number of pixels constituting a group.
  • the present embodiment of the invention is advantageously applicable to an image pickup apparatus in which signal charges from plural photoelectric conversion elements are amplified and read, through FD regions independently formed for respective photoelectric conversion elements, by a common amplifying MOS transistor.
  • first group by pixels 101 a, 101 b having a common amplifying MOS transistor
  • second group by pixels 101 a ′, 101 b ′ having a common amplifying MOS transistor
  • a well contact is provided between the pixels of the first group and the adjacent pixels of the second group.
  • it may be provided in a first semiconductor region (well region), between the second semiconductor region in the first group and the second semiconductor region in the second group, adjacent to the second semiconductor region in the first group.
  • an amplifying MOS transistor is used in common by plural pixels as shown in FIG.
  • FIG. 4 shows an example in which the amplifying MOS transistor are used in common for two pixels which form a group, but it is also possible to use the amplifying MOS transistor in common for three or more pixels and to form a group by such three or more pixels. In such case, the well contact may be provided not only between the groups but also within a group.
  • the present invention is to reduce or eliminate a difference in the dark currents between adjacent photoelectric conversion elements, and is applicable to an image pickup apparatus having a well contact or a substrate contact between two photoelectric conversion elements, and more specifically to a line sensor in which photoelectric conversion elements are one-dimensionally arranged, or to an area sensor in which photoelectric conversion elements are two-dimensionally arranged.
  • FIG. 4 is a plan view of a first example of the present invention.
  • a photodiode (semiconductor layer) PD an active region ACT, a polysilicon layer POL, a contact hole CNT, a first metal layer AL 1 such as of aluminum, and a through hole TH.
  • N-semiconductor layers 101 a, 101 b, 101 a ′ constituting carrier accumulation layers of photodiode for photoelectric conversion
  • gate electrodes 102 a, 102 b of transfer MOS transistors for reading signal charges from photodiodes (N-semiconductor layers) 101 a, 101 b
  • drain regions 103 a, 103 b (constituting floating diffusion regions (FD)) of the transfer MOS transistors
  • a gate electrode 104 of a reset transistor for resetting the photodiode (N-semiconductor layer) and the FD region
  • a gate electrode 106 of an amplifying MOS transistor constituting a source follower amplifier for converting the read charge into a voltage.
  • the gate electrode of the amplifying MOS transistor and the FD regions 103 a, 103 b are connected by a wiring 105 .
  • a gate electrode 107 of a row selecting MOS transistor selectively outputs, to a signal line 108 , an output of the amplifying MOS transistor constituting a source follower amplifier.
  • a well contact 109 provided in the pixel region is fixed at a constant potential, for example a ground potential, through a power supply wiring 110 (connected to a fixed voltage source (including a case of grounding)).
  • an area surrounded by a chain line indicates a pixel unit constituted of two photodiodes, two transfer MOS transistors, two FD regions, an amplifying MOS transistor, a reset MOS transistor and a selecting MOS transistor.
  • the two photodiodes constitute a group, and m groups are formed in case the photodiodes are provided in a number 2m (m being a natural number equal to or larger than 1) in the row direction. In case a group is formed by four photodiodes, there are formed m/2 groups in case the photodiodes are provided in a number 2m (m being a natural number equal to or larger than 2) in the row direction.
  • a pixel unit is constituted by providing a transfer MOS transistor for each photodiode, and providing a reset MOS transistor and a selecting MOS transistor for each group of the photodiodes.
  • One pixel unit is provided with plural photodiodes and includes plural pixels.
  • FIG. 5 is an equivalent circuit diagram of the pixel unit surrounded by a broken line in FIG. 4 .
  • 101 a and 101 b do not indicate the semiconductor regions but photodiodes themselves
  • 102 a, 102 b, 104 , 106 and 107 do not indicate the gate electrodes but respectively indicate a transfer MOS transistor, a reset MOS transistor, an amplifying MOS transistor and a selecting MOS transistor themselves.
  • Photodiodes 101 a, 101 b are connected to an FD region 103 , respectively through transfer MOS transistors 102 a, 102 b.
  • a backgate potential of all the transistors and anode electrodes of the photodiodes are fixed to a constant potential, such as a ground potential, through the well contact 109 . Also a drain of the reset transistor 104 and a drain of the source follower amplifier are fixed to the power supply voltage through a via hole.
  • FIG. 1 corresponds to a cross section at A-A′ in FIG. 4 . Portions similar to those in the cross-sectional configuration of the first embodiment will be omitted from the following explanation.
  • the conductive layer is constituted of a gate electrode of the transfer transistor 102 b, but it may also be constituted of a gate electrode 107 of the selecting MOS transistor, a gate electrode 104 of the resetting MOS transistor or a gate electrode of the amplifying MOS transistor.
  • a side wall 308 is formed before an ion implantation for forming a high-concentration diffusion area (N ++ or P ++ region) constituting the source-drain of the MOS transistor.
  • a well contact 108 fixed the potential of the P-type well 302 through a P ++ diffusion region 306 .
  • electrons constituting the minority carriers are present at a higher concentration than in other regions. A part of such electrons may be fetched in the photodiode of a low potential, thereby resulting in an increased dark current.
  • the semiconductor region 306 of the well contact and the channel stop region 307 b are connected, and a P + region of a high concentration is formed from the high-concentration P ++ region 306 through the channel stop region 307 b to the N-type charge accumulation region 101 b. Therefore, the electrons constituting the minority carriers are maintained at a low concentration, thereby allowing to reduce the dark current.
  • a distance a between an end of the element isolation region 303 b at the side of the P + ⁇ region 306 and an end of the polysilicon conductive layer 304 at the side of the P ++ region 306 is made same as or larger than a width b of the side wall 308 . Also the distance a is made smaller than a device isolating width c.
  • Such structure can be also a structure in which the side wall is present on the element isolation region and an external end of the side wall does not exceed an end of the element isolation region.
  • FIG. 6 is a plan view of a solid-state image pickup apparatus, corresponding to the Comparative Example shown in FIG. 2 .
  • FIG. 2 corresponds to a cross section along a line A-A′ in FIG. 6 .
  • a well contact region 1003 is provided between two photodiodes 1001 and 1002 .
  • a polysilicon wiring 1004 is provided between the photodiodes 1001 and 1003 .
  • a cross-sectional configuration is same as that shown in FIG. 2 .
  • wide wall layers 1107 , 1108 are formed on both sides of the polysilicon wiring 1004 .
  • Such side wall layers are formed in a bi-product manner at the formation of MOS transistors in the image pickup apparatus.
  • a pixel in the present example includes a photodiode, a transfer MOS transistor, an amplifying MOS transistor, a reset MOS transistor, and a selecting MOS transistor, and the amplifying MOS transistor is used in common for plural photodiodes and plural transfer MOS transistors.
  • each transistor is not limited to a MOS transistor, and there can also be employed VMIS (threshold voltage modulation image sensor), BCAST (buried charge accumulator and sensing transistor array) or LBCAST (lateral buried charge accumulator and sensing transistor array).
  • VMIS threshold voltage modulation image sensor
  • BCAST buried charge accumulator and sensing transistor array
  • LBCAST lateral buried charge accumulator and sensing transistor array
  • a sensor of a type in which a signal charge accumulated in a photoelectric conversion portion is guided to a control electrode of a transistor provided in the pixel and an amplified signal is outputted from a main electrode, may be employed in the pixel of the present embodiment.
  • an SIT image sensor utilizing an SIT as the amplifying transistor (A. Yusa, J. Nishizawa et al., “SIT image sensor: Design consideration and characteristics”, IEEE trans., Vol. ED-33, pp. 735-742, June 1986), BASIS utilizing a bipolar transistor (N. Tanaka et al., “A 310K pixel bipolar imager (BASIS)”, IEEE Trans. Electron Devices, vol. 35, pp.
  • the present example shows a configuration in which the amplifying MOS transistor is used in common for plural photodiodes, and the selecting MOS transistor and the reset MOS transistor are also used in common for plural pixels.
  • the present invention is likewise applicable to a case where each pixel is provided with an amplifying MOS transistor, a selecting MOS transistor and a reset MOS transistor.
  • the present invention is applicable, if necessary, to a configuration which is not provided with a selecting MOS transistor and in which a pixel is selected by controlling a potential of an FD region for example by a reset transistor.
  • the wiring layer may be utilized in a gate electrode 102 a of a transfer MOS transistor 102 b, a gate electrode 107 of a selecting MOS transistor, a gate electrode 104 of a reset MOS transistor or a gate electrode 106 of an amplifying MOS transistor.
  • FIG. 7 shows a configuration of a solid-state image pickup system of the present invention, employing a solid-state image pickup apparatus of the present invention.
  • the image pickup system is constituted of a barrier 2001 serving for lens protection and as a main switch; a lens 2002 for focusing an optical image of an object on a solid-state image pickup device 2004 ; a diaphragm 2003 for varying a light amount passing through the lens 2002 ; a solid-state image pickup device 2004 for fetching the object, focused by the lens 2002 , as an image signal (corresponding to an image pickup apparatus explained in the foregoing embodiments); an image pickup signal processing circuit 2005 for executing various corrections and a clamping on the image signal outputted from the solid-state image pickup device 2004 ; an A/D converter 2006 for executing an analog/digital conversion on the image signal outputted from the solid-state image pickup device 2004 ; a signal processing unit 2007 for executing various corrections and a data compression on the image data outputted from the A/D converter 2006 ; and a timing generator
  • the circuits 2005 - 2008 may be formed on the same chip of the solid-state image pickup device 2004 .
  • the solid-state image pickup system further includes a whole-control/arithmetic operation unit 2009 for executing various calculations and controlling the entire still video camera; a memory unit 2010 for temporarily storing image data; a recording medium control interface 2011 for executing a recording or a readout into or from the recording medium; a detachable recording medium 2012 such as a semiconductor memory for data recording or readout; and an external interface (I/F) 2013 for communication with an external computer or the like.
  • I/F external interface
  • a main power supply is turned on, then a power supply for the control system is turned on and a power supply for the image pickup circuits such as the A/D converter 2006 is turned on.
  • the whole-control/arithmetic operation unit 2009 fully opens the diaphragm 2003 , and a signal outputted from the solid-state image pickup device 2004 is passed through the image pickup signal processing circuit 2005 and outputted to the A/D converter 2006 .
  • the A/D converter 2006 executes an A/D conversion on the signal for supply to the signal processing unit 2007 . Based on such data, the signal processing unit 2007 calculates an exposure amount by the whole-control/arithmetic operation unit 2009 .
  • a luminance is judged from the result of such light metering, and the whole-control/arithmetic operation unit 2009 controls the diaphragm based on such result. Then, based on the signal outputted from the solid-state image pickup device 2004 , the whole-control/arithmetic operation unit 2009 extracts a high-frequency component and calculates a distance to the object. Thereafter it drives the lens 2002 and judges whether it is in an in-focus state, and, if not in focus, it again drives the lens 2002 and executes a distance calculation.
  • an image signal outputted from the solid-state image pickup device 2004 is subjected to a correction in the image pickup signal processing circuit 2005 , then to an A/D conversion by the A/D converter 2006 , then passed by the signal processing unit 2007 and accumulated by the whole-control/arithmetic operation unit 2009 in the memory unit 2010 .
  • the data accumulated in the memory unit 2010 are passed, under the control of the whole-control/arithmetic operation unit 2009 , by the recording medium control I/F 2011 and recorded in the detachable memory medium 2012 such as a semiconductor memory.
  • the data may also be supplied through the external I/F 1013 directly to a computer or the like for image processing.
  • the present invention is applicable to a solid-state image pickup apparatus, and a solid-state image pickup system utilizing the same, such as a digital camera, a video camera, a copying apparatus or a facsimile apparatus.

Landscapes

  • Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Electromagnetism (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Solid State Image Pick-Up Elements (AREA)
  • Transforming Light Signals Into Electric Signals (AREA)
  • Light Receiving Elements (AREA)

Abstract

A solid-state image pickup apparatus with little or no difference in the dark currents between adjacent photoelectric conversion elements, and that provides a high sensitivity and a low dark current even in a high-speed readout operation, includes a well formed on a wafer, and semiconductor layers formed in the well to constitute photodiodes. A well contact is formed between the semiconductor layers. Element isolation regions are provided between the well contact and the semiconductor layers, and channel stop layers are provided under the element isolation regions. A conductive layer is provided on the element isolation region, and a side wall is provided on a side face of the conductive layer. A distance a between an end of the element isolation region and the conductive layer, a width b of the side wall and a device isolation width c satisfy a relation c>a≧b.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to an image pickup apparatus and a system utilizing the same, and more particularly to an image pickup apparatus and a system such as a digital camera, a video camera, a copying apparatus, and a facsimile apparatus.
  • 2. Background of the Invention
  • A solid-state image pickup apparatus formed by a one- or two-dimensional array of photoelectric conversion elements such as photodiodes is widely employed in a digital camera, a video camera, a copying apparatus, a facsimile apparatus and the like. The solid-state image pickup apparatus includes a CCD image pickup device and an amplifying solid-state image pickup apparatus represented by a CMOS sensor which is formed integrally with peripheral circuits by a CMOS process.
  • Such solid-state image pickup apparatus shows a trend toward a larger number of pixels, with a decrease in the area of a photodiode, as a result of a reduction in the area of a pixel. It is therefore required to handle a signal charge of a smaller amount, and it is therefore required to reduce a dark current constituting a noise component, and to increase an effective area of the photodiode. For such purpose, EP 1017106A1 discloses in FIG. 4 (corresponding to Japanese Patent Application Laid-open No. 2000-232216) a configuration in which floating diffusion regions formed for every pixels are connected by a conductor, and in which the signal reading is executed by an amplification by a common amplifying MOS transistor, thereby reducing a number of transistors per unit pixel and maintaining the area of the photodiode larger.
  • Also when the solid-state image pickup apparatus becomes larger in the area, it becomes necessary, as disclosed in Japanese Patent Application Laid-open No. 2001-332714 (FIGS. 7 and 10) or Japanese Patent Application Laid-open No. 2001-230400 (FIGS. 1 and 16, corresponding to US 2001-1012133A) to form a well contact in order to obtain a firm substrate potential for the photodiode and the transistor and to suppress a shading phenomenon.
  • Also a fine structuring of the MOS transistors is essential in the image pickup device or in the peripheral circuits, there is widely employed a transistor having so-called LDD (lightly doped drain) structure.
  • In the aforementioned image pickup apparatus, in case of forming a well contact between the photodiodes, a element isolation region is formed for a device isolation between the well contact and the photodiode. Then a conductive layer for example of polysilicon is formed thereon, and a side wall may be formed in such conductive layer, in relation to the preparation of a transistor of an LDD structure.
  • The present invention has found a drawback of an increased dark current of the photodiode, depending on the arrangement of the side wall.
  • SUMMARY OF THE INVENTION
  • The present invention has been made in consideration of the aforementioned drawback.
  • The present invention provides an image pickup apparatus including a photoelectric conversion element which has a first semiconductor region of a first conductive type, and a second semiconductor region of a second conductive type constituting a junction with the first semiconductor region, a third semiconductor region of a first conductive type, provided in the first semiconductor region for fixing a potential of the first semiconductor region at a predetermined potential, a element isolation region provided between the third semiconductor region and the second semiconductor region, a conductive layer provided on the element isolation region, and a fourth semiconductor region of the first conductive type provided under the element isolation region:
  • wherein the conductive layer includes a side wall at a lateral face thereof, and a width c of the element isolation region, a width b of the side wall and a distance a between an end of the element isolation region at the side of the third semiconductor region and an end of the conductive layer at the side of the third semiconductor region satisfy a relation c>a≧b.
  • The present invention also provides an image pickup apparatus including a photoelectric conversion element which has a first semiconductor region of a first conductive type, and a second semiconductor region of a second conductive type constituting a junction with the first semiconductor region, a third semiconductor region of a first conductive type, provided in the first semiconductor region for fixing a potential of the first semiconductor region at a predetermined potential, a element isolation region provided between the third semiconductor region and the second semiconductor region, a conductive layer provided on the element isolation region, and a fourth semiconductor region of the first conductive type provided under the element isolation region:
  • wherein the conductive layer includes a side wall at a lateral face thereof, and the side wall is provided on the element isolation region in such a manner that an external end of the side wall does not exceed an end of the element isolation region.
  • An image pickup system of the present invention utilizes the aforementioned image pickup apparatus of the invention.
  • Other features and advantages of the present invention will be apparent from the following description taken in conjunction with the accompanying drawings, in which like reference characters designate the same or similar parts throughout the figures thereof.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a cross-sectional view of an embodiment of a photoelectric conversion apparatus and of a first example of a solid-state image pickup apparatus of the present invention;
  • FIG. 2 is a cross-sectional view of comparative examples of a photoelectric conversion apparatus and a solid-state image pickup apparatus of the present invention;
  • FIG. 3 is a plan view of an embodiment of a solid-state image pickup apparatus of the present invention;
  • FIG. 4 is a plan view of a first example of a solid-state image pickup apparatus of the present invention;
  • FIG. 5 is an equivalent circuit diagram of a pixel unit surrounded by a broken line in FIG. 4;
  • FIG. 6 is a plan view of comparative examples of a photoelectric conversion apparatus and a solid-state image pickup apparatus of the present invention;
  • FIG. 7 is a configurational view employing, as a solid-state image pickup apparatus of the present invention, a solid-state image pickup apparatus utilizing a photoelectric conversion apparatus of the embodiments or a solid-state image pickup apparatus of Example 1; and
  • FIG. 8 is a plan view of a solid-state image pickup apparatus of the present invention.
  • The accompanying drawings, which are incorporated in and constitute a part of the specification, illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • In the following, embodiments of the present invention will be explained in detail with reference to the accompanying drawings.
  • FIG. 1 is a cross-sectional view showing an embodiment of a photoelectric conversion apparatus of the present invention. FIG. 2 is a cross-sectional view showing a comparative example relating to the present invention.
  • In FIG. 1, there are shown a semiconductor substrate 301 for example of N type; a P-type well (first semiconductor region of first conductive type) 302; and N-type semiconductor regions (second semiconductor regions of second conductive type) 101 a, 101 b capable of accumulating a signal charge and forming junctions with the well 302 to constitute photodiodes. A well contact 110 defines a potential of the P-type well 302 through a P++-semiconductor region 306 (third semiconductor region of a first conductive type). The semiconductor region 306 has an impurity concentration higher than that of the P-type well. Element isolation regions 303 b, 303 a are formed for example by a LOCOS (local oxidation of silicon) film. Under the element isolation regions 303 b, 303 a, there are respectively provided P+-semiconductor regions (fourth semiconductor region of first conductive type) constituting channel stop regions. A conductive layer 304 provided on the element isolation region 303 b is formed for example with polysilicon. A so-called side wall 308 for example of a silicon oxide film is formed on a lateral face of the conductive layer. Terms “upper” and “lower” mean, with respect to a principal plane, bearing devices, of the semiconductor substrate, a deeper direction of the substrate as “lower” and an opposite direction as “upper”.
  • The contact is represented as a well contact, but it becomes a substrate contact in case N- type semiconductor regions 101 a, 101 b are provided directly on the wafer.
  • Referring to FIG. 2, a P-type well 1102 is provided on an n-type substrate 1101, and N- type semiconductor regions 1001, 1002 constituting photodiodes with the well 1002 are provided therein. Also a semiconductor region (P++ region) 1003 for a well contact of a high concentration is formed so as to be positioned between element isolation regions 1103 and 1104. Under the element isolation regions, there are respectively provided P+ type semiconductor regions 1105, 1106 constituting channel stop regions. Also on both sides of a polysilicon wiring 1005 on the element isolation region 1103, side walls 1107, 1108 are provided.
  • As will be apparent from a comparison of FIG. 2 showing a comparative example and FIG. 1 showing an embodiment of the present invention, the semiconductor region 1003 of the well contact and the channel stop region 1105 are mutually separated in FIG. 2, while, in FIG. 1, the semiconductor region 306 of the well contact is in connection or in contact with the channel stop region 307 b. A term “connection” or “contact” means an absence, between the semiconductor region 306 and the channel stop region 307 b, of a region of a lower potential, for a charge (electron in this case), than in the peripheral area. Stated differently, it means an absence of a region of a lower concentration of a P-type impurity than in the peripheral area, namely an N-type semiconductor region. In the foregoing there has been explained a relation between a semiconductor region of a well contact and a channel stop region, but such relation is not limited to a well contact and a similar relation applies a region of a same conductive type as in the peripheral well region and having a higher impurity concentration.
  • On the other hand, in the configuration shown in FIG. 2, a P-type well layer is present in a path from the high-concentration P++ region 1003 through the channel stop region 1105 to the N-type semiconductor region 1001. Therefore, as indicated by a potential distribution in a portion X-X′ in FIG. 2, electrons constituting the minority carriers are present at a higher concentration in this portion, than in other regions. A part of such electrons may be fetched in the photodiode of a low potential, thereby resulting in an increased dark current.
  • In the configuration shown in FIG. 1, in contrast, a P+ region of a high concentration is maintained from the high-concentration P++ region 306 through the channel stop region 307 b to the N-type charge accumulation region 101 b. Therefore, as indicated by a potential distribution in a portion X-X′ in FIG. 1, electrons constituting the minority carriers can be maintained at a low concentration, thereby allowing to reduce the dark current.
  • In order to avoid a potential pocket as shown in FIG. 2, namely a region of a lower potential for electrons than in the peripheral area, there is preferred a following configuration. As shown in FIG. 1, a distance a between an end of the element isolation region 303 b at the side of the P+− region 306 and an end of the conductive layer 304 at the side of the P++ region 306 is made same as or larger than a width b of the side wall 308. This is based on a fact that the potential pocket is generated because, in the processing forming the semiconductor region 1003 in the well shown in FIG. 2, an ion implantation into the P−+ region has not been executed in the portion of the potential pocket by the presence of the previously formed side wall. Also the distance a is required to be smaller than a device isolating width c, in order to form the conductive layer 304 thereon. Based on the foregoing, a, b and c are required to meet a relation c>a≧b. Such structure can be also represented as a structure in which the side wall is present on the element isolation region and an external end of the side wall does not exceed an end of the element isolation region.
  • On the other hand, in the configuration shown in FIG. 2, the distance a is smaller than the device isolation width c and is formed on the element isolation region, but is smaller than the width b of the side wall, thereby resulting in a formation or a potential pocket, thus increasing the dark current.
  • The present embodiment is particularly effective in an image pickup apparatus in which plural pixels are arranged one- or two-dimensionally, because the presence of a well contact commonly used for plural pixels leads to pixels showing an increased dark current and those not showing such increase in periodical manner (every other row in case of the well contact common for two pixels, and in every four rows in case of the well contact common for four pixels), thereby significantly deteriorating the image quality. The aforementioned condition c>a≧b allows to provide an image pickup apparatus of a high S/N ratio.
  • In FIG. 1 there has been explained a configuration in which the conductive layer 304 is provided on the element isolation region 303 b, but the present invention is applicable also to a case where a conductive layer 304 is provided also on the element isolation region 303 a to realize a configuration satisfying a condition c>a≧b, namely that the side wall is provided on the element isolation region and the external end of the side wall is so provided as not to exceed the end of the element isolation region.
  • As shown in FIG. 3, semiconductor regions 101 a, 101 b constituting pixel photodiodes are arranged two-dimensionally in such a manner that two pixels constitute a group (101 a and 101 b, 101 a′ and 101 b′ respectively constituting groups), and a well contact is provided for every two pixels (for every group) and between pixels (within the group). In such configuration, in case of a structure as shown in FIG. 2, amounts of minority carriers Ib flowing from the well contacts into the photodiodes 101 b, 101 b′ of second and fourth rows becomes larger than those of minority carriers Ia flowing from the well contacts into the photodiodes 101 a, 101 a′ of first and third rows. Such difference in the diffusion of the minority carriers leads to a difference in the mounts of the minority carriers Ia and the minority carriers Ib, thereby resulting in an unevenness in the dark current between the odd rows and the even rows. Such difference causes a stripe-shaped noise in every other row, thereby deteriorating the image quality. This phenomenon becomes particularly conspicuous in case of a charge accumulation for plural seconds. The configuration of the present invention allows to prevent formation of a potential pocket, thereby reducing the difference in the dark current.
  • FIG. 3 shows a configuration in which two pixels constitute a group, but three or more pixels may form a group. In such case, the well contact may be provided in plural units within a group, according to a number of pixels constituting a group.
  • The present embodiment of the invention is advantageously applicable to an image pickup apparatus in which signal charges from plural photoelectric conversion elements are amplified and read, through FD regions independently formed for respective photoelectric conversion elements, by a common amplifying MOS transistor.
  • As an example, let us consider a configuration in which an amplifying MOS transistor is used in common for two pixels and a well contact is not used, as described in EP1017106. In such case, a long time is required for stabilizing the substrate potential in order to increase the drive rate at the readout operation, so that a high-speed readout is difficult to achieve.
  • Also a well contact, in case formed for each pixel, results in a corresponding decrease of the photodiode area, thereby reducing the effect of using the pixels in common.
  • It is therefore possible to form a well contact for plural pixels, and to adopt the configuration of the present embodiment in order to solve the drawback of a difference in the dark currents between the pixel rows (rows of photodiodes).
  • It is also possible, as shown in FIG. 8, to form a first group by pixels 101 a, 101 b having a common amplifying MOS transistor, and a second group by pixels 101 a′, 101 b′ having a common amplifying MOS transistor. A well contact is provided between the pixels of the first group and the adjacent pixels of the second group. Thus, it may be provided in a first semiconductor region (well region), between the second semiconductor region in the first group and the second semiconductor region in the second group, adjacent to the second semiconductor region in the first group. Particularly in a configuration in which an amplifying MOS transistor is used in common by plural pixels as shown in FIG. 4, it is preferably formed between the pixels 101 b and 101 a′ of the adjacent groups, in consideration of ease of layout. FIG. 4 shows an example in which the amplifying MOS transistor are used in common for two pixels which form a group, but it is also possible to use the amplifying MOS transistor in common for three or more pixels and to form a group by such three or more pixels. In such case, the well contact may be provided not only between the groups but also within a group.
  • As explained in the foregoing, the present invention is to reduce or eliminate a difference in the dark currents between adjacent photoelectric conversion elements, and is applicable to an image pickup apparatus having a well contact or a substrate contact between two photoelectric conversion elements, and more specifically to a line sensor in which photoelectric conversion elements are one-dimensionally arranged, or to an area sensor in which photoelectric conversion elements are two-dimensionally arranged.
  • Examples of the present invention will be explained in the following.
  • EXAMPLE 1
  • FIG. 4 is a plan view of a first example of the present invention. In FIG. 4, there are shown a photodiode (semiconductor layer) PD, an active region ACT, a polysilicon layer POL, a contact hole CNT, a first metal layer AL1 such as of aluminum, and a through hole TH.
  • In FIG. 4, there are shown N- semiconductor layers 101 a, 101 b, 101 a′ constituting carrier accumulation layers of photodiode for photoelectric conversion; gate electrodes 102 a, 102 b of transfer MOS transistors for reading signal charges from photodiodes (N-semiconductor layers) 101 a, 101 b; drain regions 103 a, 103 b (constituting floating diffusion regions (FD)) of the transfer MOS transistors; a gate electrode 104 of a reset transistor for resetting the photodiode (N-semiconductor layer) and the FD region, and a gate electrode 106 of an amplifying MOS transistor constituting a source follower amplifier for converting the read charge into a voltage. The gate electrode of the amplifying MOS transistor and the FD regions 103 a, 103 b are connected by a wiring 105. A gate electrode 107 of a row selecting MOS transistor selectively outputs, to a signal line 108, an output of the amplifying MOS transistor constituting a source follower amplifier. A well contact 109 provided in the pixel region is fixed at a constant potential, for example a ground potential, through a power supply wiring 110 (connected to a fixed voltage source (including a case of grounding)). In FIG. 4, an area surrounded by a chain line indicates a pixel unit constituted of two photodiodes, two transfer MOS transistors, two FD regions, an amplifying MOS transistor, a reset MOS transistor and a selecting MOS transistor. The two photodiodes constitute a group, and m groups are formed in case the photodiodes are provided in a number 2m (m being a natural number equal to or larger than 1) in the row direction. In case a group is formed by four photodiodes, there are formed m/2 groups in case the photodiodes are provided in a number 2m (m being a natural number equal to or larger than 2) in the row direction. A pixel unit is constituted by providing a transfer MOS transistor for each photodiode, and providing a reset MOS transistor and a selecting MOS transistor for each group of the photodiodes. One pixel unit is provided with plural photodiodes and includes plural pixels.
  • FIG. 5 is an equivalent circuit diagram of the pixel unit surrounded by a broken line in FIG. 4. In FIGS. 5, 101 a and 101 b do not indicate the semiconductor regions but photodiodes themselves, and 102 a, 102 b, 104, 106 and 107 do not indicate the gate electrodes but respectively indicate a transfer MOS transistor, a reset MOS transistor, an amplifying MOS transistor and a selecting MOS transistor themselves. Photodiodes 101 a, 101 b are connected to an FD region 103, respectively through transfer MOS transistors 102 a, 102 b. A backgate potential of all the transistors and anode electrodes of the photodiodes are fixed to a constant potential, such as a ground potential, through the well contact 109. Also a drain of the reset transistor 104 and a drain of the source follower amplifier are fixed to the power supply voltage through a via hole.
  • FIG. 1 corresponds to a cross section at A-A′ in FIG. 4. Portions similar to those in the cross-sectional configuration of the first embodiment will be omitted from the following explanation. In FIG. 1, the conductive layer is constituted of a gate electrode of the transfer transistor 102 b, but it may also be constituted of a gate electrode 107 of the selecting MOS transistor, a gate electrode 104 of the resetting MOS transistor or a gate electrode of the amplifying MOS transistor.
  • A side wall 308 is formed before an ion implantation for forming a high-concentration diffusion area (N++ or P++ region) constituting the source-drain of the MOS transistor. A well contact 108 fixed the potential of the P-type well 302 through a P++ diffusion region 306.
  • As already explained in the embodiments, and as indicated by a potential distribution in a portion X-X′ in FIG. 2, electrons constituting the minority carriers are present at a higher concentration than in other regions. A part of such electrons may be fetched in the photodiode of a low potential, thereby resulting in an increased dark current.
  • In contrast in the present example, as shown in FIG. 1, the semiconductor region 306 of the well contact and the channel stop region 307 b are connected, and a P+ region of a high concentration is formed from the high-concentration P++ region 306 through the channel stop region 307 b to the N-type charge accumulation region 101 b. Therefore, the electrons constituting the minority carriers are maintained at a low concentration, thereby allowing to reduce the dark current.
  • In order to avoid a potential pocket as shown in FIG. 2, a distance a between an end of the element isolation region 303 b at the side of the P+− region 306 and an end of the polysilicon conductive layer 304 at the side of the P++ region 306 is made same as or larger than a width b of the side wall 308. Also the distance a is made smaller than a device isolating width c. Such structure can be also a structure in which the side wall is present on the element isolation region and an external end of the side wall does not exceed an end of the element isolation region.
  • FIG. 6 is a plan view of a solid-state image pickup apparatus, corresponding to the Comparative Example shown in FIG. 2. FIG. 2 corresponds to a cross section along a line A-A′ in FIG. 6. Referring to FIG. 6, a well contact region 1003 is provided between two photodiodes 1001 and 1002. Also a polysilicon wiring 1004 is provided between the photodiodes 1001 and 1003.
  • A cross-sectional configuration is same as that shown in FIG. 2.
  • Also, wide wall layers 1107, 1108 are formed on both sides of the polysilicon wiring 1004. Such side wall layers are formed in a bi-product manner at the formation of MOS transistors in the image pickup apparatus.
  • A pixel in the present example includes a photodiode, a transfer MOS transistor, an amplifying MOS transistor, a reset MOS transistor, and a selecting MOS transistor, and the amplifying MOS transistor is used in common for plural photodiodes and plural transfer MOS transistors. In the present invention, each transistor is not limited to a MOS transistor, and there can also be employed VMIS (threshold voltage modulation image sensor), BCAST (buried charge accumulator and sensing transistor array) or LBCAST (lateral buried charge accumulator and sensing transistor array). In particular, BCAST or LBCAST can be realized without a substantial change, by replacing a JFET transistor with an amplifying MOS transistor. Also a sensor of a type, in which a signal charge accumulated in a photoelectric conversion portion is guided to a control electrode of a transistor provided in the pixel and an amplified signal is outputted from a main electrode, may be employed in the pixel of the present embodiment. There can also be utilized an SIT image sensor utilizing an SIT as the amplifying transistor (A. Yusa, J. Nishizawa et al., “SIT image sensor: Design consideration and characteristics”, IEEE trans., Vol. ED-33, pp. 735-742, June 1986), BASIS utilizing a bipolar transistor (N. Tanaka et al., “A 310K pixel bipolar imager (BASIS)”, IEEE Trans. Electron Devices, vol. 35, pp. 646-652, May 1990), or CMD utilizing JFET with depleted control electrode (Nakamura et al., “gate accumulation MOS phototransistor image sensor”, Bulletin of Television Society, 41, 11, pp. 1085-1082, November 1987). Also the arrangement of the photoelectric conversion elements may assume a honeycomb structure.
  • The present example shows a configuration in which the amplifying MOS transistor is used in common for plural photodiodes, and the selecting MOS transistor and the reset MOS transistor are also used in common for plural pixels. However the present invention is likewise applicable to a case where each pixel is provided with an amplifying MOS transistor, a selecting MOS transistor and a reset MOS transistor. Also the present invention is applicable, if necessary, to a configuration which is not provided with a selecting MOS transistor and in which a pixel is selected by controlling a potential of an FD region for example by a reset transistor. The wiring layer may be utilized in a gate electrode 102 a of a transfer MOS transistor 102 b, a gate electrode 107 of a selecting MOS transistor, a gate electrode 104 of a reset MOS transistor or a gate electrode 106 of an amplifying MOS transistor.
  • EXAMPLE 2
  • FIG. 7 shows a configuration of a solid-state image pickup system of the present invention, employing a solid-state image pickup apparatus of the present invention. The image pickup system is constituted of a barrier 2001 serving for lens protection and as a main switch; a lens 2002 for focusing an optical image of an object on a solid-state image pickup device 2004; a diaphragm 2003 for varying a light amount passing through the lens 2002; a solid-state image pickup device 2004 for fetching the object, focused by the lens 2002, as an image signal (corresponding to an image pickup apparatus explained in the foregoing embodiments); an image pickup signal processing circuit 2005 for executing various corrections and a clamping on the image signal outputted from the solid-state image pickup device 2004; an A/D converter 2006 for executing an analog/digital conversion on the image signal outputted from the solid-state image pickup device 2004; a signal processing unit 2007 for executing various corrections and a data compression on the image data outputted from the A/D converter 2006; and a timing generator 2008 for outputting various timing signals to the solid-state image pickup device 2005, the image pickup signal processing circuit 2005, the A/D converter 2006 and the signal processing unit 2007. The circuits 2005-2008 may be formed on the same chip of the solid-state image pickup device 2004. The solid-state image pickup system further includes a whole-control/arithmetic operation unit 2009 for executing various calculations and controlling the entire still video camera; a memory unit 2010 for temporarily storing image data; a recording medium control interface 2011 for executing a recording or a readout into or from the recording medium; a detachable recording medium 2012 such as a semiconductor memory for data recording or readout; and an external interface (I/F) 2013 for communication with an external computer or the like.
  • In the following there will be explained operations of the system shown in FIG. 7. When the barrier 2001 is opened, a main power supply is turned on, then a power supply for the control system is turned on and a power supply for the image pickup circuits such as the A/D converter 2006 is turned on. Then, in order to control an exposure amount, the whole-control/arithmetic operation unit 2009 fully opens the diaphragm 2003, and a signal outputted from the solid-state image pickup device 2004 is passed through the image pickup signal processing circuit 2005 and outputted to the A/D converter 2006. The A/D converter 2006 executes an A/D conversion on the signal for supply to the signal processing unit 2007. Based on such data, the signal processing unit 2007 calculates an exposure amount by the whole-control/arithmetic operation unit 2009.
  • A luminance is judged from the result of such light metering, and the whole-control/arithmetic operation unit 2009 controls the diaphragm based on such result. Then, based on the signal outputted from the solid-state image pickup device 2004, the whole-control/arithmetic operation unit 2009 extracts a high-frequency component and calculates a distance to the object. Thereafter it drives the lens 2002 and judges whether it is in an in-focus state, and, if not in focus, it again drives the lens 2002 and executes a distance calculation.
  • Then a main exposure is initiated after an in-focus state is confirmed. When the exposure is completed, an image signal outputted from the solid-state image pickup device 2004 is subjected to a correction in the image pickup signal processing circuit 2005, then to an A/D conversion by the A/D converter 2006, then passed by the signal processing unit 2007 and accumulated by the whole-control/arithmetic operation unit 2009 in the memory unit 2010. Then the data accumulated in the memory unit 2010 are passed, under the control of the whole-control/arithmetic operation unit 2009, by the recording medium control I/F 2011 and recorded in the detachable memory medium 2012 such as a semiconductor memory. The data may also be supplied through the external I/F 1013 directly to a computer or the like for image processing.
  • The present invention is applicable to a solid-state image pickup apparatus, and a solid-state image pickup system utilizing the same, such as a digital camera, a video camera, a copying apparatus or a facsimile apparatus.
  • This application claims priority from Japanese Patent Application No. 2004-254360 filed Sep. 1, 2004, which is hereby incorporated by reference herein.

Claims (7)

1.-13. (canceled)
14. A manufacturing method of an image pickup apparatus comprising:
a first semiconductor region of a first conductivity type;
a photoelectric conversion element having a second semiconductor region of a second conductivity type formed in the first semiconductor region;
a third semiconductor region of the first conductivity type formed in and electrically connected to the first semiconductor region;
an element isolation region provided between the third semiconductor region and the second semiconductor region to surround the third semiconductor region;
a conductive layer provided on the element isolation region;
a fourth semiconductor region of the first conductivity type provided under the element isolation region; and
a side wall positioned at a side of the conductive layer, wherein
a width c of the element isolation region, a width b of the side wall, and a distance a between an end of the element isolation region at a side of the third semiconductor region and an end of the conductive layer at the side of the third semiconductor region satisfy a relation c>a≧b, and wherein
the manufacturing method comprises a step of forming the third semiconductor region by an ion implantation into the first semiconductor region surrounded by the element isolation region, after forming the conductive layer and the side wall.
15. The manufacturing method according to claim 14, wherein
the third semiconductor region contacts the fourth semiconductor region.
16. The manufacturing method according to claim 14, wherein the image pickup apparatus further comprises a transfer transistor for transferring a carrier accumulated in the second semiconductor region, and wherein the conductive layer forms a part of a gate electrode of the transfer transistor.
17. A manufacturing method of an image pickup apparatus comprising:
a first semiconductor region of a first conductivity type;
a photoelectric conversion element having a second semiconductor region of a second conductivity type formed in the first semiconductor region;
a third semiconductor region of the first conductivity type formed in and electrically connected to the first semiconductor region;
an element isolation region provided between the third semiconductor region and the second semiconductor region to surround the third semiconductor region;
a conductive layer provided on the element isolation region;
a fourth semiconductor region of the first conductivity type provided under the element isolation region; and
a side wall positioned at a side of the conductive layer, wherein
the side wall is present on the element isolation region and an external end of the side wall does not exceed an end of the element isolation region, and wherein
the manufacturing method comprises a step of forming the third semiconductor region by an ion implantation into the first semiconductor region surrounded by the element isolation region, after forming the conductive layer and the side wall.
18. The manufacturing method according to claim 17, wherein
the third semiconductor region contacts the fourth semiconductor region.
19. The manufacturing method according to claim 17, wherein the image pickup apparatus further comprises a transfer transistor for transferring a carrier accumulated in the second semiconductor region, and wherein the conductive layer forms a part of a gate electrode of the transfer transistor.
US13/371,738 2004-09-01 2012-02-13 Image pickup apparatus and image pickup system Abandoned US20120181590A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US13/371,738 US20120181590A1 (en) 2004-09-01 2012-02-13 Image pickup apparatus and image pickup system

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
JP2004254360A JP4916101B2 (en) 2004-09-01 2004-09-01 Photoelectric conversion device, solid-state imaging device, and solid-state imaging system
JP2004-254360 2004-09-01
US11/212,630 US7514732B2 (en) 2004-09-01 2005-08-29 Image pickup apparatus and image pickup system having plural semiconductor regions of a same conductivity type, with one of the semiconductor regions having a higher impurity concentration than and providing a potential to another of the semiconductor regions
US12/390,836 US8134190B2 (en) 2004-09-01 2009-02-23 Image pickup apparatus and image pickup system
US13/371,738 US20120181590A1 (en) 2004-09-01 2012-02-13 Image pickup apparatus and image pickup system

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US12/390,836 Division US8134190B2 (en) 2004-09-01 2009-02-23 Image pickup apparatus and image pickup system

Publications (1)

Publication Number Publication Date
US20120181590A1 true US20120181590A1 (en) 2012-07-19

Family

ID=35941788

Family Applications (3)

Application Number Title Priority Date Filing Date
US11/212,630 Expired - Fee Related US7514732B2 (en) 2004-09-01 2005-08-29 Image pickup apparatus and image pickup system having plural semiconductor regions of a same conductivity type, with one of the semiconductor regions having a higher impurity concentration than and providing a potential to another of the semiconductor regions
US12/390,836 Expired - Fee Related US8134190B2 (en) 2004-09-01 2009-02-23 Image pickup apparatus and image pickup system
US13/371,738 Abandoned US20120181590A1 (en) 2004-09-01 2012-02-13 Image pickup apparatus and image pickup system

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US11/212,630 Expired - Fee Related US7514732B2 (en) 2004-09-01 2005-08-29 Image pickup apparatus and image pickup system having plural semiconductor regions of a same conductivity type, with one of the semiconductor regions having a higher impurity concentration than and providing a potential to another of the semiconductor regions
US12/390,836 Expired - Fee Related US8134190B2 (en) 2004-09-01 2009-02-23 Image pickup apparatus and image pickup system

Country Status (2)

Country Link
US (3) US7514732B2 (en)
JP (1) JP4916101B2 (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10225496B2 (en) 2016-02-16 2019-03-05 Canon Kabushiki Kaisha Photoelectric conversion device having a holding circuit with a plurality of holding units provided for each of a plurality of columns of pixels and method of driving photoelectric conversion device
US10297633B2 (en) 2017-06-16 2019-05-21 Canon Kabushiki Kaisha Photoelectric conversion device and scanner
US10319765B2 (en) 2016-07-01 2019-06-11 Canon Kabushiki Kaisha Imaging device having an effective pixel region, an optical black region and a dummy region each with pixels including a photoelectric converter
US10347679B2 (en) 2016-05-26 2019-07-09 Canon Kabushiki Kaisha Imaging device
US11252368B2 (en) 2018-12-06 2022-02-15 Canon Kabushiki Kaisha Photoelectric conversion element and imaging device

Families Citing this family (74)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3890333B2 (en) * 2004-02-06 2007-03-07 キヤノン株式会社 Solid-state imaging device
JP4067054B2 (en) * 2004-02-13 2008-03-26 キヤノン株式会社 Solid-state imaging device and imaging system
US7605415B2 (en) 2004-06-07 2009-10-20 Canon Kabushiki Kaisha Image pickup device comprising photoelectric conversation unit, floating diffusion region and guard ring
US7294818B2 (en) * 2004-08-24 2007-11-13 Canon Kabushiki Kaisha Solid state image pickup device and image pickup system comprising it
JP4971586B2 (en) 2004-09-01 2012-07-11 キヤノン株式会社 Solid-state imaging device
JP2006073736A (en) * 2004-09-01 2006-03-16 Canon Inc Photoelectric converter, solid state imaging device and system
JP5089017B2 (en) * 2004-09-01 2012-12-05 キヤノン株式会社 Solid-state imaging device and solid-state imaging system
JP2006073885A (en) * 2004-09-03 2006-03-16 Canon Inc Solid state imaging device, its manufacturing device, and digital camera
KR100690880B1 (en) * 2004-12-16 2007-03-09 삼성전자주식회사 Image sensor with pixels having uniform light sensitivity respectively and fabrication method thereof
JP4459064B2 (en) * 2005-01-14 2010-04-28 キヤノン株式会社 Solid-state imaging device, control method thereof, and camera
JP2006197392A (en) * 2005-01-14 2006-07-27 Canon Inc Solid-state imaging device, camera, and method of driving solid-state imaging device
JP4416668B2 (en) * 2005-01-14 2010-02-17 キヤノン株式会社 Solid-state imaging device, control method thereof, and camera
JP4794877B2 (en) * 2005-03-18 2011-10-19 キヤノン株式会社 Solid-state imaging device and camera
JP4459098B2 (en) 2005-03-18 2010-04-28 キヤノン株式会社 Solid-state imaging device and camera
JP4677258B2 (en) 2005-03-18 2011-04-27 キヤノン株式会社 Solid-state imaging device and camera
JP4459099B2 (en) * 2005-03-18 2010-04-28 キヤノン株式会社 Solid-state imaging device and camera
US8139130B2 (en) 2005-07-28 2012-03-20 Omnivision Technologies, Inc. Image sensor with improved light sensitivity
US8274715B2 (en) 2005-07-28 2012-09-25 Omnivision Technologies, Inc. Processing color and panchromatic pixels
JP4827508B2 (en) 2005-12-02 2011-11-30 キヤノン株式会社 Imaging system
JP2007242697A (en) * 2006-03-06 2007-09-20 Canon Inc Image pickup device and image pickup system
US7916362B2 (en) * 2006-05-22 2011-03-29 Eastman Kodak Company Image sensor with improved light sensitivity
JP4804254B2 (en) * 2006-07-26 2011-11-02 キヤノン株式会社 Photoelectric conversion device and imaging device
JP4956084B2 (en) * 2006-08-01 2012-06-20 キヤノン株式会社 Photoelectric conversion device and imaging system using the same
JP5132102B2 (en) * 2006-08-01 2013-01-30 キヤノン株式会社 Photoelectric conversion device and imaging system using photoelectric conversion device
JP5110820B2 (en) * 2006-08-02 2012-12-26 キヤノン株式会社 Photoelectric conversion device, photoelectric conversion device manufacturing method, and imaging system
JP5173171B2 (en) 2006-09-07 2013-03-27 キヤノン株式会社 PHOTOELECTRIC CONVERSION DEVICE, IMAGING DEVICE, AND SIGNAL READING METHOD
US8031258B2 (en) 2006-10-04 2011-10-04 Omnivision Technologies, Inc. Providing multiple video signals from single sensor
US7459668B2 (en) * 2007-03-06 2008-12-02 Micron Technology, Inc. Method, apparatus, and system to reduce ground resistance in a pixel array
JP4350768B2 (en) 2007-04-16 2009-10-21 キヤノン株式会社 Photoelectric conversion device and imaging device
JP2009021809A (en) * 2007-07-11 2009-01-29 Canon Inc Driving method of imaging device, imaging device, and imaging system
JP4991436B2 (en) * 2007-08-02 2012-08-01 キヤノン株式会社 Imaging apparatus and imaging system
EP2037667B1 (en) * 2007-09-14 2017-08-23 Canon Kabushiki Kaisha Image sensing apparatus and imaging system
JP2009141631A (en) * 2007-12-05 2009-06-25 Canon Inc Photoelectric conversion device and image pickup device
JP5153378B2 (en) 2008-02-15 2013-02-27 キヤノン株式会社 Solid-state imaging device and driving method thereof
JP5268389B2 (en) 2008-02-28 2013-08-21 キヤノン株式会社 Solid-state imaging device, driving method thereof, and imaging system
JP5173493B2 (en) * 2008-02-29 2013-04-03 キヤノン株式会社 Imaging apparatus and imaging system
JP5335271B2 (en) 2008-04-09 2013-11-06 キヤノン株式会社 Photoelectric conversion device and imaging system using the same
US7807955B2 (en) * 2008-05-30 2010-10-05 Eastman Kodak Company Image sensor having reduced well bounce
JP5188275B2 (en) 2008-06-06 2013-04-24 キヤノン株式会社 Solid-state imaging device, driving method thereof, and imaging system
JP5089514B2 (en) * 2008-07-11 2012-12-05 キヤノン株式会社 Imaging apparatus and imaging system
JP4617372B2 (en) * 2008-08-29 2011-01-26 キヤノン株式会社 Imaging apparatus and imaging system
JP5274166B2 (en) * 2008-09-10 2013-08-28 キヤノン株式会社 Photoelectric conversion device and imaging system
JP5478905B2 (en) 2009-01-30 2014-04-23 キヤノン株式会社 Solid-state imaging device
JP2010206181A (en) * 2009-02-06 2010-09-16 Canon Inc Photoelectric conversion apparatus and imaging system
JP2010206178A (en) 2009-02-06 2010-09-16 Canon Inc Photoelectric conversion apparatus, and method of manufacturing photoelectric conversion apparatus
JP5538922B2 (en) * 2009-02-06 2014-07-02 キヤノン株式会社 Method for manufacturing solid-state imaging device
JP2010199154A (en) * 2009-02-23 2010-09-09 Canon Inc Solid-state imaging element
JP5517503B2 (en) * 2009-06-24 2014-06-11 キヤノン株式会社 Solid-state imaging device
JP5564874B2 (en) 2009-09-25 2014-08-06 ソニー株式会社 Solid-state imaging device and electronic apparatus
JP5538876B2 (en) * 2009-12-25 2014-07-02 キヤノン株式会社 Solid-state imaging device
JP5581698B2 (en) * 2010-01-06 2014-09-03 株式会社ニコン Solid-state image sensor
JP5538976B2 (en) 2010-03-29 2014-07-02 ソニー株式会社 Solid-state imaging device, imaging device
JP5780711B2 (en) 2010-04-06 2015-09-16 キヤノン株式会社 Solid-state imaging device
JP5709404B2 (en) * 2010-05-10 2015-04-30 キヤノン株式会社 Solid-state imaging device and driving method thereof
US8582003B2 (en) 2010-05-21 2013-11-12 Canon Kabushiki Kaisha Solid-state imaging apparatus
US9252171B2 (en) 2010-09-06 2016-02-02 Semiconductor Energy Laboratory Co., Ltd. Electronic device
JP6081694B2 (en) * 2010-10-07 2017-02-15 株式会社半導体エネルギー研究所 Photodetector
JP5864990B2 (en) 2011-10-03 2016-02-17 キヤノン株式会社 Solid-state imaging device and camera
JP5967944B2 (en) 2012-01-18 2016-08-10 キヤノン株式会社 Solid-state imaging device and camera
JP6023437B2 (en) 2012-02-29 2016-11-09 キヤノン株式会社 Solid-state imaging device and camera
WO2013133143A1 (en) * 2012-03-09 2013-09-12 Semiconductor Energy Laboratory Co., Ltd. Method for driving semiconductor device
US9093351B2 (en) 2012-03-21 2015-07-28 Canon Kabushiki Kaisha Solid-state imaging apparatus
US9541386B2 (en) * 2012-03-21 2017-01-10 Semiconductor Energy Laboratory Co., Ltd. Distance measurement device and distance measurement system
JP6108884B2 (en) 2013-03-08 2017-04-05 キヤノン株式会社 Photoelectric conversion device and imaging system
JP2014175553A (en) 2013-03-11 2014-09-22 Canon Inc Solid-state imaging device and camera
JP6174901B2 (en) 2013-05-10 2017-08-02 キヤノン株式会社 Solid-state imaging device and camera
JP5842903B2 (en) * 2013-12-18 2016-01-13 ソニー株式会社 Solid-state imaging device and electronic apparatus
JP5874778B2 (en) * 2014-04-30 2016-03-02 ソニー株式会社 Imaging device, imaging device
JP6529221B2 (en) * 2014-05-14 2019-06-12 キヤノン株式会社 Photoelectric conversion device and method of manufacturing the same
JP6109125B2 (en) 2014-08-20 2017-04-05 キヤノン株式会社 Semiconductor device, solid-state imaging device, and imaging system
JP2016082306A (en) 2014-10-10 2016-05-16 キヤノン株式会社 Imaging device, imaging system and driving method for imaging device
JP6123866B2 (en) * 2015-10-26 2017-05-10 ソニー株式会社 Solid-state imaging device and electronic apparatus
US11425365B2 (en) 2018-12-14 2022-08-23 Canon Kabushiki Kaisha Photoelectric conversion device, method of manufacturing photoelectric conversion device, and method of manufacturing semiconductor device
JP7336206B2 (en) 2019-02-27 2023-08-31 キヤノン株式会社 Method for manufacturing photoelectric conversion device

Family Cites Families (42)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE3501138A1 (en) 1984-01-18 1985-07-18 Canon K.K., Tokio/Tokyo IMAGE RECORDING DEVICE
US4663669A (en) 1984-02-01 1987-05-05 Canon Kabushiki Kaisha Image sensing apparatus
JP2601271B2 (en) 1987-04-28 1997-04-16 オリンパス光学工業株式会社 Solid-state imaging device
JPH0448051Y2 (en) * 1987-09-11 1992-11-12
GB2262658B (en) 1989-02-21 1993-09-29 Canon Kk Photoelectric converter
US5261013A (en) 1989-02-21 1993-11-09 Canon Kabushiki Kaisha Photoelectric converter and image reading apparatus mounting the same
JPH04342164A (en) * 1991-05-20 1992-11-27 Hitachi Ltd Formation of semiconductor integrated circuit device
JP3067435B2 (en) 1992-12-24 2000-07-17 キヤノン株式会社 Image reading photoelectric conversion device and image processing apparatus having the device
JP3302187B2 (en) * 1994-08-18 2002-07-15 キヤノン株式会社 Thin film transistor, semiconductor device using the same, liquid crystal display device
JPH1197705A (en) * 1997-09-23 1999-04-09 Semiconductor Energy Lab Co Ltd Semiconductor integrated circuit
JPH11163329A (en) * 1997-11-27 1999-06-18 Mitsubishi Electric Corp Semiconductor device and manufacture thereof
KR100263474B1 (en) * 1998-01-16 2000-08-01 김영환 Solid stage image sensor and method of fabricating the same
US6657665B1 (en) 1998-12-31 2003-12-02 Eastman Kodak Company Active Pixel Sensor with wired floating diffusions and shared amplifier
JP3467013B2 (en) 1999-12-06 2003-11-17 キヤノン株式会社 Solid-state imaging device
JP3782297B2 (en) * 2000-03-28 2006-06-07 株式会社東芝 Solid-state imaging device and manufacturing method thereof
JP2001332714A (en) 2000-05-22 2001-11-30 Canon Inc Solid-state image pickup device
KR20020096336A (en) * 2001-06-19 2002-12-31 삼성전자 주식회사 Cmos type image sensor
US6906364B2 (en) * 2001-06-26 2005-06-14 United Microelectronics Corp. Structure of a CMOS image sensor
JP2003031787A (en) * 2001-07-17 2003-01-31 Canon Inc Solid state image sensor and its driving method
JP4282049B2 (en) * 2002-02-28 2009-06-17 キヤノン株式会社 Semiconductor device, photoelectric conversion device, and camera
JP2003324191A (en) * 2002-05-02 2003-11-14 Canon Inc Photoelectric conversion device and image pickup unit
JP3792628B2 (en) * 2002-09-02 2006-07-05 富士通株式会社 Solid-state imaging device and image reading method
JP2004228425A (en) * 2003-01-24 2004-08-12 Renesas Technology Corp Manufacturing method of cmos image sensor
JP4514188B2 (en) * 2003-11-10 2010-07-28 キヤノン株式会社 Photoelectric conversion device and imaging device
JP4508619B2 (en) 2003-12-03 2010-07-21 キヤノン株式会社 Method for manufacturing solid-state imaging device
JP3793202B2 (en) 2004-02-02 2006-07-05 キヤノン株式会社 Solid-state imaging device
JP3890333B2 (en) 2004-02-06 2007-03-07 キヤノン株式会社 Solid-state imaging device
JP4067054B2 (en) 2004-02-13 2008-03-26 キヤノン株式会社 Solid-state imaging device and imaging system
US7605415B2 (en) * 2004-06-07 2009-10-20 Canon Kabushiki Kaisha Image pickup device comprising photoelectric conversation unit, floating diffusion region and guard ring
JP4455435B2 (en) 2004-08-04 2010-04-21 キヤノン株式会社 Solid-state imaging device and camera using the solid-state imaging device
US7294818B2 (en) 2004-08-24 2007-11-13 Canon Kabushiki Kaisha Solid state image pickup device and image pickup system comprising it
JP5089017B2 (en) 2004-09-01 2012-12-05 キヤノン株式会社 Solid-state imaging device and solid-state imaging system
JP2006073736A (en) * 2004-09-01 2006-03-16 Canon Inc Photoelectric converter, solid state imaging device and system
JP4971586B2 (en) 2004-09-01 2012-07-11 キヤノン株式会社 Solid-state imaging device
JP2006073885A (en) 2004-09-03 2006-03-16 Canon Inc Solid state imaging device, its manufacturing device, and digital camera
JP2006197392A (en) 2005-01-14 2006-07-27 Canon Inc Solid-state imaging device, camera, and method of driving solid-state imaging device
JP4416668B2 (en) 2005-01-14 2010-02-17 キヤノン株式会社 Solid-state imaging device, control method thereof, and camera
JP4459064B2 (en) 2005-01-14 2010-04-28 キヤノン株式会社 Solid-state imaging device, control method thereof, and camera
JP4459098B2 (en) 2005-03-18 2010-04-28 キヤノン株式会社 Solid-state imaging device and camera
JP4677258B2 (en) 2005-03-18 2011-04-27 キヤノン株式会社 Solid-state imaging device and camera
JP4794877B2 (en) 2005-03-18 2011-10-19 キヤノン株式会社 Solid-state imaging device and camera
JP4459099B2 (en) 2005-03-18 2010-04-28 キヤノン株式会社 Solid-state imaging device and camera

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US10225496B2 (en) 2016-02-16 2019-03-05 Canon Kabushiki Kaisha Photoelectric conversion device having a holding circuit with a plurality of holding units provided for each of a plurality of columns of pixels and method of driving photoelectric conversion device
US10347679B2 (en) 2016-05-26 2019-07-09 Canon Kabushiki Kaisha Imaging device
US10319765B2 (en) 2016-07-01 2019-06-11 Canon Kabushiki Kaisha Imaging device having an effective pixel region, an optical black region and a dummy region each with pixels including a photoelectric converter
US10297633B2 (en) 2017-06-16 2019-05-21 Canon Kabushiki Kaisha Photoelectric conversion device and scanner
US11252368B2 (en) 2018-12-06 2022-02-15 Canon Kabushiki Kaisha Photoelectric conversion element and imaging device

Also Published As

Publication number Publication date
US20090159945A1 (en) 2009-06-25
US7514732B2 (en) 2009-04-07
JP2006073735A (en) 2006-03-16
JP4916101B2 (en) 2012-04-11
US8134190B2 (en) 2012-03-13
US20060043393A1 (en) 2006-03-02

Similar Documents

Publication Publication Date Title
US8134190B2 (en) Image pickup apparatus and image pickup system
US7456880B2 (en) Photoelectric conversion element having a plurality of semiconductor regions and including conductive layers provided on each isolation element region
US11322535B2 (en) Solid-state imaging device and camera
US10404932B2 (en) Photoelectric conversion device and image-pickup apparatus
US7187052B2 (en) Photoelectric conversion apparatus and image pick-up system using the photoelectric conversion apparatus
US7709869B2 (en) Photoelectric conversion device, method of manufacturing the same, and image sensing system
US8274105B2 (en) Image pickup device and camera
JP5110831B2 (en) Photoelectric conversion device and imaging system
WO2014002362A1 (en) Solid-state image pickup apparatus and method for manufacturing same
US9425225B2 (en) Solid-state imaging device
KR20180080420A (en) Image sensor
JP2005347759A (en) Image sensor for reducing dark current, and manufacturing method therefor
JP4165250B2 (en) Solid-state imaging device
US7317218B2 (en) Solid-state imaging device having a punch-through stopper region positioned closer to a signal accumulation region than is an end of the drain region
JP2017152481A (en) Pixel unit and image pick-up device
JP5414781B2 (en) Method for manufacturing photoelectric conversion device
US11430827B2 (en) Photoelectric conversion apparatus and camera
JP2017027972A (en) Solid-state image pickup device and electronic information apparatus

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION