US20120012911A1 - Semiconductor device and method for manufacturing the same - Google Patents
Semiconductor device and method for manufacturing the same Download PDFInfo
- Publication number
- US20120012911A1 US20120012911A1 US12/840,163 US84016310A US2012012911A1 US 20120012911 A1 US20120012911 A1 US 20120012911A1 US 84016310 A US84016310 A US 84016310A US 2012012911 A1 US2012012911 A1 US 2012012911A1
- Authority
- US
- United States
- Prior art keywords
- bit line
- gate
- pattern
- line contact
- cell region
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 87
- 238000000034 method Methods 0.000 title claims description 51
- 238000004519 manufacturing process Methods 0.000 title claims description 10
- 230000002093 peripheral effect Effects 0.000 claims abstract description 57
- 239000000758 substrate Substances 0.000 claims abstract description 53
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 46
- 229920005591 polysilicon Polymers 0.000 claims description 46
- 150000004767 nitrides Chemical class 0.000 claims description 24
- 230000008569 process Effects 0.000 claims description 20
- 125000006850 spacer group Chemical group 0.000 claims description 17
- 229910052751 metal Inorganic materials 0.000 claims description 15
- 239000002184 metal Substances 0.000 claims description 15
- 230000004888 barrier function Effects 0.000 claims description 14
- 238000005530 etching Methods 0.000 claims description 12
- 230000008878 coupling Effects 0.000 claims description 5
- 238000010168 coupling process Methods 0.000 claims description 5
- 238000005859 coupling reaction Methods 0.000 claims description 5
- 239000010410 layer Substances 0.000 description 76
- 239000011229 interlayer Substances 0.000 description 14
- 238000002955 isolation Methods 0.000 description 9
- 238000010586 diagram Methods 0.000 description 8
- 238000007789 sealing Methods 0.000 description 7
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 5
- 229910052721 tungsten Inorganic materials 0.000 description 5
- 239000010937 tungsten Substances 0.000 description 5
- 239000003990 capacitor Substances 0.000 description 3
- 230000008021 deposition Effects 0.000 description 3
- 239000000463 material Substances 0.000 description 3
- 244000045947 parasite Species 0.000 description 3
- 230000003071 parasitic effect Effects 0.000 description 2
- 238000005498 polishing Methods 0.000 description 2
- 238000007792 addition Methods 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 239000004020 conductor Substances 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000000059 patterning Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/7827—Vertical transistors
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C16/00—Erasable programmable read-only memories
- G11C16/02—Erasable programmable read-only memories electrically programmable
- G11C16/04—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
- G11C16/0466—Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS comprising cells with charge storage in an insulating layer, e.g. metal-nitride-oxide-silicon [MNOS], silicon-oxide-nitride-oxide-silicon [SONOS]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76877—Filling of holes, grooves or trenches, e.g. vias, with conductive material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76897—Formation of self-aligned vias or contact plugs, i.e. involving a lithographically uncritical step
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/34—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells the transistor being at least partially in a trench in the substrate
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/48—Data lines or contacts therefor
- H10B12/482—Bit lines
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/48—Data lines or contacts therefor
- H10B12/485—Bit line contacts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66674—DMOS transistors, i.e. MISFETs with a channel accommodating body or base region adjoining a drain drift region
- H01L29/66681—Lateral DMOS transistors, i.e. LDMOS transistors
- H01L29/66704—Lateral DMOS transistors, i.e. LDMOS transistors with a step of recessing the gate electrode, e.g. to form a trench gate electrode
Definitions
- Embodiments of the present invention relate to a semiconductor device and a method for manufacturing the same, and more specifically, to a semiconductor device including a buried-type gate.
- a semiconductor memory device comprises a plurality of unit cells, each including one capacitor and one transistor.
- the capacitor is used to temporarily store data
- the transistor is used to transfer data between a bit line and the capacitor according to a control signal (word line) using the characteristics of a semiconductor to change the electrical conductivity according to an environment.
- the transistor is composed of three regions including a gate, a source, and a drain. Charge transfer occurs between the source and the drain according to a control signal input to the gate. The charge transfer between the source and the drain is achieved through a channel region using the characteristics of the semiconductor.
- a transistor is disposed on a semiconductor substrate. After a gate is formed on the semiconductor substrate, impurities are doped on both sides of the gate to form a source and a drain. In this case, a space between the source and the drain under the gate becomes a channel region of the transistor.
- the transistor having a horizontal channel region occupies a given area of the semiconductor substrate. In the case of a complicated semiconductor memory device, it is difficult to reduce the whole area due to a plurality of transistors included in the semiconductor memory device.
- a recess gate is used instead of a conventional planar gate having a horizontal channel region.
- a recess is formed in a substrate, and a gate is formed in the recess, thereby obtaining the recess gate including a channel region along the curved surface of the recess.
- a buried gate obtained by burying the whole gate in the recess has been researched.
- the whole gate is buried below the surface of the semiconductor substrate, thereby securing the length and the width of the channel. Also, in comparison with the recess gate, the buried gate can reduce the parasitic capacitance generated between the gate (word line) and the bit line by 50%.
- Various embodiments of the invention are directed to minimizing the thickness of the insulating film around a cell bit line so as to vertically form a profile of the cell bit line, thereby improving an overlay margin of a storage node contact and an active region.
- a semiconductor device comprises: a semiconductor substrate including a cell region and a peripheral region; an insulating film formed on the top portion of the semiconductor substrate of the cell region; a bit line contact hole including the etched insulating film to expose the semiconductor substrate; a bit line contact plug buried in the bit line contact plug; and a bit line formed on the top portion of the bit line contact plug to have the same width as that of the bit line contact plug.
- the insulating film includes an oxide film or a nitride film.
- the semiconductor device further comprises a spacer including an oxide film, a nitride film or a deposition structure including an oxide film and a nitride film formed at sidewalls of the bit line contact holes.
- the insulating film has a thickness ranging from 50 ⁇ to 100 ⁇ .
- the bit line includes: a metal layer formed on the top portion of the bit line contact plug; a bit line conductive layer formed on the top portion of the barrier metal layer; a hard mask layer formed on the top portion of the conductive layer; and a spacer formed at sidewalls of the barrier metal layer, the bit line conductive layer and the hard mask layer.
- the semiconductor device further comprises a gate formed in the semiconductor substrate of the peripheral region, wherein the gate of the peripheral region has the same structure as that of the bit line of the cell region.
- a polysilicon layer of the bit line of the cell region has a lower thickness than that of the polysilicon layer of the gate of the peripheral region, thereby reducing a contact resistance.
- the semiconductor device further comprises a buried-type gate buried with a given depth in an active region and a device isolation film in the cell region of the semiconductor substrate.
- the buried-type gate includes: a recess formed with a given depth in the semiconductor substrate; a gate oxide film formed on the surface of the recess; a gate electrode disposed in the bottom portion of the recess including the gate oxide film; and a capping film disposed on the top portion of the gate electrode in the recess, thereby reducing a parasite capacitance with the bit line.
- a method for manufacturing a semiconductor device comprises: preparing a semiconductor substrate including a cell region and a peripheral region; forming an insulating film formed on the top portion of the semiconductor substrate of the cell region; etching the insulating film to form a bit line contact hole that exposes the semiconductor substrate; burying a bit line contact plug in the bit line contact hole; and forming a bit line on the top portion of the bit line contact plug to have the same width as that of the bit line contact plug.
- the method can minimize the thickness of the insulating film around a cell bit line so as to vertically form a profile of the cell bit line, thereby improving an overlay margin of a storage node contact and an active region.
- the method further comprises forming a first polysilicon layer on the top portion of the insulating film and on the top portion of the semiconductor substrate of the peripheral region.
- the bit line contact plug of the cell region is simultaneously formed with a gate polysilicon of the peripheral region.
- the forming-a-bit-line-contact-hole further includes etching the first polysilicon layer disposed on the top portion of the insulating film.
- the bit line and the bit line contact plug are vertically formed.
- the method further comprises forming a spacer including an oxide film, a nitride film or a deposition structure including an oxide film and a nitride film at sidewalls of the bit line contact hole.
- the forming-a-bit-line includes forming a second polysilicon layer, and further includes removing a given thickness of the second polysilicon layer of the cell region, thereby reducing a resistance of the bit lien contact plug.
- the insulating film includes an oxide film or a nitride film.
- the insulating film is formed to have a thickness ranging from 50A to 100 ⁇ .
- the forming-a-bit-line includes: forming a barrier metal layer on the top portion of the bit line contact plug; forming a bit line conductive layer on the top portion of the barrier metal layer; forming a hard mask layer on the top portion of the conductive layer; and forming a spacer at sidewalls of the barrier metal layer, the bit line conductive layer and the hard mask layer.
- the method further comprises: forming a storage node contact hole that exposes the semiconductor substrate; and etching the insulating film disposed on the side of the storage node contact hole to enlarge the bottom width of the storage node contact hole, thereby reducing a resistance of the storage node contact plug.
- the method further comprises forming a gate in the peripheral region, wherein the forming-a-gate-in-the-peripheral-circuit-region is simultaneously performed with the forming-a-bit-line.
- the method further comprises forming a buried-type gate in the semiconductor substrate of the cell region, thereby reducing a parasite capacitance between the bit line and the gate.
- FIG. 1 is a plan view illustrating a cell region and a peripheral region of a semiconductor device according to an embodiment of the present invention.
- FIGS. 2 a to 2 e are cross-sectional diagrams illustrating a method for manufacturing a semiconductor device according to a conventional art.
- FIGS. 3 a to 3 l are cross-sectional diagrams illustrating a method for manufacturing a semiconductor device according to an embodiment of the present invention.
- FIG. 1 is a plan view illustrating a cell region and a peripheral region of a semiconductor device according to an embodiment of the present invention.
- a semiconductor substrate includes a cell region and a peripheral region.
- a device isolation film 14 that defines an active region 12 is disposed in the semiconductor substrate.
- a word line 20 is extended in a horizontal direction so that two word lines 20 (gate) may be running across one active region 12
- a bit line 50 is extended in a vertical direction so that one bit line 50 may be running across one active region 12 .
- a bit line contact plug 46 for electrically coupling the active region 12 with the bit line 50 is formed at an intersection of the bit line 50 and the active region 12 .
- various elements including a transistor are formed in the peripheral region, but they are not shown in the specification and the drawings.
- FIGS. 2 a to 2 e are cross-sectional diagrams illustrating a method for manufacturing a semiconductor device according to an embodiment of the present invention.
- FIGS. 2 a to 2 d are cross-sectional diagrams taken along A-A′
- FIG. 2 e is a cross-sectional diagram taken along B-B′.
- the semiconductor substrate includes a cell region and a peripheral region.
- the device isolation film 14 that defines the active region 12 is disposed in the cell region and the peripheral region.
- a trench having a given depth is formed in the semiconductor substrate.
- a Shallow Trench Isolation (STI) process is formed to bury the trench with an insulating film such as an oxide film, thereby obtaining the device isolation film 14 .
- STI Shallow Trench Isolation
- a buried-type gate 120 buried in the semiconductor substrate is disposed in the active region 12 and the device isolation film 14 of the cell region.
- the buried-type gate 120 includes a recess 122 formed with a given depth in the active region 12 and the device isolation film 14 , a gate electrode 124 buried in the bottom portion of the recess 122 , and a capping film 126 buried in the top portion of the gate electrode 124 in the recess 122 . Since the buried-type gate 120 is buried in the bottom portion from the surface of the semiconductor substrate, the buried-type gate 120 can reduce a parasitic capacitance generated between the word line (gate) and the bit line.
- a buried-type gate insulating film (or gate mask pattern) 128 shown in FIG. 2 a is an insulating film that serves as a mask for forming the recess 122 of the buried-type gate 120 .
- the buried-type gate insulating film 128 can have a structure to be easily etched in side-etching of the storage node contact hole, thereby increasing the bottom width of the contact hole.
- a gate oxide film 132 for forming a gate is formed in the active region 12 of the peripheral region.
- a first polysilicon layer 134 which is a part of a gate electrode in a subsequent process is formed with a given thickness on the top portion of the gate oxide film 132 .
- an interlayer dielectric film 148 including an oxide film is formed with a given thickness.
- a bit line contact hole 142 is formed in the interlayer dielectric film 148 , and a bit line contact plug 146 is buried in the bit line contact hole 142 .
- a bit line contact spacer 144 may be formed with a given thickness at sidewalls of the bit line contact hole 142 .
- the bit line contact spacer 144 may include a nitride film.
- the bit line contact spacer 144 serves as a buffer for protecting the bit line contact plug 146 when the storage node contact hole is etched.
- the interlayer dielectric film 148 and the buried-type gate insulating film 128 in the peripheral region are removed to expose the first polysilicon layer 134 .
- a second polysilicon layer 152 is formed in the peripheral region.
- a barrier metal layer 153 , a conductive layer 154 and a hard mask layer 155 are deposited on the top portion of the bit line contact plug 146 of the cell region and the second polysilicon layer 152 of the peripheral region.
- the hard mask layer 155 , the conductive layer 154 , and the barrier metal layer 153 in both the cell region and the peripheral region, the second polysilicon layers 152 in the peripheral region, and the interlayer dielectric film 148 in the cell region are simultaneously etched to form a bit line 150 of the cell region and a gate 170 of the peripheral region.
- spacer 156 is formed at sidewalls of the bit line 150 in the cell region and spacers 156 and 157 are formed at sidewalls of the gate 170 of the peripheral region, respectively. Then, an interlayer insulating film 158 is formed over the cell region including the bit line 150 in the cell region.
- the interlayer insulating film 158 of the cell region is etched to form a storage node contact hole 60 that exposes the active region 12 . While the storage node contact hole 60 is etched, a thick portion of the interlayer dielectric film 148 remains on the side surface of the bit line contact plug 146 . Due to the thick residual interlayer dielectric film 148 , the bottom width of the bit line 150 of the cell region is formed to be large so that the overlapped area of the storage node contact hole 60 and the active region 12 is small. As a result, when the storage node contact hole 60 is formed, the surface of the active region 12 is not exposed, or the bit line conductive layer 154 or the bit line contact plug 146 is exposed to generate an electric short with a storage node contact plug (not shown).
- FIGS. 3 a to 3 l are cross-sectional diagrams illustrating a method for manufacturing a semiconductor device according to an embodiment of the present invention.
- FIGS. 3 a to 3 k are cross-sectional diagrams taken along A-A′
- FIG. 3 l is a cross-sectional diagram taken along B-B′.
- the embodiment shown in FIGS. 3 a to 3 l allows a residual interlayer dielectric film, e.g., a film such as the interlayer dielectric film 148 , to have relatively small thickness.
- a device isolation film 14 that defines an active region 12 is formed in a semiconductor substrate including a cell region and a peripheral region.
- a buried-type gate insulating film pattern (or gate mask pattern) 28 is formed with a given thickness on the surface of the semiconductor substrate.
- the gate mask pattern 28 is used to define a trench wherein a buried-type gate is to be formed.
- the active region 12 and the device isolation film 14 of the cell region are etched with the gate mask pattern 28 as a mask to form a recess 22 with a given depth in the cell region.
- the gate mask pattern 28 includes an oxide film or a nitride film. Although it is not shown, a gate oxide film is formed on the surface of the recess 22 .
- a gate electrode 24 is formed in the recess 22 of the cell region.
- the gate electrode 24 includes tungsten (W).
- tungsten W
- CMP Chemical Mechanical Polishing
- An etch-back process is performed to form a tungsten pattern in the bottom portion of the recess 22 .
- the tungsten pattern serves as the gate electrode 24 .
- a part of the gate mask pattern 28 is removed by a given thickness (about 200 ⁇ ).
- a capping layer 26 is formed over the gate electrode 24 to fill the recess 22 .
- the capping film 26 which includes a nitride film is formed to have a thickness of about 800 ⁇ so as to protect the gate electrode 24 .
- a nitride film is deposited on the semiconductor substrate including the recess 22 , and removed by an etch-back process while leaving the nitride film in the recess 22 .
- a sealing layer 27 is formed on the entire surface of the semiconductor substrate including the capping film 26 .
- the sealing film 27 which includes a nitride film is formed to have a thickness of about 350 ⁇ .
- the sealing film 27 and the insulating film in the peripheral region are etched away using an open mask (not shown) defining the peripheral region.
- the sealing film 27 remains over the cell region.
- An ion-implanting process for forming a transistor is performed on the active region 12 in the peripheral region.
- a gate oxide film 32 is formed on the surface of the semiconductor substrate of the peripheral region.
- a first conductive layer (a first polysilicon layer) 34 is formed to have a thickness of about 250 ⁇ in the cell region and the peripheral region.
- the first polysilicon layer 34 forms a gate in the peripheral region in a subsequent process.
- the first conductive layer includes a polysilicon layer and is referred to herein as “the first polysilicon layer” for illustrative convenience.
- a bit line contact hole 42 that exposes the active region 12 at a first side of the gate 20 in the cell region is formed.
- a mask (not shown) that defines the bit line contact hole 42 region is formed over the first polysilicon layer 34 , and the first polysilicon layer 34 , the sealing film 27 and the insulating film 28 are sequentially etched using the mask.
- An ion-implanting process is performed on the active region 12 exposed by the bit line contact hole 42 to form a junction.
- a spacer is formed at sidewalls of the bit line contact hole 42 as shown in FIG. 2 b so as to protect a contact plug.
- the spacer material may be formed of an oxide film, a nitride film or a stack structure including an oxide film and a nitride film.
- a second conductive layer (or a second polysilicon layer) 36 is deposited with a thickness of about 600 ⁇ on the entire surface of the semiconductor substrate including the bit line contact hole 42 .
- the second conductive layer 36 is a polysilicon layer and is referred to herein as “the second polysilicon layer” for illustrative convenience. While The second polysilicon layer 36 forms a contact plug in the cell region by filling the bit line contact hole 42 , and at the same time forms a part of a peri-gate pattern along with the first polysilicon layer 34 in the peripheral region.
- an etch-back process is performed onto the first and the second polysilicon layers 34 and 36 in the cell region so that a polysilicon pattern 46 remains in the bit line contact hole 42 .
- the polysilicon pattern 46 is defined primarily within the bit line contact hole 42 .
- the polysilicon pattern 46 is used to define a bit line contact plug in the cell region.
- a part of the sealing film 27 which includes a nitride film is removed by a thickness of about 100 ⁇ and becomes thinner than before.
- the etch-back process on the polysilicon layers 34 and 36 of the cell region can be adjusted if necessary.
- an etch-back process can be performed such that the top level of the polysilicon pattern provided in the bit line contact plug in the cell region can be substantially the same height as the top level of the second polysilicon layer 36 forming a part of the peri-gate pattern in the peripheral region.
- the top level of the bit line in the cell region is provided with a step difference from the top level of the peri-gate pattern in the peripheral region. In that case, however, the resistance of the bit line contact plug can be reduced since the total height of the bit line contact plug 46 is smaller.
- a conductive layer 53 is deposited with a given thickness over the entire surface of the semiconductor substrate including the bit line contact plug, and a hard mask layer 55 is deposited thereon.
- the conductive layer 53 is used to define a bit line conductive layer in the cell region and a gate conductive layer in the peripheral region.
- the gate conductive layer forms a part of the peri-gate pattern.
- the conductive layer 53 includes a stack structure including a barrier metal and tungsten (W).
- the hard mask layer 55 includes a nitride film.
- a mask (not shown) that defines a bit line in the cell region and the peri-gate pattern in the peripheral region is formed on the top portion of the hard mask layer 55 .
- the hard mask layer 55 , the conductive layer 53 , the and the polysilicon pattern 46 are etched sequentially to form a bit line 50 .
- the polysilicon pattern 46 is converted to a bit line contact plug 47 by the etching.
- the hard mask layer 55 , the conductive layer 53 , first and the second polysilicon layers 34 and 36 are sequentially etched to form the peri-gate pattern 70
- the cell region and the peripheral region are etched simultaneously.
- the sealing film 27 in the cell region that includes a nitride film is removed as well. As a result, substantially no nitride film remains over a region in which a storage node contact hole will be formed.
- the width of the cell bit line 50 is substantially the same as that of the bit line contact plug 47 , thereby forming a vertically uniform profile.
- the thickness of the insulating film formed over a region in which the storage node contact hole will be formed is thin enough to secure a sufficient overlay margin for forming a storage node contact hole in a subsequent process.
- a spacer 56 that includes a nitride film or an oxide film is formed at sidewalls of the bit line pattern 50 in the cell region and the peri-gate pattern 70 in the peripheral region, and an interlayer dielectric film is formed over the bit line pattern 50 in the cell region and over the peri-gate pattern 70 in the peripheral region.
- the interlayer dielectric film (not shown) of the cell region is etched to form a storage node contact hole 60 that exposes the active region 12 .
- the profiles of the bit line 50 and the bit line contact plug 47 are vertically uniform, and the thickness of the insulating film used as the gate mask pattern 28 is relatively thin at the active region exposed by the storage node contact hole 60 compared to the interlayer dielectric layer 148 shown in FIG. 2 e .
- a sufficient margin for forming the storage node contact hole 60 can be secured, i.e., the need for over etching is reduced since the insulating film 28 is relatively thin.
- the contact hole 60 is etched, the likelihood of the active region 12 being accidentally exposed or a part of the bit line 50 being accidentally attacked can be minimized.
- the method according to an embodiment of the present invention can further comprise a process of etching a given width of the insulating film 28 that includes an oxide film which remains on a sidewall of the storage node contact hole 60 so as to enlarge the bottom width of the storage node contact hole 60 .
- the contact area between a storage node contact plug filling the storage node contact hole 60 and the active region increases, thereby reducing contact resistance.
- FIG. 3 i shows the polysilicon pattern 46 as being completely recessed, the polysilicon pattern 46 can be partly recessed and have a portion extending beyond the recess.
- an interlayer dielectric layer may remain over the region reserved for the storage node contact hole 60 by such a thickness that would not hinder forming a storage node contact hole 60 exposing a sufficient area of the active region.
- the polysilicon pattern 46 may be a conductive pattern including conductive material other than polysilicon.
- the semiconductor device and the method for manufacturing the same can minimize the thickness of the insulating film formed over a region where a storage node contact hole will be formed, thereby ensuring a sufficient margin for electrically coupling the storage node contact with the active region.
- the first polysilicon layer 34 forming a part of the peri-gate in the peripheral region serves as a buffer layer for the bit line contact plug 46 in the peripheral region, thereby simplifying the manufacturing process.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Semiconductor Memories (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
A semiconductor device comprises: a semiconductor substrate including a cell region and a peripheral region; an insulating film formed on the top portion of the semiconductor substrate of the cell region; a bit line contact hole including the etched insulating film to expose the semiconductor substrate; a bit line contact plug buried in the bit line contact plug; and a bit line formed on the top portion of the bit line contact plug to have the same width as that of the bit line contact plug. The thickness of the insulating film around a cell bit line is minimized so as to vertically form a profile of the cell bit line, thereby improving an overlay margin of a storage node contact and an active region.
Description
- The priority of Korean patent application No. 10-2010-0068369 filed on Jul. 15, 2010, the disclosure of which is hereby incorporated in its entirety by reference, is claimed.
- Embodiments of the present invention relate to a semiconductor device and a method for manufacturing the same, and more specifically, to a semiconductor device including a buried-type gate.
- A semiconductor memory device comprises a plurality of unit cells, each including one capacitor and one transistor. The capacitor is used to temporarily store data, and the transistor is used to transfer data between a bit line and the capacitor according to a control signal (word line) using the characteristics of a semiconductor to change the electrical conductivity according to an environment. The transistor is composed of three regions including a gate, a source, and a drain. Charge transfer occurs between the source and the drain according to a control signal input to the gate. The charge transfer between the source and the drain is achieved through a channel region using the characteristics of the semiconductor.
- In a semiconductor device a transistor is disposed on a semiconductor substrate. After a gate is formed on the semiconductor substrate, impurities are doped on both sides of the gate to form a source and a drain. In this case, a space between the source and the drain under the gate becomes a channel region of the transistor. The transistor having a horizontal channel region occupies a given area of the semiconductor substrate. In the case of a complicated semiconductor memory device, it is difficult to reduce the whole area due to a plurality of transistors included in the semiconductor memory device.
- When the whole area of the semiconductor memory device is reduced, the number of semiconductor memory devices which can be produced per wafer may be increased to improve the productivity. In order to reduce the whole area of the semiconductor memory device, various methods have been suggested. Of these methods, a recess gate is used instead of a conventional planar gate having a horizontal channel region. A recess is formed in a substrate, and a gate is formed in the recess, thereby obtaining the recess gate including a channel region along the curved surface of the recess. Moreover, a buried gate obtained by burying the whole gate in the recess has been researched.
- In the buried gate, the whole gate is buried below the surface of the semiconductor substrate, thereby securing the length and the width of the channel. Also, in comparison with the recess gate, the buried gate can reduce the parasitic capacitance generated between the gate (word line) and the bit line by 50%.
- However, when the buried gate process is performed on the entire structure of a cell region and a peripheral region, a space (height) of the cell region remains relative to the height where the gate of the peripheral region is formed. As a result, it matters how this height difference is used. In the prior art, (i) a cell region space corresponding to the gate height is empty, or (ii) a bit line of the cell region is formed together when the gate of the peripheral region is formed (gate bit line; GBL).
- However, (i) when the space of the cell region is empty, the height of the storage node contact plug becomes higher in the cell region. As a result, a storage node contact hole is required to be formed deep, thereby increasing the difficulty of forming a bit line. (ii) When the bit line of the cell region is formed along with the gate of the peripheral region (GBL), an electrode of the bit line of the cell region is formed of the same material which forms a gate electrode in the peripheral region. Thus, the bit line in the cell region contains a barrier metal layer as well. As a result, the height of the bit line becomes higher, thereby increasing the parasite capacitance of the cell region.
- Various embodiments of the invention are directed to minimizing the thickness of the insulating film around a cell bit line so as to vertically form a profile of the cell bit line, thereby improving an overlay margin of a storage node contact and an active region.
- According to an embodiment of the present invention, a semiconductor device comprises: a semiconductor substrate including a cell region and a peripheral region; an insulating film formed on the top portion of the semiconductor substrate of the cell region; a bit line contact hole including the etched insulating film to expose the semiconductor substrate; a bit line contact plug buried in the bit line contact plug; and a bit line formed on the top portion of the bit line contact plug to have the same width as that of the bit line contact plug.
- The insulating film includes an oxide film or a nitride film. The semiconductor device further comprises a spacer including an oxide film, a nitride film or a deposition structure including an oxide film and a nitride film formed at sidewalls of the bit line contact holes.
- The insulating film has a thickness ranging from 50 Å to 100 Å.
- The bit line includes: a metal layer formed on the top portion of the bit line contact plug; a bit line conductive layer formed on the top portion of the barrier metal layer; a hard mask layer formed on the top portion of the conductive layer; and a spacer formed at sidewalls of the barrier metal layer, the bit line conductive layer and the hard mask layer.
- The semiconductor device further comprises a gate formed in the semiconductor substrate of the peripheral region, wherein the gate of the peripheral region has the same structure as that of the bit line of the cell region.
- A polysilicon layer of the bit line of the cell region has a lower thickness than that of the polysilicon layer of the gate of the peripheral region, thereby reducing a contact resistance.
- The semiconductor device further comprises a buried-type gate buried with a given depth in an active region and a device isolation film in the cell region of the semiconductor substrate. The buried-type gate includes: a recess formed with a given depth in the semiconductor substrate; a gate oxide film formed on the surface of the recess; a gate electrode disposed in the bottom portion of the recess including the gate oxide film; and a capping film disposed on the top portion of the gate electrode in the recess, thereby reducing a parasite capacitance with the bit line.
- According to an embodiment of the present invention, a method for manufacturing a semiconductor device comprises: preparing a semiconductor substrate including a cell region and a peripheral region; forming an insulating film formed on the top portion of the semiconductor substrate of the cell region; etching the insulating film to form a bit line contact hole that exposes the semiconductor substrate; burying a bit line contact plug in the bit line contact hole; and forming a bit line on the top portion of the bit line contact plug to have the same width as that of the bit line contact plug. The method can minimize the thickness of the insulating film around a cell bit line so as to vertically form a profile of the cell bit line, thereby improving an overlay margin of a storage node contact and an active region.
- After forming an insulating film, the method further comprises forming a first polysilicon layer on the top portion of the insulating film and on the top portion of the semiconductor substrate of the peripheral region. The bit line contact plug of the cell region is simultaneously formed with a gate polysilicon of the peripheral region.
- The forming-a-bit-line-contact-hole further includes etching the first polysilicon layer disposed on the top portion of the insulating film. The bit line and the bit line contact plug are vertically formed.
- Before burying a bit line contact plug in the bit line contact hole, the method further comprises forming a spacer including an oxide film, a nitride film or a deposition structure including an oxide film and a nitride film at sidewalls of the bit line contact hole.
- The forming-a-bit-line includes forming a second polysilicon layer, and further includes removing a given thickness of the second polysilicon layer of the cell region, thereby reducing a resistance of the bit lien contact plug.
- The insulating film includes an oxide film or a nitride film. The insulating film is formed to have a thickness ranging from 50A to 100 Å.
- The forming-a-bit-line includes: forming a barrier metal layer on the top portion of the bit line contact plug; forming a bit line conductive layer on the top portion of the barrier metal layer; forming a hard mask layer on the top portion of the conductive layer; and forming a spacer at sidewalls of the barrier metal layer, the bit line conductive layer and the hard mask layer.
- After forming a bit line, the method further comprises: forming a storage node contact hole that exposes the semiconductor substrate; and etching the insulating film disposed on the side of the storage node contact hole to enlarge the bottom width of the storage node contact hole, thereby reducing a resistance of the storage node contact plug.
- The method further comprises forming a gate in the peripheral region, wherein the forming-a-gate-in-the-peripheral-circuit-region is simultaneously performed with the forming-a-bit-line.
- Before forming an insulating film on the top portion of the semiconductor substrate of the cell region, the method further comprises forming a buried-type gate in the semiconductor substrate of the cell region, thereby reducing a parasite capacitance between the bit line and the gate.
-
FIG. 1 is a plan view illustrating a cell region and a peripheral region of a semiconductor device according to an embodiment of the present invention. -
FIGS. 2 a to 2 e are cross-sectional diagrams illustrating a method for manufacturing a semiconductor device according to a conventional art. -
FIGS. 3 a to 3 l are cross-sectional diagrams illustrating a method for manufacturing a semiconductor device according to an embodiment of the present invention. - The present invention will be described in detail with reference to the attached drawings.
-
FIG. 1 is a plan view illustrating a cell region and a peripheral region of a semiconductor device according to an embodiment of the present invention. - Referring to
FIG. 1 , a semiconductor substrate includes a cell region and a peripheral region. Adevice isolation film 14 that defines anactive region 12 is disposed in the semiconductor substrate. In the cell region, aword line 20 is extended in a horizontal direction so that two word lines 20 (gate) may be running across oneactive region 12, and abit line 50 is extended in a vertical direction so that onebit line 50 may be running across oneactive region 12. A bitline contact plug 46 for electrically coupling theactive region 12 with thebit line 50 is formed at an intersection of thebit line 50 and theactive region 12. Meanwhile, various elements including a transistor are formed in the peripheral region, but they are not shown in the specification and the drawings. -
FIGS. 2 a to 2 e are cross-sectional diagrams illustrating a method for manufacturing a semiconductor device according to an embodiment of the present invention.FIGS. 2 a to 2 d are cross-sectional diagrams taken along A-A′, andFIG. 2 e is a cross-sectional diagram taken along B-B′. - Referring to
FIG. 2 a, the semiconductor substrate includes a cell region and a peripheral region. Thedevice isolation film 14 that defines theactive region 12 is disposed in the cell region and the peripheral region. A trench having a given depth is formed in the semiconductor substrate. A Shallow Trench Isolation (STI) process is formed to bury the trench with an insulating film such as an oxide film, thereby obtaining thedevice isolation film 14. - A buried-
type gate 120 buried in the semiconductor substrate is disposed in theactive region 12 and thedevice isolation film 14 of the cell region. The buried-type gate 120 includes arecess 122 formed with a given depth in theactive region 12 and thedevice isolation film 14, agate electrode 124 buried in the bottom portion of therecess 122, and acapping film 126 buried in the top portion of thegate electrode 124 in therecess 122. Since the buried-type gate 120 is buried in the bottom portion from the surface of the semiconductor substrate, the buried-type gate 120 can reduce a parasitic capacitance generated between the word line (gate) and the bit line. - A buried-type gate insulating film (or gate mask pattern) 128 shown in
FIG. 2 a is an insulating film that serves as a mask for forming therecess 122 of the buried-type gate 120. In a subsequent process, the buried-typegate insulating film 128 can have a structure to be easily etched in side-etching of the storage node contact hole, thereby increasing the bottom width of the contact hole. Agate oxide film 132 for forming a gate is formed in theactive region 12 of the peripheral region. Afirst polysilicon layer 134 which is a part of a gate electrode in a subsequent process is formed with a given thickness on the top portion of thegate oxide film 132. - Referring to
FIG. 2 b, aninterlayer dielectric film 148 including an oxide film is formed with a given thickness. A bitline contact hole 142 is formed in theinterlayer dielectric film 148, and a bitline contact plug 146 is buried in the bitline contact hole 142. Before the bitline contact hole 142 is filled with the bitline contact plug 146, a bitline contact spacer 144 may be formed with a given thickness at sidewalls of the bitline contact hole 142. The bitline contact spacer 144 may include a nitride film. When the storage node contact hole is etched, the bitline contact spacer 144 serves as a buffer for protecting the bitline contact plug 146 when the storage node contact hole is etched. As shown inFIG. 2 b, theinterlayer dielectric film 148 and the buried-typegate insulating film 128 in the peripheral region are removed to expose thefirst polysilicon layer 134. - Referring to
FIG. 2 c, asecond polysilicon layer 152 is formed in the peripheral region. Abarrier metal layer 153, aconductive layer 154 and ahard mask layer 155 are deposited on the top portion of the bitline contact plug 146 of the cell region and thesecond polysilicon layer 152 of the peripheral region. Thehard mask layer 155, theconductive layer 154, and thebarrier metal layer 153 in both the cell region and the peripheral region, the second polysilicon layers 152 in the peripheral region, and theinterlayer dielectric film 148 in the cell region are simultaneously etched to form abit line 150 of the cell region and agate 170 of the peripheral region. - Referring to
FIG. 2 d,spacer 156 is formed at sidewalls of thebit line 150 in the cell region andspacers gate 170 of the peripheral region, respectively. Then, aninterlayer insulating film 158 is formed over the cell region including thebit line 150 in the cell region. - Referring to
FIG. 2 e, theinterlayer insulating film 158 of the cell region is etched to form a storagenode contact hole 60 that exposes theactive region 12. While the storagenode contact hole 60 is etched, a thick portion of theinterlayer dielectric film 148 remains on the side surface of the bitline contact plug 146. Due to the thick residualinterlayer dielectric film 148, the bottom width of thebit line 150 of the cell region is formed to be large so that the overlapped area of the storagenode contact hole 60 and theactive region 12 is small. As a result, when the storagenode contact hole 60 is formed, the surface of theactive region 12 is not exposed, or the bit lineconductive layer 154 or the bitline contact plug 146 is exposed to generate an electric short with a storage node contact plug (not shown). -
FIGS. 3 a to 3 l are cross-sectional diagrams illustrating a method for manufacturing a semiconductor device according to an embodiment of the present invention.FIGS. 3 a to 3 k are cross-sectional diagrams taken along A-A′, andFIG. 3 l is a cross-sectional diagram taken along B-B′. Among other benefits, the embodiment shown inFIGS. 3 a to 3 l allows a residual interlayer dielectric film, e.g., a film such as theinterlayer dielectric film 148, to have relatively small thickness. - Referring to
FIG. 3 a, adevice isolation film 14 that defines anactive region 12 is formed in a semiconductor substrate including a cell region and a peripheral region. A buried-type gate insulating film pattern (or gate mask pattern) 28 is formed with a given thickness on the surface of the semiconductor substrate. Thegate mask pattern 28 is used to define a trench wherein a buried-type gate is to be formed. In an embodiment, theactive region 12 and thedevice isolation film 14 of the cell region are etched with thegate mask pattern 28 as a mask to form arecess 22 with a given depth in the cell region. Thegate mask pattern 28 includes an oxide film or a nitride film. Although it is not shown, a gate oxide film is formed on the surface of therecess 22. - Referring to
FIG. 3 b, agate electrode 24 is formed in therecess 22 of the cell region. Thegate electrode 24 includes tungsten (W). After a tungsten layer is deposited on the entire surface of the semiconductor substrate including therecess 22, a Chemical Mechanical Polishing (CMP) process is performed on the resultant structure. An etch-back process is performed to form a tungsten pattern in the bottom portion of therecess 22. The tungsten pattern serves as thegate electrode 24. During the CMP process, a part of thegate mask pattern 28 is removed by a given thickness (about 200 Å). - Referring to
FIG. 3 c, acapping layer 26 is formed over thegate electrode 24 to fill therecess 22. The cappingfilm 26 which includes a nitride film is formed to have a thickness of about 800 Å so as to protect thegate electrode 24. In an embodiment, in order to form thecapping film 26, a nitride film is deposited on the semiconductor substrate including therecess 22, and removed by an etch-back process while leaving the nitride film in therecess 22. - Referring to
FIG. 3 d, asealing layer 27 is formed on the entire surface of the semiconductor substrate including thecapping film 26. The sealingfilm 27 which includes a nitride film is formed to have a thickness of about 350 Å. - Referring to
FIG. 3 e, the sealingfilm 27 and the insulating film in the peripheral region are etched away using an open mask (not shown) defining the peripheral region. The sealingfilm 27 remains over the cell region. An ion-implanting process for forming a transistor is performed on theactive region 12 in the peripheral region. Agate oxide film 32 is formed on the surface of the semiconductor substrate of the peripheral region. - Referring to
FIG. 3 f, a first conductive layer (a first polysilicon layer) 34 is formed to have a thickness of about 250 Å in the cell region and the peripheral region. Thefirst polysilicon layer 34 forms a gate in the peripheral region in a subsequent process. In an embodiment, the first conductive layer includes a polysilicon layer and is referred to herein as “the first polysilicon layer” for illustrative convenience. - Referring to
FIG. 3 g, a bitline contact hole 42 that exposes theactive region 12 at a first side of thegate 20 in the cell region is formed. Specifically, in the process for forming the bitline contact hole 42, a mask (not shown) that defines the bitline contact hole 42 region is formed over thefirst polysilicon layer 34, and thefirst polysilicon layer 34, the sealingfilm 27 and the insulatingfilm 28 are sequentially etched using the mask. An ion-implanting process is performed on theactive region 12 exposed by the bitline contact hole 42 to form a junction. - Although it is not shown, before a plug material is buried in the bit
line contact hole 42, a spacer is formed at sidewalls of the bitline contact hole 42 as shown inFIG. 2 b so as to protect a contact plug. The spacer material may be formed of an oxide film, a nitride film or a stack structure including an oxide film and a nitride film. - Referring to
FIG. 3 h, a second conductive layer (or a second polysilicon layer) 36 is deposited with a thickness of about 600 Å on the entire surface of the semiconductor substrate including the bitline contact hole 42. In an embodiment, the secondconductive layer 36 is a polysilicon layer and is referred to herein as “the second polysilicon layer” for illustrative convenience. While Thesecond polysilicon layer 36 forms a contact plug in the cell region by filling the bitline contact hole 42, and at the same time forms a part of a peri-gate pattern along with thefirst polysilicon layer 34 in the peripheral region. - Referring to
FIG. 3 i, using a mask (not shown) that opens only the cell region, an etch-back process is performed onto the first and the second polysilicon layers 34 and 36 in the cell region so that apolysilicon pattern 46 remains in the bitline contact hole 42. In an embodiment, thepolysilicon pattern 46 is defined primarily within the bitline contact hole 42. Thepolysilicon pattern 46 is used to define a bit line contact plug in the cell region. During the etch-back process, a part of the sealingfilm 27 which includes a nitride film is removed by a thickness of about 100 Å and becomes thinner than before. - The etch-back process on the polysilicon layers 34 and 36 of the cell region can be adjusted if necessary. For example, an etch-back process can be performed such that the top level of the polysilicon pattern provided in the bit line contact plug in the cell region can be substantially the same height as the top level of the
second polysilicon layer 36 forming a part of the peri-gate pattern in the peripheral region. As shown inFIG. 3 i, when an etch-back process is performed so that the polysilicon layers 34 and 36 in the cell region is pattern to remain primarily in thecontact hole 42 and thus define a recessed bit line contact plug, the top level of the bit line in the cell region is provided with a step difference from the top level of the peri-gate pattern in the peripheral region. In that case, however, the resistance of the bit line contact plug can be reduced since the total height of the bitline contact plug 46 is smaller. - Referring to
FIG. 3 j, aconductive layer 53 is deposited with a given thickness over the entire surface of the semiconductor substrate including the bit line contact plug, and ahard mask layer 55 is deposited thereon. Theconductive layer 53 is used to define a bit line conductive layer in the cell region and a gate conductive layer in the peripheral region. The gate conductive layer forms a part of the peri-gate pattern. Theconductive layer 53 includes a stack structure including a barrier metal and tungsten (W). Thehard mask layer 55 includes a nitride film. - Referring to
FIG. 3 k, a mask (not shown) that defines a bit line in the cell region and the peri-gate pattern in the peripheral region is formed on the top portion of thehard mask layer 55. In the cell region, thehard mask layer 55, theconductive layer 53, the and thepolysilicon pattern 46 are etched sequentially to form abit line 50. Thepolysilicon pattern 46 is converted to a bitline contact plug 47 by the etching. In the peripheral region, thehard mask layer 55, theconductive layer 53, first and the second polysilicon layers 34 and 36 are sequentially etched to form theperi-gate pattern 70 In an embodiment, the cell region and the peripheral region are etched simultaneously. While theconductive layer 53 and thepolysilicon pattern 46 are being etched in the cell region, the sealingfilm 27 in the cell region that includes a nitride film is removed as well. As a result, substantially no nitride film remains over a region in which a storage node contact hole will be formed. - Since the
bit line 50 and the bitline contact plug 47 are formed in the same etch step in the cell region, the width of thecell bit line 50 is substantially the same as that of the bitline contact plug 47, thereby forming a vertically uniform profile. The thickness of the insulating film formed over a region in which the storage node contact hole will be formed is thin enough to secure a sufficient overlay margin for forming a storage node contact hole in a subsequent process. - Referring to
FIG. 3 l, aspacer 56 that includes a nitride film or an oxide film is formed at sidewalls of thebit line pattern 50 in the cell region and theperi-gate pattern 70 in the peripheral region, and an interlayer dielectric film is formed over thebit line pattern 50 in the cell region and over theperi-gate pattern 70 in the peripheral region. - The interlayer dielectric film (not shown) of the cell region is etched to form a storage
node contact hole 60 that exposes theactive region 12. In comparison with the embodiment shown inFIG. 2 e, the profiles of thebit line 50 and the bitline contact plug 47 are vertically uniform, and the thickness of the insulating film used as thegate mask pattern 28 is relatively thin at the active region exposed by the storagenode contact hole 60 compared to theinterlayer dielectric layer 148 shown inFIG. 2 e. Thus, a sufficient margin for forming the storagenode contact hole 60 can be secured, i.e., the need for over etching is reduced since the insulatingfilm 28 is relatively thin. As a result, when thecontact hole 60 is etched, the likelihood of theactive region 12 being accidentally exposed or a part of thebit line 50 being accidentally attacked can be minimized. - Although it is not shown, after the bit
line contact hole 60 is formed as shown inFIG. 3 l, the method according to an embodiment of the present invention can further comprise a process of etching a given width of the insulatingfilm 28 that includes an oxide film which remains on a sidewall of the storagenode contact hole 60 so as to enlarge the bottom width of the storagenode contact hole 60. As a result, the contact area between a storage node contact plug filling the storagenode contact hole 60 and the active region increases, thereby reducing contact resistance. Even thoughFIG. 3 i shows thepolysilicon pattern 46 as being completely recessed, thepolysilicon pattern 46 can be partly recessed and have a portion extending beyond the recess. In the case where thepolysilicon pattern 46 is partly recessed, an interlayer dielectric layer may remain over the region reserved for the storagenode contact hole 60 by such a thickness that would not hinder forming a storagenode contact hole 60 exposing a sufficient area of the active region. In yet another embodiment, thepolysilicon pattern 46 may be a conductive pattern including conductive material other than polysilicon. - As described above, the semiconductor device and the method for manufacturing the same according to an embodiment of the present invention can minimize the thickness of the insulating film formed over a region where a storage node contact hole will be formed, thereby ensuring a sufficient margin for electrically coupling the storage node contact with the active region. In addition, the
first polysilicon layer 34 forming a part of the peri-gate in the peripheral region serves as a buffer layer for the bitline contact plug 46 in the peripheral region, thereby simplifying the manufacturing process. - The above embodiments of the present invention are illustrative and not limitative. Various alternatives and equivalents are possible. The invention is not limited by the type of deposition, etching polishing, and patterning steps describe herein. Nor is the invention limited to any specific type of semiconductor device. For example, the present invention may be implemented in a dynamic random access memory (DRAM) device or non volatile memory device. Other additions, subtractions, or modifications are obvious in view of the present disclosure and are intended to fall within the scope of the appended claims.
Claims (25)
1. A semiconductor device comprising:
a semiconductor substrate including a cell region and a peripheral region;
a mask pattern formed over the semiconductor substrate;
a bit line contact hole extending through the mask pattern to expose the semiconductor substrate in the cell region;
a bit line contact plug formed within the bit line contact hole and electrically coupling the semiconductor substrate; and
a bit line formed over the bit line contact plug, the bit line and the bit line contact plug having substantially the same width.
2. The semiconductor device according to claim 1 , wherein the mask pattern is a gate mask pattern used to define the recess, the gate mask pattern including oxide or nitride, or both.
3. The semiconductor device according to claim 1 , further comprising a spacer provided at sidewalls of the bit line contact hole, the spacer including oxide, nitride, or both.
4. The semiconductor device according to claim 1 , wherein the mask pattern has a thickness ranging from 50 Å to 100 Å.
5. The semiconductor device according to claim 1 , wherein the bit line includes:
a barrier metal layer formed over the bit line contact plug;
a bit line conductive layer formed over the barrier metal layer;
a hard mask layer formed over the bit line conductive layer; and
a spacer formed at sidewalls of a stack structure including the barrier metal layer, the bit line conductive layer and the hard mask layer.
6. The semiconductor device according to claim 5 , further comprising a peri-gate pattern formed over the semiconductor substrate in the peripheral region,
wherein the peri-gate pattern in the peripheral region has the substantially same structure as that of the bit line formed in the cell region.
7. The semiconductor device according to claim 6 , wherein the bit line conductive layer defining the bit line in the cell region has a less thickness than a conductive layer defining the peri-gate pattern in the peripheral region.
8. The semiconductor device according to claim 1 , further comprising a buried-type gate buried in the cell region of the semiconductor substrate.
9. The semiconductor device according to claim 8 , wherein the buried gate pattern comprises:
a gate oxide film formed over the inner surface of the recess;
a gate electrode formed over the gate oxide film and within recess at a lower portion of the recess; and
a capping film formed over the gate electrode and filling the recess.
10. A method for manufacturing a semiconductor device, the method comprising:
providing a semiconductor substrate including a cell region and a peripheral region;
forming a mask pattern over the semiconductor substrate in the cell region;
etching the mask pattern to form a bit line contact hole exposing the semiconductor substrate;
forming a conductive pattern within the bit line contact hole;
forming a conductive layer over the conductive pattern; and
etching the conductive layer and the conductive pattern to define a bit line and a bit line contact plug having substantially the same width.
11. The method according to claim 10 , further comprising forming a first polysilicon layer over the mask pattern in the cell region and over the semiconductor substrate in the peripheral region.
12. The method according to claim 11 , wherein the conductive pattern is formed by etching the first polysilicon layer disposed over the mask pattern in the cell region.
13. The method according to claim 10 , further comprising forming a spacer on a side wall of the bit line contact hole, the spacer including any of an oxide film, a nitride film and a stack structure including an oxide film and a nitride film at sidewalls of the bit line contact hole.
14. The method according to claim 10 , further comprising:
forming a second polysilicon layer over the cell region and the peripheral region; and
removing a given thickness of the second polysilicon layer in the cell region.
15. The method according to claim 10 , wherein the mask pattern includes oxide or nitride, or both.
16. The method according to claim 10 , wherein the mask pattern is formed to have a thickness ranging from 50 Å to 100 Å.
17. The method according to claim 10 , wherein bit line includes a barrier metal layer formed over the bit line contact plug, a bit line conductive layer formed over the barrier metal layer, and a hard mask layer formed over the bit line conductive layer.
18. The method according to claim 17 , the method further comprising:
forming a storage node contact hole that exposes the semiconductor substrate in the cell region; and
is etching the mask pattern disposed at a side of the storage node contact hole to enlarge the bottom width of the storage node contact hole.
19. The method according to claim 10 , further comprising forming a gate in the peripheral region, wherein the gate in the peripheral region is formed simultaneously with the bit line in the cell region.
20. The method according to claim 10 , wherein the conductive pattern is a polysilicon pattern.
21. A semiconductor device comprising:
a substrate including a cell region and a peripheral region;
a buried cell gate pattern formed in the substrate in the cell region;
a gate mask pattern formed over the substrate in the cell region, the gate mask pattern defining the buried cell gate pattern;
a bit line contact plug formed through the mask pattern electrically coupling a first side of the buried cell gate pattern; and
a storage node contact plug formed through the mask pattern electrically coupling a second side of the buried cell gate pattern,
wherein a top level of the bit line contact plug is no higher than a top level of the gate mask pattern in the cell region.
22. The semiconductor device according to claim 21 , wherein the thickness of the gate mask pattern is in a range from 50 Å to 100 Å.
23. The semiconductor device according to claim 21 , wherein the bit line contact plug extends into the substrate, the substrate being a semiconductor substrate.
24. The semiconductor device according to claim 21 , further comprising an upper bit line pattern formed over the bit line contact plug,
wherein the bit line contact plug and the upper bit line pattern are formed in a single process step to form a vertically uniform profile with substantially no step difference.
25. The semiconductor device according to claim 24 , further comprising a peri-gate pattern formed over the substrate in the peripheral region,
wherein the peri-gate pattern is formed simultaneously with the upper bit line pattern and the bit line contact plug by employing a Gate-Bit-Line (GBL) process.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US14/022,163 US9287395B2 (en) | 2010-07-15 | 2013-09-09 | Semiconductor device and a bit line and the whole of a bit line contact plug having a vertically uniform profile |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020100068369A KR101129922B1 (en) | 2010-07-15 | 2010-07-15 | Semiconductor device and method for forming the same |
KR10-2010-0068369 | 2010-07-15 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/022,163 Division US9287395B2 (en) | 2010-07-15 | 2013-09-09 | Semiconductor device and a bit line and the whole of a bit line contact plug having a vertically uniform profile |
Publications (1)
Publication Number | Publication Date |
---|---|
US20120012911A1 true US20120012911A1 (en) | 2012-01-19 |
Family
ID=45466264
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/840,163 Abandoned US20120012911A1 (en) | 2010-07-15 | 2010-07-20 | Semiconductor device and method for manufacturing the same |
US14/022,163 Active US9287395B2 (en) | 2010-07-15 | 2013-09-09 | Semiconductor device and a bit line and the whole of a bit line contact plug having a vertically uniform profile |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US14/022,163 Active US9287395B2 (en) | 2010-07-15 | 2013-09-09 | Semiconductor device and a bit line and the whole of a bit line contact plug having a vertically uniform profile |
Country Status (4)
Country | Link |
---|---|
US (2) | US20120012911A1 (en) |
KR (1) | KR101129922B1 (en) |
CN (1) | CN102339829B (en) |
TW (1) | TWI509764B (en) |
Cited By (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20120228678A1 (en) * | 2011-03-11 | 2012-09-13 | Hynix Semiconductor Inc. | Semiconductor device and method of manufacturing the same |
US9093297B2 (en) * | 2012-09-12 | 2015-07-28 | Samsung Electronics Co., Ltd. | Semiconductor devices including a gate structure between active regions, and methods of forming semiconductor devices including a gate structure between active regions |
US9184168B2 (en) | 2012-11-13 | 2015-11-10 | Samsung Electronics Co., Ltd. | Semiconductor devices with peripheral gate structures |
US9349633B2 (en) | 2013-12-06 | 2016-05-24 | Samsung Electronics Co., Ltd. | Semiconductor devices and methods of manufacturing the same |
US9443734B2 (en) | 2013-12-23 | 2016-09-13 | Samsung Electronics Co., Ltd. | Semiconductor memory devices and manufacturing methods thereof |
US9613966B2 (en) | 2014-06-27 | 2017-04-04 | Samsung Electronics Co., Ltd. | Semiconductor device |
US9679982B2 (en) * | 2013-01-24 | 2017-06-13 | Samsung Electronics Co., Ltd. | Semiconductor device and method of manufacturing the same |
EP3570324A3 (en) * | 2018-05-15 | 2019-12-25 | Samsung Electronics Co., Ltd. | Integrated circuit device |
US11139304B2 (en) * | 2018-01-18 | 2021-10-05 | United Microelectronics Corp. | Manufacturing method of semiconductor memory device |
EP3762966A4 (en) * | 2018-07-19 | 2021-12-22 | Micron Technology, Inc. | Integrated assemblies which include non-conductive-semiconductor-material and conductive-semiconductor-material, and methods of forming integrated assemblies |
CN114823539A (en) * | 2021-01-29 | 2022-07-29 | 长鑫存储技术有限公司 | Manufacturing method of semiconductor structure and semiconductor structure |
US20220399343A1 (en) * | 2021-06-14 | 2022-12-15 | Samsung Electronics Co., Ltd. | Semiconductor devices having contact plugs |
TWI809795B (en) * | 2021-08-04 | 2023-07-21 | 南韓商三星電子股份有限公司 | Semiconductor device |
EP4163975A4 (en) * | 2020-07-16 | 2023-12-06 | Changxin Memory Technologies, Inc. | Semiconductor structure and manufacturing method therefor |
US11864373B2 (en) | 2021-04-23 | 2024-01-02 | Changxin Memory Technologies, Inc. | Method for manufacturing semiconductor structure with core and peripheral regions and semiconductor structure thereof |
Families Citing this family (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR101950867B1 (en) * | 2012-08-27 | 2019-04-26 | 삼성전자주식회사 | Semiconductor device and method of forming the same |
KR20140141344A (en) * | 2013-05-31 | 2014-12-10 | 에스케이하이닉스 주식회사 | Semiconductor device and method for manufacturing the same |
KR102258317B1 (en) | 2015-11-06 | 2021-06-01 | 삼성전자주식회사 | Semiconductor device and fabrication method thereof and method for forming contact hole |
KR102489949B1 (en) * | 2016-12-13 | 2023-01-17 | 삼성전자주식회사 | Semiconductor device and method for fabricating the same |
CN108573971B (en) | 2017-03-07 | 2019-08-23 | 联华电子股份有限公司 | Organization of semiconductor memory |
CN108630698B (en) | 2017-03-24 | 2019-10-18 | 联华电子股份有限公司 | Semiconductor storage and forming method thereof |
CN109244090B (en) | 2017-07-11 | 2022-04-19 | 联华电子股份有限公司 | Method for manufacturing semiconductor memory device |
JP2019021659A (en) * | 2017-07-11 | 2019-02-07 | キヤノン株式会社 | Semiconductor device and equipment |
CN110459507B (en) | 2018-05-07 | 2020-12-01 | 联华电子股份有限公司 | Method for forming semiconductor memory device |
TWI683418B (en) * | 2018-06-26 | 2020-01-21 | 華邦電子股份有限公司 | Dynamic random access memory and methods of manufacturing, reading and writing the same |
CN110896075B (en) * | 2018-09-13 | 2022-02-08 | 长鑫存储技术有限公司 | Integrated circuit memory and preparation method thereof |
CN111106106A (en) * | 2018-10-26 | 2020-05-05 | 长鑫存储技术有限公司 | Semiconductor device manufacturing method and semiconductor device |
US11158499B2 (en) * | 2020-03-09 | 2021-10-26 | Xia Tai Xin Semiconductor (Qing Dao) Ltd. | Semiconductor component and method for fabricating the same |
CN113838849B (en) * | 2020-06-08 | 2023-10-27 | 华邦电子股份有限公司 | Dynamic random access memory and manufacturing method thereof |
CN113948473B (en) * | 2020-07-16 | 2024-05-21 | 长鑫存储技术有限公司 | Semiconductor structure and manufacturing method thereof |
CN113517231B (en) * | 2021-04-23 | 2023-10-24 | 长鑫存储技术有限公司 | Method for manufacturing semiconductor structure and semiconductor structure |
Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6576509B1 (en) * | 1999-08-18 | 2003-06-10 | Hitachi Ltd. | Semiconductor integrated circuit device and method of manufacturing the same |
US20070178641A1 (en) * | 2006-02-02 | 2007-08-02 | Micron Technology, Inc. | Methods of forming field effect transistors, methods of forming field effect transistor gates, methods of forming integrated circuitry comprising a transistor gate array and circuitry peripheral to the gate array, and methods of forming integrated circuitry comprising a transistor gate array including first gates and second grounded isolation gates |
US20090181529A1 (en) * | 2008-01-11 | 2009-07-16 | Samsung Electronics Co., Ltd. | Method of forming a contact hole and method of manufacturing a semiconductor device having the same |
US20110256678A1 (en) * | 2010-04-19 | 2011-10-20 | Hynix Semiconductor Inc. | Method for manufacturing semiconductor device |
US20120217576A1 (en) * | 2011-02-28 | 2012-08-30 | Hynix Semiconductor Inc. | Semiconductor device and method for forming the same |
US20120228678A1 (en) * | 2011-03-11 | 2012-09-13 | Hynix Semiconductor Inc. | Semiconductor device and method of manufacturing the same |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100265773B1 (en) * | 1998-08-12 | 2000-09-15 | 윤종용 | Fabrication method for contact window of semiconductor device |
US6611017B2 (en) * | 2000-03-27 | 2003-08-26 | Kabushiki Kaisha Toshiba | Semiconductor device provided with capacitor having cavity-provided electrode |
JP2002043544A (en) * | 2000-07-21 | 2002-02-08 | Mitsubishi Electric Corp | Semiconductor device and production method therefor |
KR100596845B1 (en) * | 2003-10-22 | 2006-07-04 | 주식회사 하이닉스반도체 | Method for Forming Contact of Semiconductor Device |
KR100735753B1 (en) * | 2005-10-04 | 2007-07-06 | 삼성전자주식회사 | Flash memory device having a shared bit line and fabrication method thereof |
KR100833182B1 (en) * | 2005-11-17 | 2008-05-28 | 삼성전자주식회사 | Semiconductor memory device having vertical channel transistor and method for fabricating the same device |
KR100905776B1 (en) * | 2006-08-25 | 2009-07-02 | 주식회사 하이닉스반도체 | Method of manufacturing semiconductor device |
US20080061340A1 (en) * | 2006-09-07 | 2008-03-13 | Qimonda Ag | Memory cell array and method of forming the memory cell array |
KR20080030385A (en) * | 2006-09-30 | 2008-04-04 | 주식회사 하이닉스반도체 | Semiconductor device and method of manufacturing the same |
KR100843715B1 (en) * | 2007-05-16 | 2008-07-04 | 삼성전자주식회사 | Contact structure in semiconductor device and method of forming the same |
KR20090074541A (en) * | 2008-01-02 | 2009-07-07 | 주식회사 하이닉스반도체 | Method for manufacturing nonvolatile memory device |
KR101662280B1 (en) * | 2010-01-18 | 2016-10-05 | 삼성전자주식회사 | Semiconductor Interconnection Structure, Semiconductor Device Comprising The Semiconductor Interconnection Structure, And Semiconductor Module Comprising The Semiconductor Device |
TWI462275B (en) * | 2011-11-14 | 2014-11-21 | Inotera Memories Inc | Memory layout structure and memory structure |
-
2010
- 2010-07-15 KR KR1020100068369A patent/KR101129922B1/en active IP Right Grant
- 2010-07-20 US US12/840,163 patent/US20120012911A1/en not_active Abandoned
- 2010-08-18 TW TW099127541A patent/TWI509764B/en not_active IP Right Cessation
- 2010-08-30 CN CN201010268580.4A patent/CN102339829B/en active Active
-
2013
- 2013-09-09 US US14/022,163 patent/US9287395B2/en active Active
Patent Citations (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6576509B1 (en) * | 1999-08-18 | 2003-06-10 | Hitachi Ltd. | Semiconductor integrated circuit device and method of manufacturing the same |
US20070178641A1 (en) * | 2006-02-02 | 2007-08-02 | Micron Technology, Inc. | Methods of forming field effect transistors, methods of forming field effect transistor gates, methods of forming integrated circuitry comprising a transistor gate array and circuitry peripheral to the gate array, and methods of forming integrated circuitry comprising a transistor gate array including first gates and second grounded isolation gates |
US20090181529A1 (en) * | 2008-01-11 | 2009-07-16 | Samsung Electronics Co., Ltd. | Method of forming a contact hole and method of manufacturing a semiconductor device having the same |
US20110256678A1 (en) * | 2010-04-19 | 2011-10-20 | Hynix Semiconductor Inc. | Method for manufacturing semiconductor device |
US20120217576A1 (en) * | 2011-02-28 | 2012-08-30 | Hynix Semiconductor Inc. | Semiconductor device and method for forming the same |
US20120228678A1 (en) * | 2011-03-11 | 2012-09-13 | Hynix Semiconductor Inc. | Semiconductor device and method of manufacturing the same |
Cited By (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8445350B2 (en) * | 2011-03-11 | 2013-05-21 | Hynix Semiconductor, Inc. | Semiconductor device and method of manufacturing the same |
US20120228678A1 (en) * | 2011-03-11 | 2012-09-13 | Hynix Semiconductor Inc. | Semiconductor device and method of manufacturing the same |
US9093297B2 (en) * | 2012-09-12 | 2015-07-28 | Samsung Electronics Co., Ltd. | Semiconductor devices including a gate structure between active regions, and methods of forming semiconductor devices including a gate structure between active regions |
US9184168B2 (en) | 2012-11-13 | 2015-11-10 | Samsung Electronics Co., Ltd. | Semiconductor devices with peripheral gate structures |
US11502082B2 (en) | 2012-11-13 | 2022-11-15 | Samsung Electronics Co., Ltd. | Semiconductor devices with peripheral gate structures |
US10714478B2 (en) | 2012-11-13 | 2020-07-14 | Samsung Electronics Co., Ltd. | Semiconductor devices with peripheral gate structures |
US9679982B2 (en) * | 2013-01-24 | 2017-06-13 | Samsung Electronics Co., Ltd. | Semiconductor device and method of manufacturing the same |
US9349633B2 (en) | 2013-12-06 | 2016-05-24 | Samsung Electronics Co., Ltd. | Semiconductor devices and methods of manufacturing the same |
US9443734B2 (en) | 2013-12-23 | 2016-09-13 | Samsung Electronics Co., Ltd. | Semiconductor memory devices and manufacturing methods thereof |
US9613966B2 (en) | 2014-06-27 | 2017-04-04 | Samsung Electronics Co., Ltd. | Semiconductor device |
US11139304B2 (en) * | 2018-01-18 | 2021-10-05 | United Microelectronics Corp. | Manufacturing method of semiconductor memory device |
US10784266B2 (en) | 2018-05-15 | 2020-09-22 | Samsung Electronics Co., Ltd. | Integrated circuit device |
EP3570324A3 (en) * | 2018-05-15 | 2019-12-25 | Samsung Electronics Co., Ltd. | Integrated circuit device |
EP3762966A4 (en) * | 2018-07-19 | 2021-12-22 | Micron Technology, Inc. | Integrated assemblies which include non-conductive-semiconductor-material and conductive-semiconductor-material, and methods of forming integrated assemblies |
EP4163975A4 (en) * | 2020-07-16 | 2023-12-06 | Changxin Memory Technologies, Inc. | Semiconductor structure and manufacturing method therefor |
US11930635B2 (en) | 2020-07-16 | 2024-03-12 | Changxin Memory Technologies, Inc. | Semiconductor structure and method of manufacturing same |
CN114823539A (en) * | 2021-01-29 | 2022-07-29 | 长鑫存储技术有限公司 | Manufacturing method of semiconductor structure and semiconductor structure |
US11864373B2 (en) | 2021-04-23 | 2024-01-02 | Changxin Memory Technologies, Inc. | Method for manufacturing semiconductor structure with core and peripheral regions and semiconductor structure thereof |
US20220399343A1 (en) * | 2021-06-14 | 2022-12-15 | Samsung Electronics Co., Ltd. | Semiconductor devices having contact plugs |
US11785763B2 (en) * | 2021-06-14 | 2023-10-10 | Samsung Electronics Co., Ltd. | Semiconductor devices having contact plugs |
US12096615B2 (en) | 2021-06-14 | 2024-09-17 | Samsung Electronics Co., Ltd. | Semiconductor devices having contact plugs |
TWI809795B (en) * | 2021-08-04 | 2023-07-21 | 南韓商三星電子股份有限公司 | Semiconductor device |
Also Published As
Publication number | Publication date |
---|---|
CN102339829B (en) | 2016-05-18 |
US9287395B2 (en) | 2016-03-15 |
KR101129922B1 (en) | 2012-03-23 |
CN102339829A (en) | 2012-02-01 |
TWI509764B (en) | 2015-11-21 |
KR20120007706A (en) | 2012-01-25 |
TW201203486A (en) | 2012-01-16 |
US20140008719A1 (en) | 2014-01-09 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9287395B2 (en) | Semiconductor device and a bit line and the whole of a bit line contact plug having a vertically uniform profile | |
US8865545B2 (en) | Semiconductor device and method for fabricating the same | |
US8624350B2 (en) | Semiconductor device and method of fabricating the same | |
US8558306B2 (en) | Semiconductor device and method of manufacturing the same | |
US8263460B2 (en) | Method for manufacturing semiconductor device with buried gates | |
KR101194890B1 (en) | Semiconductor device and method for forming the same | |
US9570391B2 (en) | Semiconductor device and method for manufacturing the same | |
KR20120006713A (en) | Semiconductor device comprising vertical transistor and method for forming the same | |
US9082755B2 (en) | Semiconductor device having multi-layered bit line contact | |
US20120012925A1 (en) | Semiconductor device and method for manufacturing the same | |
US8492833B2 (en) | Semiconductor device having a buried gate | |
US8324054B2 (en) | Semiconductor device and method for forming the same | |
US9123576B2 (en) | Semiconductor device and method for manufacturing the same | |
US20110263089A1 (en) | Method for fabricating semiconductor device | |
US8906766B2 (en) | Method for manufacturing semiconductor device with first and second gates over buried bit line | |
KR20120128518A (en) | Method for manufacturing the semiconductor device | |
KR101120175B1 (en) | Semiconductor device and method of fabricating the same | |
TWI818247B (en) | Integrated circuit device | |
KR20120042817A (en) | Semiconductor device and method for fabricating the same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: HYNIX SEMICONDUCTOR INC., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:JEONG, MUN MO;REEL/FRAME:024716/0620 Effective date: 20100719 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |