US20110186920A1 - Semiconductor device with gate stack structure - Google Patents
Semiconductor device with gate stack structure Download PDFInfo
- Publication number
- US20110186920A1 US20110186920A1 US13/043,385 US201113043385A US2011186920A1 US 20110186920 A1 US20110186920 A1 US 20110186920A1 US 201113043385 A US201113043385 A US 201113043385A US 2011186920 A1 US2011186920 A1 US 2011186920A1
- Authority
- US
- United States
- Prior art keywords
- layer
- nitrogen containing
- tungsten
- nitrogen
- titanium
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 31
- QJGQUHMNIGDVPM-UHFFFAOYSA-N nitrogen group Chemical group [N] QJGQUHMNIGDVPM-UHFFFAOYSA-N 0.000 claims abstract description 637
- 229910052751 metal Inorganic materials 0.000 claims abstract description 201
- 239000002184 metal Substances 0.000 claims abstract description 201
- 229910021332 silicide Inorganic materials 0.000 claims abstract description 163
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 claims abstract description 163
- 229910052721 tungsten Inorganic materials 0.000 claims description 407
- 239000010937 tungsten Substances 0.000 claims description 384
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 claims description 373
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 claims description 359
- 239000010936 titanium Substances 0.000 claims description 293
- 238000000034 method Methods 0.000 claims description 272
- 229910052719 titanium Inorganic materials 0.000 claims description 251
- WQJQOUPTWCFRMM-UHFFFAOYSA-N tungsten disilicide Chemical compound [Si]#[W]#[Si] WQJQOUPTWCFRMM-UHFFFAOYSA-N 0.000 claims description 231
- 229910021342 tungsten silicide Inorganic materials 0.000 claims description 231
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 claims description 225
- 229910052757 nitrogen Inorganic materials 0.000 claims description 158
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims description 149
- 229920005591 polysilicon Polymers 0.000 claims description 144
- 229910052715 tantalum Inorganic materials 0.000 claims description 112
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 claims description 96
- 229910021341 titanium silicide Inorganic materials 0.000 claims description 84
- 238000005546 reactive sputtering Methods 0.000 claims description 69
- 229910052710 silicon Inorganic materials 0.000 claims description 50
- 239000010703 silicon Substances 0.000 claims description 48
- 229910001873 dinitrogen Inorganic materials 0.000 claims description 47
- MAKDTFFYCIMFQP-UHFFFAOYSA-N titanium tungsten Chemical compound [Ti].[W] MAKDTFFYCIMFQP-UHFFFAOYSA-N 0.000 claims description 46
- 239000012535 impurity Substances 0.000 claims description 44
- 229910052732 germanium Inorganic materials 0.000 claims description 18
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 claims description 18
- 239000000758 substrate Substances 0.000 claims description 6
- 230000009977 dual effect Effects 0.000 claims description 4
- 239000010410 layer Substances 0.000 description 1323
- 238000005240 physical vapour deposition Methods 0.000 description 95
- 238000004544 sputter deposition Methods 0.000 description 53
- 238000005229 chemical vapour deposition Methods 0.000 description 48
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 46
- 238000000231 atomic layer deposition Methods 0.000 description 36
- 238000000137 annealing Methods 0.000 description 35
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 27
- 229910052796 boron Inorganic materials 0.000 description 27
- 230000008569 process Effects 0.000 description 26
- 229910010421 TiNx Inorganic materials 0.000 description 25
- 230000015572 biosynthetic process Effects 0.000 description 23
- 238000009792 diffusion process Methods 0.000 description 23
- 230000004888 barrier function Effects 0.000 description 20
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 description 19
- BASFCYQUMIYNBI-UHFFFAOYSA-N platinum Chemical compound [Pt] BASFCYQUMIYNBI-UHFFFAOYSA-N 0.000 description 19
- 229910052581 Si3N4 Inorganic materials 0.000 description 18
- 239000011651 chromium Substances 0.000 description 18
- 229910006990 Si1-xGex Inorganic materials 0.000 description 17
- 229910007020 Si1−xGex Inorganic materials 0.000 description 17
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 description 17
- 229910052804 chromium Inorganic materials 0.000 description 17
- 229910052735 hafnium Inorganic materials 0.000 description 17
- 229910052759 nickel Inorganic materials 0.000 description 17
- 229910052697 platinum Inorganic materials 0.000 description 17
- 229910052726 zirconium Inorganic materials 0.000 description 16
- 238000009413 insulation Methods 0.000 description 15
- 125000006850 spacer group Chemical group 0.000 description 13
- 229910008486 TiSix Inorganic materials 0.000 description 12
- 238000000059 patterning Methods 0.000 description 12
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 11
- -1 tungsten nitride Chemical class 0.000 description 11
- 230000003247 decreasing effect Effects 0.000 description 9
- 230000000694 effects Effects 0.000 description 9
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 9
- WNUPENMBHHEARK-UHFFFAOYSA-N silicon tungsten Chemical compound [Si].[W] WNUPENMBHHEARK-UHFFFAOYSA-N 0.000 description 9
- 239000000463 material Substances 0.000 description 8
- 229910052698 phosphorus Inorganic materials 0.000 description 8
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 6
- 239000011574 phosphorus Substances 0.000 description 6
- 238000006243 chemical reaction Methods 0.000 description 5
- 238000010438 heat treatment Methods 0.000 description 5
- 239000011229 interlayer Substances 0.000 description 5
- 229910007991 Si-N Inorganic materials 0.000 description 4
- 229910006294 Si—N Inorganic materials 0.000 description 4
- 229910004156 TaNx Inorganic materials 0.000 description 4
- 238000005054 agglomeration Methods 0.000 description 4
- 230000002776 aggregation Effects 0.000 description 4
- 230000007423 decrease Effects 0.000 description 4
- 230000005669 field effect Effects 0.000 description 4
- 229910044991 metal oxide Inorganic materials 0.000 description 4
- 150000004706 metal oxides Chemical class 0.000 description 4
- IVHJCRXBQPGLOV-UHFFFAOYSA-N azanylidynetungsten Chemical compound [W]#N IVHJCRXBQPGLOV-UHFFFAOYSA-N 0.000 description 3
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 2
- 238000005468 ion implantation Methods 0.000 description 2
- 238000002955 isolation Methods 0.000 description 2
- QGLKJKCYBOYXKC-UHFFFAOYSA-N nonaoxidotritungsten Chemical compound O=[W]1(=O)O[W](=O)(=O)O[W](=O)(=O)O1 QGLKJKCYBOYXKC-UHFFFAOYSA-N 0.000 description 2
- 238000007254 oxidation reaction Methods 0.000 description 2
- 230000035515 penetration Effects 0.000 description 2
- 229920002120 photoresistant polymer Polymers 0.000 description 2
- 229910052814 silicon oxide Inorganic materials 0.000 description 2
- 229910001930 tungsten oxide Inorganic materials 0.000 description 2
- 230000003313 weakening effect Effects 0.000 description 2
- VYZAMTAEIAYCRO-UHFFFAOYSA-N Chromium Chemical compound [Cr] VYZAMTAEIAYCRO-UHFFFAOYSA-N 0.000 description 1
- 229910004205 SiNX Inorganic materials 0.000 description 1
- 229910020286 SiOxNy Inorganic materials 0.000 description 1
- 229910004339 Ti-Si Inorganic materials 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical group [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- 229910010978 Ti—Si Inorganic materials 0.000 description 1
- 229910008807 WSiN Inorganic materials 0.000 description 1
- 230000008901 benefit Effects 0.000 description 1
- 239000003990 capacitor Substances 0.000 description 1
- 229910017052 cobalt Inorganic materials 0.000 description 1
- 239000010941 cobalt Substances 0.000 description 1
- GUTLYIVDDKVIGB-UHFFFAOYSA-N cobalt atom Chemical compound [Co] GUTLYIVDDKVIGB-UHFFFAOYSA-N 0.000 description 1
- 238000000151 deposition Methods 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- VBJZVLUMGGDVMO-UHFFFAOYSA-N hafnium atom Chemical compound [Hf] VBJZVLUMGGDVMO-UHFFFAOYSA-N 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 150000002739 metals Chemical class 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 230000009467 reduction Effects 0.000 description 1
- VSZWPYCFIRKVQL-UHFFFAOYSA-N selanylidenegallium;selenium Chemical compound [Se].[Se]=[Ga].[Se]=[Ga] VSZWPYCFIRKVQL-UHFFFAOYSA-N 0.000 description 1
- MZLGASXMSKOWSE-UHFFFAOYSA-N tantalum nitride Chemical compound [Ta]#N MZLGASXMSKOWSE-UHFFFAOYSA-N 0.000 description 1
- 230000009466 transformation Effects 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/4916—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET the conductor material next to the insulator being a silicon layer, e.g. polysilicon doped with boron, phosphorus or nitrogen
- H01L29/4925—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET the conductor material next to the insulator being a silicon layer, e.g. polysilicon doped with boron, phosphorus or nitrogen with a multiple layer structure, e.g. several silicon layers with different crystal structure or grain arrangement
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/42324—Gate electrodes for transistors with a floating gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/51—Insulating materials associated therewith
- H01L29/511—Insulating materials associated therewith with a compositional variation, e.g. multilayer structures
- H01L29/513—Insulating materials associated therewith with a compositional variation, e.g. multilayer structures the variation being perpendicular to the channel plane
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28026—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
- H01L21/28035—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being silicon, e.g. polysilicon, with or without impurities
- H01L21/28044—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being silicon, e.g. polysilicon, with or without impurities the conductor comprising at least another non-silicon conductive layer
- H01L21/28061—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being silicon, e.g. polysilicon, with or without impurities the conductor comprising at least another non-silicon conductive layer the conductor comprising a metal or metal silicide formed by deposition, e.g. sputter deposition, i.e. without a silicidation reaction
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/4916—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET the conductor material next to the insulator being a silicon layer, e.g. polysilicon doped with boron, phosphorus or nitrogen
- H01L29/4925—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET the conductor material next to the insulator being a silicon layer, e.g. polysilicon doped with boron, phosphorus or nitrogen with a multiple layer structure, e.g. several silicon layers with different crystal structure or grain arrangement
- H01L29/4941—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET the conductor material next to the insulator being a silicon layer, e.g. polysilicon doped with boron, phosphorus or nitrogen with a multiple layer structure, e.g. several silicon layers with different crystal structure or grain arrangement with a barrier layer between the silicon and the metal or metal silicide upper layer, e.g. Silicide/TiN/Polysilicon
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- the present invention relates to a semiconductor device, and more particularly, to semiconductor device with a gate stack structure.
- a tungsten polysilicon gate electrode formed by stacking polysilicon and tungsten has a very low resistance which is about one fifth to one tenth times smaller than that of a polysilicon/tungsten silicide (Poly-Si/WSi x ) gate electrode formed by stacking polysilicon and tungsten silicide. Accordingly, the tungsten polysilicon gate electrode is necessary to fabricate sub-60 nm memory devices.
- FIGS. 1A to 1C illustrate typical tungsten polysilicon gate stack structures.
- the tungsten polysilicon gate stack structure is formed by sequentially stacking a polysilicon layer 11 , a tungsten nitride (WN) layer 12 , and a tungsten (W) layer 13 .
- the WN layer 12 serves as a diffusion barrier.
- nitrogen in the WN layer 12 is decomposed to a non-uniform insulation layer such as SiN x and SiO x N y between the tungsten layer 13 and the polysilicon layer 11 .
- the non-uniform insulation layer has a thickness ranging from about 2 nm to 3 nm. Accordingly, a device error such as a signal delay may be induced at an operation frequency of several hundreds of megahertz (MHz), and an operation voltage of 1.5 V or less.
- tungsten silicide (WSi x ) or titanium (Ti) layer has been formed between the polysilicon layer 11 and the WN layer 12 as a diffusion barrier layer to prevent Si—N bonds from being formed between the tungsten layer 13 and the polysilicon layer 11 .
- tungsten silicide (WSi x ) layer 14 is formed between the polysilicon layer 11 and the WN layer 12 , W—Si—N bonds are formed over the WSi x layer 14 by nitrogen plasma used during the formation of the WN layer 12 . It is well known that W—Si—N is a good diffusion barrier layer with a metallic characteristic.
- Ti titanium
- TiN titanium nitride
- the tungsten polysilicon gate is applied to a dual polysilicon gate [i.e., an N + -type polysilicon gate for an N-type metal oxide semiconductor field effect transistor (NMOSFET) and a P + -type polysilicon gate for a P-type metal oxide semiconductor field effect transistor (PMOSFET)], contact resistance between the tungsten layer and the P + -type polysilicon layer may be greatly increased if the WSi x /WN diffusion barrier structure is used in the tungsten polysilicon gate. On the contrary, if the Ti/WN diffusion barrier structure is used in the tungsten polysilicon gate, the contact resistance between the tungsten layer and the P + -type polysilicon layer is low regardless of the polysilicon doping species.
- NMOSFET N-type metal oxide semiconductor field effect transistor
- PMOSFET P + -type metal oxide semiconductor field effect transistor
- a polysilicon depletion effect may be generated at an inversion state which is an actual operating mode.
- the generation of the polysilicon depletion effect may depend on the amount of boron remaining inside P + -type polysilicon.
- the polysilicon depletion effect may be generated much more in the WSi x /WN diffusion barrier structure than in the Ti/WN diffusion barrier structure. Consequently, the WSi x /WN diffusion barrier structure may degrade the transistor properties. As a result, using the Ti/WN diffusion barrier structure is suggested because the Ti/WN diffusion barrier structure can provide low contact resistance between the tungsten layer and the polysilicon layer, and prevent the generation of P-type polysilicon depletion.
- the sheet resistance (Rs) of W formed directly over the Ti/WN diffusion barrier structure may be increased by about 1.5 to 2 times. Accordingly, the increase in the sheet resistance (Rs) may affect the development of tungsten polysilicon gates in the future.
- Embodiments of the present invention are directed towards a gate stack of a semiconductor device including an intermediate structure, wherein the intermediate structure has low sheet resistance and contact resistance, and can efficiently prevent an out-diffusion of an impurity, and a method for fabricating the same.
- a semiconductor device in accordance with an aspect of the present invention, there is provided a semiconductor device.
- the semiconductor device includes a first conductive layer, a first intermediate structure over the first conductive layer, the first intermediate structure comprising a metal silicide layer and a nitrogen containing metal layer, a second intermediate structure over the first intermediate structure, the second intermediate structure including at least a nitrogen containing metal silicide layer, and a second conductive layer over the second intermediate structure.
- a semiconductor device in accordance with another aspect of the present invention, there is provided a semiconductor device.
- the semiconductor device includes a first conductive layer, an intermediate structure formed over the first conductive layer and including at least a first metal layer and a nitrogen containing metal silicide layer, and a second conductive layer formed over the intermediate structure.
- a semiconductor device in accordance with another aspect of the present invention, there is provided a semiconductor device.
- the semiconductor device includes a first conductive layer, an intermediate structure overlying the first conductive layer and comprising a first metal layer, a second metal layer, a metal silicide layer, and a third metal layer, and a second conductive layer overlying the intermediate structure.
- FIGS. 1A to 1C illustrate gate stack structures of typical tungsten polysilicon gates.
- FIG. 2A is a graph illustrating contact resistance between tungsten and polysilicon for each type of intermediate structure.
- FIG. 2B is a graph illustrating depth profiles of boron concentration for each type of gate stack structure.
- FIG. 2C is a graph illustrating sheet resistance for each type of intermediate structure.
- FIG. 3A illustrates a gate stack structure in accordance with a first embodiment of the present invention.
- FIG. 3B is an image obtained after forming a tungsten silicon nitride layer over an upper portion of a tungsten nitride layer via a physical vapor deposition (PVD) method.
- PVD physical vapor deposition
- FIG. 3C illustrates a gate stack structure in accordance with a second embodiment of the present invention.
- FIG. 3D illustrates a gate stack structure in accordance with a third embodiment of the present invention.
- FIG. 3E illustrates an image of a gate stack structure after an annealing process.
- FIG. 4A illustrates a gate stack structure in accordance with a fourth embodiment of the present invention.
- FIG. 4B illustrates a gate stack structure in accordance with a fifth embodiment of the present invention.
- FIG. 4C illustrates a gate stack structure in accordance with a sixth embodiment of the present invention.
- FIG. 5A illustrates a gate stack structure in accordance with a seventh embodiment of the present invention.
- FIG. 5B illustrates a gate stack structure in accordance with an eighth embodiment of the present invention.
- FIG. 5C illustrates a gate stack structure in accordance with a ninth embodiment of the present invention.
- FIG. 6A illustrates a gate stack structure in accordance with a tenth embodiment of the present invention.
- FIG. 6B illustrates a gate stack structure in accordance with an eleventh embodiment of the present invention.
- FIG. 6C illustrates a gate stack structure in accordance with a twelfth embodiment of the present invention.
- FIG. 7A illustrates a gate stack structure in accordance with a thirteenth embodiment of the present invention.
- FIG. 7B illustrates images of structures provided after forming a tungsten silicide layer over a nitrogen containing tungsten layer by performing respective chemical vapor deposition (CVD) and physical vapor deposition (PVD) methods.
- CVD chemical vapor deposition
- PVD physical vapor deposition
- FIG. 7C illustrates a gate stack structure in accordance with a fourteenth embodiment of the present invention.
- FIG. 7D illustrates a gate stack structure in accordance with a fifteenth embodiment of the present invention.
- FIG. 8 illustrates a gate stack structure in accordance with a sixteenth embodiment of the present invention.
- FIG. 9 is a graph illustrating sheet resistance of a tungsten electrode for each type of intermediate structure in accordance with an embodiment of the present invention.
- FIGS. 10A to 10C are cross-sectional views illustrating a gate patterning method to obtain the gate stack structure illustrated in FIG. 3A in accordance with an embodiment of the present invention.
- FIG. 11 is a cross-sectional view illustrating a gate patterning method using the gate stack structure illustrated in FIG. 3A .
- FIG. 2A is a graph illustrating contact resistance between tungsten and polysilicon for each type of structure serving as a diffusion barrier. It can be observed that the contact resistance, which is labeled as Rc, between polysilicon (N + POLY-Si) doped with an N-type impurity and tungsten (W) is greatly improved when a tungsten silicide (WSi x )/tungsten nitride (WN) or titanium (Ti)/WN structure is used instead of a tungsten nitride (WN) structure.
- WSi x tungsten silicide
- WN tungsten nitride
- Ti titanium
- the tungsten polysilicon gate is applied to a dual polysilicon gate [i.e., an N + -type polysilicon gate for an N-type metal oxide semiconductor field effect transistor (NMOSFET) and a P + -type polysilicon gate for a P-type metal oxide semiconductor field effect transistor (PMOSFET)], the contact resistance between the W and P + -type polysilicon (P + POLY-Si) is greatly increased if the WSi x /WN structure is used in the tungsten polysilicon gate. On the contrary, if the Ti/WN structure is used in the tungsten polysilicon gate, the contact resistance between the W and P + -type polysilicon shows a low level regardless of the polysilicon doping species.
- NMOSFET N-type metal oxide semiconductor field effect transistor
- PMOSFET P + -type metal oxide semiconductor field effect transistor
- a polysilicon depletion effect can be generated at an inversion state which is an actual operating mode.
- the generation of the polysilicon depletion effect depends on the amount of boron remaining inside the P + -type polysilicon.
- FIG. 2B is a graph illustrating depth profiles of boron concentration for each type of gate stack.
- the boron concentration is low at about 5 ⁇ 10 19 atoms/cm 3 at the interfacial surface between a gate insulation layer (e.g., oxide layer) and polysilicon.
- the boron concentration at the same location using a Ti/WN structure is measured at more than about 8 ⁇ 10 19 atoms/cm 3 .
- the polysilicon is depleted more in the WSi x /WN structure than in the Ti/WN structure and consequently, the WSi X /WN structure degrades the transistor properties.
- the Ti/WN structure which provides low contact resistance between the W and the polysilicon and prevents P-type polysilicon depletion.
- the sheet resistance (Rs) of the W formed over the Ti/WN structure is increased by about 1.5 to 2 times. This limitation will be described in more detail in FIG. 2C .
- FIG. 2C is a graph illustrating sheet resistance of W for each type of structure functioning as a diffusion barrier.
- the sheet resistance of W is labeled as Rs.
- an amorphous nitrogen containing (WN x ) tungsten layer can be formed over a polysilicon layer, a silicon oxide (SiO 2 ) layer, a silicon nitride (Si 3 N 4 ) layer, and a WSi x layer and thus, W having low specific resistance (i.e., in a range of about 15 ⁇ -cm to 20 ⁇ -cm) can be formed thereon.
- W with a relatively small grain size is formed over Ti, W, and tantalum (Ta) which are polycrystalline pure metals, and titanium nitride (TiN) and tantalum nitride (TaN) which are metal nitride materials.
- TiN titanium nitride
- TaN tantalum nitride
- W having a high specific resistance of about 30 ⁇ -cm is formed thereon.
- the increase in the sheet resistance of W caused by the application of the Ti/WN structure may create a limitation in developing the tungsten polysilicon gate in the future.
- intermediate structures of gate stacks are formed with multiple thin layers including Ti, W, silicon (Si), or nitrogen (N), or multiple thin layers each including N.
- the intermediate structures function as a diffusion barrier, which can decrease the contact resistance and the sheet resistance, and prevent the penetration and out-diffusion of impurities.
- the term “layer/structure containing nitrogen or nitrogen containing layer/structure” indicates a nitrided metal layer/structure as well as a metal layer/structure containing a certain content/weight ratio of nitrogen.
- x in WSi x N y represents a ratio of silicon to tungsten, ranging from about 0.5 to 3.0
- y represents a ratio of nitrogen to tungsten silicide, ranging from about 0.01 to 10.00.
- FIG. 3A illustrates a gate stack structure in accordance with a first embodiment of the present invention.
- the gate stack structure includes a first conductive layer 21 , an intermediate structure 22 , and a second conductive layer 23 , which are formed in sequence.
- the first conductive layer 21 includes a polysilicon layer that is highly doped with a P-type impurity such as boron or an N-type impurity such as phosphorous.
- the first conductive layer 21 can also include a polysilicon germanium layer (Si 1-x Ge x , where x ranges between about 0.01 and 1.0) or a silicide layer.
- the silicide layer includes one selected from a group consisting of nickel (Ni), chromium (Cr), cobalt (Co), titanium (Ti), tungsten (W), tantalum (Ta), hafnium (Hf), zirconium (Zr), and platinum (Pt).
- the second conductive layer 23 includes a tungsten layer.
- the tungsten layer is about 100 ⁇ to 2,000 ⁇ thick, and is formed by performing a physical vapor deposition (PVD) method, a chemical vapor deposition (CVD) method, or an atomic layer deposition (ALD) method.
- the PVD method includes a sputter deposition method using a tungsten sputter target.
- the intermediate structure 22 includes a titanium layer 22 A, a nitrogen containing tungsten (WN x ) layer 22 B, and a nitrogen containing tungsten silicide (WSi x N y ) layer 22 C.
- a thickness of the titanium layer 22 A ranges from about 10 ⁇ to about 80 ⁇ .
- a ratio of nitrogen to tungsten in the nitrogen containing tungsten layer 22 B ranges between about 0.3 to 1.5.
- the nitrogen containing tungsten layer identifies a tungsten nitride layer or a tungsten layer containing a certain content/weight ratio of nitrogen.
- the nitrogen containing tungsten layer 22 B supplies nitrogen to the nitrogen containing tungsten silicide layer 22 C.
- the nitrogen containing tungsten layer 22 B has a thickness of about 20 ⁇ to 200 ⁇ . Due to the supply of nitrogen to the nitrogen containing tungsten silicide layer 22 C, after a subsequent annealing treatment, the nitrogen containing tungsten layer 22 B becomes a pure tungsten layer or a tungsten layer containing a trace amount of nitrogen.
- a ratio of silicon to tungsten in the nitrogen containing tungsten silicide layer 22 C ranges between about 0.5 and 3.0, and a nitrogen content of the nitrogen containing tungsten silicide layer 22 C ranges from about 10% to about 60%.
- the nitrogen containing tungsten silicide layer 22 C indicates a nitrided tungsten silicide layer (i.e., tungsten silicon nitride layer) or a tungsten silicide layer containing a certain content/weight ratio of nitrogen.
- the nitrogen containing tungsten silicide layer 22 C is formed to a thickness ranging from about 20 ⁇ to about 200 ⁇ .
- the titanium layer 22 A and the nitrogen containing tungsten layer 22 B are formed by performing a PVD method, a CVD method, or an ALD method.
- the nitrogen containing tungsten silicide layer 22 C is formed by performing a PVD method.
- the PVD method proceeds with a sputter deposition method or a reactive sputter deposition method.
- the titanium layer 22 A is formed by performing a sputter deposition method with a titanium sputter target.
- the nitrogen containing tungsten layer 22 B is formed by performing a reactive sputter deposition method with a tungsten sputter target in nitrogen gas ambient.
- the nitrogen containing tungsten silicide layer 22 C is formed by performing a reactive sputter deposition method with a tungsten silicide sputter target in nitrogen gas ambient.
- the PVD method such as a reactive sputter deposition method is used to form the nitrogen containing tungsten silicide layer 22 C because the nitrogen containing tungsten silicide layer 22 C is not easily grown over the nitrogen containing tungsten layer 22 B.
- the nitrogen containing tungsten silicide layer 22 C is formed by performing a CVD method, the nitrogen containing tungsten silicide layer 22 C is not grown uniformly over the nitrogen containing tungsten layer 22 B, thereby being agglomerated. This agglomeration results because a tungsten oxide (WO x ) layer exists over the nitrogen containing tungsten layer 22 B, weakening adhesion of the nitrogen containing tungsten silicide layer 22 C formed by the CVD method.
- performing the reactive sputter deposition method with the tungsten silicide sputter target in the nitrogen gas ambient allows uniform formation of the nitrogen containing tungsten silicide layer 22 C regardless of a bottom layer type.
- FIG. 3B illustrates an image obtained after forming a nitrogen containing tungsten silicide layer over a nitrogen containing tungsten layer via a PVD method.
- a reactive sputter deposition method is employed as the PVD method to form the nitrogen containing tungsten silicide layer uniformly over the nitrogen containing tungsten layer.
- Reference letters WSiN and WN represent the nitrogen containing tungsten silicide layer and the nitrogen containing tungsten layer, respectively.
- the gate stack structure includes the first conductive layer 21 , the Ti/WN x /WSi x N y intermediate structure and the second conductive layer 23 .
- the first conductive layer 21 includes polysilicon and the second conductive layer 23 includes tungsten, thereby forming a tungsten polysilicon gate stack structure.
- the Ti/WN x /WSi x N y intermediate structure includes a stack structure of a first metal layer, a second metal layer and a metal silicide layer containing nitrogen.
- the first metal layer, the second metal layer and the metal silicide layer containing nitrogen include a pure metal layer, a nitrogen containing metal layer and a nitrogen containing metal silicide layer, respectively.
- the first metal layer, the second metal layer and the nitrogen containing metal silicide layer are the titanium layer 22 A, the nitrogen containing tungsten (WN x ) layer 22 B and the nitrogen containing tungsten silicide (WSi x N y ) layer 22 C, respectively.
- the first metal layer includes a tantalum (Ta) layer in addition to the titanium layer
- the second metal layer includes a nitrogen containing titanium tungsten layer in addition to the nitrogen containing tungsten layer.
- the nitrogen containing metal silicide layer includes a nitrogen containing titanium silicide layer or a nitrogen containing tantalum silicide layer in addition to the nitrogen containing tungsten silicide layer.
- the Ta layer is formed by performing a PVD method including sputtering, a CVD method or an ALD method.
- the nitrogen containing titanium tungsten layer is formed by performing a reactive sputter deposition method with a titanium tungsten sputter target in nitrogen gas ambient.
- the nitrogen containing titanium silicide layer and the nitrogen containing tantalum silicide layer are formed by a reactive sputter deposition method with respective titanium silicide and tantalum silicide sputter targets in nitrogen gas ambient.
- the Ta layer is formed to a thickness of about 10 ⁇ to 80 ⁇ .
- Each of the nitrogen containing titanium tungsten layer, the nitrogen containing titanium silicide layer and the nitrogen containing tantalum silicide layer is formed to a thickness of about 20 ⁇ to 200 ⁇ , and has a nitrogen content ranging between about 10% and 60%.
- a ratio of titanium to tungsten ranges from about 0.5 to 3.0.
- a ratio of silicon to titanium ranges from about 0.5 to 3.0.
- a ratio of silicon to tantalum ranges from about 0.5 to 3.0.
- FIG. 3C illustrates a gate stack structure in accordance with a second embodiment of the present invention.
- the gate stack structure is an exemplary gate stack structure modified from the gate stack structure according to the first embodiment of the present invention.
- the gate stack structure instead of the titanium layer 22 A illustrated in FIG. 3A , the gate stack structure includes a nitrogen containing titanium layer, which is identified as TiN x , where x is less than about 1.
- the gate stack structure according to the second embodiment includes a first conductive layer 201 , an intermediate structure 202 and a second conductive layer 203 .
- the first conductive layer 201 includes a polysilicon layer highly doped with a P-type impurity such as boron (B) or an N-type impurity such as phosphorus (P).
- the first conductive layer 201 can also include a polysilicon germanium (Si 1-x Ge x ) layer, where x is in a range of about 0.01 to 1.0, or a silicide layer.
- the silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt.
- the second conductive layer 203 includes a tungsten layer.
- the tungsten layer is formed to a thickness of about 100 ⁇ to 2,000 ⁇ , performing one of a PVD method, a CVD method and an ALD method.
- the PVD method includes a sputter deposition method with a tungsten sputter target.
- the intermediate structure 202 includes a nitrogen containing titanium (TiN x ) layer 202 A, a nitrogen containing tungsten (WN x ) layer 202 B and a nitrogen containing tungsten silicide (WSi x N y ) layer 202 C.
- the nitrogen containing titanium layer 202 A has a certain ratio of nitrogen to titanium, for instance, in a range of about 0.2 to 0.8. Different from the titanium layer 22 A illustrated in FIG. 3A , the nitrogen containing titanium layer 202 A is formed to a thickness of about 10 ⁇ 150 ⁇ .
- the nitrogen containing titanium layer 202 A indicates a titanium nitride layer or a titanium layer containing a certain content/weight ratio of nitrogen.
- the nitrogen containing tungsten layer 202 B has a certain ratio of nitrogen to tungsten, for instance, in a range of about 0.3 to 1.5.
- the nitrogen containing tungsten layer 202 B indicates a tungsten nitride layer or a tungsten layer containing a certain content/weight ratio of nitrogen.
- the nitrogen containing tungsten layer 202 B supplies nitrogen to the nitrogen containing tungsten silicide layer 202 C.
- the nitrogen containing tungsten layer 202 B is formed to a thickness of about 20 ⁇ 200 ⁇ . Due to the supply of nitrogen, the nitrogen containing tungsten layer 202 B becomes a pure tungsten layer or a tungsten layer containing a trace amount of nitrogen after the annealing.
- a ratio of silicon to tungsten in the nitrogen containing tungsten silicide layer 202 C ranges between about 0.5 and 3.0, and a nitrogen content of the nitrogen containing tungsten silicide layer 202 C ranges from about 10% to about 60%.
- the nitrogen containing tungsten silicide layer 202 C indicates a tungsten silicon nitride layer or a tungsten silicide layer containing a certain content/weight ratio of nitrogen.
- the nitrogen containing tungsten layer 202 B is formed by performing a PVD method, a CVD method, or an ALD method.
- the nitrogen containing titanium layer 202 A and the nitrogen containing tungsten silicide layer 202 C are formed by performing a PVD method.
- the PVD method proceeds with a sputter deposition method or a reactive sputter deposition method.
- the nitrogen containing titanium layer 202 A is formed by performing a sputter deposition method with a titanium sputter target in nitrogen gas ambient.
- the nitrogen containing tungsten layer 202 B is formed by performing a reactive sputter deposition method with a tungsten sputter target in nitrogen gas ambient.
- the nitrogen containing tungsten silicide layer 202 C is formed by performing a reactive sputter deposition method with a tungsten silicide sputter target in nitrogen gas ambient.
- the PVD method such as a reactive sputter deposition method is used to form the nitrogen containing tungsten silicide layer 202 C because the nitrogen containing tungsten silicide layer 202 C is not easily grown over the nitrogen containing tungsten layer 202 B. If the nitrogen containing tungsten silicide layer 202 C is formed by performing a CVD method, the nitrogen containing tungsten silicide layer 202 C is not grown uniformly over the nitrogen containing tungsten layer 202 B, thereby being agglomerated.
- tungsten oxide (WO x ) layer exists over the nitrogen containing tungsten layer 202 B, weakening adhesion of the nitrogen containing tungsten silicide layer 202 C formed by the CVD method.
- performing the reactive sputter deposition method with the tungsten silicide sputter target in the nitrogen gas ambient allows uniform formation of the nitrogen containing tungsten silicide layer 202 C regardless of a bottom layer type.
- Low contact resistance can be obtained when using the nitrogen containing titanium layer 202 A in the second embodiment similar to the titanium layer 22 A in the first embodiment.
- the reason for the low contact resistance is because the nitrogen containing tungsten layer 202 B formed supplies nitrogen to the nitrogen containing titanium layer 202 A, thereby making an upper portion of the nitrogen titanium layer 202 A robust, and simultaneously preventing the agglomeration of Ti—Si bonds.
- the gate stack structure according to the second embodiment of the present invention includes the first conductive layer 201 , the TiN x /WN x /WSi x N y intermediate structure 202 and the second conductive layer 203 .
- the first conductive layer 201 includes polysilicon and the second conductive layer 203 includes tungsten, thereby forming a tungsten polysilicon gate stack structure.
- the TiN x /WN x /WSi x N y intermediate structure 202 is formed in a stack structure including a first metal layer, a second metal layer and a nitrogen containing metal silicide layer.
- the first and second metal layers are metal layers containing a certain content/weight ratio of nitrogen, and the nitrogen containing metal silicide layer contains a certain content/weight ratio of nitrogen.
- the first metal layer is the nitrogen containing titanium layer 202 A.
- the second metal layer is the nitrogen containing tungsten layer 202 B.
- the metal silicide layer is the nitrogen containing tungsten silicide layer 202 C.
- the first nitrogen containing metal layer includes a nitrogen containing tantalum (TaN x ) layer in addition to the nitrogen containing titanium layer
- the second nitrogen containing metal layer includes a nitrogen containing titanium tungsten (TiWN x ) layer in addition to the nitrogen containing tungsten layer
- the nitrogen containing metal silicide layer includes a nitrogen containing titanium silicide (TiSi x N y ) layer or a nitrogen containing tantalum silicide layer (TaSi x N y ) in addition to the nitrogen containing tungsten silicide layer.
- the nitrogen containing tantalum layer is formed by performing a PVD method including sputtering, a CVD method or an ALD method.
- the nitrogen containing titanium tungsten layer is formed by performing a reactive sputter deposition method with a titanium tungsten sputter target in nitrogen gas ambient.
- the nitrogen containing titanium silicide layer and the nitrogen containing tantalum silicide layer are formed by a reactive sputter deposition method with respective titanium silicide and tantalum silicide sputter targets in nitrogen gas ambient.
- the nitrogen containing tantalum layer is formed to a thickness of about 10 ⁇ to 80 ⁇ .
- Each of the nitrogen containing titanium tungsten layer, the nitrogen containing titanium silicide layer and the nitrogen containing tantalum silicide layer is formed to a thickness of about 20 ⁇ to 200 ⁇ , and has a nitrogen content ranging between about 10% and 60%.
- a ratio of titanium to tungsten ranges from about 0.5 to 3.0.
- a ratio of silicon to titanium ranges from about 0.5 to 3.0.
- a ratio of silicon to tantalum ranges from about 0.5 to 3.0.
- the intermediate structure including the nitrogen containing tantalum layer instead of the nitrogen containing titanium layer can have low contact resistance and sheet resistance and simultaneously prevent a polysilicon depletion.
- the intermediate structure according to the second embodiment is formed in three layers, the intermediate structure may further include a nitrogen containing tungsten (WN x ) layer over the nitrogen containing tungsten silicide layer.
- the additionally provided nitrogen containing tungsten layer has a thickness and a nitrogen content substantially the same as the first provided nitrogen containing tungsten layer.
- the multiple layers of the TiN x /WN x /WSi x N y intermediate structure according to the second embodiment include nitrogen.
- the TiN x /WN x /WSi x N y intermediate structure can have the low sheet resistance and contact resistance and reduces the height of the gate stack structure. Also, the TiN x /WN x /WSi x N y intermediate structure can reduce the polysilicon depletion resulting from out-diffusion of impurities such as boron doped in the first conductive layer 201 .
- FIG. 3D illustrates a gate stack structure in accordance with a third embodiment of the present invention.
- the gate stack structure includes a first conductive layer 211 , an intermediate structure 212 and a second conductive layer 213 .
- the first conductive layer 211 includes a polysilicon layer highly doped with a P-type impurity such as boron (B) or an N-type impurity such as phosphorus (P).
- the first conductive layer 211 can also include a polysilicon germanium (Si 1-x Ge x ) layer, where x is in a range of about 0.01 to 1.0, or a silicide layer.
- the silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt.
- the second conductive layer 213 includes a tungsten layer.
- the tungsten layer is formed to a thickness of about 100 ⁇ to 2,000 ⁇ , performing one of a PVD method, a CVD method and an ALD method.
- the PVD method includes a sputter deposition method with a tungsten sputter target.
- the intermediate structure 212 includes a titanium silicide (TiSi x ) layer 212 A, a nitrogen containing titanium (TiN x ) layer 212 B, a nitrogen containing tungsten (WN x ) layer 212 C, and a nitrogen containing tungsten silicide (WSi x N y ) layer 212 D.
- a tantalum silicide layer, a nitrogen containing tantalum layer, and a nitrogen containing titanium tungsten layer can be also formed in addition to the titanium silicide layer, a nitrogen containing titanium layer, and a nitrogen containing tungsten layer, respectively.
- a nitrogen containing titanium silicide layer or a nitrogen containing tantalum silicide layer can be also formed in addition to the nitrogen containing tungsten silicide layer.
- the gate stack structure according to the third embodiment is a resultant structure provided after performing an annealing treatment on the gate stack structures according to the first and second embodiments of the present invention.
- the annealing includes a heat treatment accompanied during various processes (e.g., spacer formation and inter-layer insulation layer formation) performed after forming the gate stack structures.
- the intermediate structure 212 is compared with the intermediate structure 22 with reference to FIGS. 3A and 3D .
- the titanium silicide layer 212 A is formed as the titanium layer 22 A reacts with polysilicon from the first conductive layer 21 , and has a thickness of about 1 ⁇ to 30 ⁇ .
- a ratio of silicon to titanium in the titanium silicide layer 212 A is in a range between about 0.5 and 3.0.
- the nitrogen containing titanium layer 212 B results as the titanium layer 22 A is supplied with nitrogen from the nitrogen containing tungsten layer 22 B.
- a thickness of the nitrogen containing titanium layer 212 B ranges from about 10 ⁇ to 100 ⁇ , and has a ratio of nitrogen to titanium ranging from about 0.7 to 1.3. Compared with the ratio of nitrogen to titanium in the titanium layer 22 A, the ratio of nitrogen to titanium in the nitrogen containing titanium layer 212 B increases from about 0 to about 0.7 to 1.3.
- the nitrogen containing tungsten layer 212 C has a nitrogen content decreased to about 10% or less due to the denudation.
- Reference symbol WN x (D) denotes the denuded nitrogen containing tungsten layer.
- the nitrogen containing tungsten layer 212 C is about 20 ⁇ to 200 ⁇ thick.
- a ratio of nitrogen to tungsten in the nitrogen containing tungsten layer 212 C is in a range between about 0.01 and 0.15. Compared with the ratio of nitrogen to tungsten in the nitrogen containing tungsten layer 22 C illustrated in FIG. 3A , the ratio of nitrogen to tungsten in the nitrogen containing tungsten layer 212 C decreases from the range between about 0.3 and 1.5 to the range between about 0.01 to 0.15.
- the nitrogen containing tungsten silicide layer 212 D has a thickness and a composition substantially the same as the nitrogen containing tungsten silicide layer 22 C.
- the nitrogen containing tungsten silicide layer 212 D has a ratio of silicon to tungsten ranging from about 0.5 to 3.0 and a nitrogen content ranging between about 10% and 60%.
- a thickness of the nitrogen containing tungsten silicide layer 212 D is in a range between about 20 ⁇ and 200 ⁇ .
- the intermediate structure 212 is compared with the intermediate structure 202 with reference to FIGS. 3D and 3C .
- the nitrogen containing titanium layer 202 A is supplied with nitrogen from the nitrogen containing tungsten layer 202 B.
- the nitrogen containing titanium layer 202 A is transformed into the nitrogen containing titanium layer 212 B with a minimum reaction with the titanium silicide layer 212 A.
- a thickness of the titanium silicide layer 212 A ranges from about 1 ⁇ to 30 ⁇
- a thickness of the nitrogen containing titanium layer 212 B ranges from about 10 ⁇ to 100 ⁇ .
- a ratio of nitrogen to titanium in the nitrogen containing titanium layer 212 B ranges between about 0.7 and 1.3. Compared with the nitrogen-to-titanium ratio in the nitrogen containing titanium layer 202 B, the nitrogen-to-titanium ratio in the nitrogen containing titanium layer 212 B increases from the range between about 0.2 to 0.8 to the range between about 0.7 and 1.3.
- the nitrogen containing tungsten layer 212 C has a nitrogen content decreased to about 10% or less due to the denudation.
- the nitrogen containing tungsten layer 212 C is about 20 ⁇ to 200 ⁇ thick.
- a ratio of nitrogen to tungsten in the nitrogen containing tungsten layer 212 C is in a range between about 0.01 and 0.15. Compared with the ratio of nitrogen to tungsten in the nitrogen containing tungsten layer 202 C illustrated in FIG. 3C , the ratio of nitrogen to tungsten in the nitrogen containing tungsten layer 212 C decreases from the range between about 0.3 and 1.5 to the range between about 0.01 to 0.15.
- the nitrogen containing tungsten silicide layer 212 D has a thickness and a composition substantially the same as the nitrogen containing tungsten silicide layer 202 C.
- the nitrogen containing tungsten silicide layer 212 D has a ratio of silicon to tungsten ranging from about 0.5 to 3.0 and a nitrogen content ranging between about 10% and 60%.
- a thickness of the nitrogen containing tungsten silicide layer 212 D is in a range between about 20 ⁇ and 200 ⁇ .
- the gate stack structure according to the third embodiment includes a first intermediate structure and a second intermediate structure.
- the first intermediate structure includes a first metal silicide layer and a first nitrogen containing metal layer
- the second intermediate structure includes a second nitrogen containing metal layer and a second nitrogen containing metal silicide layer.
- the first intermediate structure is formed by stacking the titanium silicide layer 212 A and the nitrogen containing titanium layer 212 B.
- the second intermediate structure is formed by stacking the nitrogen containing tungsten layer 212 C and the nitrogen containing tungsten silicide layer 212 D.
- FIG. 3E illustrates an image of a gate stack structure after an annealing process.
- Like reference numerals represent like elements described in the first to third embodiments. Thus, detailed description thereof is omitted.
- FIG. 4A illustrates a gate stack structure in accordance with a fourth embodiment of the present invention.
- the gate stack structure includes a first conductive layer 31 , an intermediate structure 32 and a second conductive layer 33 .
- the first conductive layer 31 includes a polysilicon layer that is highly doped with a P-type impurity such as boron or an N-type impurity such as phosphorous.
- the first conductive layer 31 can also include a polysilicon germanium layer (Si 1-x Ge x , where x ranges between about 0.01 and 1.0) or a silicide layer.
- the silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt.
- the second conductive layer 33 includes a tungsten layer.
- the tungsten layer is about 100 ⁇ to 2,000 ⁇ thick, and is formed by performing a PVD method, a CVD method, or an ALD method.
- the PVD method includes a sputter deposition method using a tungsten sputter target.
- the intermediate structure 32 includes a titanium layer 32 A and a nitrogen containing tungsten silicide (WSi x N y ) layer 32 B.
- a thickness of the titanium layer 32 A ranges from about 10 ⁇ to about 80 ⁇ .
- the nitrogen containing tungsten silicide layer 32 B has a ratio of silicon to tungsten ranging from about 0.5 to 3.0 and a nitrogen content of about 10% to 60%.
- the nitrogen containing tungsten silicide layer 32 B indicates a tungsten silicon nitride layer) or a tungsten silicide layer containing a certain content/weight ratio of nitrogen.
- the nitrogen containing tungsten silicide layer 32 B is formed to a thickness of about 20 ⁇ to 200 ⁇ .
- the titanium layer 32 A is formed by a PVD method, a CVD method or an ALD method.
- the nitrogen containing tungsten silicide layer 32 B is formed by a PVD method.
- the PVD method proceeds with a sputter deposition method or a reactive sputter deposition method.
- the titanium layer 32 A is formed by performing a sputter deposition method with a titanium sputter target.
- the nitrogen containing tungsten silicide layer 32 B is formed by performing a reactive sputter deposition method with a tungsten silicide sputter target in nitrogen gas ambient.
- the PVD method such as a reactive sputter deposition method is used to form the nitrogen containing tungsten silicide layer 32 B because the nitrogen containing tungsten silicide layer 32 B can be formed uniformly regardless of a bottom layer type.
- the gate stack structure according to the fourth embodiment of the present invention includes the first conductive layer 31 , the Ti/WSi x N y intermediate structure 32 and the second conductive layer 33 .
- the first conductive layer 31 includes polysilicon and the second conductive layer 33 includes tungsten, thereby forming a tungsten polysilicon gate stack structure.
- the Ti/WSI x N y intermediate structure includes a metal layer and a nitrogen containing metal silicide layer.
- the metal layer includes a pure metal layer and the metal silicide layer includes a tungsten silicide layer containing nitrogen.
- the metal layer is the titanium layer 32 A and the metal silicide layer is the nitrogen containing tungsten silicide layer 32 B.
- the multiple-layered intermediate structure according to the fourth embodiment can be also formed in other structures.
- the metal layer includes a tantalum layer in addition to the titanium layer, and the nitrogen containing metal silicide layer includes a nitrogen containing titanium silicide (TiSi x N y ) layer or a nitrogen containing tantalum silicide (TaSi x N y ) layer in addition to the nitrogen containing tungsten silicide layer.
- the tantalum layer is formed by a PVD method including sputter deposition method, a CVD method or an ALD method.
- the nitrogen containing titanium silicide layer is formed by a reactive sputter deposition method with a titanium silicide sputter target in nitrogen gas ambient.
- the nitrogen containing tantalum silicide layer is formed by performing a reactive sputter deposition method with a tantalum silicide sputter target in nitrogen gas ambient.
- the tantalum layer is about 10 ⁇ to 80 ⁇ thick.
- Each of the nitrogen containing titanium silicide layer and the nitrogen containing tantalum silicide layer is formed to a thickness of about 20 ⁇ to 200 ⁇ and has a nitrogen content of about 10% to 60%.
- a ratio of silicon to titanium in the nitrogen containing titanium silicide layer ranges between about 0.5 and 3.0.
- the nitrogen containing tantalum silicide layer has a silicon-to-titanium ratio of about 0.5 to 3.0.
- FIG. 4B illustrates a gate stack structure in accordance with a fifth embodiment of the present invention.
- the illustrated gate stack structure is modified from the gate stack structure according to the second embodiment.
- a nitrogen containing titanium (TiN x ) layer instead of titanium, a nitrogen containing titanium (TiN x ) layer, where x is less than about 1, is used.
- the gate stack structure includes a first conductive layer 301 , an intermediate structure 302 and a second conductive layer 303 .
- the first conductive layer 301 includes a polysilicon layer that is highly doped with a P-type impurity such as boron or an N-type impurity such as phosphorous.
- the first conductive layer 301 can also include a polysilicon germanium layer (Si 1-x Ge x , where x ranges between about 0.01 and 1.0) or a silicide layer.
- the silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt.
- the second conductive layer 303 includes a tungsten layer.
- the tungsten layer is about 100 ⁇ to 2,000 ⁇ thick, and is formed by performing a PVD method, a CVD method, or an ALD method.
- the PVD method includes a sputter deposition method using a tungsten sputter target.
- the intermediate structure 302 includes a nitrogen containing titanium (TiN x ) layer 302 A and a nitrogen containing tungsten silicide (WSi x N y ) layer 302 B.
- the nitrogen containing titanium layer 302 A has a ratio of nitrogen to titanium ranging from about 0.2 to 0.8, and a thickness of about 10 ⁇ to 150 ⁇ .
- the nitrogen containing titanium layer 302 A indicates a titanium nitride layer or a titanium layer containing nitrogen. In the present embodiment, the nitrogen containing titanium layer has a metal property.
- the nitrogen containing tungsten silicide layer 302 B has a ratio of silicon to tungsten ranging from about 0.5 to 3.0 and a nitrogen content of about 10% to 60%.
- the nitrogen containing tungsten silicide layer 302 B indicates a tungsten silicon nitride layer or a tungsten silicide layer containing a certain content/weight ratio of nitrogen.
- the nitrogen containing titanium layer 302 A and the nitrogen containing tungsten silicide layer 302 B are formed by a PVD method.
- the PVD method proceeds with a sputter deposition method or a reactive sputter deposition method.
- the nitrogen containing titanium layer 302 A is formed by a reactive sputter deposition method with a titanium target in nitrogen gas ambient.
- the nitrogen containing tungsten silicide layer 302 B is formed by a reactive sputter deposition method with a tungsten silicide sputter target in nitrogen gas ambient.
- the PVD method such as the above described reactive sputter deposition method is employed to form nitrogen containing tungsten silicide layer 302 B because the PVD method allows uniform formation of the nitrogen containing tungsten silicide layer 302 B regardless of a bottom layer type.
- the gate stack structure according to the fifth embodiment includes the first conductive layer 301 , the TiN x /WSi x N y intermediate structure 302 and the second conductive layer 303 .
- the first conductive layer 302 and the second conductive layer 303 include a polysilicon layer and a tungsten layer, respectively. As a result, a tungsten polysilicon gate stack structure is provided.
- the TiN x /WSi x N y intermediate structure includes a metal layer and a nitrogen containing metal silicide layer.
- the metal layer includes a metal layer containing a certain content/weight ratio of nitrogen
- the metal silicide layer includes a metal silicide layer containing a certain content/weight ratio of nitrogen.
- the metal layer includes the nitrogen containing titanium layer 302 A
- the metal silicide layer includes the nitrogen containing tungsten silicide layer 302 B.
- the multiple-layered intermediate structure according to the fifth embodiment can be formed in other various structures.
- the nitrogen containing metal layer includes a nitrogen containing tantalum (TaN x ) layer in addition to the nitrogen containing titanium layer.
- the nitrogen containing metal silicide layer includes a nitrogen containing titanium silicide (TiSi x N y ) layer or a nitrogen containing tantalum silicide (TaSi x N y ) layer in addition to the nitrogen containing tungsten silicide (WSi x N y ) layer.
- the nitrogen containing tantalum layer is formed by a PVD method including a sputter deposition method, a CVD method or an ALD method.
- the nitrogen containing titanium silicide layer is formed by performing a reactive sputter deposition method with a titanium silicide sputter target in nitrogen gas ambient.
- the nitrogen containing tantalum silicide layer is formed by performing a reactive sputter deposition method with a tantalum silicide sputter target in nitrogen gas ambient.
- the nitrogen containing tantalum layer has a thickness ranging between about 10 ⁇ to 80 ⁇ .
- Each of the nitrogen containing titanium silicide layer and the nitrogen containing tantalum silicide layer is formed to a thickness of about 20 ⁇ to 200 ⁇ , and has a nitrogen content of about 10% to 60%.
- a ratio of silicon to titanium in the nitrogen containing titanium silicide layer ranges between about 0.5 and 3.0.
- the nitrogen containing tantalum silicide layer has a ratio of silicon to tantalum ranging from about 0.5 to 3.0.
- FIG. 4C illustrates a gate stack structure in accordance with a sixth embodiment of the present invention.
- the gate stack structure includes a first conductive layer 311 , an intermediate structure 312 and a second conductive layer 313 .
- the first conductive layer 311 includes a polysilicon layer highly doped with a P-type impurity such as boron (B) or an N-type impurity such as phosphorus (P).
- the first conductive layer 311 can also include a polysilicon germanium (Si 1-x Ge x ) layer, where x is in a range of about 0.01 to 1.0, or a silicide layer.
- the silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt.
- the second conductive layer 313 includes a tungsten layer.
- the tungsten layer is formed to a thickness of about 100 ⁇ to 2,000 ⁇ , performing one of a PVD method, a CVD method and an ALD method.
- the PVD method includes a sputter deposition method with a tungsten sputter target.
- the intermediate structure 312 includes a titanium silicide (TiSi x ) layer 312 A, a nitrogen containing titanium (TiN x ) layer 312 B and a nitrogen containing tungsten silicide (WSi x N y ) layer 312 C.
- TiSi x titanium silicide
- TiN x nitrogen containing titanium
- WSi x N y nitrogen containing tungsten silicide
- the gate stack structure according to the sixth embodiment is a resultant structure provided after performing an annealing treatment on the gate stack structures according to the fourth and fifth embodiments of the present invention.
- the annealing includes a heat treatment accompanied during various processes (e.g., spacer formation and inter-layer insulation layer formation) performed after forming the gate stack structures.
- the nitrogen containing tungsten silicide layer 32 B is formed over the titanium layer 32 A (see FIG. 4A )
- a trace amount of nitrogen in the nitrogen containing tungsten silicide layer 32 B is decomposed in a boundary region between the titanium layer 32 A and the nitrogen containing tungsten silicide layer 32 B.
- FIG. 4C an upper portion of the titanium layer 32 A is transformed into the nitrogen containing titanium layer 312 B, and a bottom portion of the titanium layer 32 A reacts with polysilicon from the first conductive layer 31 to form the titanium silicide layer 312 A.
- a thickness of the titanium silicide layer 312 A ranges from about 1 ⁇ to 30 ⁇ , and a ratio of silicon to titanium therein ranges between about 0.5 and 3.0.
- the nitrogen containing titanium layer 312 B is about 10 ⁇ to 100 ⁇ thick, and has a ratio of nitrogen to titanium in a range between about 0.7 and 1.3.
- the nitrogen containing tungsten silicide layer 312 C has a thickness and a composition substantially the same as the nitrogen containing tungsten silicide layer 32 B.
- the nitrogen containing tungsten silicide layer 312 C has a ratio of silicon to tungsten ranging from about 0.5 to 3.0 and a nitrogen content ranging between about 10% and 60%.
- a thickness of the nitrogen containing tungsten silicide layer 312 C is in a range between about 20 ⁇ and 200 ⁇ .
- the intermediate structure 312 is compared with the intermediate structure 302 with reference to FIGS. 4C and 4B .
- the nitrogen containing titanium layer 302 A is supplied with nitrogen from the nitrogen containing tungsten silicide layer 302 B, thereby being transformed into the nitrogen containing titanium layer 312 B with a minimum reaction the titanium silicide layer 312 A.
- a thickness of the titanium silicide layer 312 A ranges from about 1 ⁇ to 30 ⁇ , and a thickness of the nitrogen containing titanium layer 312 B ranges from about 10 ⁇ to 100 ⁇ .
- a ratio of nitrogen to titanium within the nitrogen containing titanium layer 312 B ranges from about 0.7 to 1.3.
- the nitrogen-to-titanium ratio in the nitrogen containing titanium layer 312 B increases from the range between about 0.2 to 0.8 to the range between about 0.7 and 1.3.
- the nitrogen containing tungsten silicide layer 312 C has a thickness and a composition substantially the same as the nitrogen containing tungsten silicide layer 302 C.
- the nitrogen containing tungsten silicide layer 312 C has a ratio of silicon to tungsten ranging from about 0.5 to 3.0 and a nitrogen content ranging between about 10% and 60%.
- a thickness of the nitrogen containing tungsten silicide layer 312 C is in a range between about 20 ⁇ and 200 ⁇ .
- the gate stack structure according to the sixth embodiment includes a first intermediate structure and a second intermediate structure.
- the first intermediate structure includes a metal silicide layer and a nitrogen containing metal layer
- the second intermediate structure includes a nitrogen containing metal silicide layer.
- the first intermediate structure is formed by stacking the titanium silicide layer 312 A and the nitrogen containing titanium layer 312 B.
- the second intermediate structure includes the nitrogen containing tungsten silicide layer 312 C.
- FIG. 5A illustrates a gate stack structure in accordance with a seventh embodiment of the present invention.
- the gate stack structure includes a first conductive layer 41 , an intermediate structure 42 and a second conductive layer 43 .
- the first conductive layer 41 includes a polysilicon layer that is highly doped with a P-type impurity such as boron or an N-type impurity such as phosphorous.
- the first conductive layer 41 can also include a polysilicon germanium layer (Si 1-x Ge x , where x ranges between about 0.01 and 1.0) or a silicide layer.
- the silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt.
- the second conductive layer 43 includes a tungsten layer.
- the tungsten layer is about 100 ⁇ to 2,000 ⁇ thick, and is formed by performing a PVD method, a CVD method, or an ALD method.
- the PVD method includes a sputter deposition method using a tungsten sputter target.
- the intermediate structure 42 includes a titanium layer 42 A, a nitrogen containing tungsten silicide (WSi x N y ) layer 42 B, and a nitrogen containing tungsten (WN x ) layer 42 C.
- a thickness of the titanium layer 42 A ranges from about 10 ⁇ to about 80 ⁇ .
- the nitrogen containing tungsten silicide layer 42 B has a ratio of silicon to tungsten ranging from about 0.5 to 3.0 and a nitrogen content of about 10% to 60%.
- the nitrogen containing tungsten silicide layer 42 B indicates a tungsten silicon nitride layer or a tungsten silicide layer containing a certain content/weight ratio of nitrogen.
- the nitrogen containing tungsten silicide layer 32 B is formed to a thickness of about 20 ⁇ to 200 ⁇ .
- a ratio of nitrogen to tungsten in the nitrogen containing tungsten layer 42 C ranges between about 0.3 and 1.5.
- the nitrogen containing tungsten layer 42 C indicates a tungsten nitride layer or a tungsten layer containing a certain content/weight ratio of nitrogen.
- a thickness of the nitrogen containing tungsten layer 42 C ranges from about 20 ⁇ to 200 ⁇ .
- the nitrogen containing tungsten layer 42 C supplies nitrogen to the nitrogen containing tungsten silicide layer 42 B.
- the nitrogen containing tungsten layer 42 C becomes a pure tungsten layer with no nitrogen or a tungsten layer containing a trace amount of nitrogen.
- the titanium layer 42 A and the nitrogen containing tungsten layer 42 C are formed by performing a PVD method, a CVD method, or an ALD method.
- the nitrogen containing tungsten silicide layer 42 B is formed by performing a PVD method.
- the PVD method proceeds with a sputter deposition method or a reactive sputter deposition method.
- the titanium layer 42 A is formed by performing a sputter deposition method with a titanium sputter target.
- the nitrogen containing tungsten layer 42 C is formed by performing a reactive sputter deposition method with a tungsten sputter target in nitrogen gas ambient.
- the nitrogen containing tungsten silicide layer 42 B is formed by performing a reactive sputter deposition method with a tungsten silicide sputter target in nitrogen gas ambient.
- the PVD method such as a reactive sputter deposition method is used to form the nitrogen containing tungsten silicide layer 42 B because the above described reactive sputter deposition method with the tungsten silicide sputter target in the nitrogen gas ambient allows uniform formation of the nitrogen containing tungsten silicide layer 42 B regardless of a bottom layer type.
- the gate stack structure according to the seventh embodiment of the present invention includes the first conductive layer 41 , the Ti/WSi x N y /WN x intermediate structure 42 and the second conductive layer 43 .
- the first conductive layer 41 includes polysilicon and the second conductive layer 43 includes tungsten, thereby forming a tungsten polysilicon gate stack structure.
- the Ti/WSI x N y /WN x intermediate structure includes a first metal layer, a nitrogen containing metal silicide layer and a second metal layer.
- the first metal layer includes a pure metal layer.
- the second metal layer includes a nitrogen containing metal layer.
- the metal silicide layer includes a nitrogen containing metal silicide layer.
- the first metal layer is the titanium layer 42 A.
- the second metal layer is the nitrogen containing tungsten layer 42 C.
- the metal silicide layer is the nitrogen containing tungsten silicide layer 42 B.
- the multiple-layered intermediate structure according to the seventh embodiment can be also formed in other structures.
- the first metal layer includes a tantalum layer in addition to the titanium layer.
- the second metal layer includes a nitrogen containing titanium tungsten (TiWN x ) layer in addition to the nitrogen containing tungsten layer.
- the metal silicide layer includes a nitrogen containing titanium silicide (TiSi x N y ) layer or a nitrogen containing tantalum silicide (TaSi x N y ) layer in addition to the nitrogen containing tungsten silicide layer.
- the tantalum layer is formed by a PVD method including sputter deposition method, a CVD method or an ALD method.
- the nitrogen containing titanium tungsten layer is formed by a reactive sputtering with a titanium tungsten sputter target in nitrogen gas ambient.
- the nitrogen containing titanium silicide layer is formed by a reactive sputter deposition method with a titanium silicide sputter target in nitrogen gas ambient.
- the nitrogen containing tantalum silicide layer is formed by performing a reactive sputter deposition method with a tantalum silicide sputter target in nitrogen gas ambient.
- the tantalum layer is about 10 ⁇ to 80 ⁇ thick.
- Each of the nitrogen containing titanium tungsten layer and the nitrogen containing tantalum silicide layer is formed to a thickness of about 20 ⁇ to 200 ⁇ and has a nitrogen content of about 10% to 60%.
- the nitrogen containing titanium tungsten layer has a ratio of titanium to tungsten ranging between about 0.5 and 3.0.
- a ratio of silicon to titanium in the nitrogen containing titanium silicide layer ranges between about 0.5 and 3.0.
- the nitrogen containing tantalum silicide layer has a silicon-to-titanium ratio of about 0.5 to 3.0.
- FIG. 5B illustrates a gate stack structure in accordance with an eighth embodiment of the present invention.
- the gate stack structure includes a first conductive layer 401 , an intermediate structure 402 and a second conductive layer 403 .
- the first conductive layer 401 includes a polysilicon layer that is highly doped with a P-type impurity such as boron or an N-type impurity such as phosphorous.
- the first conductive layer 401 can also include a polysilicon germanium layer (Si 1-x Ge x , where x ranges between about 0.01 and 1.0) or a silicide layer.
- the silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt.
- the second conductive layer 403 includes a tungsten layer.
- the tungsten layer is about 100 ⁇ to 2,000 ⁇ thick, and is formed by performing a PVD method, a CVD method, or an ALD method.
- the PVD method includes a sputter deposition method using a tungsten sputter target.
- the intermediate structure 402 includes a nitrogen containing titanium (TiN x ) layer 402 A, a nitrogen containing tungsten silicide (WSi x N y ) layer 402 B and a nitrogen containing tungsten (WN x ) layer 402 C.
- the nitrogen containing titanium layer 402 A has a certain ratio of nitrogen to titanium, for instance, in a range of about 0.2 to 0.8.
- the nitrogen containing titanium layer 402 A is formed to a thickness of about 10 ⁇ 150 ⁇ .
- the nitrogen containing titanium layer 402 A also includes a titanium nitride layer.
- a ratio of silicon to tungsten in the nitrogen containing tungsten silicide layer 402 B ranges between about 0.5 and 3.0, and a nitrogen content of the nitrogen containing tungsten silicide layer 402 B ranges from about 10% to 60%.
- the nitrogen containing tungsten silicide layer 402 B also includes a tungsten silicon nitride layer or a tungsten silicide layer containing a certain content/weight ratio of nitrogen.
- the nitrogen containing tungsten layer 402 C has a certain ratio of nitrogen to tungsten, for instance, in a range of about 0.3 to 1.5.
- the nitrogen containing tungsten layer 402 C indicates a tungsten nitride layer or a tungsten layer containing a certain content/weight ratio of nitrogen.
- the nitrogen containing tungsten layer 402 C supplies nitrogen to the nitrogen containing tungsten silicide layer 402 B.
- the nitrogen containing tungsten layer 402 C is formed to a thickness of about 20 ⁇ 200 ⁇ . Due to the supply of nitrogen, the nitrogen containing tungsten layer 402 C becomes a pure tungsten layer or a tungsten layer containing a trace amount of nitrogen after the annealing.
- the nitrogen containing tungsten layer 402 C is formed by performing a PVD method, a CVD method, or an ALD method.
- the nitrogen containing titanium layer 402 A and the nitrogen containing tungsten silicide layer 402 B are formed by performing a PVD method.
- the PVD method proceeds with a sputter deposition method or a reactive sputter deposition method.
- the nitrogen containing titanium layer 402 A is formed by performing a sputter deposition method with a titanium sputter target in nitrogen gas ambient.
- the nitrogen containing tungsten layer 402 C is formed by performing a reactive sputter deposition method with a tungsten sputter target in nitrogen gas ambient.
- the nitrogen containing tungsten silicide layer 402 B is formed by performing a reactive sputter deposition method with a tungsten silicide sputter target in nitrogen gas ambient.
- the PVD method such as a reactive sputter deposition method is used to form the nitrogen containing tungsten silicide layer 402 B because the nitrogen containing tungsten silicide layer 402 B can be formed uniformly regardless of a bottom layer type.
- the gate stack structure according to the eighth embodiment of the present invention includes the first conductive layer 401 , the TiN x /WSi x N y /WN x intermediate structure 402 and the second conductive layer 403 .
- the first conductive layer 401 includes polysilicon and the second conductive layer 403 includes tungsten, thereby forming a tungsten polysilicon gate stack structure.
- the TiN x /WSi x N y /WN x /intermediate structure 402 is formed in a stack structure including a first metal layer, a nitrogen containing metal silicide layer and a second metal layer.
- the first and second metal layers are nitrogen containing metal layers
- the metal silicide layer is a metal silicide layer containing nitrogen.
- the first metal layer is the nitrogen containing titanium layer 402 A.
- the second metal layer is the nitrogen containing tungsten layer 402 C.
- the metal silicide layer is a nitrogen containing tungsten silicide layer 402 B.
- the first nitrogen containing metal layer includes a nitrogen containing tantalum layer in addition to the nitrogen containing titanium layer.
- the second nitrogen containing metal layer includes a nitrogen containing titanium tungsten layer in addition to the nitrogen containing tungsten layer.
- the nitrogen containing metal silicide layer includes a nitrogen containing titanium silicide layer or a nitrogen containing tantalum silicide layer in addition to the nitrogen containing tungsten silicide layer.
- the nitrogen containing tantalum layer is formed by performing a PVD method including sputtering, a CVD method or an ALD method.
- the nitrogen containing titanium tungsten layer is formed by performing a reactive sputter deposition method with a titanium tungsten sputter target in nitrogen gas ambient.
- the nitrogen containing titanium silicide layer and the nitrogen containing tantalum silicide layer are formed by a reactive sputter deposition method with respective titanium silicide and tantalum silicide sputter targets in nitrogen gas ambient.
- the nitrogen containing tantalum layer is formed to a thickness of about 10 ⁇ to 80 ⁇ .
- Each of the nitrogen containing titanium tungsten layer, the nitrogen containing titanium silicide layer and the nitrogen containing tantalum silicide layer is formed to a thickness of about 20 ⁇ to 200 ⁇ , and has a nitrogen content ranging between about 10% and 60%.
- a ratio of titanium to tungsten ranges from about 0.5 to 3.0.
- a ratio of silicon to titanium ranges from about 0.5 to 3.0.
- a ratio of silicon to tantalum ranges from about 0.5 to 3.0.
- FIG. 5C illustrates a gate stack structure in accordance with a ninth embodiment of the present invention.
- the gate stack structure includes a first conductive layer 411 , an intermediate structure 412 and a second conductive layer 413 .
- the first conductive layer 411 includes a polysilicon layer highly doped with a P-type impurity such as boron (B) or an N-type impurity such as phosphorus (P).
- the first conductive layer 411 can also include a polysilicon germanium (Si 1-x Ge x ) layer, where x is in a range of about 0.01 to 1.0, or a silicide layer.
- the silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt.
- the second conductive layer 413 includes a tungsten layer.
- the tungsten layer is formed to a thickness of about 100 ⁇ to 2,000 ⁇ , performing one of a PVD method, a CVD method and an ALD method.
- the PVD method includes a sputter deposition method with a tungsten sputter target.
- the intermediate structure 412 includes a titanium silicide (TiSi x ) layer 412 A, a nitrogen containing titanium (TiN x ) layer 412 B, a nitrogen containing tungsten silicide (WSi x N y ) layer 412 C, and a nitrogen containing tungsten (WN x ) layer 412 D.
- the intermediate structure 412 can be formed in various structures according to the selected materials described in the seventh and eighth embodiments of the present invention.
- the gate stack structure according to the ninth embodiment is a resultant structure provided after performing an annealing treatment on the gate stack structures according to the seventh and eighth embodiments of the present invention.
- the annealing includes a heat treatment accompanied during various processes (e.g., spacer formation and inter-layer insulation layer formation) performed after forming the gate stack structures.
- the intermediate structure 412 is compared with the intermediate structure 42 with reference to FIGS. 5C and 5A .
- the titanium silicide layer 412 A is formed as the titanium layer 42 A reacts with polysilicon from the first conductive layer 41 , and has a thickness of about 1 ⁇ to 30 ⁇ .
- a ratio of silicon to titanium in the titanium silicide layer 212 A is in a range between about 0.5 and 3.0.
- the nitrogen containing titanium layer 412 B results as the titanium layer 42 A is supplied with nitrogen from the nitrogen containing tungsten layer 42 B.
- a thickness of the nitrogen containing titanium layer 412 B ranges from about 10 ⁇ to 100 ⁇ , and has a ratio of nitrogen to titanium ranging from about 0.7 to 1.3. Compared with the ratio of nitrogen to titanium in the titanium layer 42 A, the ratio of nitrogen to titanium in the nitrogen containing titanium layer 412 B increases from about 0 to about 0.7 to 1.3.
- the nitrogen containing tungsten silicide layer 412 C has a thickness and a composition substantially the same as the nitrogen containing tungsten silicide layer 42 C.
- the nitrogen containing tungsten silicide layer 412 C has a ratio of silicon to tungsten ranging from about 0.5 to 3.0 and a nitrogen content ranging between about 10% and 60%.
- a thickness of the nitrogen containing tungsten silicide layer 412 C is in a range between about 20 ⁇ and 200 ⁇ .
- the nitrogen containing tungsten layer 412 D has a nitrogen content decreased to about 10% or less due to the denudation.
- Reference symbol WN x (D) denotes the denuded nitrogen containing tungsten layer.
- the nitrogen containing tungsten layer 412 D is about 20 ⁇ to 200 ⁇ thick.
- a ratio of nitrogen to tungsten in the nitrogen containing tungsten layer 412 D is in a range between about 0.01 and 0.15. Compared with the ratio of nitrogen to tungsten in the nitrogen containing tungsten layer 42 C illustrated in FIG. 5A , the ratio of nitrogen to tungsten in the nitrogen containing tungsten layer 412 D decreases from the range between about 0.3 and 1.5 to the range between about 0.01 to 0.15.
- the nitrogen containing tungsten silicide layer 42 B is formed over the titanium layer 42 A (see FIG. 5A )
- a trace amount of nitrogen in the nitrogen containing tungsten silicide layer 42 B is decomposed in a boundary region between the titanium layer 42 A and the nitrogen containing tungsten silicide layer 42 B.
- FIG. 5C an upper portion of the titanium layer 42 A is transformed into the nitrogen containing titanium layer 412 B, and a bottom portion of the titanium layer 42 A reacts with polysilicon from the first conductive layer 41 to form the titanium silicide layer 412 A.
- the intermediate structure 412 is compared with the intermediate structure 402 with reference to FIGS. 5C and 5B .
- the nitrogen containing titanium layer 402 A is transformed into the nitrogen containing titanium layer 412 B with a minimum reaction with the titanium silicide layer 412 A.
- a thickness of the titanium silicide layer 412 A ranges from about 1 ⁇ to 30 ⁇ , and a thickness of the nitrogen containing titanium layer 412 B ranges from about 10 ⁇ to 100 ⁇ .
- a ratio of nitrogen to titanium in the nitrogen containing titanium layer 412 B ranges between about 0.7 and 1.3.
- the nitrogen containing tungsten silicide layer 412 C has a thickness and composition substantially the same as the nitrogen containing tungsten silicide layer 42 B.
- a ratio of silicon to tungsten in the nitrogen containing tungsten silicide layer 412 C ranges from about 0.5 to 3.0.
- the nitrogen containing tungsten silicide layer 412 C has a nitrogen content ranging from about 10% to 60%, and is formed to a thickness of about 20 ⁇ to 200 ⁇ .
- the nitrogen containing tungsten layer 412 D After the annealing, the nitrogen containing tungsten layer 412 D has a nitrogen content decreased to about 10% or less due to the denudation.
- the nitrogen containing tungsten layer 412 D is about 20 ⁇ to 200 ⁇ thick.
- a ratio of nitrogen to tungsten in the nitrogen containing tungsten layer 412 D is in a range between about 0.01 and 0.15.
- the gate stack structure according to the ninth embodiment includes a first intermediate structure and a second intermediate structure.
- the first intermediate structure includes a first metal silicide layer and a first nitrogen containing metal layer
- the second intermediate structure includes a second nitrogen containing metal layer and a nitrogen containing metal silicide layer.
- the first intermediate structure is formed by stacking the titanium silicide layer 412 A and the nitrogen containing titanium layer 412 B.
- the second intermediate structure is formed by stacking the nitrogen containing tungsten silicide layer 412 C and the nitrogen containing tungsten layer 412 C.
- FIG. 6A illustrates a gate stack structure in accordance with a tenth embodiment of the present invention.
- the gate stack structure includes a first conductive layer 51 , an intermediate structure 52 and a second conductive layer 53 .
- the first conductive layer 51 includes a polysilicon layer that is highly doped with a P-type impurity such as boron or an N-type impurity such as phosphorous.
- the first conductive layer 51 can also include a polysilicon germanium layer (Si 1-x Ge x , where x ranges between about 0.01 and 1.0) or a silicide layer.
- the silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt.
- the second conductive layer 53 includes a tungsten layer.
- the tungsten layer is about 100 ⁇ to 2,000 ⁇ thick, and is formed by performing a PVD method, a CVD method, or an ALD method.
- the PVD method includes a sputter deposition method using a tungsten sputter target.
- the intermediate structure 52 includes a titanium (Ti) layer 52 A, a first nitrogen containing tungsten (WN x ) layer 52 B, and a nitrogen containing tungsten silicide (WSi x N y ) layer 52 C, and a second nitrogen containing tungsten (WN x ) layer 52 D.
- a thickness of the titanium layer 52 A ranges from about 10 ⁇ to about 80 ⁇ .
- a ratio of nitrogen to tungsten in each of the first and second nitrogen containing tungsten layer 52 B and 52 D ranges between about 0.3 and 1.5.
- Each of the first and second nitrogen containing tungsten layers identifies a tungsten nitride layer or a tungsten layer containing a certain content/weight ratio of nitrogen.
- the first and second nitrogen containing tungsten layers 52 B and 52 D supply nitrogen to the nitrogen containing tungsten silicide layer 52 C.
- Each of the first and second nitrogen containing tungsten layers 52 B and 52 D has a thickness of about 20 ⁇ to 200 ⁇ . Due to the supply of nitrogen to the nitrogen containing tungsten silicide layer 52 C, after a subsequent annealing treatment, the first and second nitrogen containing tungsten layers 52 B and 52 D each become a pure tungsten layer or a tungsten layer containing a trace amount of nitrogen.
- a ratio of silicon to tungsten in the nitrogen containing tungsten silicide layer 52 C ranges between about 0.5 and 3.0, and a nitrogen content of the nitrogen containing tungsten silicide layer 52 C ranges from about 10% to about 60%.
- the nitrogen containing tungsten silicide layer 52 C indicates a tungsten silicon nitride layer or a tungsten silicide layer containing a certain content/weight ratio of nitrogen.
- the nitrogen containing tungsten silicide layer 52 C is formed to a thickness ranging from about 20 ⁇ to about 200 ⁇ .
- the titanium layer 52 A and the first and second nitrogen containing tungsten layers 52 B and 52 D are formed by performing a PVD method, a CVD method, or an ALD method.
- the nitrogen containing tungsten silicide layer 52 C is formed by performing a PVD method.
- the PVD method proceeds with a sputter deposition method or a reactive sputter deposition method.
- the titanium layer 52 A is formed by performing a sputter deposition method with a titanium sputter target.
- the first and second nitrogen containing tungsten layer 52 B and 52 D are formed by performing a reactive sputter deposition method with a tungsten sputter target in nitrogen gas ambient.
- the nitrogen containing tungsten silicide layer 52 C is formed by performing a reactive sputter deposition method with a tungsten silicide sputter target in nitrogen gas ambient.
- the PVD method such as a reactive sputter deposition method is used to form the nitrogen containing tungsten silicide layer 502 C because the nitrogen containing tungsten silicide layer 502 C can be formed uniformly regardless of a bottom layer type.
- the gate stack structure according to the tenth embodiment includes the first conductive layer 51 , the Ti/WN x /WSi x N y /WN x intermediate structure 52 and the second conductive layer 53 .
- the first conductive layer 51 and the second conductive layer 53 include respectively a polysilicon layer and a tungsten layer, thereby forming a tungsten polysilicon gate stack structure.
- the Ti/WN x /WSi x N y /WN x intermediate structure 52 includes a first metal layer, a second metal layer, a nitrogen containing metal silicide layer, and a third metal layer.
- the first metal layer includes a pure metal layer, while the second and third metal layers include nitrogen containing metal layers.
- the nitrogen containing metal silicide layer includes a metal silicide layer containing a certain content/weight ratio of nitrogen.
- the first metal layer is the titanium layer 52 A
- the second and third metal layers are the first and second nitrogen containing tungsten layers 52 B and 52 D, respectively.
- the metal silicide layer is the nitrogen containing tungsten silicide layer 52 C.
- the first metal layer includes a tantalum layer in addition to the titanium layer.
- the second and third metal layers include substantially the same material, for instance, a nitrogen containing titanium tungsten layer in addition to the nitrogen containing tungsten layer.
- the nitrogen containing metal silicide layer includes a nitrogen containing titanium silicide layer or a nitrogen containing tantalum silicide layer in addition to the nitrogen containing tungsten silicide layer.
- the tantalum layer is formed by performing a PVD method including sputtering, a CVD method or an ALD method.
- the nitrogen containing titanium tungsten layer is formed by performing a reactive sputter deposition method with a titanium tungsten sputter target in nitrogen gas ambient.
- the nitrogen containing titanium silicide layer and the nitrogen containing tantalum silicide layer are formed by a reactive sputter deposition method with respective titanium silicide and tantalum silicide sputter targets in nitrogen gas ambient.
- the tantalum layer is formed to a thickness of about 10 ⁇ to 80 ⁇ .
- Each of the nitrogen containing titanium tungsten layer, the nitrogen containing titanium silicide layer and the nitrogen containing tantalum silicide layer is formed to a thickness of about 20 ⁇ to 200 ⁇ , and has a nitrogen content ranging between about 10% and 60%.
- a ratio of titanium to tungsten ranges from about 0.5 to 3.0.
- a ratio of silicon to titanium ranges from about 0.5 to 3.0.
- a ratio of silicon to tantalum ranges from about 0.5 to 3.0.
- FIG. 6B illustrates a gate stack structure in accordance with an eleventh embodiment of the present invention.
- the gate stack structure includes a first conductive layer 501 , an intermediate structure 502 and a second conductive layer 503 .
- the first conductive layer 501 includes a polysilicon layer that is highly doped with a P-type impurity such as boron or an N-type impurity such as phosphorous.
- the first conductive layer 501 can also include a polysilicon germanium layer (Si 1-x Ge x , where x ranges between about 0.01 and 1.0) or a silicide layer.
- the silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt.
- the second conductive layer 503 includes a tungsten layer.
- the tungsten layer is about 100 ⁇ to 2,000 ⁇ thick, and is formed by performing a PVD method, a CVD method, or an ALD method.
- the PVD method includes a sputter deposition method using a tungsten sputter target.
- the intermediate structure 502 includes a nitrogen containing titanium (TiN x ) layer 502 A, a first nitrogen containing tungsten (WN x ) layer 502 B, a nitrogen containing tungsten silicide (WSi x N y ) layer 502 C, and a second nitrogen containing tungsten (WN x ) layer 502 D.
- the nitrogen containing titanium layer 502 A has a certain ratio of nitrogen to titanium, for instance, in a range of about 0.2 to 0.8, and is formed to a thickness of about 10 ⁇ 150 ⁇ .
- the nitrogen containing titanium layer 502 A indicates a titanium nitride layer or a titanium layer containing a certain content/weight ratio of nitrogen.
- Each of the first and second nitrogen containing tungsten layers 502 B and 502 D has a certain ratio of nitrogen to tungsten, for instance, in a range of about 0.3 to 1.5.
- the first and second nitrogen containing tungsten layers 502 B and 502 D each also include a tungsten nitride layer.
- the first and second nitrogen containing tungsten layers 502 B and 502 D supply nitrogen to the nitrogen containing titanium layer 502 A and the nitrogen containing tungsten silicide layer 502 C.
- Each of the first and second nitrogen containing tungsten layers 502 B and 502 D is formed to a thickness of about 20 ⁇ 200 ⁇ . Due to the supply of nitrogen, the first and second nitrogen containing tungsten layer 502 B and 502 D become pure tungsten layers or tungsten layers containing a trace amount of nitrogen after the annealing.
- a ratio of silicon to tungsten in the nitrogen containing tungsten silicide layer 502 C ranges between about 0.5 and 3.0, and a nitrogen content of the nitrogen containing tungsten silicide layer 502 C ranges from about 10% to about 60%.
- the nitrogen containing tungsten silicide layer 502 C also includes a tungsten silicon nitride layer.
- the nitrogen containing tungsten silicide layer 502 C has a thickness of about 20 ⁇ to 200 ⁇ .
- the first and second nitrogen containing tungsten layers 502 B and 502 D are formed by performing a PVD method, a CVD method, or an ALD method.
- the nitrogen containing titanium layer 502 A and the nitrogen containing tungsten silicide layer 502 C are formed by performing a PVD method.
- the PVD method proceeds with a sputter deposition method or a reactive sputter deposition method.
- the nitrogen containing titanium layer 502 A is formed by performing a sputter deposition method with a titanium sputter target in nitrogen gas ambient.
- the first and second nitrogen containing tungsten layers 502 B and 502 D each are formed by performing a reactive sputter deposition method with a tungsten sputter target in nitrogen gas ambient.
- the nitrogen containing tungsten silicide layer 502 C is formed by performing a reactive sputter deposition method with a tungsten silicide sputter target in nitrogen gas ambient.
- the PVD method such as a reactive sputter deposition method is used to form the nitrogen containing tungsten silicide layer 502 C because the nitrogen containing tungsten silicide layer 502 C can be formed uniformly regardless of a bottom layer type.
- the gate stack structure according to the eleventh embodiment of the present invention includes the first conductive layer 501 , the TiN x /WN x /WSi x N y /WN x intermediate structure 502 and the second conductive layer 503 .
- the first conductive layer 501 includes polysilicon and the second conductive layer 503 includes tungsten, thereby forming a tungsten polysilicon gate stack structure.
- the TiN x /WN x /WSi x N y /WN x intermediate structure 502 is formed in a stack structure including a first metal layer, a second metal layer, a nitrogen containing metal silicide layer, and a third metal layer.
- the first, second and third metal layers are nitrogen containing metal layers, and the nitrogen containing metal silicide layer contains a certain content/weight ratio of nitrogen.
- the first metal layer is the nitrogen containing titanium layer 502 A
- the second and third metal layers are the first and second nitrogen containing tungsten layers 502 B and 502 D, respectively.
- the metal silicide layer is the nitrogen containing tungsten silicide layer 502 C.
- the first metal layer includes a nitrogen containing tantalum (TaN x ) layer in addition to the nitrogen containing titanium layer.
- the second and third metal layers include substantially the same material, for instance, a nitrogen containing titanium tungsten (TiWN x ) layer in addition to the nitrogen containing tungsten layer.
- the nitrogen containing metal silicide layer includes a nitrogen containing titanium silicide (TiSi x N y ) layer or a nitrogen containing tantalum silicide layer (TaSi x N y ) in addition to the nitrogen containing tungsten silicide layer.
- the nitrogen containing tantalum layer is formed by performing a PVD method including sputtering, a CVD method or an ALD method.
- the nitrogen containing titanium tungsten layer is formed by performing a reactive sputter deposition method with a titanium tungsten sputter target in nitrogen gas ambient.
- the nitrogen containing titanium silicide layer and the nitrogen containing tantalum silicide layer are formed by a reactive sputter deposition method with respective titanium silicide and tantalum silicide sputter targets in nitrogen gas ambient.
- the nitrogen containing tantalum layer is formed to a thickness of about 10 ⁇ to 80 ⁇ .
- Each of the nitrogen containing titanium tungsten layer, the nitrogen containing titanium silicide layer and the nitrogen containing tantalum silicide layer is formed to a thickness of about 20 ⁇ to 200 ⁇ , and has a nitrogen content ranging between about 10% and 60%.
- a ratio of titanium to tungsten ranges from about 0.5 to 3.0.
- a ratio of silicon to titanium ranges from about 0.5 to 3.0.
- a ratio of silicon to tantalum ranges from about 0.5 to 3.0.
- FIG. 6C illustrates a gate stack structure in accordance with a twelfth embodiment of the present invention.
- the gate stack structure includes a first conductive layer 511 , an intermediate structure 512 and a second conductive layer 513 .
- the first conductive layer 511 includes a polysilicon layer highly doped with a P-type impurity such as boron (B) or an N-type impurity such as phosphorus (P).
- the first conductive layer 511 can also include a polysilicon germanium (Si 1-x Ge x ) layer, where x is in a range of about 0.01 to 1.0, or a silicide layer.
- the silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt.
- the second conductive layer 513 includes a tungsten layer.
- the tungsten layer is formed to a thickness of about 100 ⁇ to 2,000 ⁇ , performing one of a PVD method, a CVD method and an ALD method.
- the PVD method includes a sputter deposition method with a tungsten sputter target.
- the intermediate structure 512 includes a titanium silicide (TiSi x ) layer 512 A, a nitrogen containing titanium (TiN x ) layer 212 B, a first nitrogen containing tungsten (WN x ) layer 512 C, a nitrogen containing tungsten silicide (WSi x N y ) layer 512 D, and a second nitrogen containing tungsten layer 512 E.
- TiSi x titanium silicide
- TiN x nitrogen containing titanium
- WN x nitrogen containing tungsten
- WSi x N y nitrogen containing tungsten silicide
- the gate stack structure according to the twelfth embodiment is a resultant structure provided after performing an annealing treatment on the gate stack structures according to the tenth and eleventh embodiments of the present invention.
- the annealing includes a heat treatment accompanied during various processes (e.g., spacer formation and inter-layer insulation layer formation) performed after forming the gate stack structures.
- the intermediate structure 512 is compared with the intermediate structure 52 with reference to FIGS. 6C and 6A .
- the titanium silicide layer 512 A is formed as the titanium layer 52 A reacts with polysilicon from the first conductive layer 51 , and has a thickness of about 1 ⁇ to 30 ⁇ .
- a ratio of silicon to titanium in the titanium silicide layer 512 A is in a range between about 0.5 and 3.0.
- the nitrogen containing titanium layer 512 B is provided as the titanium layer 52 A is supplied with nitrogen from the titanium layer 52 A.
- a thickness of the nitrogen containing titanium layer 512 B ranges from about 10 ⁇ to 100 ⁇ , and has a ratio of nitrogen to titanium ranging from about 0.7 to 1.3.
- each of the first and second nitrogen containing tungsten layers 512 C and 512 E has a nitrogen content decreased to about 10% or less due to the denudation.
- Reference symbol WN x (D) denotes the denuded nitrogen containing tungsten layer.
- the first and second nitrogen containing tungsten layers 512 C and 512 E each are about 20 ⁇ to 200 ⁇ thick.
- a ratio of nitrogen to tungsten in each of the first and second nitrogen containing tungsten layers 512 C and 512 E is in a range between about 0.01 and 0.15.
- the nitrogen containing tungsten silicide layer 512 D has a thickness and a composition substantially the same as the nitrogen containing tungsten silicide layer 52 C.
- the nitrogen containing tungsten silicide layer 512 D has a ratio of silicon to tungsten ranging from about 0.5 to 3.0 and a nitrogen content of about 10% and 60%.
- a thickness of the nitrogen containing tungsten silicide layer 512 D is in a range between about 20 ⁇ and 200 ⁇ .
- the intermediate structure 512 is compared with the intermediate structure 502 with reference to FIGS. 6C and 6B .
- the nitrogen containing titanium layer 502 A is supplied with nitrogen from the nitrogen containing tungsten layer 502 B.
- the nitrogen containing titanium layer 502 A is transformed into the nitrogen containing titanium layer 512 B with a minimum reaction with the titanium silicide layer 512 A.
- a thickness of the titanium silicide layer 512 A ranges from about 1 ⁇ to 30 ⁇
- a thickness of the nitrogen containing titanium layer 512 B ranges from about 10 ⁇ to 100 ⁇ .
- a ratio of nitrogen to titanium in the nitrogen containing titanium layer 512 B ranges between about 0.7 and 1.3.
- each of the first and second nitrogen containing tungsten layers 512 C and 512 E has a nitrogen content decreased to about 10% or less as the first and second nitrogen containing tungsten layers 502 B and 502 D are denuded.
- the first and second nitrogen containing tungsten layers 512 C and 512 E each are about 20 ⁇ to 200 ⁇ thick.
- a ratio of nitrogen to tungsten in each of the first and second nitrogen containing tungsten layers 512 C and 512 E is in a range between about 0.01 and 0.15.
- the nitrogen containing tungsten silicide layer 512 D has a thickness and a composition substantially the same as the nitrogen containing tungsten silicide layer 502 C.
- the nitrogen containing tungsten silicide layer 512 D has a ratio of silicon to tungsten ranging from about 0.5 to 3.0 and a nitrogen content of about 10% and 60%.
- a thickness of the nitrogen containing tungsten silicide layer 512 D is in a range between about 20 ⁇ and 200 ⁇ .
- the gate stack structure according to the twelfth embodiment includes a first intermediate structure and a second intermediate structure.
- the first intermediate structure includes a metal silicide layer and a first nitrogen containing metal layer
- the second intermediate structure includes a second nitrogen containing metal layer, a nitrogen containing metal silicide layer, and a third nitrogen containing metal layer.
- the first intermediate structure is formed by stacking the titanium silicide layer 512 A and the nitrogen containing titanium layer 512 B.
- the second intermediate structure is formed by stacking the nitrogen containing tungsten layer 512 C, the nitrogen containing tungsten silicide layer 512 D, and the nitrogen containing tungsten layer 512 E.
- Each of the intermediate structures according to the first to twelfth embodiments of the present invention includes a nitrogen containing metal silicide layer such as a nitrogen containing tungsten silicide layer and also multiple thin layers including titanium, silicon, tungsten, and nitrogen.
- the nitrogen containing tungsten silicide layer is formed by performing a reactive sputter deposition method with a tungsten silicide sputter target in nitrogen gas ambient. The implementation of the reactive sputter deposition method transforms the titanium layer into the titanium nitride layer while depositing the nitrogen containing tungsten silicide layer. In the case of forming the nitrogen containing tungsten layer over the titanium layer, the titanium layer is transformed into the titanium nitride layer.
- the nitrogen containing tungsten silicide layer functions as an amorphous diffusion barrier, when the tungsten layer is formed, a specific resistance of the tungsten layer is small in a range of about 15 ⁇ -cm and a large grain size. Thus, the tungsten layer has decreased sheet resistance because the tungsten layer with low specific resistance can be formed.
- the gate stack structure according to the first to twelfth embodiments of the present invention has low contact resistance and reduces a polysilicon depletion because of the titanium layer or the nitrogen containing titanium layer is transformed into the titanium nitride layer when the nitrogen containing tungsten layer or the nitrogen containing tungsten silicide layer are formed. Also, the gate stack structure has low sheet resistance because of the nitrogen containing tungsten silicide layer included in each of the intermediate structures.
- each of the multiple layers included in the intermediate structures includes nitrogen.
- the contact resistance and the sheet resistance are low, and the height of each of the gate stack structures can be reduced.
- FIG. 7A illustrates a gate stack structure in accordance with a thirteenth embodiment of the present invention.
- the gate stack structure includes a first conductive layer 61 , an intermediate structure 62 and a second conductive layer 63 .
- the first conductive layer 61 includes a polysilicon layer that is highly doped with a P-type impurity such as boron or an N-type impurity such as phosphorous.
- the first conductive layer 61 can also include a polysilicon germanium layer (Si 1-x Ge x , where x ranges between about 0.01 and 1.0) or a silicide layer.
- the silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt.
- the second conductive layer 63 includes a tungsten layer.
- the tungsten layer is about 100 ⁇ to 2,000 ⁇ thick, and is formed by performing a PVD method, a CVD method, or an ALD method.
- the PVD method includes a sputter deposition method using a tungsten sputter target.
- the intermediate structure 62 includes a titanium (Ti) layer 62 A, a first nitrogen containing tungsten (WN x ) layer 62 B, a tungsten silicide (WSi x ) layer 62 C, where x ranges between about 1.5 and 10, and a second nitrogen containing tungsten (WN x ) layer 62 D. More specifically, the titanium layer 62 A is formed to a thickness ranging from about 10 ⁇ to 80 ⁇ .
- Each of the first and second nitrogen containing tungsten layers 62 B and 62 D has a certain ratio of nitrogen to tungsten, for instance, in a range of about 0.3 to 1.5.
- the first and second nitrogen containing tungsten layers 62 B and 62 D each also include a tungsten nitride layer. Although described later, the first and second nitrogen containing tungsten layers 62 B and 62 D have a metal property.
- the first and second nitrogen containing tungsten layers 62 B and 62 D supply nitrogen to the nitrogen containing tungsten silicide layer 62 C.
- Each of the nitrogen containing tungsten layers 62 B and 62 D is formed to a thickness of about 20 ⁇ 200 ⁇ . Due to the supply of nitrogen, the first and second nitrogen containing tungsten layer 62 B and 62 D become pure tungsten layers or tungsten layers containing a trace amount of nitrogen after the annealing.
- a ratio of silicon to tungsten in the nitrogen containing tungsten silicide layer 62 C ranges between about 0.5 and 3.0.
- the nitrogen containing tungsten silicide layer 62 C is formed to a thickness of about 20 ⁇ to 100 ⁇ .
- the titanium layer 62 A, the first and second nitrogen containing tungsten layers 62 B and 62 D, and the tungsten layer 63 are formed by performing a PVD method, a CVD method, or an ALD method.
- the nitrogen containing tungsten silicide layer 62 C is formed by performing a PVD method.
- the PVD method proceeds with a sputter deposition method or a reactive sputter deposition method.
- the titanium layer 62 A is formed by performing a sputter deposition method with a titanium sputter target.
- the first and second nitrogen containing tungsten layers 62 B and 62 D each are formed by performing a reactive sputter deposition method with a tungsten sputter target in nitrogen gas ambient.
- the nitrogen containing tungsten silicide layer 62 C is formed by performing a reactive sputter deposition method with a tungsten silicide sputter target.
- the tungsten layer 63 is formed by a sputter deposition method with a tungsten sputter target.
- the gate stack structure according to the thirteenth embodiment of the present invention includes the first conductive layer 61 , the Ti/WN x /WSi x /WN x intermediate structure 62 and the second conductive layer 63 .
- the first conductive layer 61 includes polysilicon and the second conductive layer 63 includes tungsten, thereby forming a tungsten polysilicon gate stack structure.
- the Ti/WN x /WSi x /WN x intermediate structure 62 is formed in a stack structure including a first metal layer, a second metal layer, a nitrogen containing metal silicide layer, and a third metal layer.
- the first metal layer includes a pure metal layer.
- the second and third metal layers include nitrogen containing metal layers, and the nitrogen containing metal silicide layer includes a pure tungsten silicide layer.
- the first metal layer is the titanium layer 62 A
- the second and third metal layers are the first and second nitrogen containing tungsten layers 62 B and 62 D, respectively.
- the metal silicide layer is the nitrogen containing tungsten silicide layer 62 C.
- the first metal layer includes a tantalum layer in addition to the titanium layer.
- the metal silicide layer includes a titanium silicide (TiSi x ) layer, where x ranges between 1.5 and 10 or a tantalum silicide (TaSi x ) layer, where x ranges between about 1.5 and 10 in addition to the tungsten silicide layer.
- the second and third metal layers include a nitrogen containing titanium tungsten (TiWN x ) layer in addition to the nitrogen containing tungsten layer.
- the tantalum layer is formed by performing a PVD method including sputtering, a CVD method or an ALD method.
- the nitrogen containing titanium tungsten layer is formed by performing a reactive sputter deposition method with a titanium tungsten sputter target in nitrogen gas ambient.
- the titanium silicide layer and the tantalum silicide layer are formed by a reactive sputter deposition method with respective titanium silicide and tantalum silicide sputter targets.
- the tantalum layer is formed to a thickness of about 10 ⁇ to 80 ⁇ .
- the nitrogen containing titanium tungsten layer is about 20 ⁇ to 200 ⁇ .
- Each of the titanium silicide layer and the tantalum silicide layer is formed to a thickness of about 20 ⁇ to 200 ⁇ .
- the nitrogen containing titanium tungsten layer has a nitrogen content ranging between about 10% and 60%.
- a ratio of titanium to tungsten ranges from about 0.5 to 3.0.
- a ratio of silicon to titanium ranges from about 0.5 to 3.0.
- a ratio of silicon to tantalum ranges from about 0.5 to 3.0.
- the tungsten silicide layer 62 C formed over the first nitrogen containing tungsten layer 62 B is formed by performing a PVD method such as a sputter deposition method. Performing the sputter deposition method with the tungsten silicide sputter target allows uniform formation of the tungsten silicide layer 62 C regardless of a bottom layer type.
- FIG. 7B illustrates images of structures provided after forming a tungsten silicide layer over a nitrogen containing tungsten layer by performing respective chemical vapor deposition (CVD) and physical vapor deposition (PVD) methods. While the tungsten silicide layer CVD-WSi x is not well formed over the tungsten nitride layer WN via the CVD method, the tungsten silicide layer PVD-WSi x is uniformly formed over the tungsten nitride layer WN via the PVD method. Thus, because the tungsten layer having low specific resistance can be formed over the tungsten silicide layer, the sheet resistance of the tungsten layer can be reduced.
- CVD-WSi x chemical vapor deposition
- PVD-WSi x physical vapor deposition
- the titanium layer is transformed into a titanium nitride layer.
- the gate stack structure can obtain low contact resistance and reduce the polysilicon depletion effect. Furthermore, since the intermediate structure includes the tungsten silicide layer, the gate stack structure can obtain low sheet resistance as well.
- FIG. 7C illustrates a gate stack structure in accordance with a fourteenth embodiment of the present invention.
- the gate stack structure includes a first conductive layer 601 , an intermediate structure 602 and a second conductive layer 603 .
- the first conductive layer 601 includes a polysilicon layer that is highly doped with a P-type impurity such as boron or an N-type impurity such as phosphorous.
- the first conductive layer 601 can also include a polysilicon germanium layer (Si 1-x Ge x , where x ranges between about 0.01 and 1.0) or a silicide layer.
- the silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt.
- the second conductive layer 603 includes a tungsten layer.
- the tungsten layer is about 100 ⁇ to 2,000 ⁇ thick, and is formed by performing a PVD method, a CVD method, or an ALD method.
- the PVD method includes a sputter deposition method using a tungsten sputter target.
- the intermediate structure 602 includes a nitrogen containing titanium (TiN x ) layer 602 A, a first nitrogen containing tungsten (WN x ) layer 602 B, a tungsten silicide (WSi x ) layer 602 C, and a second nitrogen containing tungsten (WN x ) layer 602 D.
- the nitrogen containing titanium layer 602 A has a certain ratio of nitrogen to titanium, for instance, in a range of about 0.2 to 0.8, and is formed to a thickness of about 10 ⁇ 150 ⁇ .
- the nitrogen containing titanium layer 602 A also includes a titanium nitride layer.
- Each of the first and second nitrogen containing tungsten layers 602 B and 602 D has a certain ratio of nitrogen to tungsten, for instance, in a range of about 0.3 to 1.5.
- the first and second nitrogen containing tungsten layers 602 B and 602 D each also include a tungsten nitride layer.
- the first and second nitrogen containing tungsten layers 602 B and 602 D supply nitrogen to the tungsten silicide layer 602 C.
- Each of the first and second nitrogen containing tungsten layers 602 B and 602 D is formed to a thickness of about 20 ⁇ 200 ⁇ . Due to the supply of nitrogen, the first and second nitrogen containing tungsten layer 602 B and 602 D become pure tungsten layers or tungsten layers containing a trace amount of nitrogen after the annealing.
- a ratio of silicon to tungsten in the tungsten silicide layer 602 C ranges between about 0.5 and 3.0.
- the tungsten silicide layer 602 C has a thickness of about 20 ⁇ to 200 ⁇ .
- the first and second nitrogen containing tungsten layers 602 B and 602 D are formed by performing a PVD method, a CVD method, or an ALD method.
- the nitrogen containing titanium layer 602 A and the tungsten silicide layer 602 C are formed by performing a PVD method.
- the PVD method proceeds with a sputter deposition method or a reactive sputter deposition method.
- the nitrogen containing titanium layer 602 A is formed by performing a sputter deposition method with a titanium sputter target in nitrogen gas ambient.
- the first and second nitrogen containing tungsten layers 602 B and 602 D each are formed by performing a reactive sputter deposition method with a tungsten sputter target in nitrogen gas ambient.
- the tungsten silicide layer 502 C is formed by performing a reactive sputter deposition method with a tungsten silicide sputter target.
- the tungsten layer 603 is formed by a sputter deposition method with a tungsten sputter target.
- the gate stack structure according to the fourteenth embodiment of the present invention includes the first conductive layer 601 , the TiN x /WN x /WSi x /WN x intermediate structure 602 and the second conductive layer 603 .
- the first conductive layer 601 includes polysilicon and the second conductive layer 603 includes tungsten, thereby forming a tungsten polysilicon gate stack structure.
- the TiN x /WN x /WSi x /WN x intermediate structure 602 is formed in a stack structure including a first metal layer, a second metal layer, a metal silicide layer, and a third metal layer.
- the first, second and third metal layers are nitrogen containing metal layers
- the metal silicide layer is a pure metal silicide layer.
- the first metal layer is the nitrogen containing titanium layer 602 A
- the second and third metal layers are the first and second nitrogen containing tungsten layers 602 B and 602 D, respectively.
- the metal silicide layer is the tungsten silicide layer 602 C.
- the first metal layer includes a nitrogen containing tantalum (TaN x ) layer in addition to the nitrogen containing titanium layer.
- the metal silicide layer includes a titanium silicide (TiSi x ) layer, where x ranges between about 1.5 and 10 or a tantalum silicide (TaSi x ) layer, where x ranges between about 1.5 to 10.
- the second and third metal layers include a nitrogen containing titanium tungsten (TiWN x ) layer in addition to the nitrogen containing tungsten layer.
- the nitrogen containing tantalum layer is formed by performing a reactive sputtering method with a tantalum sputter target in nitrogen gas ambient.
- the nitrogen containing titanium tungsten layer is formed by performing a reactive sputter deposition method with a titanium tungsten sputter target in nitrogen gas ambient.
- the titanium silicide layer and the tantalum silicide layer are formed by a reactive sputter deposition method with respective titanium silicide and tantalum silicide sputter targets.
- the nitrogen containing tantalum layer is formed to a thickness of about 10 ⁇ to 150 ⁇ .
- Each of the nitrogen containing titanium tungsten layer, the titanium silicide layer and the tantalum silicide layer is formed to a thickness of about 20 ⁇ to 200 ⁇ .
- a nitrogen content within the nitrogen containing titanium tungsten layer ranges between about 10% and 60%.
- a ratio of titanium to tungsten ranges from about 0.5 to 3.0.
- a ratio of silicon to titanium ranges from about 0.5 to 3.0.
- a ratio of silicon to tantalum ranges from about 0.5 to 3.0.
- the tungsten silicide layer 602 C formed over the first nitrogen containing tungsten layer 602 B is formed by a PVD method such as a sputter deposition method. Performing the sputter deposition method with the tungsten silicide sputter target allows the uniform formation of the tungsten silicide layer 602 C regardless of a bottom layer type.
- FIG. 7D illustrates a gate stack structure in accordance with a fifteenth embodiment of the present invention.
- the gate stack structure includes a first conductive layer 611 , an intermediate structure 612 and a second conductive layer 613 .
- the first conductive layer 611 includes a polysilicon layer highly doped with a P-type impurity such as boron (B) or an N-type impurity such as phosphorus (P).
- the first conductive layer 611 can also include a polysilicon germanium (Si 1-x Ge x ) layer, where x is in a range of about 0.01 to 1.0, or a silicide layer.
- the silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt.
- the second conductive layer 613 includes a tungsten layer.
- the tungsten layer is formed to a thickness of about 100 ⁇ to 2,000 ⁇ , performing one of a PVD method, a CVD method and an ALD method.
- the PVD method includes a sputter deposition method with a tungsten sputter target.
- the intermediate structure 612 includes a titanium silicide (TiSi x ) layer 612 A, a nitrogen containing titanium (TiN x ) layer 612 B, a first nitrogen containing tungsten (WN x ) layer 612 C, a nitrogen containing tungsten silicide (WSi x N y ) layer 612 D, and a second nitrogen containing tungsten layer 612 E.
- TiSi x titanium silicide
- TiN x nitrogen containing titanium
- WN x nitrogen containing tungsten
- WSi x N y nitrogen containing tungsten silicide
- the intermediate structure 612 can be formed in various structure according to the selected materials described in the thirteenth and fourteenth embodiments of the present invention.
- the gate stack structure according to the fifteenth embodiment of the present invention is a resultant structure provided after performing an annealing treatment on the gate stack structures according to the thirteenth and fourteenth embodiments of the present invention.
- the annealing includes a heat treatment accompanied during various processes (e.g., spacer formation and inter-layer insulation layer formation) performed after forming the gate stack structures.
- the intermediate structure 612 is compared with the intermediate structure 62 with reference to FIGS. 7D and 7A .
- the titanium silicide layer 612 A is formed as the titanium layer 62 A reacts with polysilicon from the first conductive layer 61 , and has a thickness of about 1 ⁇ to 30 ⁇ .
- a ratio of silicon to titanium in the titanium silicide layer 612 A is in a range between about 0.5 and 3.0.
- the nitrogen containing titanium layer 612 B is provided as the titanium layer 62 A is supplied with nitrogen from the titanium layer 62 A.
- a thickness of the nitrogen containing titanium layer 612 B ranges from about 10 ⁇ to 100 ⁇ , and has a ratio of nitrogen to titanium ranging from about 0.6 to 1.2
- each of the first and second nitrogen containing tungsten layers 612 C and 612 E has a nitrogen content decreased to about 10% or less due to the denudation.
- Reference symbol WN x (D) denotes the denuded nitrogen containing tungsten layer.
- the first and second nitrogen containing tungsten layers 612 C and 612 E each are about 20 ⁇ to 200 ⁇ thick.
- a ratio of nitrogen to tungsten in each of the first and second nitrogen containing tungsten layers 612 C and 612 E is in a range between about 0.01 and 0.15.
- the tungsten silicide layer 602 C is transformed into the nitrogen containing tungsten silicide layer 612 D.
- a ratio of silicon to tungsten within the nitrogen containing tungsten silicide layer 612 D ranges from about 0.5 to 3.0.
- the nitrogen containing tungsten silicide layer 612 D has a nitrogen content of about 10% and 60% and a thickness of about 20 ⁇ and 200 ⁇ .
- the intermediate structure 612 is compared with the intermediate structure 602 with reference to FIGS. 7D and 7C .
- the nitrogen containing titanium layer 602 A is supplied with nitrogen from the nitrogen containing tungsten layer 602 B.
- the nitrogen containing titanium layer 602 A is transformed into the nitrogen containing titanium layer 6126 with a minimum reaction with the titanium silicide layer 612 A.
- a thickness of the titanium silicide layer 612 A ranges from about 1 ⁇ to 30 ⁇
- a thickness of the nitrogen containing titanium layer 612 B ranges from about 10 ⁇ to 100 ⁇ .
- a ratio of nitrogen to titanium in the nitrogen containing titanium layer 612 B ranges between about 0.7 and 1.3.
- each of the first and second nitrogen containing tungsten layers 612 C and 612 E has a nitrogen content decreased to about 10% or less as the first and second nitrogen containing tungsten layers 602 B and 602 D are denuded.
- the first and second nitrogen containing tungsten layers 612 C and 612 E each are about 20 ⁇ to 200 ⁇ thick.
- a ratio of nitrogen to tungsten in each of the first and second nitrogen containing tungsten layers 612 C and 612 E is in a range between about 0.01 and 0.15.
- the tungsten silicide layer 602 C is transformed into the nitrogen containing tungsten silicide layer 612 D.
- the nitrogen containing tungsten silicide layer 612 D has a ratio of silicon to tungsten ranging from about 0.5 to 3.0 and a nitrogen content of about 10% and 60%.
- a thickness of the nitrogen containing tungsten silicide layer 512 D is in a range between about 20 ⁇ and 200 ⁇ .
- the gate stack structure according to the fifteenth embodiment includes a first intermediate structure and a second intermediate structure.
- the first intermediate structure includes a metal silicide layer and a first nitrogen containing metal layer
- the second intermediate structure includes a second nitrogen containing metal layer, a nitrogen containing metal silicide layer, and a third nitrogen containing metal layer.
- the first intermediate structure is formed by stacking the titanium silicide layer 612 A and the nitrogen containing titanium layer 612 B.
- the second intermediate structure is formed by stacking the nitrogen containing tungsten layer 612 C, the nitrogen containing tungsten silicide layer 612 D, and the nitrogen containing tungsten layer 612 E.
- the intermediate structures according to the first to fifteenth embodiments of the present invention can be implemented to control gate electrodes of flash memory devices and gate electrodes of numerous logic devices in addition to dynamic random access memory (DRAM) devices.
- DRAM dynamic random access memory
- FIG. 8 illustrates a gate stack structure of a flash memory device in accordance with a sixteenth embodiment of the present invention.
- a tunnel oxide layer 702 corresponding to a gate insulation layer is formed over a substrate 701 .
- a first polysilicon electrode 703 for a floating gate FG is formed over the tunnel oxide layer 702 .
- a dielectric layer 704 is formed over the first polysilicon electrode 703 , and a second polysilicon electrode 705 for a control gate CG is formed over the dielectric layer 704 .
- An intermediate structure 706 selected from a group consisting of the various types of the intermediate structures described in the first to fifteenth embodiments of the present invention is formed over the second polysilicon electrode 205 .
- the intermediate structure 706 includes a Ti/WN x /WSi x N y intermediate structure according to the first embodiment of the present invention. Accordingly, the intermediate structure 706 is formed by sequentially stacking a titanium layer 706 A, a nitrogen containing tungsten layer 706 B, and a nitrogen containing tungsten silicide layer 706 C.
- a tungsten electrode 707 and a hard mask 208 are formed over the intermediate structure 706 .
- Reference letters W and H/M represent the tungsten electrode 707 and the hard mask 208 , respectively.
- the gate stack structure of the flash memory device having the intermediate structure 706 shown in FIG. 8 has low sheet resistance and contact resistance.
- This embodiment of the present invention can be applied to various metal interconnections such as a bit line, a metal line, and a capacitor electrode including an intermediate structure in addition to the gate electrode.
- this embodiment of the present invention can be applied to a gate stack structure of a semiconductor device forming a dual polysilicon gate comprising of a first gate stack structure (including a polysilicon electrode doped with an N-type impurity formed underneath an intermediate structure, and a tungsten electrode formed over the intermediate structure) and a second gate stack structure (including a polysilicon electrode doped with a P-type impurity and a tungsten electrode formed over the intermediate structure).
- FIG. 9 is a graph illustrating sheet resistance (Rs) of a tungsten layer for each type of intermediate structure formed in accordance with the first to fifteenth embodiments of the present invention.
- the tungsten layer has a thickness of about 40 nm.
- the sheet resistance of the tungsten electrode is reduced in the cases of additionally applying WSi x /WN x intermediate structures via a CVD method and a PVD method, (i.e., a Ti/WN x /CVD-WSi x /WN x structure and a Ti/WN x /PVD-WSi x /WN x structure), and a WSi x N Y layer, (i.e., a Ti/WN x /WSi x N y structure) over a Ti/WN x intermediate structure.
- a CVD method and a PVD method i.e., a Ti/WN x /CVD-WSi x /WN x structure and a Ti/WN x /PVD-WSi x /WN x structure
- a WSi x N Y layer i.e., a Ti/WN x /WSi x N y structure
- the WSi x layer needs to be formed over the WN x layer via a PVD method such as a sputter deposition method.
- the formation of the WSi x N y layer is performed via a reactive sputter deposition method using a tungsten silicide sputter target and nitrogen gas.
- the sheet resistance of the tungsten electrode for the Ti/WN x /CVD-WSi x /WN x intermediate structure, the Ti/WN x /PVD-WSi x /WN x intermediate structure, and the Ti/WN x /WSi x N y intermediate structure will be compared.
- the sheet resistance of the tungsten electrode is low only in the cases of applying the Ti/WN x /PVD-WSi x /WN x intermediate structure, and the Ti/WN x /WSi x N y intermediate structure is the same as in the case of applying a WSi x /WN x intermediate structure.
- the WSi x layer is not uniformly formed over the WN x layer. As a result, agglomeration is generated over the WN x layer, thereby increasing the sheet resistance.
- the WSi x diffusion layer can be uniformly formed, thereby reducing the sheet resistance of the tungsten electrode.
- FIGS. 10A to 10C illustrate a gate patterning process using the gate stack structure shown in FIG. 3A .
- the same reference numerals identified in FIG. 3A represent the same elements herein.
- a gate insulation layer 801 is formed over a substrate 800 in which an ion-implantation process is performed to form an isolation layer, a well and a channel.
- a patterned first conductive layer 21 is formed over the gate insulation layer 801 .
- An intermediate structure 22 is formed over the patterned first conductive layer 21 .
- a patterned second conductive layer 23 is formed over the intermediate structure 22 .
- the patterned first conductive layer 21 includes a polysilicon layer that is highly doped with a P-type impurity such as boron or an N-type impurity such as phosphorous.
- the patterned first conductive layer 21 can also include a polysilicon germanium layer (Si 1-x Ge x , where x ranges between about 0.01 and 1.0) or a silicide layer.
- the silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt.
- the intermediate structure 22 includes a patterned titanium (Ti) layer 22 A, a patterned nitrogen containing tungsten (WN x ) layer 22 B, and a patterned nitrogen containing tungsten silicide (WSi x N y ) layer 22 C.
- the patterned second conductive layer 23 includes a tungsten layer.
- the tungsten layer is formed by performing a PVD method, a CVD method, or an ALD method.
- the PVD method includes a sputter deposition method using a tungsten sputter target.
- a hard mask 802 is formed over the patterned second conductive layer 23 .
- the formation of the hard mask 802 can be omitted.
- the hard mask 802 includes silicon nitride (Si 3 N 4 ).
- a gate patterning process is performed to form the illustrated gate stack structure.
- a first pattering process is performed to etch a hard mask layer, a second conductive layer, multiple layers of a titanium layer, a nitrogen containing tungsten layer, and a nitrogen containing tungsten silicide layer for the intermediate structure 22 , and a portion of a first conductive layer using an etch barrier gate mask (not shown) formed from a photoresist layer.
- the structure including the hard mask 802 , the patterned second conductive layer 23 , the intermediate structure 22 , and the patterned first conductive layer 21 is formed over the gate insulation layer 801 and the substrate 800 .
- the gate mask is removed and then, a pre-spacer process is performed to prevent a non-uniform etch and an oxidation of the patterned second conductive layer 23 (i.e., tungsten layer) and the intermediate structure 22 .
- a Si 3 N 4 layer 803 is formed as a pre-spacer layer.
- a second gate patterning process is performed to etch the Si 3 N 4 layer 803 and a portion of the patterned first conductive layer 21 .
- a portion of the Si 3 N 4 layer 803 is etched using a dry etching method to form spacers 803 A on the sidewalls of the gate stack structure.
- the patterned first conductive layer 21 is etched using the spacers 103 A as an etch barrier.
- Reference numeral 21 A identifies an electrode (e.g., polysilicon electrode).
- the first and second gate patterning process using the pre-spacer layer as described above can be applied to the gate stack structures in accordance with the second to fifteenth embodiments of the present invention.
- FIG. 11 illustrates another gate patterning process using the gate stack structure shown in FIG. 3A .
- the same reference numerals used in FIGS. 10A to 10C identify the same elements herein.
- a gate insulation layer 801 is formed over a substrate 800 in which an ion-implantation process is performed to form an isolation layer, a well and a channel.
- a patterned first conductive layer 21 B is formed over the gate insulation layer 801 .
- An intermediate structure 22 is formed over the patterned first conductive layer 21 B.
- a patterned second conductive layer 23 is formed over the intermediate structure 22 .
- the patterned first conductive layer 21 B includes a polysilicon layer that is highly doped with a P-type impurity such as boron or an N-type impurity such as phosphorous.
- the patterned first conductive layer 21 B can also include a polysilicon germanium layer (Si 1-x Ge x , where x ranges between about 0.01 and 1.0) or a silicide layer.
- the silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt.
- the intermediate structure 22 includes a patterned titanium (Ti) layer 22 A, a patterned nitrogen containing tungsten (WN x ) layer 22 B, and a patterned nitrogen containing tungsten silicide (WSi x N y ) layer 22 C.
- the patterned second conductive layer 23 includes a tungsten layer.
- the tungsten layer is formed by performing a PVD method, a CVD method, or an ALD method.
- the PVD method includes a sputter deposition method using a tungsten sputter target.
- a hard mask 802 is formed over the patterned second conductive layer 23 .
- the formation of the hard mask 802 can be omitted.
- the hard mask 802 includes silicon nitride (Si 3 N 4 ).
- a gate patterning process is performed to form the illustrated gate stack structure.
- a hard mask layer, a second conductive layer, multiple layers of a titanium layer, a nitrogen containing tungsten layer, and a nitrogen containing tungsten silicide layer for the intermediate structure 22 , and a portion of a first conductive layer are etched simultaneously using an etch barrier gate mask (not shown) formed from a photoresist layer.
- an etch barrier gate mask (not shown) formed from a photoresist layer.
- the gate patterning process which performs etching at once without using the pre-spacer layer is selected.
- the gate patterning process performed without using the pre-spacer layer can be applied to the gate stack structures in accordance with the second to fifteenth embodiments of the present invention.
- an intermediate structure comprised of multiple thin layers including Ti, W, Si, and N or each including N disposed between a tungsten electrode and a polysilicon electrode makes it possible to obtain sheet resistance as low as those of poly-Si/WN x /W and poly-Si/WN x /WSi x /W intermediate structures. Accordingly, the height of a gate stack structure can be reduced, thereby easily obtaining process integration.
- a polysilicon depletion effect can be reduced due to a reduction in a boron penetration or a boron out-diffusion and thus, an operation current of a PMOSFET can be increased. Furthermore, very low contact resistance can be obtained between the tungsten electrode and the polysilicon electrode, thereby providing an advantage in the fabrication of high-speed devices.
- low sheet resistance, low contact resistance and a low polysilicon depletion effect can be obtained by implementing an intermediate structure comprised of multiple thins films including Ti, W, Si, and N, or each including N.
Abstract
A semiconductor device includes a first conductive layer, a first intermediate structure over the first conductive layer, a second intermediate structure over the first intermediate structure, and a second conductive layer over the second intermediate structure. The first intermediate structure includes a metal silicide layer and a nitrogen containing metal layer. The second intermediate structure includes at least a nitrogen containing metal silicide layer.
Description
- The present invention claims priority of Korean patent application numbers 10-2006-0134326 and 10-2007-0041288, filed on Dec. 27, 2006 and Apr. 27, 2007, which are incorporated by reference in their entirety.
- The present invention relates to a semiconductor device, and more particularly, to semiconductor device with a gate stack structure.
- A tungsten polysilicon gate electrode formed by stacking polysilicon and tungsten has a very low resistance which is about one fifth to one tenth times smaller than that of a polysilicon/tungsten silicide (Poly-Si/WSix) gate electrode formed by stacking polysilicon and tungsten silicide. Accordingly, the tungsten polysilicon gate electrode is necessary to fabricate sub-60 nm memory devices.
-
FIGS. 1A to 1C illustrate typical tungsten polysilicon gate stack structures. As shown inFIG. 1A , the tungsten polysilicon gate stack structure is formed by sequentially stacking apolysilicon layer 11, a tungsten nitride (WN)layer 12, and a tungsten (W)layer 13. The WNlayer 12 serves as a diffusion barrier. - During a subsequent annealing process or a gate re-oxidation process, nitrogen in the
WN layer 12 is decomposed to a non-uniform insulation layer such as SiNx and SiOxNy between thetungsten layer 13 and thepolysilicon layer 11. The non-uniform insulation layer has a thickness ranging from about 2 nm to 3 nm. Accordingly, a device error such as a signal delay may be induced at an operation frequency of several hundreds of megahertz (MHz), and an operation voltage of 1.5 V or less. Recently, a thin tungsten silicide (WSix) or titanium (Ti) layer has been formed between thepolysilicon layer 11 and theWN layer 12 as a diffusion barrier layer to prevent Si—N bonds from being formed between thetungsten layer 13 and thepolysilicon layer 11. - As shown in
FIG. 1B , if a tungsten silicide (WSix)layer 14 is formed between thepolysilicon layer 11 and theWN layer 12, W—Si—N bonds are formed over the WSix layer 14 by nitrogen plasma used during the formation of theWN layer 12. It is well known that W—Si—N is a good diffusion barrier layer with a metallic characteristic. - As shown in
FIG. 1C , if a titanium (Ti)layer 15 is formed between thepolysilicon layer 11 and theWN layer 12, the nitrogen plasma transforms Ti of thetitanium layer 15 to titanium nitride (TiN) in a reactive sputtering process during the formation of theWN layer 12. The TiN layer functions as a diffusion barrier layer. As a result, although theWN layer 12 is decompounded during a subsequent thermal process, the TiN prevents nitrogen from being diffused out towards thepolysilicon layer 11 and thus, the formation of Si—N can be effectively reduced. - However, if the tungsten polysilicon gate is applied to a dual polysilicon gate [i.e., an N+-type polysilicon gate for an N-type metal oxide semiconductor field effect transistor (NMOSFET) and a P+-type polysilicon gate for a P-type metal oxide semiconductor field effect transistor (PMOSFET)], contact resistance between the tungsten layer and the P+-type polysilicon layer may be greatly increased if the WSix/WN diffusion barrier structure is used in the tungsten polysilicon gate. On the contrary, if the Ti/WN diffusion barrier structure is used in the tungsten polysilicon gate, the contact resistance between the tungsten layer and the P+-type polysilicon layer is low regardless of the polysilicon doping species.
- In the case of P+-type polysilicon for the PMOSFET, a polysilicon depletion effect may be generated at an inversion state which is an actual operating mode. The generation of the polysilicon depletion effect may depend on the amount of boron remaining inside P+-type polysilicon.
- The polysilicon depletion effect may be generated much more in the WSix/WN diffusion barrier structure than in the Ti/WN diffusion barrier structure. Consequently, the WSix/WN diffusion barrier structure may degrade the transistor properties. As a result, using the Ti/WN diffusion barrier structure is suggested because the Ti/WN diffusion barrier structure can provide low contact resistance between the tungsten layer and the polysilicon layer, and prevent the generation of P-type polysilicon depletion.
- However, if the Ti/WN diffusion barrier structure is used, the sheet resistance (Rs) of W formed directly over the Ti/WN diffusion barrier structure may be increased by about 1.5 to 2 times. Accordingly, the increase in the sheet resistance (Rs) may affect the development of tungsten polysilicon gates in the future.
- Embodiments of the present invention are directed towards a gate stack of a semiconductor device including an intermediate structure, wherein the intermediate structure has low sheet resistance and contact resistance, and can efficiently prevent an out-diffusion of an impurity, and a method for fabricating the same.
- In accordance with an aspect of the present invention, there is provided a semiconductor device. The semiconductor device includes a first conductive layer, a first intermediate structure over the first conductive layer, the first intermediate structure comprising a metal silicide layer and a nitrogen containing metal layer, a second intermediate structure over the first intermediate structure, the second intermediate structure including at least a nitrogen containing metal silicide layer, and a second conductive layer over the second intermediate structure.
- In accordance with another aspect of the present invention, there is provided a semiconductor device. The semiconductor device includes a first conductive layer, an intermediate structure formed over the first conductive layer and including at least a first metal layer and a nitrogen containing metal silicide layer, and a second conductive layer formed over the intermediate structure.
- In accordance with another aspect of the present invention, there is provided a semiconductor device. The semiconductor device includes a first conductive layer, an intermediate structure overlying the first conductive layer and comprising a first metal layer, a second metal layer, a metal silicide layer, and a third metal layer, and a second conductive layer overlying the intermediate structure.
-
FIGS. 1A to 1C illustrate gate stack structures of typical tungsten polysilicon gates. -
FIG. 2A is a graph illustrating contact resistance between tungsten and polysilicon for each type of intermediate structure. -
FIG. 2B is a graph illustrating depth profiles of boron concentration for each type of gate stack structure. -
FIG. 2C is a graph illustrating sheet resistance for each type of intermediate structure. -
FIG. 3A illustrates a gate stack structure in accordance with a first embodiment of the present invention. -
FIG. 3B is an image obtained after forming a tungsten silicon nitride layer over an upper portion of a tungsten nitride layer via a physical vapor deposition (PVD) method. -
FIG. 3C illustrates a gate stack structure in accordance with a second embodiment of the present invention. -
FIG. 3D illustrates a gate stack structure in accordance with a third embodiment of the present invention. -
FIG. 3E illustrates an image of a gate stack structure after an annealing process. -
FIG. 4A illustrates a gate stack structure in accordance with a fourth embodiment of the present invention. -
FIG. 4B illustrates a gate stack structure in accordance with a fifth embodiment of the present invention. -
FIG. 4C illustrates a gate stack structure in accordance with a sixth embodiment of the present invention. -
FIG. 5A illustrates a gate stack structure in accordance with a seventh embodiment of the present invention. -
FIG. 5B illustrates a gate stack structure in accordance with an eighth embodiment of the present invention. -
FIG. 5C illustrates a gate stack structure in accordance with a ninth embodiment of the present invention. -
FIG. 6A illustrates a gate stack structure in accordance with a tenth embodiment of the present invention. -
FIG. 6B illustrates a gate stack structure in accordance with an eleventh embodiment of the present invention. -
FIG. 6C illustrates a gate stack structure in accordance with a twelfth embodiment of the present invention. -
FIG. 7A illustrates a gate stack structure in accordance with a thirteenth embodiment of the present invention. -
FIG. 7B illustrates images of structures provided after forming a tungsten silicide layer over a nitrogen containing tungsten layer by performing respective chemical vapor deposition (CVD) and physical vapor deposition (PVD) methods. -
FIG. 7C illustrates a gate stack structure in accordance with a fourteenth embodiment of the present invention. -
FIG. 7D illustrates a gate stack structure in accordance with a fifteenth embodiment of the present invention. -
FIG. 8 illustrates a gate stack structure in accordance with a sixteenth embodiment of the present invention. -
FIG. 9 is a graph illustrating sheet resistance of a tungsten electrode for each type of intermediate structure in accordance with an embodiment of the present invention. -
FIGS. 10A to 10C are cross-sectional views illustrating a gate patterning method to obtain the gate stack structure illustrated inFIG. 3A in accordance with an embodiment of the present invention. -
FIG. 11 is a cross-sectional view illustrating a gate patterning method using the gate stack structure illustrated inFIG. 3A . -
FIG. 2A is a graph illustrating contact resistance between tungsten and polysilicon for each type of structure serving as a diffusion barrier. It can be observed that the contact resistance, which is labeled as Rc, between polysilicon (N+ POLY-Si) doped with an N-type impurity and tungsten (W) is greatly improved when a tungsten silicide (WSix)/tungsten nitride (WN) or titanium (Ti)/WN structure is used instead of a tungsten nitride (WN) structure. - However, if the tungsten polysilicon gate is applied to a dual polysilicon gate [i.e., an N+-type polysilicon gate for an N-type metal oxide semiconductor field effect transistor (NMOSFET) and a P+-type polysilicon gate for a P-type metal oxide semiconductor field effect transistor (PMOSFET)], the contact resistance between the W and P+-type polysilicon (P+ POLY-Si) is greatly increased if the WSix/WN structure is used in the tungsten polysilicon gate. On the contrary, if the Ti/WN structure is used in the tungsten polysilicon gate, the contact resistance between the W and P+-type polysilicon shows a low level regardless of the polysilicon doping species.
- In the case of P+-type polysilicon for the PMOSFET, a polysilicon depletion effect can be generated at an inversion state which is an actual operating mode. The generation of the polysilicon depletion effect depends on the amount of boron remaining inside the P+-type polysilicon.
-
FIG. 2B is a graph illustrating depth profiles of boron concentration for each type of gate stack. As illustrated in a WSix/WN structure, the boron concentration is low at about 5×1019 atoms/cm3 at the interfacial surface between a gate insulation layer (e.g., oxide layer) and polysilicon. The boron concentration at the same location using a Ti/WN structure is measured at more than about 8×1019 atoms/cm3. As a result, the polysilicon is depleted more in the WSix/WN structure than in the Ti/WN structure and consequently, the WSiX/WN structure degrades the transistor properties. - Accordingly, it is better to use the Ti/WN structure which provides low contact resistance between the W and the polysilicon and prevents P-type polysilicon depletion. However, there is a limitation in the application of the Ti/WN structure. The sheet resistance (Rs) of the W formed over the Ti/WN structure is increased by about 1.5 to 2 times. This limitation will be described in more detail in
FIG. 2C . -
FIG. 2C is a graph illustrating sheet resistance of W for each type of structure functioning as a diffusion barrier. The sheet resistance of W is labeled as Rs. Generally, an amorphous nitrogen containing (WNx) tungsten layer can be formed over a polysilicon layer, a silicon oxide (SiO2) layer, a silicon nitride (Si3N4) layer, and a WSix layer and thus, W having low specific resistance (i.e., in a range of about 15 μΩ-cm to 20 μΩ-cm) can be formed thereon. However, W with a relatively small grain size is formed over Ti, W, and tantalum (Ta) which are polycrystalline pure metals, and titanium nitride (TiN) and tantalum nitride (TaN) which are metal nitride materials. Thus, W having a high specific resistance of about 30 μΩ-cm is formed thereon. The increase in the sheet resistance of W caused by the application of the Ti/WN structure may create a limitation in developing the tungsten polysilicon gate in the future. - In accordance with various embodiments of the present invention which will be described hereinafter, different types of intermediate structures of gate stacks are formed with multiple thin layers including Ti, W, silicon (Si), or nitrogen (N), or multiple thin layers each including N. The intermediate structures function as a diffusion barrier, which can decrease the contact resistance and the sheet resistance, and prevent the penetration and out-diffusion of impurities.
- In the following embodiments, the term “layer/structure containing nitrogen or nitrogen containing layer/structure” indicates a nitrided metal layer/structure as well as a metal layer/structure containing a certain content/weight ratio of nitrogen. Also, x in WSixNy represents a ratio of silicon to tungsten, ranging from about 0.5 to 3.0, and y represents a ratio of nitrogen to tungsten silicide, ranging from about 0.01 to 10.00.
-
FIG. 3A illustrates a gate stack structure in accordance with a first embodiment of the present invention. The gate stack structure includes a firstconductive layer 21, anintermediate structure 22, and a secondconductive layer 23, which are formed in sequence. The firstconductive layer 21 includes a polysilicon layer that is highly doped with a P-type impurity such as boron or an N-type impurity such as phosphorous. The firstconductive layer 21 can also include a polysilicon germanium layer (Si1-xGex, where x ranges between about 0.01 and 1.0) or a silicide layer. For instance, the silicide layer includes one selected from a group consisting of nickel (Ni), chromium (Cr), cobalt (Co), titanium (Ti), tungsten (W), tantalum (Ta), hafnium (Hf), zirconium (Zr), and platinum (Pt). - The second
conductive layer 23 includes a tungsten layer. The tungsten layer is about 100 Å to 2,000 Å thick, and is formed by performing a physical vapor deposition (PVD) method, a chemical vapor deposition (CVD) method, or an atomic layer deposition (ALD) method. The PVD method includes a sputter deposition method using a tungsten sputter target. - The
intermediate structure 22 includes atitanium layer 22A, a nitrogen containing tungsten (WNx)layer 22B, and a nitrogen containing tungsten silicide (WSixNy)layer 22C. In detail, a thickness of thetitanium layer 22A ranges from about 10 Å to about 80 Å. As mentioned, a ratio of nitrogen to tungsten in the nitrogen containingtungsten layer 22B ranges between about 0.3 to 1.5. The nitrogen containing tungsten layer identifies a tungsten nitride layer or a tungsten layer containing a certain content/weight ratio of nitrogen. Although it will be described in the following third embodiment, the nitrogen containingtungsten layer 22B supplies nitrogen to the nitrogen containingtungsten silicide layer 22C. The nitrogen containingtungsten layer 22B has a thickness of about 20 Å to 200 Å. Due to the supply of nitrogen to the nitrogen containingtungsten silicide layer 22C, after a subsequent annealing treatment, the nitrogen containingtungsten layer 22B becomes a pure tungsten layer or a tungsten layer containing a trace amount of nitrogen. - A ratio of silicon to tungsten in the nitrogen containing
tungsten silicide layer 22C ranges between about 0.5 and 3.0, and a nitrogen content of the nitrogen containingtungsten silicide layer 22C ranges from about 10% to about 60%. The nitrogen containingtungsten silicide layer 22C indicates a nitrided tungsten silicide layer (i.e., tungsten silicon nitride layer) or a tungsten silicide layer containing a certain content/weight ratio of nitrogen. The nitrogen containingtungsten silicide layer 22C is formed to a thickness ranging from about 20 Å to about 200 Å. - The
titanium layer 22A and the nitrogen containingtungsten layer 22B are formed by performing a PVD method, a CVD method, or an ALD method. The nitrogen containingtungsten silicide layer 22C is formed by performing a PVD method. The PVD method proceeds with a sputter deposition method or a reactive sputter deposition method. For instance, thetitanium layer 22A is formed by performing a sputter deposition method with a titanium sputter target. The nitrogen containingtungsten layer 22B is formed by performing a reactive sputter deposition method with a tungsten sputter target in nitrogen gas ambient. The nitrogen containingtungsten silicide layer 22C is formed by performing a reactive sputter deposition method with a tungsten silicide sputter target in nitrogen gas ambient. - In particular, the PVD method such as a reactive sputter deposition method is used to form the nitrogen containing
tungsten silicide layer 22C because the nitrogen containingtungsten silicide layer 22C is not easily grown over the nitrogen containingtungsten layer 22B. If the nitrogen containingtungsten silicide layer 22C is formed by performing a CVD method, the nitrogen containingtungsten silicide layer 22C is not grown uniformly over the nitrogen containingtungsten layer 22B, thereby being agglomerated. This agglomeration results because a tungsten oxide (WOx) layer exists over the nitrogen containingtungsten layer 22B, weakening adhesion of the nitrogen containingtungsten silicide layer 22C formed by the CVD method. However, performing the reactive sputter deposition method with the tungsten silicide sputter target in the nitrogen gas ambient allows uniform formation of the nitrogen containingtungsten silicide layer 22C regardless of a bottom layer type. -
FIG. 3B illustrates an image obtained after forming a nitrogen containing tungsten silicide layer over a nitrogen containing tungsten layer via a PVD method. A reactive sputter deposition method is employed as the PVD method to form the nitrogen containing tungsten silicide layer uniformly over the nitrogen containing tungsten layer. Reference letters WSiN and WN represent the nitrogen containing tungsten silicide layer and the nitrogen containing tungsten layer, respectively. - According to the first embodiment of the present invention, the gate stack structure includes the first
conductive layer 21, the Ti/WNx/WSixNy intermediate structure and the secondconductive layer 23. The firstconductive layer 21 includes polysilicon and the secondconductive layer 23 includes tungsten, thereby forming a tungsten polysilicon gate stack structure. - In particular, the Ti/WNx/WSixNy intermediate structure includes a stack structure of a first metal layer, a second metal layer and a metal silicide layer containing nitrogen. More specifically, the first metal layer, the second metal layer and the metal silicide layer containing nitrogen include a pure metal layer, a nitrogen containing metal layer and a nitrogen containing metal silicide layer, respectively. For instance, the first metal layer, the second metal layer and the nitrogen containing metal silicide layer are the
titanium layer 22A, the nitrogen containing tungsten (WNx)layer 22B and the nitrogen containing tungsten silicide (WSixNy)layer 22C, respectively. - The intermediate structure including multiple layers described as above can be also formed in other various structures. For instance, the first metal layer includes a tantalum (Ta) layer in addition to the titanium layer, and the second metal layer includes a nitrogen containing titanium tungsten layer in addition to the nitrogen containing tungsten layer. The nitrogen containing metal silicide layer includes a nitrogen containing titanium silicide layer or a nitrogen containing tantalum silicide layer in addition to the nitrogen containing tungsten silicide layer. The Ta layer is formed by performing a PVD method including sputtering, a CVD method or an ALD method. The nitrogen containing titanium tungsten layer is formed by performing a reactive sputter deposition method with a titanium tungsten sputter target in nitrogen gas ambient. The nitrogen containing titanium silicide layer and the nitrogen containing tantalum silicide layer are formed by a reactive sputter deposition method with respective titanium silicide and tantalum silicide sputter targets in nitrogen gas ambient. The Ta layer is formed to a thickness of about 10 Å to 80 Å. Each of the nitrogen containing titanium tungsten layer, the nitrogen containing titanium silicide layer and the nitrogen containing tantalum silicide layer is formed to a thickness of about 20 Å to 200 Å, and has a nitrogen content ranging between about 10% and 60%. In the nitrogen containing titanium tungsten layer, a ratio of titanium to tungsten ranges from about 0.5 to 3.0. In the nitrogen containing titanium silicide layer, a ratio of silicon to titanium ranges from about 0.5 to 3.0. In the nitrogen containing tantalum silicide layer, a ratio of silicon to tantalum ranges from about 0.5 to 3.0.
-
FIG. 3C illustrates a gate stack structure in accordance with a second embodiment of the present invention. Particularly, the gate stack structure is an exemplary gate stack structure modified from the gate stack structure according to the first embodiment of the present invention. In other words, instead of thetitanium layer 22A illustrated inFIG. 3A , the gate stack structure includes a nitrogen containing titanium layer, which is identified as TiNx, where x is less than about 1. - The gate stack structure according to the second embodiment includes a first
conductive layer 201, anintermediate structure 202 and a secondconductive layer 203. The firstconductive layer 201 includes a polysilicon layer highly doped with a P-type impurity such as boron (B) or an N-type impurity such as phosphorus (P). In addition to the polysilicon layer, the firstconductive layer 201 can also include a polysilicon germanium (Si1-xGex) layer, where x is in a range of about 0.01 to 1.0, or a silicide layer. The silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt. - The second
conductive layer 203 includes a tungsten layer. The tungsten layer is formed to a thickness of about 100 Å to 2,000 Å, performing one of a PVD method, a CVD method and an ALD method. The PVD method includes a sputter deposition method with a tungsten sputter target. - The
intermediate structure 202 includes a nitrogen containing titanium (TiNx)layer 202A, a nitrogen containing tungsten (WNx)layer 202B and a nitrogen containing tungsten silicide (WSixNy)layer 202C. In more detail, the nitrogen containingtitanium layer 202A has a certain ratio of nitrogen to titanium, for instance, in a range of about 0.2 to 0.8. Different from thetitanium layer 22A illustrated inFIG. 3A , the nitrogen containingtitanium layer 202A is formed to a thickness of about 10 Å 150 Å. The nitrogen containingtitanium layer 202A indicates a titanium nitride layer or a titanium layer containing a certain content/weight ratio of nitrogen. - The nitrogen containing
tungsten layer 202B has a certain ratio of nitrogen to tungsten, for instance, in a range of about 0.3 to 1.5. The nitrogen containingtungsten layer 202B indicates a tungsten nitride layer or a tungsten layer containing a certain content/weight ratio of nitrogen. Although described later, the nitrogen containingtungsten layer 202B supplies nitrogen to the nitrogen containingtungsten silicide layer 202C. The nitrogen containingtungsten layer 202B is formed to a thickness of about 20 Å 200 Å. Due to the supply of nitrogen, the nitrogen containingtungsten layer 202B becomes a pure tungsten layer or a tungsten layer containing a trace amount of nitrogen after the annealing. - A ratio of silicon to tungsten in the nitrogen containing
tungsten silicide layer 202C ranges between about 0.5 and 3.0, and a nitrogen content of the nitrogen containingtungsten silicide layer 202C ranges from about 10% to about 60%. The nitrogen containingtungsten silicide layer 202C indicates a tungsten silicon nitride layer or a tungsten silicide layer containing a certain content/weight ratio of nitrogen. - The nitrogen containing
tungsten layer 202B is formed by performing a PVD method, a CVD method, or an ALD method. The nitrogen containingtitanium layer 202A and the nitrogen containingtungsten silicide layer 202C are formed by performing a PVD method. The PVD method proceeds with a sputter deposition method or a reactive sputter deposition method. For instance, the nitrogen containingtitanium layer 202A is formed by performing a sputter deposition method with a titanium sputter target in nitrogen gas ambient. The nitrogen containingtungsten layer 202B is formed by performing a reactive sputter deposition method with a tungsten sputter target in nitrogen gas ambient. The nitrogen containingtungsten silicide layer 202C is formed by performing a reactive sputter deposition method with a tungsten silicide sputter target in nitrogen gas ambient. - In particular, the PVD method such as a reactive sputter deposition method is used to form the nitrogen containing
tungsten silicide layer 202C because the nitrogen containingtungsten silicide layer 202C is not easily grown over the nitrogen containingtungsten layer 202B. If the nitrogen containingtungsten silicide layer 202C is formed by performing a CVD method, the nitrogen containingtungsten silicide layer 202C is not grown uniformly over the nitrogen containingtungsten layer 202B, thereby being agglomerated. This agglomeration results because a tungsten oxide (WOx) layer exists over the nitrogen containingtungsten layer 202B, weakening adhesion of the nitrogen containingtungsten silicide layer 202C formed by the CVD method. However, performing the reactive sputter deposition method with the tungsten silicide sputter target in the nitrogen gas ambient allows uniform formation of the nitrogen containingtungsten silicide layer 202C regardless of a bottom layer type. - Low contact resistance can be obtained when using the nitrogen containing
titanium layer 202A in the second embodiment similar to thetitanium layer 22A in the first embodiment. The reason for the low contact resistance is because the nitrogen containingtungsten layer 202B formed supplies nitrogen to the nitrogen containingtitanium layer 202A, thereby making an upper portion of thenitrogen titanium layer 202A robust, and simultaneously preventing the agglomeration of Ti—Si bonds. - The gate stack structure according to the second embodiment of the present invention includes the first
conductive layer 201, the TiNx/WNx/WSixNyintermediate structure 202 and the secondconductive layer 203. The firstconductive layer 201 includes polysilicon and the secondconductive layer 203 includes tungsten, thereby forming a tungsten polysilicon gate stack structure. - Particularly, the TiNx/WNx/WSixNy
intermediate structure 202 is formed in a stack structure including a first metal layer, a second metal layer and a nitrogen containing metal silicide layer. The first and second metal layers are metal layers containing a certain content/weight ratio of nitrogen, and the nitrogen containing metal silicide layer contains a certain content/weight ratio of nitrogen. For instance, the first metal layer is the nitrogen containingtitanium layer 202A. The second metal layer is the nitrogen containingtungsten layer 202B. The metal silicide layer is the nitrogen containingtungsten silicide layer 202C. - The multiple-layered intermediate structure as illustrated above can be also formed in other various structures. For instance, the first nitrogen containing metal layer includes a nitrogen containing tantalum (TaNx) layer in addition to the nitrogen containing titanium layer, and the second nitrogen containing metal layer includes a nitrogen containing titanium tungsten (TiWNx) layer in addition to the nitrogen containing tungsten layer. The nitrogen containing metal silicide layer includes a nitrogen containing titanium silicide (TiSixNy) layer or a nitrogen containing tantalum silicide layer (TaSixNy) in addition to the nitrogen containing tungsten silicide layer. The nitrogen containing tantalum layer is formed by performing a PVD method including sputtering, a CVD method or an ALD method. The nitrogen containing titanium tungsten layer is formed by performing a reactive sputter deposition method with a titanium tungsten sputter target in nitrogen gas ambient. The nitrogen containing titanium silicide layer and the nitrogen containing tantalum silicide layer are formed by a reactive sputter deposition method with respective titanium silicide and tantalum silicide sputter targets in nitrogen gas ambient. The nitrogen containing tantalum layer is formed to a thickness of about 10 Å to 80 Å. Each of the nitrogen containing titanium tungsten layer, the nitrogen containing titanium silicide layer and the nitrogen containing tantalum silicide layer is formed to a thickness of about 20 Å to 200 Å, and has a nitrogen content ranging between about 10% and 60%. In the nitrogen containing titanium tungsten layer, a ratio of titanium to tungsten ranges from about 0.5 to 3.0. In the nitrogen containing titanium silicide layer, a ratio of silicon to titanium ranges from about 0.5 to 3.0. In the nitrogen containing tantalum silicide layer, a ratio of silicon to tantalum ranges from about 0.5 to 3.0.
- Similar to the TiNx/WNx/WSixNy intermediate structure, the intermediate structure including the nitrogen containing tantalum layer instead of the nitrogen containing titanium layer can have low contact resistance and sheet resistance and simultaneously prevent a polysilicon depletion. Although the intermediate structure according to the second embodiment is formed in three layers, the intermediate structure may further include a nitrogen containing tungsten (WNx) layer over the nitrogen containing tungsten silicide layer. The additionally provided nitrogen containing tungsten layer has a thickness and a nitrogen content substantially the same as the first provided nitrogen containing tungsten layer. The multiple layers of the TiNx/WNx/WSixNy intermediate structure according to the second embodiment include nitrogen. As a result, the TiNx/WNx/WSixNy intermediate structure can have the low sheet resistance and contact resistance and reduces the height of the gate stack structure. Also, the TiNx/WNx/WSixNy intermediate structure can reduce the polysilicon depletion resulting from out-diffusion of impurities such as boron doped in the first
conductive layer 201. -
FIG. 3D illustrates a gate stack structure in accordance with a third embodiment of the present invention. The gate stack structure includes a firstconductive layer 211, anintermediate structure 212 and a secondconductive layer 213. The firstconductive layer 211 includes a polysilicon layer highly doped with a P-type impurity such as boron (B) or an N-type impurity such as phosphorus (P). In addition to the polysilicon layer, the firstconductive layer 211 can also include a polysilicon germanium (Si1-xGex) layer, where x is in a range of about 0.01 to 1.0, or a silicide layer. The silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt. - The second
conductive layer 213 includes a tungsten layer. The tungsten layer is formed to a thickness of about 100 Å to 2,000 Å, performing one of a PVD method, a CVD method and an ALD method. The PVD method includes a sputter deposition method with a tungsten sputter target. - The
intermediate structure 212 includes a titanium silicide (TiSix)layer 212A, a nitrogen containing titanium (TiNx)layer 212B, a nitrogen containing tungsten (WNx)layer 212C, and a nitrogen containing tungsten silicide (WSixNy)layer 212D. According to theintermediate structures - The gate stack structure according to the third embodiment is a resultant structure provided after performing an annealing treatment on the gate stack structures according to the first and second embodiments of the present invention. The annealing includes a heat treatment accompanied during various processes (e.g., spacer formation and inter-layer insulation layer formation) performed after forming the gate stack structures.
- The
intermediate structure 212 is compared with theintermediate structure 22 with reference toFIGS. 3A and 3D . Thetitanium silicide layer 212A is formed as thetitanium layer 22A reacts with polysilicon from the firstconductive layer 21, and has a thickness of about 1 Å to 30 Å. A ratio of silicon to titanium in thetitanium silicide layer 212A is in a range between about 0.5 and 3.0. - The nitrogen containing
titanium layer 212B results as thetitanium layer 22A is supplied with nitrogen from the nitrogen containingtungsten layer 22B. A thickness of the nitrogen containingtitanium layer 212B ranges from about 10 Å to 100 Å, and has a ratio of nitrogen to titanium ranging from about 0.7 to 1.3. Compared with the ratio of nitrogen to titanium in thetitanium layer 22A, the ratio of nitrogen to titanium in the nitrogen containingtitanium layer 212B increases from about 0 to about 0.7 to 1.3. - After the annealing, the nitrogen containing
tungsten layer 212C has a nitrogen content decreased to about 10% or less due to the denudation. Reference symbol WNx(D) denotes the denuded nitrogen containing tungsten layer. The nitrogen containingtungsten layer 212C is about 20 Å to 200 Å thick. A ratio of nitrogen to tungsten in the nitrogen containingtungsten layer 212C is in a range between about 0.01 and 0.15. Compared with the ratio of nitrogen to tungsten in the nitrogen containingtungsten layer 22C illustrated inFIG. 3A , the ratio of nitrogen to tungsten in the nitrogen containingtungsten layer 212C decreases from the range between about 0.3 and 1.5 to the range between about 0.01 to 0.15. - The nitrogen containing
tungsten silicide layer 212D has a thickness and a composition substantially the same as the nitrogen containingtungsten silicide layer 22C. In detail, the nitrogen containingtungsten silicide layer 212D has a ratio of silicon to tungsten ranging from about 0.5 to 3.0 and a nitrogen content ranging between about 10% and 60%. A thickness of the nitrogen containingtungsten silicide layer 212D is in a range between about 20 Å and 200 Å. - The
intermediate structure 212 is compared with theintermediate structure 202 with reference toFIGS. 3D and 3C . During the annealing treatment, the nitrogen containingtitanium layer 202A is supplied with nitrogen from the nitrogen containingtungsten layer 202B. As a result, the nitrogen containingtitanium layer 202A is transformed into the nitrogen containingtitanium layer 212B with a minimum reaction with thetitanium silicide layer 212A. A thickness of thetitanium silicide layer 212A ranges from about 1 Å to 30 Å, and a thickness of the nitrogen containingtitanium layer 212B ranges from about 10 Å to 100 Å. - A ratio of nitrogen to titanium in the nitrogen containing
titanium layer 212B ranges between about 0.7 and 1.3. Compared with the nitrogen-to-titanium ratio in the nitrogen containingtitanium layer 202B, the nitrogen-to-titanium ratio in the nitrogen containingtitanium layer 212B increases from the range between about 0.2 to 0.8 to the range between about 0.7 and 1.3. - After the annealing, the nitrogen containing
tungsten layer 212C has a nitrogen content decreased to about 10% or less due to the denudation. The nitrogen containingtungsten layer 212C is about 20 Å to 200 Å thick. A ratio of nitrogen to tungsten in the nitrogen containingtungsten layer 212C is in a range between about 0.01 and 0.15. Compared with the ratio of nitrogen to tungsten in the nitrogen containingtungsten layer 202C illustrated inFIG. 3C , the ratio of nitrogen to tungsten in the nitrogen containingtungsten layer 212C decreases from the range between about 0.3 and 1.5 to the range between about 0.01 to 0.15. - The nitrogen containing
tungsten silicide layer 212D has a thickness and a composition substantially the same as the nitrogen containingtungsten silicide layer 202C. In detail, the nitrogen containingtungsten silicide layer 212D has a ratio of silicon to tungsten ranging from about 0.5 to 3.0 and a nitrogen content ranging between about 10% and 60%. A thickness of the nitrogen containingtungsten silicide layer 212D is in a range between about 20 Å and 200 Å. - The gate stack structure according to the third embodiment includes a first intermediate structure and a second intermediate structure. The first intermediate structure includes a first metal silicide layer and a first nitrogen containing metal layer, and the second intermediate structure includes a second nitrogen containing metal layer and a second nitrogen containing metal silicide layer. For instance, the first intermediate structure is formed by stacking the
titanium silicide layer 212A and the nitrogen containingtitanium layer 212B. The second intermediate structure is formed by stacking the nitrogen containingtungsten layer 212C and the nitrogen containingtungsten silicide layer 212D. -
FIG. 3E illustrates an image of a gate stack structure after an annealing process. Like reference numerals represent like elements described in the first to third embodiments. Thus, detailed description thereof is omitted. -
FIG. 4A illustrates a gate stack structure in accordance with a fourth embodiment of the present invention. The gate stack structure includes a firstconductive layer 31, anintermediate structure 32 and a secondconductive layer 33. The firstconductive layer 31 includes a polysilicon layer that is highly doped with a P-type impurity such as boron or an N-type impurity such as phosphorous. The firstconductive layer 31 can also include a polysilicon germanium layer (Si1-xGex, where x ranges between about 0.01 and 1.0) or a silicide layer. For instance, the silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt. - The second
conductive layer 33 includes a tungsten layer. The tungsten layer is about 100 Å to 2,000 Å thick, and is formed by performing a PVD method, a CVD method, or an ALD method. The PVD method includes a sputter deposition method using a tungsten sputter target. - The
intermediate structure 32 includes atitanium layer 32A and a nitrogen containing tungsten silicide (WSixNy)layer 32B. In detail, a thickness of thetitanium layer 32A ranges from about 10 Å to about 80 Å. The nitrogen containingtungsten silicide layer 32B has a ratio of silicon to tungsten ranging from about 0.5 to 3.0 and a nitrogen content of about 10% to 60%. The nitrogen containingtungsten silicide layer 32B indicates a tungsten silicon nitride layer) or a tungsten silicide layer containing a certain content/weight ratio of nitrogen. The nitrogen containingtungsten silicide layer 32B is formed to a thickness of about 20 Å to 200 Å. - The
titanium layer 32A is formed by a PVD method, a CVD method or an ALD method. The nitrogen containingtungsten silicide layer 32B is formed by a PVD method. The PVD method proceeds with a sputter deposition method or a reactive sputter deposition method. For instance, thetitanium layer 32A is formed by performing a sputter deposition method with a titanium sputter target. The nitrogen containingtungsten silicide layer 32B is formed by performing a reactive sputter deposition method with a tungsten silicide sputter target in nitrogen gas ambient. In particular, the PVD method such as a reactive sputter deposition method is used to form the nitrogen containingtungsten silicide layer 32B because the nitrogen containingtungsten silicide layer 32B can be formed uniformly regardless of a bottom layer type. - The gate stack structure according to the fourth embodiment of the present invention includes the first
conductive layer 31, the Ti/WSixNyintermediate structure 32 and the secondconductive layer 33. The firstconductive layer 31 includes polysilicon and the secondconductive layer 33 includes tungsten, thereby forming a tungsten polysilicon gate stack structure. - In particular, the Ti/WSIxNy intermediate structure includes a metal layer and a nitrogen containing metal silicide layer. The metal layer includes a pure metal layer and the metal silicide layer includes a tungsten silicide layer containing nitrogen. For instance, the metal layer is the
titanium layer 32A and the metal silicide layer is the nitrogen containingtungsten silicide layer 32B. - The multiple-layered intermediate structure according to the fourth embodiment can be also formed in other structures. The metal layer includes a tantalum layer in addition to the titanium layer, and the nitrogen containing metal silicide layer includes a nitrogen containing titanium silicide (TiSixNy) layer or a nitrogen containing tantalum silicide (TaSixNy) layer in addition to the nitrogen containing tungsten silicide layer. The tantalum layer is formed by a PVD method including sputter deposition method, a CVD method or an ALD method. The nitrogen containing titanium silicide layer is formed by a reactive sputter deposition method with a titanium silicide sputter target in nitrogen gas ambient. The nitrogen containing tantalum silicide layer is formed by performing a reactive sputter deposition method with a tantalum silicide sputter target in nitrogen gas ambient. The tantalum layer is about 10 Å to 80 Å thick. Each of the nitrogen containing titanium silicide layer and the nitrogen containing tantalum silicide layer is formed to a thickness of about 20 Å to 200 Å and has a nitrogen content of about 10% to 60%. A ratio of silicon to titanium in the nitrogen containing titanium silicide layer ranges between about 0.5 and 3.0. The nitrogen containing tantalum silicide layer has a silicon-to-titanium ratio of about 0.5 to 3.0.
-
FIG. 4B illustrates a gate stack structure in accordance with a fifth embodiment of the present invention. The illustrated gate stack structure is modified from the gate stack structure according to the second embodiment. In other words, instead of titanium, a nitrogen containing titanium (TiNx) layer, where x is less than about 1, is used. - The gate stack structure includes a first
conductive layer 301, anintermediate structure 302 and a secondconductive layer 303. The firstconductive layer 301 includes a polysilicon layer that is highly doped with a P-type impurity such as boron or an N-type impurity such as phosphorous. The firstconductive layer 301 can also include a polysilicon germanium layer (Si1-xGex, where x ranges between about 0.01 and 1.0) or a silicide layer. For instance, the silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt. - The second
conductive layer 303 includes a tungsten layer. The tungsten layer is about 100 Å to 2,000 Å thick, and is formed by performing a PVD method, a CVD method, or an ALD method. The PVD method includes a sputter deposition method using a tungsten sputter target. - The
intermediate structure 302 includes a nitrogen containing titanium (TiNx)layer 302A and a nitrogen containing tungsten silicide (WSixNy)layer 302B. The nitrogen containingtitanium layer 302A has a ratio of nitrogen to titanium ranging from about 0.2 to 0.8, and a thickness of about 10 Å to 150 Å. The nitrogen containingtitanium layer 302A indicates a titanium nitride layer or a titanium layer containing nitrogen. In the present embodiment, the nitrogen containing titanium layer has a metal property. - The nitrogen containing
tungsten silicide layer 302B has a ratio of silicon to tungsten ranging from about 0.5 to 3.0 and a nitrogen content of about 10% to 60%. The nitrogen containingtungsten silicide layer 302B indicates a tungsten silicon nitride layer or a tungsten silicide layer containing a certain content/weight ratio of nitrogen. - The nitrogen containing
titanium layer 302A and the nitrogen containingtungsten silicide layer 302B are formed by a PVD method. The PVD method proceeds with a sputter deposition method or a reactive sputter deposition method. For instance, the nitrogen containingtitanium layer 302A is formed by a reactive sputter deposition method with a titanium target in nitrogen gas ambient. The nitrogen containingtungsten silicide layer 302B is formed by a reactive sputter deposition method with a tungsten silicide sputter target in nitrogen gas ambient. - The PVD method such as the above described reactive sputter deposition method is employed to form nitrogen containing
tungsten silicide layer 302B because the PVD method allows uniform formation of the nitrogen containingtungsten silicide layer 302B regardless of a bottom layer type. - The gate stack structure according to the fifth embodiment includes the first
conductive layer 301, the TiNx/WSixNyintermediate structure 302 and the secondconductive layer 303. The firstconductive layer 302 and the secondconductive layer 303 include a polysilicon layer and a tungsten layer, respectively. As a result, a tungsten polysilicon gate stack structure is provided. - In particular, the TiNx/WSixNy intermediate structure includes a metal layer and a nitrogen containing metal silicide layer. The metal layer includes a metal layer containing a certain content/weight ratio of nitrogen, and the metal silicide layer includes a metal silicide layer containing a certain content/weight ratio of nitrogen. For instance, the metal layer includes the nitrogen containing
titanium layer 302A, and the metal silicide layer includes the nitrogen containingtungsten silicide layer 302B. - The multiple-layered intermediate structure according to the fifth embodiment can be formed in other various structures. The nitrogen containing metal layer includes a nitrogen containing tantalum (TaNx) layer in addition to the nitrogen containing titanium layer. The nitrogen containing metal silicide layer includes a nitrogen containing titanium silicide (TiSixNy) layer or a nitrogen containing tantalum silicide (TaSixNy) layer in addition to the nitrogen containing tungsten silicide (WSixNy) layer. The nitrogen containing tantalum layer is formed by a PVD method including a sputter deposition method, a CVD method or an ALD method. The nitrogen containing titanium silicide layer is formed by performing a reactive sputter deposition method with a titanium silicide sputter target in nitrogen gas ambient. The nitrogen containing tantalum silicide layer is formed by performing a reactive sputter deposition method with a tantalum silicide sputter target in nitrogen gas ambient. The nitrogen containing tantalum layer has a thickness ranging between about 10 Å to 80 Å. Each of the nitrogen containing titanium silicide layer and the nitrogen containing tantalum silicide layer is formed to a thickness of about 20 Å to 200 Å, and has a nitrogen content of about 10% to 60%. A ratio of silicon to titanium in the nitrogen containing titanium silicide layer ranges between about 0.5 and 3.0. The nitrogen containing tantalum silicide layer has a ratio of silicon to tantalum ranging from about 0.5 to 3.0.
-
FIG. 4C illustrates a gate stack structure in accordance with a sixth embodiment of the present invention. The gate stack structure includes a firstconductive layer 311, an intermediate structure 312 and a secondconductive layer 313. The firstconductive layer 311 includes a polysilicon layer highly doped with a P-type impurity such as boron (B) or an N-type impurity such as phosphorus (P). In addition to the polysilicon layer, the firstconductive layer 311 can also include a polysilicon germanium (Si1-xGex) layer, where x is in a range of about 0.01 to 1.0, or a silicide layer. The silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt. - The second
conductive layer 313 includes a tungsten layer. The tungsten layer is formed to a thickness of about 100 Å to 2,000 Å, performing one of a PVD method, a CVD method and an ALD method. The PVD method includes a sputter deposition method with a tungsten sputter target. - The intermediate structure 312 includes a titanium silicide (TiSix)
layer 312A, a nitrogen containing titanium (TiNx)layer 312B and a nitrogen containing tungsten silicide (WSixNy)layer 312C. The intermediate structure can be formed in other various structures depending on the selected materials from the materials described in the fourth and fifth embodiments. - The gate stack structure according to the sixth embodiment is a resultant structure provided after performing an annealing treatment on the gate stack structures according to the fourth and fifth embodiments of the present invention. The annealing includes a heat treatment accompanied during various processes (e.g., spacer formation and inter-layer insulation layer formation) performed after forming the gate stack structures.
- In the case where the nitrogen containing
tungsten silicide layer 32B is formed over thetitanium layer 32A (seeFIG. 4A ), after the annealing, a trace amount of nitrogen in the nitrogen containingtungsten silicide layer 32B is decomposed in a boundary region between thetitanium layer 32A and the nitrogen containingtungsten silicide layer 32B. As a result, as illustrated inFIG. 4C , an upper portion of thetitanium layer 32A is transformed into the nitrogen containingtitanium layer 312B, and a bottom portion of thetitanium layer 32A reacts with polysilicon from the firstconductive layer 31 to form thetitanium silicide layer 312A. - A thickness of the
titanium silicide layer 312A ranges from about 1 Å to 30 Å, and a ratio of silicon to titanium therein ranges between about 0.5 and 3.0. The nitrogen containingtitanium layer 312B is about 10 Å to 100 Å thick, and has a ratio of nitrogen to titanium in a range between about 0.7 and 1.3. - The nitrogen containing
tungsten silicide layer 312C has a thickness and a composition substantially the same as the nitrogen containingtungsten silicide layer 32B. In detail, the nitrogen containingtungsten silicide layer 312C has a ratio of silicon to tungsten ranging from about 0.5 to 3.0 and a nitrogen content ranging between about 10% and 60%. A thickness of the nitrogen containingtungsten silicide layer 312C is in a range between about 20 Å and 200 Å. - The intermediate structure 312 is compared with the
intermediate structure 302 with reference toFIGS. 4C and 4B . During the annealing treatment, the nitrogen containingtitanium layer 302A is supplied with nitrogen from the nitrogen containingtungsten silicide layer 302B, thereby being transformed into the nitrogen containingtitanium layer 312B with a minimum reaction thetitanium silicide layer 312A. A thickness of thetitanium silicide layer 312A ranges from about 1 Å to 30 Å, and a thickness of the nitrogen containingtitanium layer 312B ranges from about 10 Å to 100 Å. A ratio of nitrogen to titanium within the nitrogen containingtitanium layer 312B ranges from about 0.7 to 1.3. Compared with the nitrogen-to-titanium ratio in the nitrogen containingtitanium layer 302B (seeFIG. 4C ), the nitrogen-to-titanium ratio in the nitrogen containingtitanium layer 312B increases from the range between about 0.2 to 0.8 to the range between about 0.7 and 1.3. - The nitrogen containing
tungsten silicide layer 312C has a thickness and a composition substantially the same as the nitrogen containing tungsten silicide layer 302C. In detail, the nitrogen containingtungsten silicide layer 312C has a ratio of silicon to tungsten ranging from about 0.5 to 3.0 and a nitrogen content ranging between about 10% and 60%. A thickness of the nitrogen containingtungsten silicide layer 312C is in a range between about 20 Å and 200 Å. - The gate stack structure according to the sixth embodiment includes a first intermediate structure and a second intermediate structure. The first intermediate structure includes a metal silicide layer and a nitrogen containing metal layer, and the second intermediate structure includes a nitrogen containing metal silicide layer. For instance, the first intermediate structure is formed by stacking the
titanium silicide layer 312A and the nitrogen containingtitanium layer 312B. The second intermediate structure includes the nitrogen containingtungsten silicide layer 312C. -
FIG. 5A illustrates a gate stack structure in accordance with a seventh embodiment of the present invention. The gate stack structure includes a firstconductive layer 41, anintermediate structure 42 and a secondconductive layer 43. The firstconductive layer 41 includes a polysilicon layer that is highly doped with a P-type impurity such as boron or an N-type impurity such as phosphorous. The firstconductive layer 41 can also include a polysilicon germanium layer (Si1-xGex, where x ranges between about 0.01 and 1.0) or a silicide layer. For instance, the silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt. - The second
conductive layer 43 includes a tungsten layer. The tungsten layer is about 100 Å to 2,000 Å thick, and is formed by performing a PVD method, a CVD method, or an ALD method. The PVD method includes a sputter deposition method using a tungsten sputter target. - The
intermediate structure 42 includes atitanium layer 42A, a nitrogen containing tungsten silicide (WSixNy)layer 42B, and a nitrogen containing tungsten (WNx)layer 42C. In detail, a thickness of thetitanium layer 42A ranges from about 10 Å to about 80 Å. The nitrogen containingtungsten silicide layer 42B has a ratio of silicon to tungsten ranging from about 0.5 to 3.0 and a nitrogen content of about 10% to 60%. The nitrogen containingtungsten silicide layer 42B indicates a tungsten silicon nitride layer or a tungsten silicide layer containing a certain content/weight ratio of nitrogen. The nitrogen containingtungsten silicide layer 32B is formed to a thickness of about 20 Å to 200 Å. - A ratio of nitrogen to tungsten in the nitrogen containing
tungsten layer 42C ranges between about 0.3 and 1.5. The nitrogen containingtungsten layer 42C indicates a tungsten nitride layer or a tungsten layer containing a certain content/weight ratio of nitrogen. A thickness of the nitrogen containingtungsten layer 42C ranges from about 20 Å to 200 Å. Although it will be described later, the nitrogen containingtungsten layer 42C supplies nitrogen to the nitrogen containingtungsten silicide layer 42B. Thus, after the annealing, the nitrogen containingtungsten layer 42C becomes a pure tungsten layer with no nitrogen or a tungsten layer containing a trace amount of nitrogen. - The
titanium layer 42A and the nitrogen containingtungsten layer 42C are formed by performing a PVD method, a CVD method, or an ALD method. The nitrogen containingtungsten silicide layer 42B is formed by performing a PVD method. - The PVD method proceeds with a sputter deposition method or a reactive sputter deposition method. For instance, the
titanium layer 42A is formed by performing a sputter deposition method with a titanium sputter target. The nitrogen containingtungsten layer 42C is formed by performing a reactive sputter deposition method with a tungsten sputter target in nitrogen gas ambient. The nitrogen containingtungsten silicide layer 42B is formed by performing a reactive sputter deposition method with a tungsten silicide sputter target in nitrogen gas ambient. In particular, the PVD method such as a reactive sputter deposition method is used to form the nitrogen containingtungsten silicide layer 42B because the above described reactive sputter deposition method with the tungsten silicide sputter target in the nitrogen gas ambient allows uniform formation of the nitrogen containingtungsten silicide layer 42B regardless of a bottom layer type. - The gate stack structure according to the seventh embodiment of the present invention includes the first
conductive layer 41, the Ti/WSixNy/WNxintermediate structure 42 and the secondconductive layer 43. The firstconductive layer 41 includes polysilicon and the secondconductive layer 43 includes tungsten, thereby forming a tungsten polysilicon gate stack structure. - In particular, the Ti/WSIxNy/WNx intermediate structure includes a first metal layer, a nitrogen containing metal silicide layer and a second metal layer. The first metal layer includes a pure metal layer. The second metal layer includes a nitrogen containing metal layer. The metal silicide layer includes a nitrogen containing metal silicide layer. For instance, the first metal layer is the
titanium layer 42A. The second metal layer is the nitrogen containingtungsten layer 42C. The metal silicide layer is the nitrogen containingtungsten silicide layer 42B. - The multiple-layered intermediate structure according to the seventh embodiment can be also formed in other structures. The first metal layer includes a tantalum layer in addition to the titanium layer. The second metal layer includes a nitrogen containing titanium tungsten (TiWNx) layer in addition to the nitrogen containing tungsten layer. The metal silicide layer includes a nitrogen containing titanium silicide (TiSixNy) layer or a nitrogen containing tantalum silicide (TaSixNy) layer in addition to the nitrogen containing tungsten silicide layer. The tantalum layer is formed by a PVD method including sputter deposition method, a CVD method or an ALD method. The nitrogen containing titanium tungsten layer is formed by a reactive sputtering with a titanium tungsten sputter target in nitrogen gas ambient. The nitrogen containing titanium silicide layer is formed by a reactive sputter deposition method with a titanium silicide sputter target in nitrogen gas ambient. The nitrogen containing tantalum silicide layer is formed by performing a reactive sputter deposition method with a tantalum silicide sputter target in nitrogen gas ambient. The tantalum layer is about 10 Å to 80 Å thick. Each of the nitrogen containing titanium tungsten layer and the nitrogen containing tantalum silicide layer is formed to a thickness of about 20 Å to 200 Å and has a nitrogen content of about 10% to 60%. The nitrogen containing titanium tungsten layer has a ratio of titanium to tungsten ranging between about 0.5 and 3.0. A ratio of silicon to titanium in the nitrogen containing titanium silicide layer ranges between about 0.5 and 3.0. The nitrogen containing tantalum silicide layer has a silicon-to-titanium ratio of about 0.5 to 3.0.
-
FIG. 5B illustrates a gate stack structure in accordance with an eighth embodiment of the present invention. The gate stack structure includes a firstconductive layer 401, anintermediate structure 402 and a secondconductive layer 403. The firstconductive layer 401 includes a polysilicon layer that is highly doped with a P-type impurity such as boron or an N-type impurity such as phosphorous. The firstconductive layer 401 can also include a polysilicon germanium layer (Si1-xGex, where x ranges between about 0.01 and 1.0) or a silicide layer. For instance, the silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt. - The second
conductive layer 403 includes a tungsten layer. The tungsten layer is about 100 Å to 2,000 Å thick, and is formed by performing a PVD method, a CVD method, or an ALD method. The PVD method includes a sputter deposition method using a tungsten sputter target. - The
intermediate structure 402 includes a nitrogen containing titanium (TiNx) layer 402A, a nitrogen containing tungsten silicide (WSixNy)layer 402B and a nitrogen containing tungsten (WNx)layer 402C. In more detail, the nitrogen containing titanium layer 402A has a certain ratio of nitrogen to titanium, for instance, in a range of about 0.2 to 0.8. The nitrogen containing titanium layer 402A is formed to a thickness of about 10 Å 150 Å. The nitrogen containing titanium layer 402A also includes a titanium nitride layer. - A ratio of silicon to tungsten in the nitrogen containing
tungsten silicide layer 402B ranges between about 0.5 and 3.0, and a nitrogen content of the nitrogen containingtungsten silicide layer 402B ranges from about 10% to 60%. The nitrogen containingtungsten silicide layer 402B also includes a tungsten silicon nitride layer or a tungsten silicide layer containing a certain content/weight ratio of nitrogen. - The nitrogen containing
tungsten layer 402C has a certain ratio of nitrogen to tungsten, for instance, in a range of about 0.3 to 1.5. The nitrogen containingtungsten layer 402C indicates a tungsten nitride layer or a tungsten layer containing a certain content/weight ratio of nitrogen. Although described later, the nitrogen containingtungsten layer 402C supplies nitrogen to the nitrogen containingtungsten silicide layer 402B. The nitrogen containingtungsten layer 402C is formed to a thickness of about 20 Å 200 Å. Due to the supply of nitrogen, the nitrogen containingtungsten layer 402C becomes a pure tungsten layer or a tungsten layer containing a trace amount of nitrogen after the annealing. - The nitrogen containing
tungsten layer 402C is formed by performing a PVD method, a CVD method, or an ALD method. The nitrogen containing titanium layer 402A and the nitrogen containingtungsten silicide layer 402B are formed by performing a PVD method. - The PVD method proceeds with a sputter deposition method or a reactive sputter deposition method. For instance, the nitrogen containing titanium layer 402A is formed by performing a sputter deposition method with a titanium sputter target in nitrogen gas ambient. The nitrogen containing
tungsten layer 402C is formed by performing a reactive sputter deposition method with a tungsten sputter target in nitrogen gas ambient. The nitrogen containingtungsten silicide layer 402B is formed by performing a reactive sputter deposition method with a tungsten silicide sputter target in nitrogen gas ambient. In particular, the PVD method such as a reactive sputter deposition method is used to form the nitrogen containingtungsten silicide layer 402B because the nitrogen containingtungsten silicide layer 402B can be formed uniformly regardless of a bottom layer type. - The gate stack structure according to the eighth embodiment of the present invention includes the first
conductive layer 401, the TiNx/WSixNy/WNxintermediate structure 402 and the secondconductive layer 403. The firstconductive layer 401 includes polysilicon and the secondconductive layer 403 includes tungsten, thereby forming a tungsten polysilicon gate stack structure. - Particularly, the TiNx/WSixNy/WNx/
intermediate structure 402 is formed in a stack structure including a first metal layer, a nitrogen containing metal silicide layer and a second metal layer. The first and second metal layers are nitrogen containing metal layers, and the metal silicide layer is a metal silicide layer containing nitrogen. For instance, the first metal layer is the nitrogen containing titanium layer 402A. The second metal layer is the nitrogen containingtungsten layer 402C. The metal silicide layer is a nitrogen containingtungsten silicide layer 402B. - The multiple-layered intermediate structure as illustrated above can be also formed in other various structures. For instance, the first nitrogen containing metal layer includes a nitrogen containing tantalum layer in addition to the nitrogen containing titanium layer. The second nitrogen containing metal layer includes a nitrogen containing titanium tungsten layer in addition to the nitrogen containing tungsten layer. The nitrogen containing metal silicide layer includes a nitrogen containing titanium silicide layer or a nitrogen containing tantalum silicide layer in addition to the nitrogen containing tungsten silicide layer. The nitrogen containing tantalum layer is formed by performing a PVD method including sputtering, a CVD method or an ALD method. The nitrogen containing titanium tungsten layer is formed by performing a reactive sputter deposition method with a titanium tungsten sputter target in nitrogen gas ambient. The nitrogen containing titanium silicide layer and the nitrogen containing tantalum silicide layer are formed by a reactive sputter deposition method with respective titanium silicide and tantalum silicide sputter targets in nitrogen gas ambient. The nitrogen containing tantalum layer is formed to a thickness of about 10 Å to 80 Å. Each of the nitrogen containing titanium tungsten layer, the nitrogen containing titanium silicide layer and the nitrogen containing tantalum silicide layer is formed to a thickness of about 20 Å to 200 Å, and has a nitrogen content ranging between about 10% and 60%. In the nitrogen containing titanium tungsten layer, a ratio of titanium to tungsten ranges from about 0.5 to 3.0. In the nitrogen containing titanium silicide layer, a ratio of silicon to titanium ranges from about 0.5 to 3.0. In the nitrogen containing tantalum silicide layer, a ratio of silicon to tantalum ranges from about 0.5 to 3.0.
-
FIG. 5C illustrates a gate stack structure in accordance with a ninth embodiment of the present invention. The gate stack structure includes a firstconductive layer 411, anintermediate structure 412 and a secondconductive layer 413. The firstconductive layer 411 includes a polysilicon layer highly doped with a P-type impurity such as boron (B) or an N-type impurity such as phosphorus (P). In addition to the polysilicon layer, the firstconductive layer 411 can also include a polysilicon germanium (Si1-xGex) layer, where x is in a range of about 0.01 to 1.0, or a silicide layer. The silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt. - The second
conductive layer 413 includes a tungsten layer. The tungsten layer is formed to a thickness of about 100 Å to 2,000 Å, performing one of a PVD method, a CVD method and an ALD method. The PVD method includes a sputter deposition method with a tungsten sputter target. - The
intermediate structure 412 includes a titanium silicide (TiSix)layer 412A, a nitrogen containing titanium (TiNx)layer 412B, a nitrogen containing tungsten silicide (WSixNy)layer 412C, and a nitrogen containing tungsten (WNx)layer 412D. Theintermediate structure 412 can be formed in various structures according to the selected materials described in the seventh and eighth embodiments of the present invention. - The gate stack structure according to the ninth embodiment is a resultant structure provided after performing an annealing treatment on the gate stack structures according to the seventh and eighth embodiments of the present invention. The annealing includes a heat treatment accompanied during various processes (e.g., spacer formation and inter-layer insulation layer formation) performed after forming the gate stack structures.
- The
intermediate structure 412 is compared with theintermediate structure 42 with reference toFIGS. 5C and 5A . Thetitanium silicide layer 412A is formed as thetitanium layer 42A reacts with polysilicon from the firstconductive layer 41, and has a thickness of about 1 Å to 30 Å. A ratio of silicon to titanium in thetitanium silicide layer 212A is in a range between about 0.5 and 3.0. - The nitrogen containing
titanium layer 412B results as thetitanium layer 42A is supplied with nitrogen from the nitrogen containingtungsten layer 42B. A thickness of the nitrogen containingtitanium layer 412B ranges from about 10 Å to 100 Å, and has a ratio of nitrogen to titanium ranging from about 0.7 to 1.3. Compared with the ratio of nitrogen to titanium in thetitanium layer 42A, the ratio of nitrogen to titanium in the nitrogen containingtitanium layer 412B increases from about 0 to about 0.7 to 1.3. - The nitrogen containing
tungsten silicide layer 412C has a thickness and a composition substantially the same as the nitrogen containingtungsten silicide layer 42C. In detail, the nitrogen containingtungsten silicide layer 412C has a ratio of silicon to tungsten ranging from about 0.5 to 3.0 and a nitrogen content ranging between about 10% and 60%. A thickness of the nitrogen containingtungsten silicide layer 412C is in a range between about 20 Å and 200 Å. - After the annealing, the nitrogen containing
tungsten layer 412D has a nitrogen content decreased to about 10% or less due to the denudation. Reference symbol WNx(D) denotes the denuded nitrogen containing tungsten layer. The nitrogen containingtungsten layer 412D is about 20 Å to 200 Å thick. A ratio of nitrogen to tungsten in the nitrogen containingtungsten layer 412D is in a range between about 0.01 and 0.15. Compared with the ratio of nitrogen to tungsten in the nitrogen containingtungsten layer 42C illustrated inFIG. 5A , the ratio of nitrogen to tungsten in the nitrogen containingtungsten layer 412D decreases from the range between about 0.3 and 1.5 to the range between about 0.01 to 0.15. - In the case where the nitrogen containing
tungsten silicide layer 42B is formed over thetitanium layer 42A (seeFIG. 5A ), after the annealing, a trace amount of nitrogen in the nitrogen containingtungsten silicide layer 42B is decomposed in a boundary region between thetitanium layer 42A and the nitrogen containingtungsten silicide layer 42B. As a result, as illustrated inFIG. 5C , an upper portion of thetitanium layer 42A is transformed into the nitrogen containingtitanium layer 412B, and a bottom portion of thetitanium layer 42A reacts with polysilicon from the firstconductive layer 41 to form thetitanium silicide layer 412A. - The
intermediate structure 412 is compared with theintermediate structure 402 with reference toFIGS. 5C and 5B . The nitrogen containing titanium layer 402A is transformed into the nitrogen containingtitanium layer 412B with a minimum reaction with thetitanium silicide layer 412A. A thickness of thetitanium silicide layer 412A ranges from about 1 Å to 30 Å, and a thickness of the nitrogen containingtitanium layer 412B ranges from about 10 Å to 100 Å. A ratio of nitrogen to titanium in the nitrogen containingtitanium layer 412B ranges between about 0.7 and 1.3. The nitrogen containingtungsten silicide layer 412C has a thickness and composition substantially the same as the nitrogen containingtungsten silicide layer 42B. More specifically, a ratio of silicon to tungsten in the nitrogen containingtungsten silicide layer 412C ranges from about 0.5 to 3.0. the nitrogen containingtungsten silicide layer 412C has a nitrogen content ranging from about 10% to 60%, and is formed to a thickness of about 20 Å to 200 Å. - After the annealing, the nitrogen containing
tungsten layer 412D has a nitrogen content decreased to about 10% or less due to the denudation. The nitrogen containingtungsten layer 412D is about 20 Å to 200 Å thick. A ratio of nitrogen to tungsten in the nitrogen containingtungsten layer 412D is in a range between about 0.01 and 0.15. - The gate stack structure according to the ninth embodiment includes a first intermediate structure and a second intermediate structure. The first intermediate structure includes a first metal silicide layer and a first nitrogen containing metal layer, and the second intermediate structure includes a second nitrogen containing metal layer and a nitrogen containing metal silicide layer. For instance, the first intermediate structure is formed by stacking the
titanium silicide layer 412A and the nitrogen containingtitanium layer 412B. The second intermediate structure is formed by stacking the nitrogen containingtungsten silicide layer 412C and the nitrogen containingtungsten layer 412C. -
FIG. 6A illustrates a gate stack structure in accordance with a tenth embodiment of the present invention. The gate stack structure includes a firstconductive layer 51, anintermediate structure 52 and a secondconductive layer 53. The firstconductive layer 51 includes a polysilicon layer that is highly doped with a P-type impurity such as boron or an N-type impurity such as phosphorous. The firstconductive layer 51 can also include a polysilicon germanium layer (Si1-xGex, where x ranges between about 0.01 and 1.0) or a silicide layer. For instance, the silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt. - The second
conductive layer 53 includes a tungsten layer. The tungsten layer is about 100 Å to 2,000 Å thick, and is formed by performing a PVD method, a CVD method, or an ALD method. The PVD method includes a sputter deposition method using a tungsten sputter target. - The
intermediate structure 52 includes a titanium (Ti)layer 52A, a first nitrogen containing tungsten (WNx)layer 52B, and a nitrogen containing tungsten silicide (WSixNy)layer 52C, and a second nitrogen containing tungsten (WNx)layer 52D. In detail, a thickness of thetitanium layer 52A ranges from about 10 Å to about 80 Å. A ratio of nitrogen to tungsten in each of the first and second nitrogen containingtungsten layer tungsten layers tungsten silicide layer 52C. Each of the first and second nitrogen containingtungsten layers tungsten silicide layer 52C, after a subsequent annealing treatment, the first and second nitrogen containingtungsten layers - A ratio of silicon to tungsten in the nitrogen containing
tungsten silicide layer 52C ranges between about 0.5 and 3.0, and a nitrogen content of the nitrogen containingtungsten silicide layer 52C ranges from about 10% to about 60%. The nitrogen containingtungsten silicide layer 52C indicates a tungsten silicon nitride layer or a tungsten silicide layer containing a certain content/weight ratio of nitrogen. The nitrogen containingtungsten silicide layer 52C is formed to a thickness ranging from about 20 Å to about 200 Å. - The
titanium layer 52A and the first and second nitrogen containingtungsten layers tungsten silicide layer 52C is formed by performing a PVD method. The PVD method proceeds with a sputter deposition method or a reactive sputter deposition method. For instance, thetitanium layer 52A is formed by performing a sputter deposition method with a titanium sputter target. The first and second nitrogen containingtungsten layer tungsten silicide layer 52C is formed by performing a reactive sputter deposition method with a tungsten silicide sputter target in nitrogen gas ambient. In particular, the PVD method such as a reactive sputter deposition method is used to form the nitrogen containingtungsten silicide layer 502C because the nitrogen containingtungsten silicide layer 502C can be formed uniformly regardless of a bottom layer type. - The gate stack structure according to the tenth embodiment includes the first
conductive layer 51, the Ti/WNx/WSixNy/WNxintermediate structure 52 and the secondconductive layer 53. The firstconductive layer 51 and the secondconductive layer 53 include respectively a polysilicon layer and a tungsten layer, thereby forming a tungsten polysilicon gate stack structure. - Particularly, the Ti/WNx/WSixNy/WNx
intermediate structure 52 includes a first metal layer, a second metal layer, a nitrogen containing metal silicide layer, and a third metal layer. The first metal layer includes a pure metal layer, while the second and third metal layers include nitrogen containing metal layers. The nitrogen containing metal silicide layer includes a metal silicide layer containing a certain content/weight ratio of nitrogen. For instance, the first metal layer is thetitanium layer 52A, and the second and third metal layers are the first and second nitrogen containingtungsten layers tungsten silicide layer 52C. - The multiple-layered intermediate structure as illustrated above can be also formed in other various structures. For instance, the first metal layer includes a tantalum layer in addition to the titanium layer. The second and third metal layers include substantially the same material, for instance, a nitrogen containing titanium tungsten layer in addition to the nitrogen containing tungsten layer. The nitrogen containing metal silicide layer includes a nitrogen containing titanium silicide layer or a nitrogen containing tantalum silicide layer in addition to the nitrogen containing tungsten silicide layer. The tantalum layer is formed by performing a PVD method including sputtering, a CVD method or an ALD method. The nitrogen containing titanium tungsten layer is formed by performing a reactive sputter deposition method with a titanium tungsten sputter target in nitrogen gas ambient. The nitrogen containing titanium silicide layer and the nitrogen containing tantalum silicide layer are formed by a reactive sputter deposition method with respective titanium silicide and tantalum silicide sputter targets in nitrogen gas ambient. The tantalum layer is formed to a thickness of about 10 Å to 80 Å. Each of the nitrogen containing titanium tungsten layer, the nitrogen containing titanium silicide layer and the nitrogen containing tantalum silicide layer is formed to a thickness of about 20 Å to 200 Å, and has a nitrogen content ranging between about 10% and 60%. In the nitrogen containing titanium tungsten layer, a ratio of titanium to tungsten ranges from about 0.5 to 3.0. In the nitrogen containing titanium silicide layer, a ratio of silicon to titanium ranges from about 0.5 to 3.0. In the nitrogen containing tantalum silicide layer, a ratio of silicon to tantalum ranges from about 0.5 to 3.0.
-
FIG. 6B illustrates a gate stack structure in accordance with an eleventh embodiment of the present invention. The gate stack structure includes a firstconductive layer 501, anintermediate structure 502 and a secondconductive layer 503. The firstconductive layer 501 includes a polysilicon layer that is highly doped with a P-type impurity such as boron or an N-type impurity such as phosphorous. The firstconductive layer 501 can also include a polysilicon germanium layer (Si1-xGex, where x ranges between about 0.01 and 1.0) or a silicide layer. For instance, the silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt. - The second
conductive layer 503 includes a tungsten layer. The tungsten layer is about 100 Å to 2,000 Å thick, and is formed by performing a PVD method, a CVD method, or an ALD method. The PVD method includes a sputter deposition method using a tungsten sputter target. - The
intermediate structure 502 includes a nitrogen containing titanium (TiNx)layer 502A, a first nitrogen containing tungsten (WNx)layer 502B, a nitrogen containing tungsten silicide (WSixNy)layer 502C, and a second nitrogen containing tungsten (WNx)layer 502D. In more detail, the nitrogen containingtitanium layer 502A has a certain ratio of nitrogen to titanium, for instance, in a range of about 0.2 to 0.8, and is formed to a thickness of about 10 Å 150 Å. The nitrogen containingtitanium layer 502A indicates a titanium nitride layer or a titanium layer containing a certain content/weight ratio of nitrogen. - Each of the first and second nitrogen containing
tungsten layers tungsten layers tungsten layers titanium layer 502A and the nitrogen containingtungsten silicide layer 502C. Each of the first and second nitrogen containingtungsten layers tungsten layer - A ratio of silicon to tungsten in the nitrogen containing
tungsten silicide layer 502C ranges between about 0.5 and 3.0, and a nitrogen content of the nitrogen containingtungsten silicide layer 502C ranges from about 10% to about 60%. The nitrogen containingtungsten silicide layer 502C also includes a tungsten silicon nitride layer. The nitrogen containingtungsten silicide layer 502C has a thickness of about 20 Å to 200 Å. - The first and second nitrogen containing
tungsten layers titanium layer 502A and the nitrogen containingtungsten silicide layer 502C are formed by performing a PVD method. - The PVD method proceeds with a sputter deposition method or a reactive sputter deposition method. For instance, the nitrogen containing
titanium layer 502A is formed by performing a sputter deposition method with a titanium sputter target in nitrogen gas ambient. The first and second nitrogen containingtungsten layers tungsten silicide layer 502C is formed by performing a reactive sputter deposition method with a tungsten silicide sputter target in nitrogen gas ambient. In particular, the PVD method such as a reactive sputter deposition method is used to form the nitrogen containingtungsten silicide layer 502C because the nitrogen containingtungsten silicide layer 502C can be formed uniformly regardless of a bottom layer type. - The gate stack structure according to the eleventh embodiment of the present invention includes the first
conductive layer 501, the TiNx/WNx/WSixNy/WNxintermediate structure 502 and the secondconductive layer 503. The firstconductive layer 501 includes polysilicon and the secondconductive layer 503 includes tungsten, thereby forming a tungsten polysilicon gate stack structure. - Particularly, the TiNx/WNx/WSixNy/WNx
intermediate structure 502 is formed in a stack structure including a first metal layer, a second metal layer, a nitrogen containing metal silicide layer, and a third metal layer. The first, second and third metal layers are nitrogen containing metal layers, and the nitrogen containing metal silicide layer contains a certain content/weight ratio of nitrogen. For instance, the first metal layer is the nitrogen containingtitanium layer 502A, and the second and third metal layers are the first and second nitrogen containingtungsten layers tungsten silicide layer 502C. - The multiple-layered intermediate structure as illustrated above can be also formed in other various structures. For instance, the first metal layer includes a nitrogen containing tantalum (TaNx) layer in addition to the nitrogen containing titanium layer. The second and third metal layers include substantially the same material, for instance, a nitrogen containing titanium tungsten (TiWNx) layer in addition to the nitrogen containing tungsten layer. The nitrogen containing metal silicide layer includes a nitrogen containing titanium silicide (TiSixNy) layer or a nitrogen containing tantalum silicide layer (TaSixNy) in addition to the nitrogen containing tungsten silicide layer. The nitrogen containing tantalum layer is formed by performing a PVD method including sputtering, a CVD method or an ALD method. The nitrogen containing titanium tungsten layer is formed by performing a reactive sputter deposition method with a titanium tungsten sputter target in nitrogen gas ambient. The nitrogen containing titanium silicide layer and the nitrogen containing tantalum silicide layer are formed by a reactive sputter deposition method with respective titanium silicide and tantalum silicide sputter targets in nitrogen gas ambient. The nitrogen containing tantalum layer is formed to a thickness of about 10 Å to 80 Å. Each of the nitrogen containing titanium tungsten layer, the nitrogen containing titanium silicide layer and the nitrogen containing tantalum silicide layer is formed to a thickness of about 20 Å to 200 Å, and has a nitrogen content ranging between about 10% and 60%. In the nitrogen containing titanium tungsten layer, a ratio of titanium to tungsten ranges from about 0.5 to 3.0. In the nitrogen containing titanium silicide layer, a ratio of silicon to titanium ranges from about 0.5 to 3.0. In the nitrogen containing tantalum silicide layer, a ratio of silicon to tantalum ranges from about 0.5 to 3.0.
-
FIG. 6C illustrates a gate stack structure in accordance with a twelfth embodiment of the present invention. The gate stack structure includes a firstconductive layer 511, anintermediate structure 512 and a secondconductive layer 513. The firstconductive layer 511 includes a polysilicon layer highly doped with a P-type impurity such as boron (B) or an N-type impurity such as phosphorus (P). In addition to the polysilicon layer, the firstconductive layer 511 can also include a polysilicon germanium (Si1-xGex) layer, where x is in a range of about 0.01 to 1.0, or a silicide layer. The silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt. - The second
conductive layer 513 includes a tungsten layer. The tungsten layer is formed to a thickness of about 100 Å to 2,000 Å, performing one of a PVD method, a CVD method and an ALD method. The PVD method includes a sputter deposition method with a tungsten sputter target. - The
intermediate structure 512 includes a titanium silicide (TiSix)layer 512A, a nitrogen containing titanium (TiNx)layer 212B, a first nitrogen containing tungsten (WNx)layer 512C, a nitrogen containing tungsten silicide (WSixNy)layer 512D, and a second nitrogen containingtungsten layer 512E. Theintermediate structure 512 can be formed in various structure according to the selected materials described in the tenth and eleventh embodiments of the present invention. - The gate stack structure according to the twelfth embodiment is a resultant structure provided after performing an annealing treatment on the gate stack structures according to the tenth and eleventh embodiments of the present invention. The annealing includes a heat treatment accompanied during various processes (e.g., spacer formation and inter-layer insulation layer formation) performed after forming the gate stack structures.
- The
intermediate structure 512 is compared with theintermediate structure 52 with reference toFIGS. 6C and 6A . Thetitanium silicide layer 512A is formed as thetitanium layer 52A reacts with polysilicon from the firstconductive layer 51, and has a thickness of about 1 Å to 30 Å. A ratio of silicon to titanium in thetitanium silicide layer 512A is in a range between about 0.5 and 3.0. - The nitrogen containing
titanium layer 512B is provided as thetitanium layer 52A is supplied with nitrogen from thetitanium layer 52A. A thickness of the nitrogen containingtitanium layer 512B ranges from about 10 Å to 100 Å, and has a ratio of nitrogen to titanium ranging from about 0.7 to 1.3. - After the annealing, each of the first and second nitrogen containing
tungsten layers tungsten layers tungsten layers - The nitrogen containing
tungsten silicide layer 512D has a thickness and a composition substantially the same as the nitrogen containingtungsten silicide layer 52C. In detail, the nitrogen containingtungsten silicide layer 512D has a ratio of silicon to tungsten ranging from about 0.5 to 3.0 and a nitrogen content of about 10% and 60%. A thickness of the nitrogen containingtungsten silicide layer 512D is in a range between about 20 Å and 200 Å. - The
intermediate structure 512 is compared with theintermediate structure 502 with reference toFIGS. 6C and 6B . During the annealing treatment, the nitrogen containingtitanium layer 502A is supplied with nitrogen from the nitrogen containingtungsten layer 502B. As a result, the nitrogen containingtitanium layer 502A is transformed into the nitrogen containingtitanium layer 512B with a minimum reaction with thetitanium silicide layer 512A. A thickness of thetitanium silicide layer 512A ranges from about 1 Å to 30 Å, and a thickness of the nitrogen containingtitanium layer 512B ranges from about 10 Å to 100 Å. A ratio of nitrogen to titanium in the nitrogen containingtitanium layer 512B ranges between about 0.7 and 1.3. - After the annealing, each of the first and second nitrogen containing
tungsten layers tungsten layers tungsten layers tungsten layers - The nitrogen containing
tungsten silicide layer 512D has a thickness and a composition substantially the same as the nitrogen containingtungsten silicide layer 502C. In detail, the nitrogen containingtungsten silicide layer 512D has a ratio of silicon to tungsten ranging from about 0.5 to 3.0 and a nitrogen content of about 10% and 60%. A thickness of the nitrogen containingtungsten silicide layer 512D is in a range between about 20 Å and 200 Å. - The gate stack structure according to the twelfth embodiment includes a first intermediate structure and a second intermediate structure. The first intermediate structure includes a metal silicide layer and a first nitrogen containing metal layer, and the second intermediate structure includes a second nitrogen containing metal layer, a nitrogen containing metal silicide layer, and a third nitrogen containing metal layer. For instance, the first intermediate structure is formed by stacking the
titanium silicide layer 512A and the nitrogen containingtitanium layer 512B. The second intermediate structure is formed by stacking the nitrogen containingtungsten layer 512C, the nitrogen containingtungsten silicide layer 512D, and the nitrogen containingtungsten layer 512E. - Each of the intermediate structures according to the first to twelfth embodiments of the present invention includes a nitrogen containing metal silicide layer such as a nitrogen containing tungsten silicide layer and also multiple thin layers including titanium, silicon, tungsten, and nitrogen. The nitrogen containing tungsten silicide layer is formed by performing a reactive sputter deposition method with a tungsten silicide sputter target in nitrogen gas ambient. The implementation of the reactive sputter deposition method transforms the titanium layer into the titanium nitride layer while depositing the nitrogen containing tungsten silicide layer. In the case of forming the nitrogen containing tungsten layer over the titanium layer, the titanium layer is transformed into the titanium nitride layer.
- Since the nitrogen containing tungsten silicide layer functions as an amorphous diffusion barrier, when the tungsten layer is formed, a specific resistance of the tungsten layer is small in a range of about 15 μΩ-cm and a large grain size. Thus, the tungsten layer has decreased sheet resistance because the tungsten layer with low specific resistance can be formed.
- The gate stack structure according to the first to twelfth embodiments of the present invention has low contact resistance and reduces a polysilicon depletion because of the titanium layer or the nitrogen containing titanium layer is transformed into the titanium nitride layer when the nitrogen containing tungsten layer or the nitrogen containing tungsten silicide layer are formed. Also, the gate stack structure has low sheet resistance because of the nitrogen containing tungsten silicide layer included in each of the intermediate structures.
- Because of the above transformation of the titanium layer or the titanium nitride layer into the titanium nitride layer, each of the multiple layers included in the intermediate structures includes nitrogen. As a result, the contact resistance and the sheet resistance are low, and the height of each of the gate stack structures can be reduced. In addition, it is possible to reduce a polysilicon depletion effect occurring due to the out-diffusion of impurities such as boron doped in the first conductive layer.
-
FIG. 7A illustrates a gate stack structure in accordance with a thirteenth embodiment of the present invention. The gate stack structure includes a firstconductive layer 61, anintermediate structure 62 and a secondconductive layer 63. The firstconductive layer 61 includes a polysilicon layer that is highly doped with a P-type impurity such as boron or an N-type impurity such as phosphorous. The firstconductive layer 61 can also include a polysilicon germanium layer (Si1-xGex, where x ranges between about 0.01 and 1.0) or a silicide layer. For instance, the silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt. - The second
conductive layer 63 includes a tungsten layer. The tungsten layer is about 100 Å to 2,000 Å thick, and is formed by performing a PVD method, a CVD method, or an ALD method. The PVD method includes a sputter deposition method using a tungsten sputter target. - The
intermediate structure 62 includes a titanium (Ti)layer 62A, a first nitrogen containing tungsten (WNx)layer 62B, a tungsten silicide (WSix)layer 62C, where x ranges between about 1.5 and 10, and a second nitrogen containing tungsten (WNx)layer 62D. More specifically, thetitanium layer 62A is formed to a thickness ranging from about 10 Å to 80 Å. - Each of the first and second nitrogen containing
tungsten layers tungsten layers tungsten layers tungsten layers tungsten silicide layer 62C. Each of the nitrogen containingtungsten layers tungsten layer - A ratio of silicon to tungsten in the nitrogen containing
tungsten silicide layer 62C ranges between about 0.5 and 3.0. The nitrogen containingtungsten silicide layer 62C is formed to a thickness of about 20 Å to 100 Å. - The
titanium layer 62A, the first and second nitrogen containingtungsten layers tungsten layer 63 are formed by performing a PVD method, a CVD method, or an ALD method. The nitrogen containingtungsten silicide layer 62C is formed by performing a PVD method. - The PVD method proceeds with a sputter deposition method or a reactive sputter deposition method. For instance, the
titanium layer 62A is formed by performing a sputter deposition method with a titanium sputter target. The first and second nitrogen containingtungsten layers tungsten silicide layer 62C is formed by performing a reactive sputter deposition method with a tungsten silicide sputter target. Thetungsten layer 63 is formed by a sputter deposition method with a tungsten sputter target. - The gate stack structure according to the thirteenth embodiment of the present invention includes the first
conductive layer 61, the Ti/WNx/WSix/WNxintermediate structure 62 and the secondconductive layer 63. The firstconductive layer 61 includes polysilicon and the secondconductive layer 63 includes tungsten, thereby forming a tungsten polysilicon gate stack structure. - Particularly, the Ti/WNx/WSix/WNx
intermediate structure 62 is formed in a stack structure including a first metal layer, a second metal layer, a nitrogen containing metal silicide layer, and a third metal layer. The first metal layer includes a pure metal layer. The second and third metal layers include nitrogen containing metal layers, and the nitrogen containing metal silicide layer includes a pure tungsten silicide layer. For instance, the first metal layer is thetitanium layer 62A, and the second and third metal layers are the first and second nitrogen containingtungsten layers tungsten silicide layer 62C. - The multiple-layered intermediate structure as illustrated above can be also formed in other various structures. For instance, the first metal layer includes a tantalum layer in addition to the titanium layer. The metal silicide layer includes a titanium silicide (TiSix) layer, where x ranges between 1.5 and 10 or a tantalum silicide (TaSix) layer, where x ranges between about 1.5 and 10 in addition to the tungsten silicide layer. The second and third metal layers include a nitrogen containing titanium tungsten (TiWNx) layer in addition to the nitrogen containing tungsten layer. The tantalum layer is formed by performing a PVD method including sputtering, a CVD method or an ALD method. The nitrogen containing titanium tungsten layer is formed by performing a reactive sputter deposition method with a titanium tungsten sputter target in nitrogen gas ambient. The titanium silicide layer and the tantalum silicide layer are formed by a reactive sputter deposition method with respective titanium silicide and tantalum silicide sputter targets. The tantalum layer is formed to a thickness of about 10 Å to 80 Å. The nitrogen containing titanium tungsten layer is about 20 Å to 200 Å. Each of the titanium silicide layer and the tantalum silicide layer is formed to a thickness of about 20 Å to 200 Å. The nitrogen containing titanium tungsten layer has a nitrogen content ranging between about 10% and 60%. In the nitrogen containing titanium tungsten layer, a ratio of titanium to tungsten ranges from about 0.5 to 3.0. In the titanium silicide layer, a ratio of silicon to titanium ranges from about 0.5 to 3.0. In the tantalum silicide layer, a ratio of silicon to tantalum ranges from about 0.5 to 3.0.
- The
tungsten silicide layer 62C formed over the first nitrogen containingtungsten layer 62B is formed by performing a PVD method such as a sputter deposition method. Performing the sputter deposition method with the tungsten silicide sputter target allows uniform formation of thetungsten silicide layer 62C regardless of a bottom layer type. -
FIG. 7B illustrates images of structures provided after forming a tungsten silicide layer over a nitrogen containing tungsten layer by performing respective chemical vapor deposition (CVD) and physical vapor deposition (PVD) methods. While the tungsten silicide layer CVD-WSix is not well formed over the tungsten nitride layer WN via the CVD method, the tungsten silicide layer PVD-WSix is uniformly formed over the tungsten nitride layer WN via the PVD method. Thus, because the tungsten layer having low specific resistance can be formed over the tungsten silicide layer, the sheet resistance of the tungsten layer can be reduced. - For the gate stack structure in accordance with the thirteenth embodiment of the present invention, when the nitrogen containing
tungsten layer 62B is formed over the titanium layer, the titanium layer is transformed into a titanium nitride layer. - According to the thirteenth embodiment of the present invention, since the titanium layer of the intermediate structure is transformed into the titanium nitride layer during the formation of the nitrogen containing layer, the gate stack structure can obtain low contact resistance and reduce the polysilicon depletion effect. Furthermore, since the intermediate structure includes the tungsten silicide layer, the gate stack structure can obtain low sheet resistance as well.
-
FIG. 7C illustrates a gate stack structure in accordance with a fourteenth embodiment of the present invention. The gate stack structure includes a firstconductive layer 601, anintermediate structure 602 and a secondconductive layer 603. The firstconductive layer 601 includes a polysilicon layer that is highly doped with a P-type impurity such as boron or an N-type impurity such as phosphorous. The firstconductive layer 601 can also include a polysilicon germanium layer (Si1-xGex, where x ranges between about 0.01 and 1.0) or a silicide layer. For instance, the silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt. - The second
conductive layer 603 includes a tungsten layer. The tungsten layer is about 100 Å to 2,000 Å thick, and is formed by performing a PVD method, a CVD method, or an ALD method. The PVD method includes a sputter deposition method using a tungsten sputter target. - The
intermediate structure 602 includes a nitrogen containing titanium (TiNx)layer 602A, a first nitrogen containing tungsten (WNx)layer 602B, a tungsten silicide (WSix)layer 602C, and a second nitrogen containing tungsten (WNx)layer 602D. In more detail, the nitrogen containingtitanium layer 602A has a certain ratio of nitrogen to titanium, for instance, in a range of about 0.2 to 0.8, and is formed to a thickness of about 10 Å 150 Å. The nitrogen containingtitanium layer 602A also includes a titanium nitride layer. - Each of the first and second nitrogen containing
tungsten layers tungsten layers tungsten layers tungsten silicide layer 602C. Each of the first and second nitrogen containingtungsten layers tungsten layer - A ratio of silicon to tungsten in the
tungsten silicide layer 602C ranges between about 0.5 and 3.0. Thetungsten silicide layer 602C has a thickness of about 20 Å to 200 Å. - The first and second nitrogen containing
tungsten layers titanium layer 602A and thetungsten silicide layer 602C are formed by performing a PVD method. - The PVD method proceeds with a sputter deposition method or a reactive sputter deposition method. For instance, the nitrogen containing
titanium layer 602A is formed by performing a sputter deposition method with a titanium sputter target in nitrogen gas ambient. The first and second nitrogen containingtungsten layers tungsten silicide layer 502C is formed by performing a reactive sputter deposition method with a tungsten silicide sputter target. Thetungsten layer 603 is formed by a sputter deposition method with a tungsten sputter target. The gate stack structure according to the fourteenth embodiment of the present invention includes the firstconductive layer 601, the TiNx/WNx/WSix/WNxintermediate structure 602 and the secondconductive layer 603. The firstconductive layer 601 includes polysilicon and the secondconductive layer 603 includes tungsten, thereby forming a tungsten polysilicon gate stack structure. - Particularly, the TiNx/WNx/WSix/WNx
intermediate structure 602 is formed in a stack structure including a first metal layer, a second metal layer, a metal silicide layer, and a third metal layer. The first, second and third metal layers are nitrogen containing metal layers, and the metal silicide layer is a pure metal silicide layer. For instance, the first metal layer is the nitrogen containingtitanium layer 602A, and the second and third metal layers are the first and second nitrogen containingtungsten layers tungsten silicide layer 602C. - The multiple-layered intermediate structure as illustrated above can be also formed in other various structures. For instance, the first metal layer includes a nitrogen containing tantalum (TaNx) layer in addition to the nitrogen containing titanium layer. In addition to the tungsten silicide layer, the metal silicide layer includes a titanium silicide (TiSix) layer, where x ranges between about 1.5 and 10 or a tantalum silicide (TaSix) layer, where x ranges between about 1.5 to 10. The second and third metal layers include a nitrogen containing titanium tungsten (TiWNx) layer in addition to the nitrogen containing tungsten layer. The nitrogen containing tantalum layer is formed by performing a reactive sputtering method with a tantalum sputter target in nitrogen gas ambient. The nitrogen containing titanium tungsten layer is formed by performing a reactive sputter deposition method with a titanium tungsten sputter target in nitrogen gas ambient. The titanium silicide layer and the tantalum silicide layer are formed by a reactive sputter deposition method with respective titanium silicide and tantalum silicide sputter targets. The nitrogen containing tantalum layer is formed to a thickness of about 10 Å to 150 Å. Each of the nitrogen containing titanium tungsten layer, the titanium silicide layer and the tantalum silicide layer is formed to a thickness of about 20 Å to 200 Å. A nitrogen content within the nitrogen containing titanium tungsten layer ranges between about 10% and 60%. In the nitrogen containing titanium tungsten layer, a ratio of titanium to tungsten ranges from about 0.5 to 3.0. In the titanium silicide layer, a ratio of silicon to titanium ranges from about 0.5 to 3.0. In the tantalum silicide layer, a ratio of silicon to tantalum ranges from about 0.5 to 3.0.
- In the
intermediate structure 602 described above, thetungsten silicide layer 602C formed over the first nitrogen containingtungsten layer 602B is formed by a PVD method such as a sputter deposition method. Performing the sputter deposition method with the tungsten silicide sputter target allows the uniform formation of thetungsten silicide layer 602C regardless of a bottom layer type. -
FIG. 7D illustrates a gate stack structure in accordance with a fifteenth embodiment of the present invention. The gate stack structure includes a firstconductive layer 611, anintermediate structure 612 and a secondconductive layer 613. The firstconductive layer 611 includes a polysilicon layer highly doped with a P-type impurity such as boron (B) or an N-type impurity such as phosphorus (P). In addition to the polysilicon layer, the firstconductive layer 611 can also include a polysilicon germanium (Si1-xGex) layer, where x is in a range of about 0.01 to 1.0, or a silicide layer. The silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt. - The second
conductive layer 613 includes a tungsten layer. The tungsten layer is formed to a thickness of about 100 Å to 2,000 Å, performing one of a PVD method, a CVD method and an ALD method. The PVD method includes a sputter deposition method with a tungsten sputter target. - The
intermediate structure 612 includes a titanium silicide (TiSix)layer 612A, a nitrogen containing titanium (TiNx)layer 612B, a first nitrogen containing tungsten (WNx)layer 612C, a nitrogen containing tungsten silicide (WSixNy)layer 612D, and a second nitrogen containingtungsten layer 612E. Theintermediate structure 612 can be formed in various structure according to the selected materials described in the thirteenth and fourteenth embodiments of the present invention. - The gate stack structure according to the fifteenth embodiment of the present invention is a resultant structure provided after performing an annealing treatment on the gate stack structures according to the thirteenth and fourteenth embodiments of the present invention. The annealing includes a heat treatment accompanied during various processes (e.g., spacer formation and inter-layer insulation layer formation) performed after forming the gate stack structures.
- The
intermediate structure 612 is compared with theintermediate structure 62 with reference toFIGS. 7D and 7A . Thetitanium silicide layer 612A is formed as thetitanium layer 62A reacts with polysilicon from the firstconductive layer 61, and has a thickness of about 1 Å to 30 Å. A ratio of silicon to titanium in thetitanium silicide layer 612A is in a range between about 0.5 and 3.0. - The nitrogen containing
titanium layer 612B is provided as thetitanium layer 62A is supplied with nitrogen from thetitanium layer 62A. A thickness of the nitrogen containingtitanium layer 612B ranges from about 10 Å to 100 Å, and has a ratio of nitrogen to titanium ranging from about 0.6 to 1.2 - After the annealing, each of the first and second nitrogen containing
tungsten layers tungsten layers tungsten layers - As nitrogen from the first and second nitrogen containing
tungsten layers tungsten silicide layer 602C is transformed into the nitrogen containingtungsten silicide layer 612D. A ratio of silicon to tungsten within the nitrogen containingtungsten silicide layer 612D ranges from about 0.5 to 3.0. The nitrogen containingtungsten silicide layer 612D has a nitrogen content of about 10% and 60% and a thickness of about 20 Å and 200 Å. - The
intermediate structure 612 is compared with theintermediate structure 602 with reference toFIGS. 7D and 7C . During the annealing treatment, the nitrogen containingtitanium layer 602A is supplied with nitrogen from the nitrogen containingtungsten layer 602B. - As a result, the nitrogen containing
titanium layer 602A is transformed into the nitrogen containing titanium layer 6126 with a minimum reaction with thetitanium silicide layer 612A. A thickness of thetitanium silicide layer 612A ranges from about 1 Å to 30 Å, and a thickness of the nitrogen containingtitanium layer 612B ranges from about 10 Å to 100 Å. A ratio of nitrogen to titanium in the nitrogen containingtitanium layer 612B ranges between about 0.7 and 1.3. - After the annealing, each of the first and second nitrogen containing
tungsten layers tungsten layers tungsten layers tungsten layers - As nitrogen from the first and second nitrogen containing
tungsten layers tungsten silicide layer 602C is transformed into the nitrogen containingtungsten silicide layer 612D. The nitrogen containingtungsten silicide layer 612D has a ratio of silicon to tungsten ranging from about 0.5 to 3.0 and a nitrogen content of about 10% and 60%. A thickness of the nitrogen containingtungsten silicide layer 512D is in a range between about 20 Å and 200 Å. - The gate stack structure according to the fifteenth embodiment includes a first intermediate structure and a second intermediate structure. The first intermediate structure includes a metal silicide layer and a first nitrogen containing metal layer, and the second intermediate structure includes a second nitrogen containing metal layer, a nitrogen containing metal silicide layer, and a third nitrogen containing metal layer. For instance, the first intermediate structure is formed by stacking the
titanium silicide layer 612A and the nitrogen containingtitanium layer 612B. The second intermediate structure is formed by stacking the nitrogen containingtungsten layer 612C, the nitrogen containingtungsten silicide layer 612D, and the nitrogen containingtungsten layer 612E. - The intermediate structures according to the first to fifteenth embodiments of the present invention can be implemented to control gate electrodes of flash memory devices and gate electrodes of numerous logic devices in addition to dynamic random access memory (DRAM) devices.
-
FIG. 8 illustrates a gate stack structure of a flash memory device in accordance with a sixteenth embodiment of the present invention. Atunnel oxide layer 702 corresponding to a gate insulation layer is formed over asubstrate 701. Afirst polysilicon electrode 703 for a floating gate FG is formed over thetunnel oxide layer 702. - A
dielectric layer 704 is formed over thefirst polysilicon electrode 703, and asecond polysilicon electrode 705 for a control gate CG is formed over thedielectric layer 704. - An
intermediate structure 706 selected from a group consisting of the various types of the intermediate structures described in the first to fifteenth embodiments of the present invention is formed over the second polysilicon electrode 205. Theintermediate structure 706 includes a Ti/WNx/WSixNy intermediate structure according to the first embodiment of the present invention. Accordingly, theintermediate structure 706 is formed by sequentially stacking atitanium layer 706A, a nitrogen containingtungsten layer 706B, and a nitrogen containingtungsten silicide layer 706C. - A
tungsten electrode 707 and a hard mask 208 are formed over theintermediate structure 706. Reference letters W and H/M represent thetungsten electrode 707 and the hard mask 208, respectively. - The gate stack structure of the flash memory device having the
intermediate structure 706 shown inFIG. 8 has low sheet resistance and contact resistance. This embodiment of the present invention can be applied to various metal interconnections such as a bit line, a metal line, and a capacitor electrode including an intermediate structure in addition to the gate electrode. Furthermore, this embodiment of the present invention can be applied to a gate stack structure of a semiconductor device forming a dual polysilicon gate comprising of a first gate stack structure (including a polysilicon electrode doped with an N-type impurity formed underneath an intermediate structure, and a tungsten electrode formed over the intermediate structure) and a second gate stack structure (including a polysilicon electrode doped with a P-type impurity and a tungsten electrode formed over the intermediate structure). -
FIG. 9 is a graph illustrating sheet resistance (Rs) of a tungsten layer for each type of intermediate structure formed in accordance with the first to fifteenth embodiments of the present invention. The tungsten layer has a thickness of about 40 nm. - It can be observed that the sheet resistance of the tungsten electrode is reduced in the cases of additionally applying WSix/WNx intermediate structures via a CVD method and a PVD method, (i.e., a Ti/WNx/CVD-WSix/WNx structure and a Ti/WNx/PVD-WSix/WNx structure), and a WSixNY layer, (i.e., a Ti/WNx/WSixNy structure) over a Ti/WNx intermediate structure. However, since a WSix layer cannot grow well over a WNx layer via a CVD method, the WSix layer needs to be formed over the WNx layer via a PVD method such as a sputter deposition method. The formation of the WSixNy layer is performed via a reactive sputter deposition method using a tungsten silicide sputter target and nitrogen gas.
- The sheet resistance of the tungsten electrode for the Ti/WNx/CVD-WSix/WNx intermediate structure, the Ti/WNx/PVD-WSix/WNx intermediate structure, and the Ti/WNx/WSixNy intermediate structure will be compared. The sheet resistance of the tungsten electrode is low only in the cases of applying the Ti/WNx/PVD-WSix/WNx intermediate structure, and the Ti/WNx/WSixNy intermediate structure is the same as in the case of applying a WSix/WNx intermediate structure. In the case of applying the WSix layer via the CVD method, the WSix layer is not uniformly formed over the WNx layer. As a result, agglomeration is generated over the WNx layer, thereby increasing the sheet resistance. On the contrary, if the sputter deposition method using the WSix sputter target or the reactive sputter deposition method is used, the WSix diffusion layer can be uniformly formed, thereby reducing the sheet resistance of the tungsten electrode.
-
FIGS. 10A to 10C illustrate a gate patterning process using the gate stack structure shown inFIG. 3A . The same reference numerals identified inFIG. 3A represent the same elements herein. - Referring to
FIG. 10A , agate insulation layer 801 is formed over asubstrate 800 in which an ion-implantation process is performed to form an isolation layer, a well and a channel. - A patterned first
conductive layer 21 is formed over thegate insulation layer 801. Anintermediate structure 22 is formed over the patterned firstconductive layer 21. A patterned secondconductive layer 23 is formed over theintermediate structure 22. - The patterned first
conductive layer 21 includes a polysilicon layer that is highly doped with a P-type impurity such as boron or an N-type impurity such as phosphorous. The patterned firstconductive layer 21 can also include a polysilicon germanium layer (Si1-xGex, where x ranges between about 0.01 and 1.0) or a silicide layer. For instance, the silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt. - The
intermediate structure 22 includes a patterned titanium (Ti)layer 22A, a patterned nitrogen containing tungsten (WNx)layer 22B, and a patterned nitrogen containing tungsten silicide (WSixNy)layer 22C. - The patterned second
conductive layer 23 includes a tungsten layer. The tungsten layer is formed by performing a PVD method, a CVD method, or an ALD method. The PVD method includes a sputter deposition method using a tungsten sputter target. - A
hard mask 802 is formed over the patterned secondconductive layer 23. The formation of thehard mask 802 can be omitted. Thehard mask 802 includes silicon nitride (Si3N4). - A gate patterning process is performed to form the illustrated gate stack structure. Particularly, although not shown, a first pattering process is performed to etch a hard mask layer, a second conductive layer, multiple layers of a titanium layer, a nitrogen containing tungsten layer, and a nitrogen containing tungsten silicide layer for the
intermediate structure 22, and a portion of a first conductive layer using an etch barrier gate mask (not shown) formed from a photoresist layer. As a result, the structure including thehard mask 802, the patterned secondconductive layer 23, theintermediate structure 22, and the patterned firstconductive layer 21 is formed over thegate insulation layer 801 and thesubstrate 800. - Referring to
FIG. 10B , the gate mask is removed and then, a pre-spacer process is performed to prevent a non-uniform etch and an oxidation of the patterned second conductive layer 23 (i.e., tungsten layer) and theintermediate structure 22. For instance, a Si3N4 layer 803 is formed as a pre-spacer layer. - Referring to
FIG. 10C , a second gate patterning process is performed to etch the Si3N4 layer 803 and a portion of the patterned firstconductive layer 21. During the second gate patterning process, a portion of the Si3N4 layer 803 is etched using a dry etching method to formspacers 803A on the sidewalls of the gate stack structure. The patterned firstconductive layer 21 is etched using the spacers 103A as an etch barrier.Reference numeral 21A identifies an electrode (e.g., polysilicon electrode). - The first and second gate patterning process using the pre-spacer layer as described above can be applied to the gate stack structures in accordance with the second to fifteenth embodiments of the present invention.
-
FIG. 11 illustrates another gate patterning process using the gate stack structure shown inFIG. 3A . The same reference numerals used inFIGS. 10A to 10C identify the same elements herein. - A
gate insulation layer 801 is formed over asubstrate 800 in which an ion-implantation process is performed to form an isolation layer, a well and a channel. A patterned firstconductive layer 21B is formed over thegate insulation layer 801. Anintermediate structure 22 is formed over the patterned firstconductive layer 21B. A patterned secondconductive layer 23 is formed over theintermediate structure 22. - The patterned first
conductive layer 21B includes a polysilicon layer that is highly doped with a P-type impurity such as boron or an N-type impurity such as phosphorous. The patterned firstconductive layer 21B can also include a polysilicon germanium layer (Si1-xGex, where x ranges between about 0.01 and 1.0) or a silicide layer. For instance, the silicide layer includes one selected from a group consisting of Ni, Cr, Co, Ti, W, Ta, Hf, Zr, and Pt. - The
intermediate structure 22 includes a patterned titanium (Ti)layer 22A, a patterned nitrogen containing tungsten (WNx)layer 22B, and a patterned nitrogen containing tungsten silicide (WSixNy)layer 22C. - The patterned second
conductive layer 23 includes a tungsten layer. The tungsten layer is formed by performing a PVD method, a CVD method, or an ALD method. The PVD method includes a sputter deposition method using a tungsten sputter target. - A
hard mask 802 is formed over the patterned secondconductive layer 23. The formation of thehard mask 802 can be omitted. Thehard mask 802 includes silicon nitride (Si3N4). - A gate patterning process is performed to form the illustrated gate stack structure. Particularly, although not shown, a hard mask layer, a second conductive layer, multiple layers of a titanium layer, a nitrogen containing tungsten layer, and a nitrogen containing tungsten silicide layer for the
intermediate structure 22, and a portion of a first conductive layer are etched simultaneously using an etch barrier gate mask (not shown) formed from a photoresist layer. As a result, the structure including thehard mask 802, the patterned secondconductive layer 23, theintermediate structure 22, and the patterned firstconductive layer 21B is formed over thegate insulation layer 801 and thesubstrate 800. Instead of a gate patterning process comprised of two steps using a pre-spacer layer, the gate patterning process which performs etching at once without using the pre-spacer layer is selected. The gate patterning process performed without using the pre-spacer layer can be applied to the gate stack structures in accordance with the second to fifteenth embodiments of the present invention. - According to the embodiments of the present invention, an intermediate structure comprised of multiple thin layers including Ti, W, Si, and N or each including N disposed between a tungsten electrode and a polysilicon electrode makes it possible to obtain sheet resistance as low as those of poly-Si/WNx/W and poly-Si/WNx/WSix/W intermediate structures. Accordingly, the height of a gate stack structure can be reduced, thereby easily obtaining process integration.
- A polysilicon depletion effect can be reduced due to a reduction in a boron penetration or a boron out-diffusion and thus, an operation current of a PMOSFET can be increased. Furthermore, very low contact resistance can be obtained between the tungsten electrode and the polysilicon electrode, thereby providing an advantage in the fabrication of high-speed devices.
- As for a method for forming a tungsten polysilicon gate employed to fabricate high-speed, high-density, and low power memory devices, low sheet resistance, low contact resistance and a low polysilicon depletion effect can be obtained by implementing an intermediate structure comprised of multiple thins films including Ti, W, Si, and N, or each including N.
- While the present invention has been described with respect to the specific embodiments, it will be apparent to those skilled in the art that various changes and modifications may be made without departing from the spirit and scope of the invention as defined in the following claims.
Claims (16)
1. A semiconductor device comprising:
a first conductive layer;
a first intermediate structure over the first conductive layer, the first intermediate structure comprising a metal silicide layer and a nitrogen containing metal layer;
a second intermediate structure over the first intermediate structure, the second intermediate structure including at least a nitrogen containing metal silicide layer; and
a second conductive layer over the second intermediate structure.
2. The semiconductor device of claim 1 , wherein the nitrogen containing metal silicide layer is formed by performing a reactive sputter deposition method with a metal silicide sputter target in nitrogen gas ambient.
3. The semiconductor device of claim 2 , wherein the metal silicide sputter target comprises one selected from a group consisting of a tungsten silicide sputter target, a titanium silicide sputter target, and a tantalum silicide sputter target.
4. The semiconductor device of 2, wherein the nitrogen containing metal silicide layer has a nitrogen content of about 10% to 60% and an atomic ratio of silicon to metal ranging from about 0.5 to 3.0.
5. The semiconductor device of claim 1 , wherein the second intermediate structure comprises a nitrogen containing metal layer and the nitrogen containing metal silicide layer formed in sequence, wherein the nitrogen containing metal layer comprises one of a nitrogen containing tungsten layer and a nitrogen containing titanium tungsten layer and has an atomic ratio of nitrogen to metal ranging from about 0.01 to 0.15.
6. The semiconductor device of claim 1 , wherein the second intermediate structure comprises the nitrogen containing metal silicide layer and a nitrogen containing metal layer formed in sequence, wherein the nitrogen containing metal layer comprises one of a nitrogen containing tungsten layer and a nitrogen containing titanium tungsten layer and has an atomic ratio of nitrogen to metal ranging from about 0.01 to 0.15.
7. The semiconductor device of claim 1 , wherein the second intermediate structure comprises a first nitrogen containing metal layer, the nitrogen containing metal silicide layer, and a second nitrogen containing metal layer formed in sequence, wherein each of the first and second nitrogen containing metal layers comprises one of a nitrogen containing tungsten layer and a nitrogen containing titanium tungsten layer and has an atomic ratio of nitrogen to metal ranging from about 0.01 to 0.15.
8. The semiconductor device of claim 1 , wherein the metal silicide layer of the first intermediate structure comprises one of a titanium silicide layer and a tantalum silicide layer.
9. The semiconductor device of claim 8 , wherein the metal silicide layer has an atomic ratio of silicon to metal ranging from about 0.5 to 3.0.
10. The semiconductor device of claim 1 , wherein the nitrogen containing metal layer of the first intermediate structure comprises one of a nitrogen containing titanium layer and a nitrogen containing tantalum layer.
11. The semiconductor device of claim 10 , wherein the nitrogen containing metal layer of the first intermediate structure has an atomic ratio of nitrogen to metal ranging from about 0.7 to 1.3.
12. The semiconductor device of claim 1 , wherein the first conductive layer comprises one selected from a polysilicon layer, a polysilicon germanium layer and a silicide layer and the second conductive layer comprises tungsten.
13. The semiconductor device of claim 12 , wherein the polysilicon layer is doped with a P-type impurity.
14. The semiconductor device of claim 1 , wherein the first conductive layer comprises a polysilicon layer doped with an N-type impurity and another polysilicon layer doped with a P-type impurity, thereby providing a dual polysilicon gate stack structure.
15. The semiconductor device of claim 1 , further comprising a floating gate overlying the substrate, a dielectric layer overlying the floating gate, and a control gate overlying the dielectric layer,
wherein the control gate is the first conductive layer.
16.-48. (canceled)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/043,385 US8441079B2 (en) | 2006-12-27 | 2011-03-08 | Semiconductor device with gate stack structure |
US13/891,648 US9064854B2 (en) | 2006-12-27 | 2013-05-10 | Semiconductor device with gate stack structure |
Applications Claiming Priority (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR20060134326 | 2006-12-27 | ||
KR10-2006-0134326 | 2006-12-27 | ||
KR1020070041288A KR100844940B1 (en) | 2006-12-27 | 2007-04-27 | Semiconductor device with multi layer diffusion barrier and method for fabricating the same |
KR10-2006-0041288 | 2007-04-27 | ||
US11/862,003 US7902614B2 (en) | 2006-12-27 | 2007-09-26 | Semiconductor device with gate stack structure |
US13/043,385 US8441079B2 (en) | 2006-12-27 | 2011-03-08 | Semiconductor device with gate stack structure |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/862,003 Division US7902614B2 (en) | 2006-12-27 | 2007-09-26 | Semiconductor device with gate stack structure |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/891,648 Continuation US9064854B2 (en) | 2006-12-27 | 2013-05-10 | Semiconductor device with gate stack structure |
Publications (2)
Publication Number | Publication Date |
---|---|
US20110186920A1 true US20110186920A1 (en) | 2011-08-04 |
US8441079B2 US8441079B2 (en) | 2013-05-14 |
Family
ID=39465891
Family Applications (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/862,003 Active US7902614B2 (en) | 2006-12-27 | 2007-09-26 | Semiconductor device with gate stack structure |
US11/952,128 Active 2028-03-31 US8008178B2 (en) | 2006-12-27 | 2007-12-07 | Method for fabricating semiconductor device with an intermediate stack structure |
US13/043,385 Active US8441079B2 (en) | 2006-12-27 | 2011-03-08 | Semiconductor device with gate stack structure |
US13/891,648 Active US9064854B2 (en) | 2006-12-27 | 2013-05-10 | Semiconductor device with gate stack structure |
Family Applications Before (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/862,003 Active US7902614B2 (en) | 2006-12-27 | 2007-09-26 | Semiconductor device with gate stack structure |
US11/952,128 Active 2028-03-31 US8008178B2 (en) | 2006-12-27 | 2007-12-07 | Method for fabricating semiconductor device with an intermediate stack structure |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US13/891,648 Active US9064854B2 (en) | 2006-12-27 | 2013-05-10 | Semiconductor device with gate stack structure |
Country Status (3)
Country | Link |
---|---|
US (4) | US7902614B2 (en) |
JP (2) | JP2008166770A (en) |
DE (1) | DE102007045074B4 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110062551A1 (en) * | 2009-09-15 | 2011-03-17 | Semiconductor Manufacturing International (Shanghai) Corporation | Multilayer oxide on nitride on oxide structure and method for the manufacture of semiconductor devices |
US20140332874A1 (en) * | 2012-04-13 | 2014-11-13 | Jeonggil Lee | Semiconductor devices |
Families Citing this family (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE102007045074B4 (en) * | 2006-12-27 | 2009-06-18 | Hynix Semiconductor Inc., Ichon | Semiconductor device with gate stack structure |
KR100881716B1 (en) * | 2007-07-02 | 2009-02-06 | 주식회사 하이닉스반도체 | Method for fabricating tungsten line with reduced sheet resistance tungsten layer and method for fabricating gate of semiconductor device using the same |
US8053340B2 (en) * | 2007-09-27 | 2011-11-08 | National University Of Singapore | Method for fabricating semiconductor devices with reduced junction diffusion |
SG177900A1 (en) * | 2008-05-16 | 2012-02-28 | Globalfoundries Sg Pte Ltd | Method for fabricating semiconductor devices with shallow diffusion regions |
US8847300B2 (en) * | 2009-05-08 | 2014-09-30 | SK Hynix Inc. | Semiconductor device and method for fabricating the same |
US9401279B2 (en) * | 2013-06-14 | 2016-07-26 | Sandisk Technologies Llc | Transistor gate and process for making transistor gate |
US10192822B2 (en) * | 2015-02-16 | 2019-01-29 | Globalfoundries Inc. | Modified tungsten silicon |
US11075274B2 (en) | 2019-01-18 | 2021-07-27 | Micron Technology, Inc. | Conductive line construction, memory circuitry, and method of forming a conductive line construction |
CN116018690A (en) * | 2020-09-18 | 2023-04-25 | 铠侠股份有限公司 | Semiconductor device, method for manufacturing semiconductor device, and semiconductor memory device |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6555865B2 (en) * | 2001-07-10 | 2003-04-29 | Samsung Electronics Co. Ltd. | Nonvolatile semiconductor memory device with a multi-layer sidewall spacer structure and method for manufacturing the same |
US20040207030A1 (en) * | 2003-04-16 | 2004-10-21 | Mcteer Everett A. | Conductive transistor structure for a semiconductor device and method for forming same |
US20050145908A1 (en) * | 2003-12-30 | 2005-07-07 | Moise Theodore S.Iv | High polarization ferroelectric capacitors for integrated circuits |
US20060197225A1 (en) * | 2005-03-07 | 2006-09-07 | Qi Pan | Electrically conductive line, method of forming an electrically conductive line, and method of reducing titanium silicide agglomeration in fabrication of titanium silicide over polysilicon transistor gate lines |
US20090149033A1 (en) * | 2003-04-29 | 2009-06-11 | Micron Technology, Inc. | Systems and methods for forming metal oxide layers |
Family Cites Families (56)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH06260482A (en) * | 1993-03-05 | 1994-09-16 | Mitsubishi Electric Corp | Semiconductor device |
KR0179677B1 (en) | 1993-12-28 | 1999-04-15 | 사토 후미오 | Semiconductor device wiring or electrode |
US5518958A (en) * | 1994-07-29 | 1996-05-21 | International Business Machines Corporation | Prevention of agglomeration and inversion in a semiconductor polycide process |
US5576579A (en) * | 1995-01-12 | 1996-11-19 | International Business Machines Corporation | Tasin oxygen diffusion barrier in multilayer structures |
JPH0945635A (en) * | 1995-07-27 | 1997-02-14 | Mitsubishi Electric Corp | Manufacture of semiconductor device and semiconductor device |
US5942356A (en) * | 1996-03-30 | 1999-08-24 | Hoya Corporation | Phase shift mask and phase shift mask blank |
US6080645A (en) | 1996-10-29 | 2000-06-27 | Micron Technology, Inc. | Method of making a doped silicon diffusion barrier region |
US5796151A (en) | 1996-12-19 | 1998-08-18 | Texas Instruments Incorporated | Semiconductor stack having a dielectric sidewall for prevention of oxidation of tungsten in tungsten capped poly-silicon gate electrodes |
US5925918A (en) | 1997-07-30 | 1999-07-20 | Micron, Technology, Inc. | Gate stack with improved sidewall integrity |
US6208003B1 (en) * | 1997-09-26 | 2001-03-27 | Nippon Steel Corporation | Semiconductor structure provided with a polycide interconnection layer having a silicide film formed on a polycrystal silicon film |
US6187656B1 (en) | 1997-10-07 | 2001-02-13 | Texas Instruments Incorporated | CVD-based process for manufacturing stable low-resistivity poly-metal gate electrodes |
US6107171A (en) | 1998-07-09 | 2000-08-22 | Vanguard International Semiconductor Corporation | Method to manufacture metal gate of integrated circuits |
JP2000036593A (en) | 1998-07-17 | 2000-02-02 | Fujitsu Ltd | Semiconductor device |
US6271590B1 (en) | 1998-08-21 | 2001-08-07 | Micron Technology, Inc. | Graded layer for use in semiconductor circuits and method for making same |
JP3264324B2 (en) * | 1998-08-26 | 2002-03-11 | 日本電気株式会社 | Semiconductor device manufacturing method and semiconductor device |
KR100299386B1 (en) | 1998-12-28 | 2001-11-02 | 박종섭 | Gate electrode formation method of semiconductor device |
US6614082B1 (en) | 1999-01-29 | 2003-09-02 | Micron Technology, Inc. | Fabrication of semiconductor devices with transition metal boride films as diffusion barriers |
US6288419B1 (en) * | 1999-07-09 | 2001-09-11 | Micron Technology, Inc. | Low resistance gate flash memory |
US6635939B2 (en) | 1999-08-24 | 2003-10-21 | Micron Technology, Inc. | Boron incorporated diffusion barrier material |
KR100343287B1 (en) * | 1999-09-21 | 2002-07-15 | 윤종용 | Method for fabricating a high density ferroelectric memory device |
US6326260B1 (en) | 2000-06-22 | 2001-12-04 | International Business Machines Corporation | Gate prespacers for high density, high performance DRAMs |
KR20020002176A (en) | 2000-06-29 | 2002-01-09 | 박종섭 | Method for manufacturing gate electrode of semiconductor device |
JP2002016248A (en) * | 2000-06-30 | 2002-01-18 | Mitsubishi Electric Corp | Manufacturing method of semiconductor device |
US6774442B2 (en) * | 2000-07-21 | 2004-08-10 | Renesas Technology Corp. | Semiconductor device and CMOS transistor |
US20020008294A1 (en) | 2000-07-21 | 2002-01-24 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device and method for manufacturing same |
JP4651848B2 (en) * | 2000-07-21 | 2011-03-16 | ルネサスエレクトロニクス株式会社 | Semiconductor device, manufacturing method thereof, and CMOS transistor |
JP3332909B2 (en) * | 2000-10-30 | 2002-10-07 | 松下電器産業株式会社 | Gate electrode structure, method for forming the same, and method for forming electrode structure |
JP3961211B2 (en) * | 2000-10-31 | 2007-08-22 | 株式会社東芝 | Manufacturing method of semiconductor device |
KR100351907B1 (en) * | 2000-11-17 | 2002-09-12 | 주식회사 하이닉스반도체 | method for forming gate electrode semiconductor device |
KR20020045260A (en) | 2000-12-08 | 2002-06-19 | 박종섭 | Method of forming a gate electrode in a semiconductor device |
US6688584B2 (en) | 2001-05-16 | 2004-02-10 | Micron Technology, Inc. | Compound structure for reduced contact resistance |
US7068544B2 (en) * | 2001-08-30 | 2006-06-27 | Micron Technology, Inc. | Flash memory with low tunnel barrier interpoly insulators |
US6818935B2 (en) * | 2001-09-12 | 2004-11-16 | Hynix Semiconductor Inc. | Semiconductor device and method for fabricating the same |
US6699777B2 (en) | 2001-10-04 | 2004-03-02 | Micron Technology, Inc. | Etch stop layer in poly-metal structures |
JP3781666B2 (en) * | 2001-11-29 | 2006-05-31 | エルピーダメモリ株式会社 | Method for forming gate electrode and gate electrode structure |
US6686236B2 (en) * | 2001-12-21 | 2004-02-03 | Texas Instruments Incorporated | Methods of preventing reduction of IrOx during PZT formation by metalorganic chemical vapor deposition or other processing |
JP2004087877A (en) * | 2002-08-28 | 2004-03-18 | Fujitsu Ltd | Field effect semiconductor device and method for manufacturing the same |
JP3630671B2 (en) * | 2003-01-31 | 2005-03-16 | 沖電気工業株式会社 | Ferroelectric capacitor, semiconductor device including ferroelectric capacitor, method for manufacturing ferroelectric capacitor, and method for manufacturing semiconductor device |
US6902993B2 (en) | 2003-03-28 | 2005-06-07 | Cypress Semiconductor Corporation | Gate electrode for MOS transistors |
JP4191000B2 (en) * | 2003-10-06 | 2008-12-03 | エルピーダメモリ株式会社 | Semiconductor device and manufacturing method thereof |
TWI227914B (en) | 2003-10-06 | 2005-02-11 | Nanya Technology Corp | A method of gate structure fabrication in semiconductor device |
US6943416B2 (en) * | 2003-11-20 | 2005-09-13 | Micron Technology, Inc. | Method and structure for reducing resistance of a semiconductor device feature |
US20050124127A1 (en) | 2003-12-04 | 2005-06-09 | Tzu-En Ho | Method for manufacturing gate structure for use in semiconductor device |
US20050161751A1 (en) * | 2004-01-22 | 2005-07-28 | Zyvex Corporation | MEMS device having compact actuator |
KR100633330B1 (en) * | 2004-07-30 | 2006-10-12 | 주식회사 하이닉스반도체 | Method for fabricating capacitor in semiconductor device |
KR100669141B1 (en) | 2005-01-17 | 2007-01-15 | 삼성전자주식회사 | Ohmic layer and method for forming the same, semiconductor device having the ohmic layer and method for manufacturing the same |
KR100618895B1 (en) | 2005-04-27 | 2006-09-01 | 삼성전자주식회사 | Semiconductor device having polymetal gate electrode and method for manufacturing the saem |
JP4690120B2 (en) * | 2005-06-21 | 2011-06-01 | エルピーダメモリ株式会社 | Semiconductor device and manufacturing method thereof |
KR20060134326A (en) | 2005-06-22 | 2006-12-28 | 주식회사 하이닉스반도체 | Apparatus for generating plasma and fabrication method for phase shift mask thereby |
KR100653721B1 (en) * | 2005-06-30 | 2006-12-05 | 삼성전자주식회사 | Semiconductor devices having nitrogen incorporated active and method of fabricating the same |
KR100681211B1 (en) | 2005-06-30 | 2007-02-09 | 주식회사 하이닉스반도체 | Gate electrode with double diffusion barrier and method for manufacturing the same |
KR100654358B1 (en) * | 2005-08-10 | 2006-12-08 | 삼성전자주식회사 | Semiconductor integrated circuit device and fabrication method for the same |
KR100625795B1 (en) | 2005-08-25 | 2006-09-18 | 주식회사 하이닉스반도체 | Gate of semiconductor device and method for forming the same |
KR100689679B1 (en) * | 2005-09-22 | 2007-03-09 | 주식회사 하이닉스반도체 | Method for forming semiconductor device |
JP2007109010A (en) | 2005-10-13 | 2007-04-26 | Fujitsu Ltd | Data storage device |
DE102007045074B4 (en) * | 2006-12-27 | 2009-06-18 | Hynix Semiconductor Inc., Ichon | Semiconductor device with gate stack structure |
-
2007
- 2007-09-21 DE DE102007045074A patent/DE102007045074B4/en active Active
- 2007-09-26 US US11/862,003 patent/US7902614B2/en active Active
- 2007-12-07 US US11/952,128 patent/US8008178B2/en active Active
- 2007-12-19 JP JP2007327082A patent/JP2008166770A/en active Pending
- 2007-12-27 JP JP2007335547A patent/JP2008166797A/en active Pending
-
2011
- 2011-03-08 US US13/043,385 patent/US8441079B2/en active Active
-
2013
- 2013-05-10 US US13/891,648 patent/US9064854B2/en active Active
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6555865B2 (en) * | 2001-07-10 | 2003-04-29 | Samsung Electronics Co. Ltd. | Nonvolatile semiconductor memory device with a multi-layer sidewall spacer structure and method for manufacturing the same |
US20040207030A1 (en) * | 2003-04-16 | 2004-10-21 | Mcteer Everett A. | Conductive transistor structure for a semiconductor device and method for forming same |
US20090149033A1 (en) * | 2003-04-29 | 2009-06-11 | Micron Technology, Inc. | Systems and methods for forming metal oxide layers |
US20050145908A1 (en) * | 2003-12-30 | 2005-07-07 | Moise Theodore S.Iv | High polarization ferroelectric capacitors for integrated circuits |
US20060197225A1 (en) * | 2005-03-07 | 2006-09-07 | Qi Pan | Electrically conductive line, method of forming an electrically conductive line, and method of reducing titanium silicide agglomeration in fabrication of titanium silicide over polysilicon transistor gate lines |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20110062551A1 (en) * | 2009-09-15 | 2011-03-17 | Semiconductor Manufacturing International (Shanghai) Corporation | Multilayer oxide on nitride on oxide structure and method for the manufacture of semiconductor devices |
US8269311B2 (en) * | 2009-09-15 | 2012-09-18 | Semiconductor Manufacturing International (Shanghai) Corporation | Multilayer oxide on nitride on oxide structure and method for the manufacture of semiconductor devices |
US20140332874A1 (en) * | 2012-04-13 | 2014-11-13 | Jeonggil Lee | Semiconductor devices |
Also Published As
Publication number | Publication date |
---|---|
JP2008166770A (en) | 2008-07-17 |
US20130241011A1 (en) | 2013-09-19 |
US8008178B2 (en) | 2011-08-30 |
US8441079B2 (en) | 2013-05-14 |
US20080160746A1 (en) | 2008-07-03 |
DE102007045074B4 (en) | 2009-06-18 |
DE102007045074A1 (en) | 2008-07-03 |
US7902614B2 (en) | 2011-03-08 |
US20080157383A1 (en) | 2008-07-03 |
JP2008166797A (en) | 2008-07-17 |
US9064854B2 (en) | 2015-06-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9064854B2 (en) | Semiconductor device with gate stack structure | |
KR100618895B1 (en) | Semiconductor device having polymetal gate electrode and method for manufacturing the saem | |
KR101516157B1 (en) | Gate structures and method of forming the same | |
TWI488223B (en) | Method for fabricating semiconductor device with gate stack structure | |
KR100350358B1 (en) | Method of manufacturing semiconductor device and semiconductor device | |
US7687389B2 (en) | Method for fabricating semiconductor device | |
US8440560B2 (en) | Method for fabricating tungsten line and method for fabricating gate of semiconductor device using the same | |
US7994558B2 (en) | Method for forming barrier metal layer of bit line in semiconductor memory device | |
US6514841B2 (en) | Method for manufacturing gate structure for use in semiconductor device | |
US6936529B2 (en) | Method for fabricating gate-electrode of semiconductor device with use of hard mask | |
US8319341B2 (en) | Semiconductor device with gate structure | |
KR100758112B1 (en) | Semiconductor device and manufacturing method thereof | |
KR100844958B1 (en) | Semiconductor device with double diffusion barrier and method for fabricating the same | |
US20090101984A1 (en) | Semiconductor device having gate electrode including metal layer and method of manufacturing the same | |
US20050202617A1 (en) | Gate structure for a transistor and method for fabricating the gate structure | |
KR101212568B1 (en) | Gate stack of semiconductor device and manufacturing method thereof | |
KR100744642B1 (en) | Metal line of semiconductor device, gate electrode of semiconductor device and method forming the gate electrode | |
KR20080087276A (en) | Semiconductor device and method for fabricating the same | |
KR20070106299A (en) | Method of manufacturing gate stack with tungsten |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |