US20110068462A1 - Semiconductor chip packages having reduced stress - Google Patents
Semiconductor chip packages having reduced stress Download PDFInfo
- Publication number
- US20110068462A1 US20110068462A1 US12/953,654 US95365410A US2011068462A1 US 20110068462 A1 US20110068462 A1 US 20110068462A1 US 95365410 A US95365410 A US 95365410A US 2011068462 A1 US2011068462 A1 US 2011068462A1
- Authority
- US
- United States
- Prior art keywords
- carrier substrate
- frame
- chip
- cte
- substrate
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/02—Containers; Seals
- H01L23/04—Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls
- H01L23/053—Containers; Seals characterised by the shape of the container or parts, e.g. caps, walls the container being a hollow construction and having an insulating or insulated base as a mounting for the semiconductor body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73253—Bump and layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49811—Additional leads joined to the metallisation on the insulating substrate, e.g. pins, bumps, wires, flat leads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/10—Bump connectors ; Manufacturing methods related thereto
- H01L24/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L24/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/095—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
- H01L2924/097—Glass-ceramics, e.g. devitrified glass
- H01L2924/09701—Low temperature co-fired ceramic [LTCC]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/1515—Shape
- H01L2924/15153—Shape the die mounting substrate comprising a recess for hosting the device
- H01L2924/15155—Shape the die mounting substrate comprising a recess for hosting the device the shape of the recess being other than a cuboid
- H01L2924/15156—Side view
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15312—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a pin array, e.g. PGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/161—Cap
- H01L2924/1615—Shape
- H01L2924/16195—Flat cap [not enclosing an internal cavity]
Definitions
- the present invention relates generally to semiconductor chip packages and more particularly to semiconductor chip packages having reduced stress.
- a chip is placed on a carrier substrate such that the solder balls of the chip are in direct physical contact one-to-one with substrate pads of the carrier substrate. Then, the temperature of the carrier substrate and the chip is raised to a bonding temperature where the solder balls of the chip melt and bond to the substrate pads. After that, the carrier substrate and the chip are cooled down. Because the CTE (coefficient of thermal expansion) of the chip is smaller than the CTE of the carrier substrate, the difference between shrink rates of the carrier substrate and the chip during the cooling down results in stress on the solder balls and underlying structures of the chip. Therefore, there is a need for a structure (and a method for forming the same) in which the chip packaging process is performed with reduced stress on the solder balls and underlying structure of the chip.
- the present invention provides a structure, comprising a carrier substrate which includes substrate pads; a chip physically attached to the carrier substrate; and a first frame physically attached to the carrier substrate, wherein a CTE (coefficient of thermal expansion) of the first frame is substantially lower than a CTE of the carrier substrate.
- the present invention provides a structure (and a method for forming the same) in which the chip packaging process is performed with reduced stress on the solder balls and underlying structure of the chip.
- FIG. 1A shows a top-down view of a first semiconductor structure, in accordance with embodiments of the present invention.
- FIG. 1B shows a side-view of the first semiconductor structure of FIG. 1A , in accordance with embodiments of the present invention.
- FIGS. 1C and 1D show cross-section views of the first semiconductor structure of FIG. 1A along lines 1 C- 1 C and 1 D- 1 D of FIG. 1A , respectively, in accordance with embodiments of the present invention.
- FIG. 2A shows a top-down view of the first semiconductor structure of FIG. 1A with a lid, in accordance with embodiments of the present invention.
- FIG. 2B shows a cross-section view of the first semiconductor structure of FIG. 2A , in accordance with embodiments of the present invention
- FIG. 3A shows a top-down view of a second semiconductor structure, in accordance with embodiments of the present invention.
- FIG. 3B shows a cross-section view of the second semiconductor structure of FIG. 3A along a line 3 B- 3 B of FIG. 3A , in accordance with embodiments of the present invention.
- FIG. 4A shows a top-down view of a third semiconductor structure, in accordance with embodiments of the present invention.
- FIG. 4B shows a cross-section view of the third semiconductor structure of FIG. 4A along a line 4 B- 4 B of FIG. 4A , in accordance with embodiments of the present invention.
- FIG. 5A shows a top-down view of a fourth semiconductor structure, in accordance with embodiments of the present invention.
- FIG. 5B shows a cross-section view of the fourth semiconductor structure of FIG. 5A along a line 5 B- 5 B of FIG. 5A , in accordance with embodiments of the present invention.
- FIG. 6A shows a top-down view of a fifth semiconductor structure, in accordance with embodiments of the present invention.
- FIG. 6B shows a cross-section view of the fifth semiconductor structure of FIG. 6A along a line 6 B- 6 B of FIG. 6A , in accordance with embodiments of the present invention.
- FIG. 7A shows a top-down view of a sixth semiconductor structure, in accordance with embodiments of the present invention.
- FIG. 7B shows a cross-section view of the sixth semiconductor structure of FIG. 7A along a line 7 B- 7 B of FIG. 7A , in accordance with embodiments of the present invention.
- FIG. 1A shows a top-down view of a semiconductor structure 100 , in accordance with embodiments of the present invention. More specifically, the structure 100 comprises a carrier substrate 110 , a semiconductor chip 120 , and a frame 130 .
- the frame 130 has a circular hole 131 at the center of the frame 130 .
- the semiconductor chip 120 and the frame 130 are physically attached to the carrier substrate 110 .
- FIG. 1B shows a side-view of the structure 100 of FIG. 1A .
- FIGS. 1C and 1D show cross-section views of the structure 100 along lines 1 C- 1 C and 1 D- 1 D, respectively.
- the frame 130 can be attached to the carrier substrate 110 by an adhesive layer 116 .
- the fabrication of the structure 100 starts with the carrier substrate 110 .
- the carrier substrate 110 can comprise substrate pads (not shown) at the top surface 112 and pins (not shown) at the bottom surface 114 of the carrier substrate 110 .
- the pins are electrically connected to the substrate pads through electrically conductive wires (not shown) in the carrier substrate 110 .
- the chip 120 with solder balls (not shown) is placed onto the carrier substrate 110 such that the solder balls of the chip 120 are in direct physical contact one-to-one with the substrate pads of the carrier substrate 110 .
- the chips 120 can be placed onto the carrier substrate 110 at room temperature that is around 23° C.-25° C.
- the structure 100 is heated up to a bonding temperature where the solder balls of the chip 120 melt and bond to the substrate pads (also called attachment solder reflow process).
- the bonding temperature can be around 200-250 degrees C.
- the solder balls of the chip 120 are physically attached to the substrate pads of the carrier substrate 110 .
- the carrier substrate 110 is at the highest temperature (i.e., bonding temperature)
- the frame 130 can be attached to the top surface 112 of the carrier substrate 110 by the adhesive layer 116 .
- the carrier substrate 110 can comprise organic material or ceramic material.
- the CTE (coefficient of thermal expansion) of the carrier substrate 110 can be in the range of 15-30 ppm/° C., whereas the CTE of the semiconductor chip 120 can be around 3 ppm/° C.
- the frame 130 can comprise a material that has CTE smaller than the CTE of the carrier substrate 110 .
- the CTE of the frame 130 is significantly lower than the CTE of the carrier substrate 110 .
- the CTE of the frame 130 is smaller than 50% of the CTE of the carrier substrate 110 .
- the CTE of the frame 130 is close to the CTE of the chip 120 (i.e., around 3 ppm/° C.).
- the CTE of the frame 130 is smaller than the CTE of the chip 120 .
- the frame 130 can comprise glass-ceramic, quartz, or low CTE metal alloy such as nickel-iron.
- the structure 100 is cooled down to room temperature (also called initial cool down process) resulting in the shrinkage of the carrier substrate 110 , the chip 120 , and the frame 130 .
- room temperature also called initial cool down process
- the initial cool down process is carried out without the frame 130 being attached to the carrier substrate 110 as described above.
- the shrink rate of the carrier substrate 110 is greater than the shrink rate of the chip 120 .
- the difference between the shrink rates of the carrier substrate 110 and the chip 120 causes stress on the solder balls and underlying structure of the chip 120 .
- the frame 130 With the presence of the frame 130 being attached to the carrier substrate 110 , because the CTE of the frame 130 (e.g., 3 ppm/° C.) is smaller than the CTE of the carrier substrate 110 (15-30 ppm/° C.), during the initial cool down process, the shrink rate of the frame 130 is smaller than the shrink rate of the carrier substrate 110 . As a result, the frame 130 helps reduce the shrink rate of the carrier substrate 110 . Therefore, the frame 130 helps reduce the difference between the shrink rates of the carrier substrate 110 and the chip 120 resulting in less stress on the solder balls and underlying structure of the chip 120 than in the case without the presence of the frame 130 .
- the CTE of the frame 130 e.g., 3 ppm/° C.
- the frame 130 helps reduce the shrink rate of the carrier substrate 110 . Therefore, the frame 130 helps reduce the difference between the shrink rates of the carrier substrate 110 and the chip 120 resulting in less stress on the solder balls and underlying structure of the chip 120 than in the case without the presence of the frame 130
- the cooling of the structure 100 results in a rate of shrinkage of the carrier substrate 110 below that resulting from just the carrier substrate 110 alone.
- the reduction in the rate of shrinkage on cooling is due to the frame 130 having a substantially lower CTE than the carrier substrate 110 .
- a lid 240 is attached to the chip 120 and the frame 130 by adhesive.
- the frame 130 that has CTE smaller than the CTE of the carrier substrate 110 is attached to the carrier substrate 110 at the end of the attachment solder reflow process.
- the shrink rate of the frame 130 is smaller than the shrink rate of the carrier substrate 110 , the difference between the shrink rates of the carrier substrate 110 and the chip 120 is reduced resulting in a smaller stress on the solder balls and underlying structure of the chip 120 than in the case in which the frame 130 is not attached to the carrier substrate 110 .
- FIG. 3A shows a top-down view of a semiconductor structure 300 , in accordance with embodiments of the present invention.
- FIG. 3B shows a cross-section view of the structure 300 along a line 3 B- 3 B.
- the structure 300 is similar to the structure 100 of FIG. 1C , except that the structure 300 further comprises a frame 350 .
- the carrier substrate 110 comprises the pins 360 .
- the pins 360 of the carrier substrate 110 are not shown for simplicity.
- the frame 350 can comprise a material that has CTE similar to the CTE of the frame 130 .
- the frame 350 can be attached to the carrier substrate 110 by an adhesive layer 352 .
- the frame 350 can be attached to the carrier substrate 110 .
- the frame 350 and the frame 130 can be attached to the carrier substrate 110 at the same time.
- the frame 350 helps reduce further the shrink rate of the carrier substrate 110 . Therefore, the frame 350 helps reduce further the difference between the shrink rates of the carrier substrate 110 and the chip 120 resulting in further reduction in stress on the solder balls and underlying structure of the chip 120 compared with the case without the presence of the frame 350 .
- FIG. 4A shows a top-down view of a semiconductor structure 400 , in accordance with embodiments of the present invention.
- FIG. 4B shows a cross-section view of the structure 400 along a line 4 B- 4 B.
- the structure 400 is similar to the structure 100 of FIGS. 1A and 1C , except that the frame 430 has a gap 432 at outer peripheral area of the frame 430 .
- the structure 400 of FIGS. 4A and 4B can be formed in a manner similar to the manner in which the structure 100 of FIGS. 1A-1D is formed, except that the gap 432 can be filled with a low viscosity adhesive which is cured by a high temperature (bonding temperature) during the attachment solder reflow process. In one embodiment, this type of adhesive would be applied and cured at a desired temperature (generally 150° C.-200° C.) prior to the attachment solder reflow process. The possibility of the frame attachment prior to the attachment solder reflow process exists for any adhesive frame attachment.
- FIG. 5A shows a top-down view of a semiconductor structure 500 , in accordance with embodiments of the present invention.
- FIG. 5B shows a cross-section view of the structure 500 along a line 5 B- 5 B.
- the structure 500 is similar to the structure 100 of FIGS. 1A and 1C , except that the frame 130 is attached to substrate pads 582 at the top surface 112 of the carrier substrate 110 by solder balls 580 .
- the solder balls 570 of the chip 120 are bonded to the substrate pads 572 at the top surface 112 of the carrier substrate 110 . It should be noted that, these solder balls 570 of the chip 120 are not shown in FIGS. 1C , 2 B, 3 B, 4 B, 6 B, and 7 B for simplicity.
- the fabrication of the structure 500 is as follows.
- the chip 120 and the frame 130 are placed onto the carrier substrate 110 such that (i) the solder balls 570 of the chip 120 are in direct physical contact one-to-one with the substrate pads 572 of the carrier substrate 110 and (ii) the solder balls 580 of the frame 130 are in direct physical contact one-to-one with the substrate pads 582 of the carrier substrate 110 .
- the attachment solder reflow process is performed resulting in the solder balls 570 and 580 bonding to the substrate pads 572 and 582 of the carrier substrate 110 , respectively.
- the solder balls 570 and 580 are physically attached to the substrate pads 572 and 582 of the carrier substrate 110 , respectively.
- the initial cool down process is performed.
- the frame 130 helps reduce the shrink rate of the carrier substrate 110 . Therefore, the frame 130 helps reduce the difference between the shrink rates of the carrier substrate 110 and the chip 120 resulting in a lesser stress on the solder balls 570 and underlying structure of the chip 120 than in the case without the presence of the frame 130 .
- the solder balls 570 of the chip 120 are electrically connected to the pins 360 at the bottom surface 114 through the electrically conductive wires (not shown) in the carrier substrate 110
- the solder balls 580 of the frame 130 are not necessarily electrically connected to any pin (similar to the pins 360 ) at the bottom surface 114 .
- the solder balls 580 help attach the frame 130 to the carrier substrate 110 .
- the presence of the frames 130 and 430 help reduce the shrink rate of the carrier substrate 110 . Therefore, the frames 130 and 430 help reduce the difference between the shrink rates of the carrier substrate 110 and the chip 120 resulting in a lesser stress on the solder balls 570 and underlying structure of the chip 120 than in the case without the presence of the frames 130 and 430 .
- FIG. 6A shows top-down view of a semiconductor structure 600 .
- FIG. 6B shows a cross-section view of the structure 600 of FIG. 6A along a line 6 B- 6 B.
- the structure 600 is similar to the structure 100 of FIGS. 1A and 1C , except that the frame 630 has the square hole 631 at the center of the frame 630 .
- the structure 600 can be formed in a manner similar to the manner in which the structure 100 of FIGS. 1A-1D is formed.
- a lid 740 can be attached to the chip 120 of FIG. 6A by adhesive resulting in the structure 700 of FIG. 7A .
- FIG. 7B shows a cross-section view of the structure 700 of FIG. 7A along a line 7 B- 7 B.
- the frame 130 is attached to the carrier substrate 110 in the attachment solder reflow process. More specifically, the frame 130 can be attached to the carrier substrate 110 by applying adhesive to the frame 130 before the attachment solder reflow process is performed and then the adhesive is cured during the attachment solder reflow process (also called attaching the frame 130 to the carrier substrate 110 ). The frame 130 can be considered being attached to the carrier substrate 110 when the curing is completely done.
- the carrier substrate 110 is gripped on all sides at the edge and then pulled to stretch at room temperature resulting in tensile stress in the carrier substrate 110 (also called pre-stretching process). While the carrier substrate 110 is being stretched (i.e., the carrier substrate 110 is under tensile stress), the frame 130 is attached to the top surface 112 of carrier substrate 110 by adhesive and then the stretching force can be removed. As a result, the tensile stress in the carrier substrate 110 is maintained even after the stretching force is removed. Then, the chip 120 is attached to the carrier substrate 110 by the attachment solder reflow process as described above. After that, the initial cool down process is performed as described above.
- the tensile stress is maintained in the carrier substrate 110 by the frame 130 at room temperature.
- the pre-stressing results in the substrate not expanding significantly when heated, and thus not contracting significantly when cooled. Rather than contracting, the stress (ideally the same as the pre-stress) is returned on cooling. Therefore, the stress on the solder balls and underlying structure of the chip 120 is reduced at room temperature.
- the frame 130 is attached to the carrier substrate 110 at the end of the attachment solder reflow process (i.e., when the substrate 110 is at the highest temperature) or before the attachment solder reflow process.
- the frame 130 can be attached to the carrier substrate 110 at anytime and at any temperature either prior to or during the attachment solder reflow process and the initial cool down process.
- the frames have circular or square holes at the center of them. In one embodiment, the frames further comprise additional holes to provide spaces for devices that reside on the carrier substrate 110 .
Landscapes
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Wire Bonding (AREA)
Abstract
Description
- This application is a divisional application claiming priority to Ser. No. 11/871,204 filed Oct. 12, 2007.
- The present invention relates generally to semiconductor chip packages and more particularly to semiconductor chip packages having reduced stress.
- In a conventional chip packaging process, a chip is placed on a carrier substrate such that the solder balls of the chip are in direct physical contact one-to-one with substrate pads of the carrier substrate. Then, the temperature of the carrier substrate and the chip is raised to a bonding temperature where the solder balls of the chip melt and bond to the substrate pads. After that, the carrier substrate and the chip are cooled down. Because the CTE (coefficient of thermal expansion) of the chip is smaller than the CTE of the carrier substrate, the difference between shrink rates of the carrier substrate and the chip during the cooling down results in stress on the solder balls and underlying structures of the chip. Therefore, there is a need for a structure (and a method for forming the same) in which the chip packaging process is performed with reduced stress on the solder balls and underlying structure of the chip.
- The present invention provides a structure, comprising a carrier substrate which includes substrate pads; a chip physically attached to the carrier substrate; and a first frame physically attached to the carrier substrate, wherein a CTE (coefficient of thermal expansion) of the first frame is substantially lower than a CTE of the carrier substrate.
- The present invention provides a structure (and a method for forming the same) in which the chip packaging process is performed with reduced stress on the solder balls and underlying structure of the chip.
-
FIG. 1A shows a top-down view of a first semiconductor structure, in accordance with embodiments of the present invention. -
FIG. 1B shows a side-view of the first semiconductor structure ofFIG. 1A , in accordance with embodiments of the present invention. -
FIGS. 1C and 1D show cross-section views of the first semiconductor structure ofFIG. 1A alonglines 1C-1C and 1D-1D ofFIG. 1A , respectively, in accordance with embodiments of the present invention. -
FIG. 2A shows a top-down view of the first semiconductor structure ofFIG. 1A with a lid, in accordance with embodiments of the present invention. -
FIG. 2B shows a cross-section view of the first semiconductor structure ofFIG. 2A , in accordance with embodiments of the present invention -
FIG. 3A shows a top-down view of a second semiconductor structure, in accordance with embodiments of the present invention. -
FIG. 3B shows a cross-section view of the second semiconductor structure ofFIG. 3A along aline 3B-3B ofFIG. 3A , in accordance with embodiments of the present invention. -
FIG. 4A shows a top-down view of a third semiconductor structure, in accordance with embodiments of the present invention. -
FIG. 4B shows a cross-section view of the third semiconductor structure ofFIG. 4A along aline 4B-4B ofFIG. 4A , in accordance with embodiments of the present invention. -
FIG. 5A shows a top-down view of a fourth semiconductor structure, in accordance with embodiments of the present invention. -
FIG. 5B shows a cross-section view of the fourth semiconductor structure ofFIG. 5A along aline 5B-5B ofFIG. 5A , in accordance with embodiments of the present invention. -
FIG. 6A shows a top-down view of a fifth semiconductor structure, in accordance with embodiments of the present invention. -
FIG. 6B shows a cross-section view of the fifth semiconductor structure ofFIG. 6A along aline 6B-6B ofFIG. 6A , in accordance with embodiments of the present invention. -
FIG. 7A shows a top-down view of a sixth semiconductor structure, in accordance with embodiments of the present invention. -
FIG. 7B shows a cross-section view of the sixth semiconductor structure ofFIG. 7A along aline 7B-7B ofFIG. 7A , in accordance with embodiments of the present invention. -
FIG. 1A shows a top-down view of asemiconductor structure 100, in accordance with embodiments of the present invention. More specifically, thestructure 100 comprises acarrier substrate 110, asemiconductor chip 120, and aframe 130. Theframe 130 has acircular hole 131 at the center of theframe 130. Thesemiconductor chip 120 and theframe 130 are physically attached to thecarrier substrate 110.FIG. 1B shows a side-view of thestructure 100 ofFIG. 1A .FIGS. 1C and 1D show cross-section views of thestructure 100 alonglines 1C-1C and 1D-1D, respectively. In one embodiment, as shown inFIGS. 1B and 1C , theframe 130 can be attached to thecarrier substrate 110 by anadhesive layer 116. - With reference to
FIGS. 1A and 1C , in one embodiment, the fabrication of the structure 100 (also called the packaging of the chip 120) starts with thecarrier substrate 110. Thecarrier substrate 110 can comprise substrate pads (not shown) at thetop surface 112 and pins (not shown) at thebottom surface 114 of thecarrier substrate 110. The pins are electrically connected to the substrate pads through electrically conductive wires (not shown) in thecarrier substrate 110. - Next, in one embodiment, the
chip 120 with solder balls (not shown) is placed onto thecarrier substrate 110 such that the solder balls of thechip 120 are in direct physical contact one-to-one with the substrate pads of thecarrier substrate 110. Thechips 120 can be placed onto thecarrier substrate 110 at room temperature that is around 23° C.-25° C. - Next, in one embodiment, the
structure 100 is heated up to a bonding temperature where the solder balls of thechip 120 melt and bond to the substrate pads (also called attachment solder reflow process). The bonding temperature can be around 200-250 degrees C. As a result, the solder balls of thechip 120 are physically attached to the substrate pads of thecarrier substrate 110. While thecarrier substrate 110 is at the highest temperature (i.e., bonding temperature), theframe 130 can be attached to thetop surface 112 of thecarrier substrate 110 by theadhesive layer 116. - In one embodiment, the
carrier substrate 110 can comprise organic material or ceramic material. The CTE (coefficient of thermal expansion) of thecarrier substrate 110 can be in the range of 15-30 ppm/° C., whereas the CTE of thesemiconductor chip 120 can be around 3 ppm/° C. Theframe 130 can comprise a material that has CTE smaller than the CTE of thecarrier substrate 110. In one embodiment, the CTE of theframe 130 is significantly lower than the CTE of thecarrier substrate 110. In one embodiment, the CTE of theframe 130 is smaller than 50% of the CTE of thecarrier substrate 110. Preferably, the CTE of theframe 130 is close to the CTE of the chip 120 (i.e., around 3 ppm/° C.). In one embodiment, the CTE of theframe 130 is smaller than the CTE of thechip 120. Theframe 130 can comprise glass-ceramic, quartz, or low CTE metal alloy such as nickel-iron. - Next, in one embodiment, the
structure 100 is cooled down to room temperature (also called initial cool down process) resulting in the shrinkage of thecarrier substrate 110, thechip 120, and theframe 130. Assume that the initial cool down process is carried out without theframe 130 being attached to thecarrier substrate 110 as described above. As a result, because the CTE of the carrier substrate 110 (15-30 ppm/° C.) is greater than the CTE of the chip 120 (3 ppm/° C.), during the initial cool down process, the shrink rate of thecarrier substrate 110 is greater than the shrink rate of thechip 120. As a result, the difference between the shrink rates of thecarrier substrate 110 and thechip 120 causes stress on the solder balls and underlying structure of thechip 120. - With the presence of the
frame 130 being attached to thecarrier substrate 110, because the CTE of the frame 130 (e.g., 3 ppm/° C.) is smaller than the CTE of the carrier substrate 110 (15-30 ppm/° C.), during the initial cool down process, the shrink rate of theframe 130 is smaller than the shrink rate of thecarrier substrate 110. As a result, theframe 130 helps reduce the shrink rate of thecarrier substrate 110. Therefore, theframe 130 helps reduce the difference between the shrink rates of thecarrier substrate 110 and thechip 120 resulting in less stress on the solder balls and underlying structure of thechip 120 than in the case without the presence of theframe 130. In other words, when theframe 130 is attached to thesurface 112 of thecarrier substrate 110 via the adhesive 116, the cooling of thestructure 100 results in a rate of shrinkage of thecarrier substrate 110 below that resulting from just thecarrier substrate 110 alone. The reduction in the rate of shrinkage on cooling is due to theframe 130 having a substantially lower CTE than thecarrier substrate 110. - Next, with reference to
FIG. 2A (top-down view) andFIG. 2B (cross-section view of structure ofFIG. 2A along aline 2B-2B), in one embodiment, alid 240 is attached to thechip 120 and theframe 130 by adhesive. - In summary, the
frame 130 that has CTE smaller than the CTE of thecarrier substrate 110 is attached to thecarrier substrate 110 at the end of the attachment solder reflow process. As a result, during the subsequent initial cool down process, because the shrink rate of theframe 130 is smaller than the shrink rate of thecarrier substrate 110, the difference between the shrink rates of thecarrier substrate 110 and thechip 120 is reduced resulting in a smaller stress on the solder balls and underlying structure of thechip 120 than in the case in which theframe 130 is not attached to thecarrier substrate 110. -
FIG. 3A shows a top-down view of asemiconductor structure 300, in accordance with embodiments of the present invention.FIG. 3B shows a cross-section view of thestructure 300 along aline 3B-3B. - With reference to
FIGS. 3A and 3B , thestructure 300 is similar to thestructure 100 ofFIG. 1C , except that thestructure 300 further comprises aframe 350. As shown inFIG. 3B , thecarrier substrate 110 comprises thepins 360. It should be noted that, inFIGS. 1B-1D and 2B, thepins 360 of thecarrier substrate 110 are not shown for simplicity. Theframe 350 can comprise a material that has CTE similar to the CTE of theframe 130. Theframe 350 can be attached to thecarrier substrate 110 by anadhesive layer 352. - While the
carrier substrate 110 is at the highest temperature of the attachment solder reflow process, theframe 350 can be attached to thecarrier substrate 110. Theframe 350 and theframe 130 can be attached to thecarrier substrate 110 at the same time. With the presence of theframe 350 being attached to thecarrier substrate 110, during the initial cool down process, theframe 350 helps reduce further the shrink rate of thecarrier substrate 110. Therefore, theframe 350 helps reduce further the difference between the shrink rates of thecarrier substrate 110 and thechip 120 resulting in further reduction in stress on the solder balls and underlying structure of thechip 120 compared with the case without the presence of theframe 350. -
FIG. 4A shows a top-down view of asemiconductor structure 400, in accordance with embodiments of the present invention.FIG. 4B shows a cross-section view of thestructure 400 along aline 4B-4B. - With reference to
FIGS. 4A and 4B , thestructure 400 is similar to thestructure 100 ofFIGS. 1A and 1C , except that theframe 430 has agap 432 at outer peripheral area of theframe 430. Thestructure 400 ofFIGS. 4A and 4B can be formed in a manner similar to the manner in which thestructure 100 ofFIGS. 1A-1D is formed, except that thegap 432 can be filled with a low viscosity adhesive which is cured by a high temperature (bonding temperature) during the attachment solder reflow process. In one embodiment, this type of adhesive would be applied and cured at a desired temperature (generally 150° C.-200° C.) prior to the attachment solder reflow process. The possibility of the frame attachment prior to the attachment solder reflow process exists for any adhesive frame attachment. -
FIG. 5A shows a top-down view of asemiconductor structure 500, in accordance with embodiments of the present invention.FIG. 5B shows a cross-section view of thestructure 500 along aline 5B-5B. - With reference to
FIGS. 5A and 5B , thestructure 500 is similar to thestructure 100 ofFIGS. 1A and 1C , except that theframe 130 is attached tosubstrate pads 582 at thetop surface 112 of thecarrier substrate 110 bysolder balls 580. As shown inFIG. 5B , thesolder balls 570 of thechip 120 are bonded to thesubstrate pads 572 at thetop surface 112 of thecarrier substrate 110. It should be noted that, thesesolder balls 570 of thechip 120 are not shown inFIGS. 1C , 2B, 3B, 4B, 6B, and 7B for simplicity. - In one embodiment, the fabrication of the
structure 500 is as follows. Thechip 120 and theframe 130 are placed onto thecarrier substrate 110 such that (i) thesolder balls 570 of thechip 120 are in direct physical contact one-to-one with thesubstrate pads 572 of thecarrier substrate 110 and (ii) thesolder balls 580 of theframe 130 are in direct physical contact one-to-one with thesubstrate pads 582 of thecarrier substrate 110. - Next, in one embodiment, the attachment solder reflow process is performed resulting in the
solder balls substrate pads carrier substrate 110, respectively. As a result, thesolder balls substrate pads carrier substrate 110, respectively. - Next, in one embodiment, the initial cool down process is performed. During the initial cool down process, the
frame 130 helps reduce the shrink rate of thecarrier substrate 110. Therefore, theframe 130 helps reduce the difference between the shrink rates of thecarrier substrate 110 and thechip 120 resulting in a lesser stress on thesolder balls 570 and underlying structure of thechip 120 than in the case without the presence of theframe 130. It should be noted that thesolder balls 570 of thechip 120 are electrically connected to thepins 360 at thebottom surface 114 through the electrically conductive wires (not shown) in thecarrier substrate 110, whereas thesolder balls 580 of theframe 130 are not necessarily electrically connected to any pin (similar to the pins 360) at thebottom surface 114. Thesolder balls 580 help attach theframe 130 to thecarrier substrate 110. - In summary, with reference to
FIGS. 1C , 2B, 3B, 4B, and 5B, during the initial cool down process, the presence of theframes carrier substrate 110. Therefore, theframes carrier substrate 110 and thechip 120 resulting in a lesser stress on thesolder balls 570 and underlying structure of thechip 120 than in the case without the presence of theframes - In the embodiments described above, the
frames circular holes 131 at the centers of theframes frames frames FIG. 6A shows top-down view of asemiconductor structure 600.FIG. 6B shows a cross-section view of thestructure 600 ofFIG. 6A along aline 6B-6B. With reference toFIGS. 6A and 6B , thestructure 600 is similar to thestructure 100 ofFIGS. 1A and 1C , except that theframe 630 has thesquare hole 631 at the center of theframe 630. Thestructure 600 can be formed in a manner similar to the manner in which thestructure 100 ofFIGS. 1A-1D is formed. - After the
structure 600 ofFIG. 6A is formed, with reference toFIG. 7A , in one embodiment, alid 740 can be attached to thechip 120 ofFIG. 6A by adhesive resulting in thestructure 700 ofFIG. 7A .FIG. 7B shows a cross-section view of thestructure 700 ofFIG. 7A along aline 7B-7B. - In the embodiments described above, with reference to
FIGS. 1A-1D , theframe 130 is attached to thecarrier substrate 110 in the attachment solder reflow process. More specifically, theframe 130 can be attached to thecarrier substrate 110 by applying adhesive to theframe 130 before the attachment solder reflow process is performed and then the adhesive is cured during the attachment solder reflow process (also called attaching theframe 130 to the carrier substrate 110). Theframe 130 can be considered being attached to thecarrier substrate 110 when the curing is completely done. - In one embodiment, before the
frame 130 is attached to thecarrier substrate 110, thecarrier substrate 110 is gripped on all sides at the edge and then pulled to stretch at room temperature resulting in tensile stress in the carrier substrate 110 (also called pre-stretching process). While thecarrier substrate 110 is being stretched (i.e., thecarrier substrate 110 is under tensile stress), theframe 130 is attached to thetop surface 112 ofcarrier substrate 110 by adhesive and then the stretching force can be removed. As a result, the tensile stress in thecarrier substrate 110 is maintained even after the stretching force is removed. Then, thechip 120 is attached to thecarrier substrate 110 by the attachment solder reflow process as described above. After that, the initial cool down process is performed as described above. It should be noted that, after the initial cool down process is performed, the tensile stress is maintained in thecarrier substrate 110 by theframe 130 at room temperature. The pre-stressing results in the substrate not expanding significantly when heated, and thus not contracting significantly when cooled. Rather than contracting, the stress (ideally the same as the pre-stress) is returned on cooling. Therefore, the stress on the solder balls and underlying structure of thechip 120 is reduced at room temperature. - In the embodiments described above, the
frame 130 is attached to thecarrier substrate 110 at the end of the attachment solder reflow process (i.e., when thesubstrate 110 is at the highest temperature) or before the attachment solder reflow process. In general, theframe 130 can be attached to thecarrier substrate 110 at anytime and at any temperature either prior to or during the attachment solder reflow process and the initial cool down process. - In the embodiments described above, the frames have circular or square holes at the center of them. In one embodiment, the frames further comprise additional holes to provide spaces for devices that reside on the
carrier substrate 110. - While particular embodiments of the present invention have been described herein for purposes of illustration, many modifications and changes will become apparent to those skilled in the art. Accordingly, the appended claims are intended to encompass all such modifications and changes as fall within the true spirit and scope of this invention.
Claims (7)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US12/953,654 US20110068462A1 (en) | 2007-10-12 | 2010-11-24 | Semiconductor chip packages having reduced stress |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/871,204 US7842552B2 (en) | 2007-10-12 | 2007-10-12 | Semiconductor chip packages having reduced stress |
US12/953,654 US20110068462A1 (en) | 2007-10-12 | 2010-11-24 | Semiconductor chip packages having reduced stress |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/871,204 Division US7842552B2 (en) | 2007-10-12 | 2007-10-12 | Semiconductor chip packages having reduced stress |
Publications (1)
Publication Number | Publication Date |
---|---|
US20110068462A1 true US20110068462A1 (en) | 2011-03-24 |
Family
ID=40533383
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/871,204 Expired - Fee Related US7842552B2 (en) | 2007-10-12 | 2007-10-12 | Semiconductor chip packages having reduced stress |
US12/953,654 Abandoned US20110068462A1 (en) | 2007-10-12 | 2010-11-24 | Semiconductor chip packages having reduced stress |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/871,204 Expired - Fee Related US7842552B2 (en) | 2007-10-12 | 2007-10-12 | Semiconductor chip packages having reduced stress |
Country Status (1)
Country | Link |
---|---|
US (2) | US7842552B2 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140070405A1 (en) * | 2012-09-13 | 2014-03-13 | Globalfoundries Inc. | Stacked semiconductor devices with a glass window wafer having an engineered coefficient of thermal expansion and methods of making same |
US9166191B2 (en) | 2012-11-26 | 2015-10-20 | Samsung Display Co., Ltd. | Display device, method of manufacturing the display device and carrier substrate for manufacturing display device |
Families Citing this family (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2016048814A1 (en) * | 2014-09-25 | 2016-03-31 | Flsmidth A/S | Movable attachment for roller presses and a method for removing certain parts thereof |
JP7436772B2 (en) * | 2018-12-27 | 2024-02-22 | 日亜化学工業株式会社 | Manufacturing method of semiconductor device |
Citations (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5909057A (en) * | 1997-09-23 | 1999-06-01 | Lsi Logic Corporation | Integrated heat spreader/stiffener with apertures for semiconductor package |
US6046077A (en) * | 1998-01-07 | 2000-04-04 | Nec Corporation | Semiconductor device assembly method and semiconductor device produced by the method |
US20010033017A1 (en) * | 2000-01-20 | 2001-10-25 | Ang Technologies Inc. | Chip package and method of making and testing the same |
US20010052647A1 (en) * | 1998-05-07 | 2001-12-20 | 3M Innovative Properties Company | Laminated integrated circuit package |
US6502926B2 (en) * | 2001-01-30 | 2003-01-07 | Lexmark International, Inc. | Ink jet semiconductor chip structure |
US20040150118A1 (en) * | 2003-02-03 | 2004-08-05 | Nec Electronics Corporation | Warp-suppressed semiconductor device |
US20050121775A1 (en) * | 2003-12-04 | 2005-06-09 | Fitzgerald Thomas J. | Device and system for heat spreader with controlled thermal expansion |
US20050184379A1 (en) * | 2003-03-25 | 2005-08-25 | Masakuni Shiozawa | Semiconductor device, electronic device, electronic apparatus, and method of manufacturing semiconductor device |
US20070231568A1 (en) * | 2006-03-31 | 2007-10-04 | Kuppusamy Kanakarajan | Aramid filled polyimides having advantageous thermal expansion properties, and methods relating thereto |
US20080057625A1 (en) * | 2006-08-31 | 2008-03-06 | Ati Technologies Inc. | Method and apparatus for making semiconductor packages |
US7459782B1 (en) * | 2005-10-05 | 2008-12-02 | Altera Corporation | Stiffener for flip chip BGA package |
US7504718B2 (en) * | 2005-05-10 | 2009-03-17 | International Business Machines Corporation | Apparatus and methods for constructing balanced chip packages to reduce thermally induced mechanical strain |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6639277B2 (en) * | 1996-11-05 | 2003-10-28 | Power Integrations, Inc. | High-voltage transistor with multi-layer conduction region |
US6555873B2 (en) * | 2001-09-07 | 2003-04-29 | Power Integrations, Inc. | High-voltage lateral transistor with a multi-layered extended drain structure |
JP4000087B2 (en) * | 2003-05-07 | 2007-10-31 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
US7153753B2 (en) * | 2003-08-05 | 2006-12-26 | Micron Technology, Inc. | Strained Si/SiGe/SOI islands and processes of making same |
EP1675169A1 (en) * | 2003-10-10 | 2006-06-28 | Tokyo Institute of Technology | Semiconductor substrate, semiconductor device and process for producing semiconductor substrate |
US7126166B2 (en) * | 2004-03-11 | 2006-10-24 | Semiconductor Components Industries, L.L.C. | High voltage lateral FET structure with improved on resistance performance |
-
2007
- 2007-10-12 US US11/871,204 patent/US7842552B2/en not_active Expired - Fee Related
-
2010
- 2010-11-24 US US12/953,654 patent/US20110068462A1/en not_active Abandoned
Patent Citations (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5909057A (en) * | 1997-09-23 | 1999-06-01 | Lsi Logic Corporation | Integrated heat spreader/stiffener with apertures for semiconductor package |
US6046077A (en) * | 1998-01-07 | 2000-04-04 | Nec Corporation | Semiconductor device assembly method and semiconductor device produced by the method |
US20010052647A1 (en) * | 1998-05-07 | 2001-12-20 | 3M Innovative Properties Company | Laminated integrated circuit package |
US20010033017A1 (en) * | 2000-01-20 | 2001-10-25 | Ang Technologies Inc. | Chip package and method of making and testing the same |
US6502926B2 (en) * | 2001-01-30 | 2003-01-07 | Lexmark International, Inc. | Ink jet semiconductor chip structure |
US20040150118A1 (en) * | 2003-02-03 | 2004-08-05 | Nec Electronics Corporation | Warp-suppressed semiconductor device |
US20050184379A1 (en) * | 2003-03-25 | 2005-08-25 | Masakuni Shiozawa | Semiconductor device, electronic device, electronic apparatus, and method of manufacturing semiconductor device |
US20050121775A1 (en) * | 2003-12-04 | 2005-06-09 | Fitzgerald Thomas J. | Device and system for heat spreader with controlled thermal expansion |
US7504718B2 (en) * | 2005-05-10 | 2009-03-17 | International Business Machines Corporation | Apparatus and methods for constructing balanced chip packages to reduce thermally induced mechanical strain |
US7459782B1 (en) * | 2005-10-05 | 2008-12-02 | Altera Corporation | Stiffener for flip chip BGA package |
US20070231568A1 (en) * | 2006-03-31 | 2007-10-04 | Kuppusamy Kanakarajan | Aramid filled polyimides having advantageous thermal expansion properties, and methods relating thereto |
US20080057625A1 (en) * | 2006-08-31 | 2008-03-06 | Ati Technologies Inc. | Method and apparatus for making semiconductor packages |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20140070405A1 (en) * | 2012-09-13 | 2014-03-13 | Globalfoundries Inc. | Stacked semiconductor devices with a glass window wafer having an engineered coefficient of thermal expansion and methods of making same |
US9166191B2 (en) | 2012-11-26 | 2015-10-20 | Samsung Display Co., Ltd. | Display device, method of manufacturing the display device and carrier substrate for manufacturing display device |
Also Published As
Publication number | Publication date |
---|---|
US7842552B2 (en) | 2010-11-30 |
US20090096084A1 (en) | 2009-04-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10879203B2 (en) | Stud bump structure for semiconductor package assemblies | |
US8253258B2 (en) | Semiconductor device with hollow and throughhole and method of manufacturing same | |
US8710651B2 (en) | Semiconductor device and method for manufacturing the same | |
US20100252923A1 (en) | Semiconductor device and method of manufacturing same | |
US20040188831A1 (en) | Semiconductor package with heat spreader | |
WO2011042982A1 (en) | Semiconductor device manufacturing method | |
US9583367B2 (en) | Methods and apparatus for bump-on-trace chip packaging | |
US11081415B2 (en) | Method for manufacturing electronic package | |
US20070178627A1 (en) | Flip-chip semiconductor device and method for fabricating the same | |
US20080157300A1 (en) | Thermally Enhanced IC Package and Method | |
TW202025419A (en) | Fan-out package with warpage reduction | |
US20110068462A1 (en) | Semiconductor chip packages having reduced stress | |
US8217517B2 (en) | Semiconductor device provided with wire that electrically connects printed wiring board and semiconductor chip each other | |
US20080308914A1 (en) | Chip package | |
EP3164887B1 (en) | Structure and method of batch-packaging low pin count embedded semiconductor chips | |
US20040245653A1 (en) | Flip chip package having protective cap and method of fabricating the same | |
US20060060980A1 (en) | Ic package having ground ic chip and method of manufacturing same | |
US7105920B2 (en) | Substrate design to improve chip package reliability | |
US9153541B2 (en) | Semiconductor device having a semiconductor chip mounted on an insulator film and coupled with a wiring layer, and method for manufacturing the same | |
US20090102035A1 (en) | Semiconductor Packaging Device | |
US20080308915A1 (en) | Chip package | |
JP2003124431A (en) | Wafer-form sheet, a chip-form electronic part, and their manufacturing method | |
JP2007142128A (en) | Semiconductor device and its production process | |
JP2005142452A (en) | Semiconductor device and its manufacturing method | |
US20080211080A1 (en) | Package structure to improve the reliability for WLP |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. 2 LLC COMPANY, NEW YORK Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036328/0809 Effective date: 20150629 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GLOBALFOUNDRIES U.S. 2 LLC;GLOBALFOUNDRIES U.S. INC.;REEL/FRAME:036779/0001 Effective date: 20150910 |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S.2 LLC, NEW YORK Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE RECEIVING PARTY DATA PREVIOUSLY RECORDED AT REEL: 036328 FRAME: 0809. ASSIGNOR(S) HEREBY CONFIRMS THE ASSIGMENT;ASSIGNOR:INTERNATIONAL BUSINESS MACHINES CORPORATION;REEL/FRAME:036920/0338 Effective date: 20150629 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- AFTER EXAMINER'S ANSWER OR BOARD OF APPEALS DECISION |
|
AS | Assignment |
Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001 Effective date: 20201117 |