US20090289287A1 - CMOS Image Sensor and Method of Manufacturing the Same - Google Patents

CMOS Image Sensor and Method of Manufacturing the Same Download PDF

Info

Publication number
US20090289287A1
US20090289287A1 US12/535,621 US53562109A US2009289287A1 US 20090289287 A1 US20090289287 A1 US 20090289287A1 US 53562109 A US53562109 A US 53562109A US 2009289287 A1 US2009289287 A1 US 2009289287A1
Authority
US
United States
Prior art keywords
substrate
image sensor
epitaxial layer
photodiode
plug
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/535,621
Inventor
Su Lim
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US12/535,621 priority Critical patent/US20090289287A1/en
Publication of US20090289287A1 publication Critical patent/US20090289287A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14683Processes or apparatus peculiar to the manufacture or treatment of these devices or parts thereof
    • H01L27/14689MOS based technologies
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14601Structural or functional details thereof
    • H01L27/14603Special geometry or disposition of pixel-elements, address-lines or gate-electrodes
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14601Structural or functional details thereof
    • H01L27/14609Pixel-elements with integrated switching, control, storage or amplification elements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L27/00Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
    • H01L27/14Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
    • H01L27/144Devices controlled by radiation
    • H01L27/146Imager structures
    • H01L27/14643Photodiode arrays; MOS imagers

Definitions

  • the present invention relates to a CMOS image sensor.
  • the present invention relates to a CMOS image sensor and a method of manufacturing the same, which can mitigate current leakage through a plug connecting a photodiode with a transfer transistor, to thereby enable or provide a low dark current.
  • An image sensor is a semiconductor device that converts one- or two-dimensional optical information into electrical signals. Such an image sensor is largely categorized into a metal-oxide-semiconductor (MOS) type and a charge coupled device (CCD) type.
  • MOS metal-oxide-semiconductor
  • CCD charge coupled device
  • a CMOS image sensor is a device that converts an optical image into an electrical signal using the CMOS.
  • CMOS image sensor employs a switching mode where a number of MOS transistors corresponding to the number of pixels are formed and used for sensing outputs thereof in a consecutive manner.
  • the CMOS image sensor enables a simplified driving mode, as compared with conventional CCD image sensors, and allows for various scanning modes.
  • the signal processing circuitry can be integrated into a single chip to allow for miniaturization of products.
  • a compatible CMOS technology can be used, resulting in a reduction in manufacturing cost and power consumption.
  • FIG. 1 is a circuit diagram showing a unit pixel in a CMOS image sensor having four transistors and two capacitance structures.
  • the unit pixel of FIG. 1 includes a photodiode PD for optical-sensing and four NMOS transistors.
  • the four transistors include a transfer transistor Tx for transferring photons (optical charges) generated in the photodiode to a floating diffusion region (designated C f in FIG. 1 ), a reset transistor Rx for discharging the charges stored in the floating diffusion region for signal detection, a drive transistor Dx for driving the signal detected in the floating diffusion region and serving as a source follower, and a select transistor Sx for switching and addressing signals at the pixel level.
  • Cf denotes a floating diffusion region
  • Cp denotes a photodiode capacitance.
  • the above-configured unit pixel of image sensor is operated as follows. First, the reset transistor Rx, the transfer transistor Tx and the select transistor Sx are turned on to reset the unit pixel. At this time, the photodiode begins to be depleted and carrier changing (or charging) may occur in the capacitance Cp. The capacitance Cf in the floating diffusion region is charged up to the supply voltage V DD . Then, the transfer transistor Tx is turned off, the select transistor Sx is turned on and then the reset transistor Rx is turned off. At this operational state, an output voltage V 1 is read from the output terminal Out of the unit pixel, and stored in a buffer.
  • the transfer transistor Tx is turned on so that the capacitance Cp changed (or charged) according to the light-intensity may be transferred to the floating diffusion region (i.e., capacitance Cf).
  • the output terminal Out reads another output voltage V 2 and converts the analog data for “V 1 -V 2 ” into a digital data, thus completing one period or cycle of operation for the unit pixel.
  • FIGS. 2 a and 2 b are plan view and sectional view showing the connection between a photodiode and a transfer transistor according to the related art.
  • a connection between the photodiode and the transfer transistor in the conventional CMOS image sensor will be described hereinafter.
  • a first epitaxial layer 11 is formed on a substrate 10 .
  • a photodiode PD 13 is formed within the first epitaxial layer 11 of the substrate 10 .
  • a second epitaxial layer 14 is formed on the substrate 10 where the photodiode 13 is formed (e.g., on the photodiode 13 ).
  • a shallow trench isolation (STI) region 15 is formed at a certain area of the substrate 10 (e.g., in the second epitaxial layer 14 ).
  • the substrate 10 except for the shallow trench isolation region 15 , comprises a well region injected with P-type ions and serves as an active region 16 .
  • a plug 18 injected with n + ions is formed within the substrate 10 so as to allow the plug 18 to be connected with the photodiode 13 .
  • the plug 18 is made in a region overlapping with (e.g., coupled to) the shallow trench isolation region 15 .
  • a transfer transistor is formed at the transfer transistor region of pixel so as to be connected with the plug 18 .
  • a gate insulation film 19 and a gate electrode 20 are stacked on the substrate 10 .
  • a sidewall spacer 21 is formed at side walls of the gate electrode 20 .
  • Source/drain regions 22 a and 22 b are formed in the substrate 10 at sides of the gate electrode 20 and the sidewall spacer 21 .
  • a lightly doped drain (LDD) region 23 is also formed in the substrate 10 underneath the sidewall spacer 21 and the edge of the gate electrode 20 .
  • LDD lightly doped drain
  • the source region 22 a of the transfer transistor is connected with the plug 18 , and thus, the transfer transistor and the photodiode 13 are connected to each other.
  • the plug region exists in the interface of the shallow trench isolation (STI) region, thereby causing vulnerability to leakage current, which occurs by n + ions injected with a high energy at the STI interface. Therefore, maximum performance may not be expected in the CMOS image sensor (CIS) process where low dark current is of importance.
  • STI shallow trench isolation
  • the present invention has been made in order to solve the above problems in the art. It is an object of the invention to provide a CMOS image sensor and a method of manufacturing the same, which can reduce current leakage through a plug connecting a photodiode and a transfer transistor to each other, to thereby enable or provide a low dark current.
  • a CMOS image sensor having a photodiode and a transfer transistor.
  • the image sensor includes: a first epitaxial layer in or on a substrate; a photodiode PD in the first epitaxial layer of the substrate; a second epitaxial layer on the first epitaxial layer; a shallow trench isolation region in an area of the substrate; a plug in the substrate connected with the photodiode and spaced apart from the shallow trench isolation region; and a transfer transistor having a gate electrode and source/drain regions, connected with the plug.
  • the transfer transistor generally includes: a gate insulation film and a gate electrode stacked on the substrate; a sidewall spacer on side walls of the gate electrode; source/drain regions in the substrate at opposite sides of the gate electrode and the sidewall spacer(s); and a lightly doped drain (LDD) region in the substrate under the sidewall spacer and an edge of the gate electrode.
  • the photodiode may be in the substrate (e.g., a single-crystal silicon wafer or an epitaxial layer thereon). Consequently, the plug, the STI region, the source/drain regions, and the LDD region(s) may be in the epitaxial layer on the substrate (which may be the second epitaxial layer).
  • the source region of the transfer transistor is connected with the plug.
  • a method of manufacturing a CMOS image sensor having a photodiode and a transfer transistor includes the steps of: forming a first epitaxial layer on a substrate; forming a photodiode PD in the first epitaxial layer; forming a second epitaxial layer on the first epitaxial layer; forming a shallow trench isolation region in an area of the substrate; forming a plug within the substrate connected with the photodiode and spaced apart from the shallow trench isolation region; and forming a transfer transistor having a gate electrode and source/drain regions, connected with the plug.
  • the plug forming step may include the steps of: coating a photosensitive film on the substrate and then patterning the photosensitive film so as not to expose (i.e., to cover completely) the shallow trench isolation region; and injecting ions into the substrate at a depth sufficient to form the plug connected with photodiode, using the patterned photosensitive film as a mask.
  • the transfer transistor forming step includes one or more of the steps of: laminating a gate insulation film and a gate electrode on the substrate; injecting impurity ions of low concentration into the substrate at opposite sides of the gate electrode; forming a sidewall spacer at a side wall of the gate electrode; forming source/drain regions in the substrate at opposite sides of the gate electrode and the sidewall spacer; and forming a lightly doped drain region in the substrate under the spacer and/or an edge of the gate electrode.
  • FIG. 1 is a circuit diagram showing a unit pixel in a conventional CMOS image sensor having four transistors and two capacitance structures.
  • FIGS. 2 a and 2 b are plan view and sectional view showing the connection between a photodiode and a transfer transistor according to the related art.
  • FIGS. 3 a and 3 b are plan view and cross-sectional view showing the connection between a photodiode and a transfer transistor according to an embodiment of the invention.
  • FIGS. 4 a to 4 d are cross-sectional views showing procedures for forming a photodiode and a transfer transistor according to an embodiment of the invention.
  • CMOS image sensor and a method of manufacturing the same according to preferred embodiments of the invention will be described hereinafter with reference to the accompanying drawings.
  • CMOS image sensor First, the construction of a CMOS image sensor according to an embodiment of the invention will be described hereinafter.
  • FIGS. 3 a and 3 b are plan view and sectional view showing the connection between a photodiode and a transfer transistor according to an embodiment of the invention.
  • a first epitaxial layer 41 is formed on or in a substrate 40 .
  • the substrate 40 may comprise a first epitaxial layer 41 .
  • a photodiode PD 43 is formed within the first epitaxial layer 41 of the substrate 40 .
  • a second epitaxial layer 44 is formed on the substrate 40 where the photodiode 43 is formed.
  • the substrate 40 may comprise a second epitaxial layer 44 , or a second epitaxial layer 44 formed on the first epitaxial layer 41 of the substrate 40 .
  • a shallow trench isolation (STI) region 45 is formed at a certain area of the substrate 40 , generally in the second epitaxial layer 44 .
  • the substrate 40 except for the shallow trench isolation region 45 , may comprise a well region injected with P-type ions that serves as or provides an active region 46 .
  • a plug 48 which may be injected with n + ions is formed in the substrate 40 (and in particular, second epitaxial layer 44 ) so as to allow the plug 48 to be connected with the photodiode 43 .
  • the ions that form plug 48 are implanted at a concentration and with an energy sufficient to form a plug passing completely through second epitaxial layer 44 , enabling contact with photodiode 43 .
  • the plug 48 is spaced apart from the shallow trench isolation region 45 by a certain distance.
  • the distance between plug 48 and shallow trench isolation region 45 provides a sufficient margin of error for the photolithographic exposure and development processes used to form STI region 45 and plug 48 to ensure some minimal spacing between STI region 45 and plug 48 .
  • the target spacing (or the minimum spacing) may be at least 50, 60, 75, 90 or 100 nm.
  • a transfer transistor is formed at the transfer transistor region of pixel so as to be connected with the plug 48 .
  • a gate insulation film 49 and a gate electrode 50 are stacked on the substrate 40 .
  • a sidewall spacer 51 is formed at the side wall of the gate electrode 50 .
  • Source/drain regions 52 a and 52 b injected with impurity ions (e.g., n + ) of high concentration are formed in the substrate 40 at both sides of the gate electrode 50 and the sidewall spacer 51 .
  • a lightly doped drain (LDD) region 53 may be formed in the substrate 40 underneath the edge of the gate electrode 50 .
  • LDD regions 53 are formed prior to formation of spacer(s) 51 by conventional ion implantation, and the spacer(s) 51 are subsequently formed over LDD regions 53 .
  • the source region 52 a of the transfer transistor is connected with the plug 48 , and thus, the transfer transistor and the photodiode 43 are connected to each other.
  • FIGS. 4 a to 4 d are sectional views showing procedures for forming a photodiode and a transfer transistor according to an embodiment of the invention.
  • the present invention is directed to a method of forming a vertical CMOS image sensor, in which a plug region connecting a photodiode to the gate of a transfer transistor is separated from the interface of a shallow trench isolation region (i.e., ion injection for the plug is made into the active region only), thereby eliminating current leakage occurring from implanting a relatively high concentration of relatively high-energy dopant ions at the interface of the shallow trench isolation (STI) 45 with the active region 46 (see, e.g., FIGS. 3A-3B ). Therefore, a method of manufacturing the photodiode PD and the transfer transistor will be described hereinafter below.
  • a first epitaxial layer 41 is formed in or on a substrate 40 . Then, after coating a first photosensitive film 42 on the substrate 40 , the first photosensitive film 42 is selectively patterned through a light-exposure and developing process in such a way as to expose only an area for forming a photodiode.
  • ions are injected into the first epitaxial layer 41 to form a photodiode PD 43 .
  • a second epitaxial layer 44 is formed on the substrate 40 (and particularly on the first epitaxial layer 41 ) having the photodiode 43 formed therein.
  • a shallow trench is formed at a certain area of the substrate 40 through a photolithographic process.
  • An insulation film is deposited in the trench and on top surface of the substrate 40 .
  • the insulation film is then planarized (e.g., by chemical mechanical polishing) such that it is left in the shallow trench region only, to thereby form a shallow trench isolation (STI) region 45 .
  • STI shallow trench isolation
  • P-type ions are injected into the substrate 40 , except for the shallow trench isolation region 45 , resulting in formation of an active region 46 in the surface of the substrate 40 .
  • a second photosensitive film 47 is coated on the substrate 40 .
  • the second photosensitive film 47 is selectively patterned through a light-exposure and developing process so as to expose only an area for forming a plug.
  • the second photosensitive film 47 completely covers STI region 45 , as well as a (minimum) space between STI region 45 and plug region 48 as described elsewhere herein.
  • n + ions are injected into the substrate 40 to form a plug.
  • the n + ion injection for formation of the plug is carried out such that n + ions are injected to a depth of the photodiode PD 43 in order for the plug 48 to be connected with the photodiode 43 .
  • the second photosensitive film 47 is patterned so as not to expose the shallow trench isolation region 45 , so that the plug is spaced apart from the shallow trench isolation region 45 by a certain distance, as described herein.
  • a photolithographic and etching process is carried out to form a gate insulation film 49 and a gate electrode 50 at desired regions.
  • impurity ions are injected at a low concentration into the surface of the substrate 40 at both sides of the gate electrode 50 .
  • An insulation film is deposited on the top surface of the substrate 40 and then etched back (e.g., by anisotropic and/or dry etching) to form a sidewall spacer 51 on the side wall of the gate electrode 50 .
  • impurity ions are injected at a high concentration (e.g.
  • LDD lightly doped drain
  • the plug 48 is connected with the source region 52 a , and thus the transfer transistor and the photodiode 43 are connected with each other.
  • CMOS image sensor and the method of manufacturing the same according to the invention has advantageous effects as follows.
  • a plug connecting the photodiode to the transfer transistor is relocated towards the active region of the transfer transistor and then isolated from the shallow trench region.
  • leakage current caused by n + ions injected with a high energy at the interface between the STI region and the active region can be eliminated. Accordingly, improved or optimal performance can be obtained or provided in the CIS process, where low dark current is of importance.

Abstract

Disclosed herein are a CMOS image sensor and a method of manufacturing the same, which can reduce current leakage through a plug connecting a photodiode and a transfer transistor to each other, and thereby provide low dark current levels. The CMOS image sensor includes a first epitaxial layer on or in a substrate. A photodiode PD is in the first epitaxial layer. A second epitaxial layer is on or in the substrate (e.g., on the first epitaxial layer). A shallow trench isolation region is in an area of the substrate. A plug is in the substrate (e.g., the second epitaxial layer) connected with the photodiode and spaced apart from the shallow trench isolation region. A transfer transistor having a gate electrode and source/drain regions is connected with the plug.

Description

  • This application is a divisional of U.S. patent application Ser. No. 11/586,880 (Attorney Docket No. OPP-GZ-2007-0336-US-00), filed on Oct. 25, 2006, which claims the benefit of Korean Application No. 10-2005-0100842, filed on Oct. 25, 2005, each of which is incorporated by reference herein in its entirety.
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention
  • The present invention relates to a CMOS image sensor. Particularly, the present invention relates to a CMOS image sensor and a method of manufacturing the same, which can mitigate current leakage through a plug connecting a photodiode with a transfer transistor, to thereby enable or provide a low dark current.
  • 2. Background of the Related Art
  • An image sensor is a semiconductor device that converts one- or two-dimensional optical information into electrical signals. Such an image sensor is largely categorized into a metal-oxide-semiconductor (MOS) type and a charge coupled device (CCD) type.
  • A CMOS image sensor is a device that converts an optical image into an electrical signal using the CMOS. Such a CMOS image sensor employs a switching mode where a number of MOS transistors corresponding to the number of pixels are formed and used for sensing outputs thereof in a consecutive manner. The CMOS image sensor enables a simplified driving mode, as compared with conventional CCD image sensors, and allows for various scanning modes. In addition, the signal processing circuitry can be integrated into a single chip to allow for miniaturization of products. Furthermore, a compatible CMOS technology can be used, resulting in a reduction in manufacturing cost and power consumption.
  • FIG. 1 is a circuit diagram showing a unit pixel in a CMOS image sensor having four transistors and two capacitance structures. The unit pixel of FIG. 1 includes a photodiode PD for optical-sensing and four NMOS transistors. The four transistors include a transfer transistor Tx for transferring photons (optical charges) generated in the photodiode to a floating diffusion region (designated Cf in FIG. 1), a reset transistor Rx for discharging the charges stored in the floating diffusion region for signal detection, a drive transistor Dx for driving the signal detected in the floating diffusion region and serving as a source follower, and a select transistor Sx for switching and addressing signals at the pixel level. In the figures, “Cf” denotes a floating diffusion region and “Cp” denotes a photodiode capacitance.
  • The above-configured unit pixel of image sensor is operated as follows. First, the reset transistor Rx, the transfer transistor Tx and the select transistor Sx are turned on to reset the unit pixel. At this time, the photodiode begins to be depleted and carrier changing (or charging) may occur in the capacitance Cp. The capacitance Cf in the floating diffusion region is charged up to the supply voltage VDD. Then, the transfer transistor Tx is turned off, the select transistor Sx is turned on and then the reset transistor Rx is turned off. At this operational state, an output voltage V1 is read from the output terminal Out of the unit pixel, and stored in a buffer. Thereafter, the transfer transistor Tx is turned on so that the capacitance Cp changed (or charged) according to the light-intensity may be transferred to the floating diffusion region (i.e., capacitance Cf). Then, again, the output terminal Out reads another output voltage V2 and converts the analog data for “V1-V2” into a digital data, thus completing one period or cycle of operation for the unit pixel.
  • Hereafter, a connection configuration of a conventional photodiode towards the gate of a transfer transistor will be described hereafter.
  • FIGS. 2 a and 2 b are plan view and sectional view showing the connection between a photodiode and a transfer transistor according to the related art.
  • A connection between the photodiode and the transfer transistor in the conventional CMOS image sensor will be described hereinafter. As shown in FIGS. 2 a and 2 b, a first epitaxial layer 11 is formed on a substrate 10. A photodiode PD 13 is formed within the first epitaxial layer 11 of the substrate 10.
  • In addition, a second epitaxial layer 14 is formed on the substrate 10 where the photodiode 13 is formed (e.g., on the photodiode 13). A shallow trench isolation (STI) region 15 is formed at a certain area of the substrate 10 (e.g., in the second epitaxial layer 14). The substrate 10, except for the shallow trench isolation region 15, comprises a well region injected with P-type ions and serves as an active region 16.
  • In addition, a plug 18 injected with n+ ions is formed within the substrate 10 so as to allow the plug 18 to be connected with the photodiode 13. Here, the plug 18 is made in a region overlapping with (e.g., coupled to) the shallow trench isolation region 15.
  • Further, a transfer transistor is formed at the transfer transistor region of pixel so as to be connected with the plug 18.
  • Specifically, a gate insulation film 19 and a gate electrode 20 are stacked on the substrate 10. A sidewall spacer 21 is formed at side walls of the gate electrode 20. Source/ drain regions 22 a and 22 b are formed in the substrate 10 at sides of the gate electrode 20 and the sidewall spacer 21. A lightly doped drain (LDD) region 23 is also formed in the substrate 10 underneath the sidewall spacer 21 and the edge of the gate electrode 20.
  • Furthermore, the source region 22 a of the transfer transistor is connected with the plug 18, and thus, the transfer transistor and the photodiode 13 are connected to each other.
  • Conventional CMOS image sensors having the above construction have drawbacks as follows.
  • The plug region exists in the interface of the shallow trench isolation (STI) region, thereby causing vulnerability to leakage current, which occurs by n+ ions injected with a high energy at the STI interface. Therefore, maximum performance may not be expected in the CMOS image sensor (CIS) process where low dark current is of importance.
  • SUMMARY OF THE INVENTION
  • The present invention has been made in order to solve the above problems in the art. It is an object of the invention to provide a CMOS image sensor and a method of manufacturing the same, which can reduce current leakage through a plug connecting a photodiode and a transfer transistor to each other, to thereby enable or provide a low dark current.
  • In order to accomplish the above object, according to one aspect of the invention, there is provided a CMOS image sensor having a photodiode and a transfer transistor. The image sensor includes: a first epitaxial layer in or on a substrate; a photodiode PD in the first epitaxial layer of the substrate; a second epitaxial layer on the first epitaxial layer; a shallow trench isolation region in an area of the substrate; a plug in the substrate connected with the photodiode and spaced apart from the shallow trench isolation region; and a transfer transistor having a gate electrode and source/drain regions, connected with the plug.
  • The transfer transistor generally includes: a gate insulation film and a gate electrode stacked on the substrate; a sidewall spacer on side walls of the gate electrode; source/drain regions in the substrate at opposite sides of the gate electrode and the sidewall spacer(s); and a lightly doped drain (LDD) region in the substrate under the sidewall spacer and an edge of the gate electrode. Alternatively, the photodiode may be in the substrate (e.g., a single-crystal silicon wafer or an epitaxial layer thereon). Consequently, the plug, the STI region, the source/drain regions, and the LDD region(s) may be in the epitaxial layer on the substrate (which may be the second epitaxial layer).
  • Generally, the source region of the transfer transistor is connected with the plug.
  • According to another aspect of the invention, there is provided a method of manufacturing a CMOS image sensor having a photodiode and a transfer transistor. The method includes the steps of: forming a first epitaxial layer on a substrate; forming a photodiode PD in the first epitaxial layer; forming a second epitaxial layer on the first epitaxial layer; forming a shallow trench isolation region in an area of the substrate; forming a plug within the substrate connected with the photodiode and spaced apart from the shallow trench isolation region; and forming a transfer transistor having a gate electrode and source/drain regions, connected with the plug.
  • The plug forming step may include the steps of: coating a photosensitive film on the substrate and then patterning the photosensitive film so as not to expose (i.e., to cover completely) the shallow trench isolation region; and injecting ions into the substrate at a depth sufficient to form the plug connected with photodiode, using the patterned photosensitive film as a mask.
  • The transfer transistor forming step includes one or more of the steps of: laminating a gate insulation film and a gate electrode on the substrate; injecting impurity ions of low concentration into the substrate at opposite sides of the gate electrode; forming a sidewall spacer at a side wall of the gate electrode; forming source/drain regions in the substrate at opposite sides of the gate electrode and the sidewall spacer; and forming a lightly doped drain region in the substrate under the spacer and/or an edge of the gate electrode.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a circuit diagram showing a unit pixel in a conventional CMOS image sensor having four transistors and two capacitance structures.
  • FIGS. 2 a and 2 b are plan view and sectional view showing the connection between a photodiode and a transfer transistor according to the related art.
  • FIGS. 3 a and 3 b are plan view and cross-sectional view showing the connection between a photodiode and a transfer transistor according to an embodiment of the invention.
  • FIGS. 4 a to 4 d are cross-sectional views showing procedures for forming a photodiode and a transfer transistor according to an embodiment of the invention.
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT
  • Hereafter, a CMOS image sensor and a method of manufacturing the same according to preferred embodiments of the invention will be described hereinafter with reference to the accompanying drawings.
  • First, the construction of a CMOS image sensor according to an embodiment of the invention will be described hereinafter.
  • FIGS. 3 a and 3 b are plan view and sectional view showing the connection between a photodiode and a transfer transistor according to an embodiment of the invention.
  • The connection between the photodiode and the transfer transistor in the CMOS image sensor of the invention will be described hereinafter. As shown in FIGS. 3 a and 3 b, a first epitaxial layer 41 is formed on or in a substrate 40. Alternatively, the substrate 40 may comprise a first epitaxial layer 41. A photodiode PD 43 is formed within the first epitaxial layer 41 of the substrate 40.
  • In addition, a second epitaxial layer 44 is formed on the substrate 40 where the photodiode 43 is formed. Thus, the substrate 40 may comprise a second epitaxial layer 44, or a second epitaxial layer 44 formed on the first epitaxial layer 41 of the substrate 40. A shallow trench isolation (STI) region 45 is formed at a certain area of the substrate 40, generally in the second epitaxial layer 44. The substrate 40, except for the shallow trench isolation region 45, may comprise a well region injected with P-type ions that serves as or provides an active region 46.
  • In addition, a plug 48 which may be injected with n+ ions is formed in the substrate 40 (and in particular, second epitaxial layer 44) so as to allow the plug 48 to be connected with the photodiode 43. Thus, the ions that form plug 48 are implanted at a concentration and with an energy sufficient to form a plug passing completely through second epitaxial layer 44, enabling contact with photodiode 43. Here, the plug 48 is spaced apart from the shallow trench isolation region 45 by a certain distance. In one embodiment, the distance between plug 48 and shallow trench isolation region 45 provides a sufficient margin of error for the photolithographic exposure and development processes used to form STI region 45 and plug 48 to ensure some minimal spacing between STI region 45 and plug 48. For example, in a 0.25 micron photolithography process, the target spacing (or the minimum spacing) may be at least 50, 60, 75, 90 or 100 nm.
  • Further, a transfer transistor is formed at the transfer transistor region of pixel so as to be connected with the plug 48.
  • Specifically, a gate insulation film 49 and a gate electrode 50 are stacked on the substrate 40. A sidewall spacer 51 is formed at the side wall of the gate electrode 50. Source/ drain regions 52 a and 52 b injected with impurity ions (e.g., n+) of high concentration are formed in the substrate 40 at both sides of the gate electrode 50 and the sidewall spacer 51. At this time, a lightly doped drain (LDD) region 53 may be formed in the substrate 40 underneath the edge of the gate electrode 50. Alternatively, LDD regions 53 are formed prior to formation of spacer(s) 51 by conventional ion implantation, and the spacer(s) 51 are subsequently formed over LDD regions 53.
  • Furthermore, the source region 52 a of the transfer transistor is connected with the plug 48, and thus, the transfer transistor and the photodiode 43 are connected to each other.
  • Hereafter, a method of manufacturing a CMOS image sensor having the above-construction according to an embodiment of the invention will be described hereinafter.
  • FIGS. 4 a to 4 d are sectional views showing procedures for forming a photodiode and a transfer transistor according to an embodiment of the invention.
  • The present invention is directed to a method of forming a vertical CMOS image sensor, in which a plug region connecting a photodiode to the gate of a transfer transistor is separated from the interface of a shallow trench isolation region (i.e., ion injection for the plug is made into the active region only), thereby eliminating current leakage occurring from implanting a relatively high concentration of relatively high-energy dopant ions at the interface of the shallow trench isolation (STI) 45 with the active region 46 (see, e.g., FIGS. 3A-3B). Therefore, a method of manufacturing the photodiode PD and the transfer transistor will be described hereinafter below.
  • First, as shown in FIG. 4 a, a first epitaxial layer 41 is formed in or on a substrate 40. Then, after coating a first photosensitive film 42 on the substrate 40, the first photosensitive film 42 is selectively patterned through a light-exposure and developing process in such a way as to expose only an area for forming a photodiode.
  • Thereafter, using the patterned first photosensitive film 42 as a mask, ions are injected into the first epitaxial layer 41 to form a photodiode PD 43.
  • Then, as shown in FIG. 4 b, a second epitaxial layer 44 is formed on the substrate 40 (and particularly on the first epitaxial layer 41) having the photodiode 43 formed therein. After that, a shallow trench is formed at a certain area of the substrate 40 through a photolithographic process. An insulation film is deposited in the trench and on top surface of the substrate 40. The insulation film is then planarized (e.g., by chemical mechanical polishing) such that it is left in the shallow trench region only, to thereby form a shallow trench isolation (STI) region 45. In addition, P-type ions are injected into the substrate 40, except for the shallow trench isolation region 45, resulting in formation of an active region 46 in the surface of the substrate 40.
  • Thereafter, as shown in FIG. 4 c, a second photosensitive film 47 is coated on the substrate 40. Then, the second photosensitive film 47 is selectively patterned through a light-exposure and developing process so as to expose only an area for forming a plug. In other words, the second photosensitive film 47 completely covers STI region 45, as well as a (minimum) space between STI region 45 and plug region 48 as described elsewhere herein.
  • Then, using the patterned second photosensitive film 47 as a mask, n+ ions are injected into the substrate 40 to form a plug. At this time, the n+ ion injection for formation of the plug is carried out such that n+ ions are injected to a depth of the photodiode PD 43 in order for the plug 48 to be connected with the photodiode 43.
  • Further, the second photosensitive film 47 is patterned so as not to expose the shallow trench isolation region 45, so that the plug is spaced apart from the shallow trench isolation region 45 by a certain distance, as described herein.
  • Next, as shown in FIG. 4 d, in order to form a transfer transistor of pixel, after depositing a gate isolation film 49 and a polysilicon layer, a photolithographic and etching process is carried out to form a gate insulation film 49 and a gate electrode 50 at desired regions.
  • Thereafter, although not illustrated in the figures, using a mask not exposing (i.e., covering) the gap between the shallow trench isolation region 45 and the plug 48, impurity ions are injected at a low concentration into the surface of the substrate 40 at both sides of the gate electrode 50. An insulation film is deposited on the top surface of the substrate 40 and then etched back (e.g., by anisotropic and/or dry etching) to form a sidewall spacer 51 on the side wall of the gate electrode 50. Next, although not illustrated in the figures, using a mask not exposing (i.e., covering) an area between the shallow trench region and the plug 48, impurity ions are injected at a high concentration (e.g. n+) into the substrate 40 at opposite sides of the gate electrode 50 and the sidewall spacer 51 to form source/ drain regions 52 a and 52 b. A lightly doped drain (LDD) 53 is also formed under an edge of the gate electrode 50 where the impurity ions are injected at a low concentration. In one embodiment, the ions for forming the LDD 53 are implanted before the spacers 51 are formed.
  • At this time, the plug 48 is connected with the source region 52 a, and thus the transfer transistor and the photodiode 43 are connected with each other.
  • The above explanation and drawings have been illustrated as manufacturing a single transistor, but other transistors constituting a CMOS image sensor can be formed according to a typical CMOS manufacturing process.
  • As described above, the CMOS image sensor and the method of manufacturing the same according to the invention has advantageous effects as follows.
  • In the vertical CMOS image sensor process, a plug connecting the photodiode to the transfer transistor is relocated towards the active region of the transfer transistor and then isolated from the shallow trench region. Thus, leakage current caused by n+ ions injected with a high energy at the interface between the STI region and the active region can be eliminated. Accordingly, improved or optimal performance can be obtained or provided in the CIS process, where low dark current is of importance.
  • Although the present invention has been described with reference to several exemplary embodiments, the description is illustrative of the invention and is not to be construed as limiting the invention. Various modifications, variations and replacements may occur to those skilled in the art, without departing from the spirit and scope of the invention as defined by the appended claims.

Claims (8)

1. A CMOS image sensor having a photodiode and a transfer transistor, the image sensor comprising:
a substrate comprising a first epitaxial layer and a second epitaxial layer on the first epitaxial layer;
a photodiode PD in the first epitaxial layer;
a shallow trench isolation region in the substrate;
a plug in the substrate connected with the photodiode and spaced apart from the shallow trench isolation region; and
a transfer transistor having a gate electrode and source/drain regions, connected with the plug.
2. The image sensor as claimed in claim 1, wherein the transfer transistor further comprises:
a gate insulation film under the gate electrode;
wherein the source/drain regions are in the substrate at opposite sides of the gate electrode.
3. The image sensor as claimed in claim 2, wherein the source region of the transfer transistor is connected with the plug.
4. The image sensor as claimed in claim 1, wherein the CMOS image sensor is a vertical CMOS image sensor.
5. The image sensor as claimed in claim 2, wherein the transfer transistor further comprises a sidewall spacer on a side wall of the gate electrode.
6. The image sensor as claimed in claim 5, wherein the transfer transistor further comprises a lightly doped drain (LDD) region in the substrate under the sidewall spacer.
7. The image sensor as claimed in claim 1, wherein the plug is in the second epitaxial layer
8. A CMOS image sensor, comprising:
a substrate;
a photodiode PD in the substrate;
an epitaxial layer on the substrate;
a shallow trench isolation region in the epitaxial layer;
a plug in the epitaxial layer connected with the photodiode and spaced apart from the shallow trench isolation region; and
a transfer transistor having a gate electrode and source/drain regions, where the source region is connected with the plug.
US12/535,621 2005-10-25 2009-08-04 CMOS Image Sensor and Method of Manufacturing the Same Abandoned US20090289287A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/535,621 US20090289287A1 (en) 2005-10-25 2009-08-04 CMOS Image Sensor and Method of Manufacturing the Same

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
KR10-2005-0100842 2005-10-25
KR20050100842 2005-10-25
US11/586,880 US7588956B2 (en) 2005-10-25 2006-10-25 CMOS image sensor and method of manufacturing the same
US12/535,621 US20090289287A1 (en) 2005-10-25 2009-08-04 CMOS Image Sensor and Method of Manufacturing the Same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US11/586,880 Division US7588956B2 (en) 2005-10-25 2006-10-25 CMOS image sensor and method of manufacturing the same

Publications (1)

Publication Number Publication Date
US20090289287A1 true US20090289287A1 (en) 2009-11-26

Family

ID=37984533

Family Applications (2)

Application Number Title Priority Date Filing Date
US11/586,880 Active 2027-04-25 US7588956B2 (en) 2005-10-25 2006-10-25 CMOS image sensor and method of manufacturing the same
US12/535,621 Abandoned US20090289287A1 (en) 2005-10-25 2009-08-04 CMOS Image Sensor and Method of Manufacturing the Same

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US11/586,880 Active 2027-04-25 US7588956B2 (en) 2005-10-25 2006-10-25 CMOS image sensor and method of manufacturing the same

Country Status (1)

Country Link
US (2) US7588956B2 (en)

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1722421A3 (en) * 2005-05-13 2007-04-18 Stmicroelectronics Sa Floating integrated photodiode
JP5272281B2 (en) * 2005-09-22 2013-08-28 ソニー株式会社 Solid-state imaging device, manufacturing method thereof, and camera
KR101484172B1 (en) * 2008-08-20 2015-01-21 삼성전자주식회사 Image sensor and image sensing system including of the same
CN104332481B (en) * 2014-09-22 2018-02-16 格科微电子(上海)有限公司 Imaging sensor and forming method thereof
WO2022042030A1 (en) * 2020-08-24 2022-03-03 上海集成电路研发中心有限公司 Image sensor structure

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5162887A (en) * 1988-10-31 1992-11-10 Texas Instruments Incorporated Buried junction photodiode
US20040161868A1 (en) * 2003-02-19 2004-08-19 Hong Sungkwon (Chris) CMOS image sensor and method of fabrication
US20050064620A1 (en) * 2003-09-22 2005-03-24 Han Chang Hun CMOS image sensor and method for manufacturing the same
US20050280046A1 (en) * 2004-06-04 2005-12-22 Jongcheol Shin Image sensors for reducing dark current and methods of manufacturing the same
US20050280045A1 (en) * 2004-03-24 2005-12-22 Micron Technology, Inc. NROM memory device with a high-permittivity gate dielectric formed by the low temperature oxidation of metals
US20060006436A1 (en) * 2004-07-08 2006-01-12 Chandra Mouli Deuterated structures for image sensors and methods for forming the same
US7037748B2 (en) * 2003-09-23 2006-05-02 Dongbuanam Semiconducor Inc. CMOS image sensor and method for manufacturing the same
US7205584B2 (en) * 2003-12-22 2007-04-17 Micron Technology, Inc. Image sensor for reduced dark current
US7411234B2 (en) * 2003-09-23 2008-08-12 Dongbu Electronics Co., Ltd. CMOS image sensor having impurity diffusion region separated from isolation region

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6946716B2 (en) * 1995-12-29 2005-09-20 International Business Machines Corporation Electroplated interconnection structures on integrated circuit chips

Patent Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5162887A (en) * 1988-10-31 1992-11-10 Texas Instruments Incorporated Buried junction photodiode
US20040161868A1 (en) * 2003-02-19 2004-08-19 Hong Sungkwon (Chris) CMOS image sensor and method of fabrication
US20040232314A1 (en) * 2003-02-19 2004-11-25 Hong Sungkwon (Chris) CMOS image sensor and method of fabrication
US6946715B2 (en) * 2003-02-19 2005-09-20 Micron Technology, Inc. CMOS image sensor and method of fabrication
US20050064620A1 (en) * 2003-09-22 2005-03-24 Han Chang Hun CMOS image sensor and method for manufacturing the same
US7037748B2 (en) * 2003-09-23 2006-05-02 Dongbuanam Semiconducor Inc. CMOS image sensor and method for manufacturing the same
US7411234B2 (en) * 2003-09-23 2008-08-12 Dongbu Electronics Co., Ltd. CMOS image sensor having impurity diffusion region separated from isolation region
US7205584B2 (en) * 2003-12-22 2007-04-17 Micron Technology, Inc. Image sensor for reduced dark current
US20050280045A1 (en) * 2004-03-24 2005-12-22 Micron Technology, Inc. NROM memory device with a high-permittivity gate dielectric formed by the low temperature oxidation of metals
US20050280046A1 (en) * 2004-06-04 2005-12-22 Jongcheol Shin Image sensors for reducing dark current and methods of manufacturing the same
US20060006436A1 (en) * 2004-07-08 2006-01-12 Chandra Mouli Deuterated structures for image sensors and methods for forming the same

Also Published As

Publication number Publication date
US20070090424A1 (en) 2007-04-26
US7588956B2 (en) 2009-09-15

Similar Documents

Publication Publication Date Title
US7294522B2 (en) CMOS image sensor and method for fabricating the same
US7405437B2 (en) CMOS image sensor and method for fabricating the same
US6967316B2 (en) Method for fabricating image sensor including isolation layer having trench structure
US7973346B2 (en) Image sensor with self-boosting transfer transistor gate and methods of operating and fabricating the same
JP2006261411A (en) Image sensor having buried photodiode region, and manufacturing method thereof
KR100477790B1 (en) Method of manufacturing cmos image sensor
US20060138492A1 (en) CMOS image sensor and method for fabricating the same
US8679890B2 (en) CMOS image sensor and fabricating method thereof
US7588956B2 (en) CMOS image sensor and method of manufacturing the same
US20060001062A1 (en) Method for fabricating CMOS image sensor
US7732245B2 (en) Photodiode of CMOS image sensor and method for manufacturing the same
US7413921B2 (en) Method of manufacturing image sensor
US9263484B2 (en) Pixel of image sensor and method for fabricating the same
KR100390836B1 (en) Image sensor capable of improving capacitance of photodiode and charge transport and method for forming the same
KR100521968B1 (en) Cmos image sensor and method of manufacturing the same
KR20020014315A (en) Image sensor formation method capable of preventing cross talk between pixels and reduction of active area
KR20020048705A (en) Image sensor capable of improving low light characteristics and method for forming the same
KR20040093936A (en) Unit pixel for cmos image sensor and method of fabricatiing the same
KR100525897B1 (en) Method of manufacturing cmos image sensor
KR20040003941A (en) Image sensor with improved charge capacity and fabricating method of the same
KR20020014535A (en) Image sensor formation method for preventing crosstalk between pixels
KR20030057710A (en) CMOS Image sensor for sensitivity improvement and method for fabricating the same
KR20060075763A (en) Method for fabricating an cmos image sensor

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION