US20080108175A1 - Method of forming a phase change layer and method of manufacturing a storage node having the phase change layer - Google Patents

Method of forming a phase change layer and method of manufacturing a storage node having the phase change layer Download PDF

Info

Publication number
US20080108175A1
US20080108175A1 US11/976,130 US97613007A US2008108175A1 US 20080108175 A1 US20080108175 A1 US 20080108175A1 US 97613007 A US97613007 A US 97613007A US 2008108175 A1 US2008108175 A1 US 2008108175A1
Authority
US
United States
Prior art keywords
layer
phase change
precursor
providing
change layer
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US11/976,130
Other versions
US7902048B2 (en
Inventor
Woong-Chul Shin
Jae-ho Lee
Youn-Seon Kang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co Ltd filed Critical Samsung Electronics Co Ltd
Assigned to SAMSUNG ELECTRONICS CO., LTD. reassignment SAMSUNG ELECTRONICS CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KANG, YOUN-SEON, LEE, JAE-HO, SHIN, WOONG-CHUL
Publication of US20080108175A1 publication Critical patent/US20080108175A1/en
Application granted granted Critical
Publication of US7902048B2 publication Critical patent/US7902048B2/en
Expired - Fee Related legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/20Multistable switching devices, e.g. memristors
    • H10N70/231Multistable switching devices, e.g. memristors based on solid-state phase change, e.g. between amorphous and crystalline phases, Ovshinsky effect
    • CCHEMISTRY; METALLURGY
    • C23COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
    • C23CCOATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
    • C23C16/00Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes
    • C23C16/22Chemical coating by decomposition of gaseous compounds, without leaving reaction products of surface material in the coating, i.e. chemical vapour deposition [CVD] processes characterised by the deposition of inorganic material, other than metallic material
    • C23C16/30Deposition of compounds, mixtures or solid solutions, e.g. borides, carbides, nitrides
    • C23C16/305Sulfides, selenides, or tellurides
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B63/00Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
    • H10B63/30Resistance change memory devices, e.g. resistive RAM [ReRAM] devices comprising selection components having three or more electrodes, e.g. transistors
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/011Manufacture or treatment of multistable switching devices
    • H10N70/021Formation of the switching material, e.g. layer deposition
    • H10N70/023Formation of the switching material, e.g. layer deposition by chemical vapor deposition, e.g. MOCVD, ALD
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/011Manufacture or treatment of multistable switching devices
    • H10N70/061Patterning of the switching material
    • H10N70/066Patterning of the switching material by filling of openings, e.g. damascene method
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/821Device geometry
    • H10N70/826Device geometry adapted for essentially vertical current flow, e.g. sandwich or pillar type devices
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10NELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10N70/00Solid-state devices without a potential-jump barrier or surface barrier, and specially adapted for rectifying, amplifying, oscillating or switching
    • H10N70/801Constructional details of multistable switching devices
    • H10N70/881Switching materials
    • H10N70/882Compounds of sulfur, selenium or tellurium, e.g. chalcogenides
    • H10N70/8828Tellurides, e.g. GeSbTe

Definitions

  • Example embodiments relate to a method of forming a phase change layer and a method of manufacturing a storage node having the phase change layer.
  • phase change material may vary depending to whether the phase change material is in a crystalline state or in an amorphous state. Additionally, the phase change material may change from a crystalline state to an amorphous state, and vice versa, depending on temperature.
  • a phase change memory device may include a phase change layer made of the above-described phase change material as a means for storing bit data.
  • An example of a phase change memory device may include a PRAM (phase change random access memory), and an example of a phase change material may include Ge 2 Sb 2 Te 5 (GST).
  • a GST layer may be formed using a physical vapor deposition (PVD) method. However, controlling the growth of the GST layer may be difficult when using a PVD method.
  • deposition speed may be relatively low, and the density of the GST layer may be decreased. Accordingly, a metal organic chemical vapor deposition (MOCVD) method or a cyclic chemical vapor deposition cyclic-CVD) method may be used to obtain an improved GST layer.
  • MOCVD metal organic chemical vapor deposition
  • cyclic chemical vapor deposition cyclic-CVD cyclic-CVD
  • a substrate including a layer on which a GST layer is to be formed, may be loaded into a CVD chamber.
  • the substrate may be heated to the appropriate temperature for deposition.
  • Precursors including metal elements forming the GST layer, may be supplied simultaneously through a shower head to the heated substrate.
  • suitable precursors may be organic metal compounds including germanium (Ge), antimony (Sb), and/or tellurium (Te).
  • the precursors may decompose and be absorbed onto the layer as a result of the reaction of metallic elements of the precursors with the layer.
  • the precursors not reacted or absorbed onto the layer may be discharged from the CVD chamber.
  • Example embodiments provide a method of forming a phase change layer and a method of manufacturing a storage node having the phase change layer.
  • the method of forming a phase change layer may include providing a bivalent first precursor having germanium (Ge), providing a second precursor, and/or providing a third precursor onto a surface on which the phase change layer is to be formed using a deposition process.
  • the second precursor may have antimony (Sb), and the third precursor may have tellurium (Te).
  • the phase change layer may be a Ge 2 Sb 2 Te 5 (GST) layer.
  • the deposition process may be performed using chemical vapor deposition (CVD), which may include metal organic chemical vapor deposition (MOCVD) and cyclic chemical vapor deposition (cyclic-CVD).
  • the deposition process may also be performed using atomic layer deposition (ALD).
  • the composition (e.g., Ge, Sb, Te content) of the phase change layer may be controlled by regulating the deposition pressure, the deposition temperature, and/or the supply rate of reaction gas.
  • the deposition pressure may range from about 0.001-10 torr.
  • the deposition temperature may range from about 150-350° C.
  • the supply rate of the reaction gas may range from about 0-1 slm.
  • the first, second, and/or third precursors may be provided simultaneously, sequentially, or a combination thereof. Additionally, reaction gas may be provided during deposition.
  • the first precursor may be selected from the group consisting of GeCl 2 , Ge(N(SiMe 3 ) 2 ) 2 , Ge(N(Me 3 ) 2 ) 2 , Ge(CH(SiMe 3 ) 2 ) 2 , Ge(CH(Me 3 ) 2 ) 2 , Ge(Cp) 2 , and Ge(EtCp) 2 , wherein Me, Et, Cp, and denote methyl, ethyl, and cyclopentadienyl, respectively.
  • the second precursor may be Sb(iPr) 3
  • the third precursor may be Te(iPr) 2 , wherein iPr denotes isopropyl.
  • the reaction gas may be hydrogen (H 2 ).
  • Ge(N(SiMe 3 ) 2 ) 2 example first bivalent precursor, may be made by preparing GeCl 2 .dioxane.
  • Bis(trimethylsilyl)amine, anhydrous tetrahydrofuran (THF), and an equivalent amount of methyl lithium with respect to bis(trimethylsilyl)amine may be combined to form a solution.
  • Half of the equivalent amount of the GeCl 2 .dioxane with respect to the bis(trimethylsilyl)amine may be added to the solution to form Ge(N(SiMe 3 ) 2 ) 2 and a lithium chloride byproduct.
  • the lithium chloride byproduct may be filtered and removed, and the THF may be removed by vaporizing the THF (e.g., decompression).
  • the above phase change layer may be provided in a storage node.
  • the method of manufacturing a storage node having the above phase change layer may include providing a bottom electrode layer and an insulating interlayer on the bottom electrode layer, the insulating interlayer having a via hole above the bottom electrode layer.
  • the above phase change layer may be formed on the bottom electrode layer by filling the via hole and/or formed on the insulating interlayer surrounding the via hole.
  • a top electrode may be provided on the phase change layer.
  • phase change e.g., GST
  • CVD or ALD atomic layer deposition
  • a via hole having a diameter of about 100 nm or less may be filled with a GST layer, and the reset current of the PRAM may be reduced. Consequently, the transistor size may be reduced, thereby increasing the integration of the PRAM.
  • FIGS. 1 through 4 are cross-sectional views illustrating a method of manufacturing a phase change memory device including a storage node having a phase change layer according to example embodiments, wherein the phase change layer is provided in a via hole.
  • FIG. 5 is a cross-sectional view illustrating a phase change memory device including a storage node having a phase change layer according to example embodiments, wherein the phase change layer is provided in a via hole and on the second insulating interlayer surrounding a via hole.
  • FIGS. 6 through 8 are graphs showing the variation of the composition of GST layers based on pressure, temperature, and hydrogen gas supply rate, respectively, according to example embodiments.
  • FIG. 9 is a photographic image showing a micro-structure of a GST layer according to example embodiments.
  • first, second, third, etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of example embodiments.
  • spatially relative terms e.g., “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the exemplary term “below” may encompass both an orientation of above and below. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.
  • Example embodiments are described herein with reference to cross-sectional illustrations that are schematic illustrations of idealized embodiments (and intermediate structures) of example embodiments. As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, example embodiments should not be construed as limited to the shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. For example, an implanted region illustrated as a rectangle will, typically, have rounded or curved features and/or a gradient of implant concentration at its edges rather than a binary change from implanted to non-implanted region.
  • a buried region formed by implantation may result in some implantation in the region between the buried region and the surface through which the implantation takes place.
  • the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the actual shape of a region of a device and are not intended to limit the scope of example embodiments.
  • a gate stack 46 may be provided in an area of an active region defined by a device separation layer (not shown) on a p-type or an n-type substrate 40 .
  • the gate stack 46 may include a gate insulating layer (not shown) and a gate electrode (not shown).
  • a first impurity region 42 and a second impurity region 44 may be provided in the substrate 40 between the device separation layer (not shown) and the gate stack 46 .
  • the first and second impurity regions 42 and 44 respectively, may be formed by ion-injecting doping materials having a conductivity opposite to the doping material of the substrate 40 .
  • the first impurity region 42 may be used as a source, and the second impurity region 44 may be used as a drain, or vice versa.
  • the first and second impurity regions 42 and 44 may have a variety of shapes.
  • the first and second impurity regions 42 and 44 , respectively, and the gate stack 46 may constitute a semiconductor transistor.
  • a first insulating interlayer 48 may cover the first and second impurity regions 42 and 44 , respectively, and the gate stack 46 .
  • a contact hole 50 exposing the first impurity region 42 may be provided in the first insulating interlayer 48 .
  • the contact hole 50 may be provided in the first insulating interlayer 48 to expose the second impurity region 44 instead of the first impurity region 42 .
  • the contact hole 50 may be filled with a conductive plug 52 .
  • a bottom electrode layer 54 may be provided on the first insulating interlayer 48 so as to cover an exposed upper surface of the conductive plug 52 , and a bottom electrode contact layer 60 may be provided on the bottom electrode layer 54 .
  • the bottom electrode layer 54 and the bottom electrode contact layer 60 may be formed by sequentially stacking and simultaneously etching the bottom electrode layer 54 and the bottom electrode contact layer 60 .
  • a second insulating interlayer 56 may be provided on the first insulating interlayer 48 so as to cover the bottom electrode layer 54 and the bottom electrode contact layer 60 .
  • the second insulating interlayer 56 may be made of the same material (e.g., silicon oxide) as the first insulating interlayer 48 .
  • a via hole 58 may be provided on the second insulating interlayer 56 so as to expose an upper surface of the bottom electrode contact layer 60 .
  • a source material gas 61 including a bivalent precursor may be supplied to the second insulating interlayer 56 during a deposition process.
  • a phase change layer 62 may be formed on the second insulating interlayer 56 so as to also fill the via hole 58 .
  • the phase change layer 62 may be planarized using a planarization method (e.g., chemical mechanical polishing (CMP)) until the second insulating interlayer 56 is exposed and the only remaining phase change layer 62 is in the via hole 58 , as illustrated in FIG. 3 .
  • CMP chemical mechanical polishing
  • a top electrode contact layer 64 may be provided on the second insulating interlayer 56 so as to cover the phase change layer 62 in the via hole 58 , and a top electrode layer 66 may be provided on the top electrode contact layer 64 , thus forming a storage node.
  • the phase change layer 62 may be formed to a desired thickness and etched so as to additionally cover a portion of the second insulating interlayer 56 surrounding the via hole 58 .
  • a top electrode contact layer 64 may be provided on the phase change layer 62 and a top electrode layer 66 may be provided on the top electrode contact layer 64 to form a storage node.
  • the phase change layer 62 may be formed using a CVD method or an atomic layer deposition (ALD) method.
  • the CVD method may include MOCVD and cyclic-CVD.
  • a substrate 40 having the second insulating interlayer 56 and via hole 58 may be placed in a deposition chamber and supplied with source material gases 61 , a transportation gas, and a reaction gas (e.g., H 2 ).
  • a reaction gas e.g., H 2
  • the phase change layer 62 is formed by ALD, the H 2 gas may be omitted from the gas mixture including the source material gases 61 .
  • the first, second, and third precursors may be provided simultaneously during deposition (e.g., MOCVD). Alternatively, one of the second precursor or third precursor may be simultaneously provided with the first precursor (e.g., cyclic-CVD, ALD).
  • the first, second, and/or third precursors may also be provided sequentially by providing a precursor and purging the unabsorbed precursor prior to providing the next precursor. Alternatively, the unabsorbed first precursor may be purged prior to providing the second and third precursors. In any event, a precursor that has been supplied but not absorbed may be purged.
  • reaction gas may be supplied after purging an unabsorbed precursor.
  • the deposition pressure may be maintained at about 0.001-10 torr, and the deposition temperature may be maintained at about 150-350° C.
  • the supply rate of the H 2 gas may be maintained at about 0-1000 sccm ( ⁇ 1 slm).
  • the source material gas may include a first precursor including Ge, a second precursor including Sb, and a third precursor including Te.
  • the first, second, and third precursors may be organic metal compounds, and the first precursor may additionally be a bivalent compound.
  • the first precursor may be at least one of GeCl 2 , Ge(N(SiMe 3 ) 2 ) 2 , Ge(N(Me 3 ) 2 ) 2 , Ge(CH(SiMe 3 ) 2 ) 2 , Ge(CH(Me 3 ) 2 ) 2 , Ge(Cp) 2 , and Ge(EtCp) 2 , wherein Me, Et, and Cp denote methyl, ethyl, and cyclopentadienyl, respectively.
  • the second and third precursors may be Sb(iPr) 3 and Te(iPr) 2 , respectively, wherein iPr denotes isopropyl.
  • Ge(N(SiMe 3 ) 2 ) 2 an example first bivalent precursor, may be made by preparing GeCl 2 .dioxane.
  • Bis(trimethylsilyl)amine, anhydrous tetrahydrofuran (THF), and an equivalent amount of methyl lithium with respect to bis(trimethylsilyl)amine may be combined to form a solution.
  • Half of the equivalent amount of the GeCl 2 .dioxane with respect to the bis(trimethylsilyl)amine may be added to the solution to form Ge(N(SiMe 3 ) 2 ) 2 and a lithium chloride byproduct.
  • the lithium chloride byproduct may be filtered and removed, and the THF may be removed by vaporizing the THF (e.g., decompression).
  • deposition temperature was varied from about 260-300° C. during the formation of a GST layer while keeping pressure and reaction gas supply rate constant at about 5 torr and about 400 sccm, respectively.
  • plots G 21 , G 22 , and G 23 show the content of Ge, Sb, and Te, respectively, in the GST layer.
  • the deposition temperature was varied from about 260-360° C.
  • the content of Ge decreased by about 30 wt %
  • the content of Sb increased by about 10 wt %
  • Te increased by about 15-20 wt %. It may be beneficial to use a deposition temperature of about 220-280° C.
  • H 2 gas supply rate was varied from about 0-500 sccm during the formation of a GST layer while keeping temperature and pressure constant at about 280° C. and about 5 torr, respectively.
  • plots G 31 , G 32 , and G 33 show the content of Ge, Sb, and Te, respectively, in the GST layer.
  • the H 2 gas supply rate was varied from about 0-500 sccm, the content of Ge increased by about 20 wt %, the content of Sb decreased by about 15 wt %, and the content of Te decreased by about 5 wt %.
  • FIG. 9 is a photographic image of a GST layer formed using the above process parameters of about 280° C., 5 torr, and 500 sccm of H 2 gas.
  • a black portion 9 B denotes a relatively flat portion with relatively uniform thickness
  • a white portion 9 W denotes a portion that is relatively higher than the black portion 9 B.
  • a bivalent organic metal compound e.g., Ge
  • a CVD process e.g., MOCVD, cyclic-CVD
  • the deposition temperature may be reduced to about 300° C. or lower, thus providing increased step coverage.
  • a phase change layer e.g., GST layer
  • the reset current of a phase change memory device may be reduced, thereby reducing transistor size and increasing integration.

Abstract

A method of forming a phase change layer may include providing a bivalent first precursor having germanium (Ge), a second precursor having antimony (Sb), and a third precursor having tellurium (Te) onto a surface on which the phase change layer is to be formed. The phase change layer may be formed by CVD (e.g., MOCVD, cyclic-CVD) or ALD. The composition of the phase change layer may be varied by modifying the deposition pressure, deposition temperature, and/or supply rate of reaction gas. The deposition pressure may range from about 0.001-10 torr, the deposition temperature may range from about 150-350° C., and the supply rate of the reaction gas may range from about 0-1 slm. Additionally, the above phase change layer may be provided in a via hole and bounded by top and bottom electrodes to form a storage node.

Description

    PRIORITY STATEMENT
  • This application claims priority under 35 U.S.C. § 119(a) to Korean Patent Application No. 10-2006-0102463, filed on Oct. 20, 2006 in the Korean Intellectual Property Office (KIPO), the entire contents of which are incorporated herein by reference.
  • BACKGROUND
  • 1. Technical Field
  • Example embodiments relate to a method of forming a phase change layer and a method of manufacturing a storage node having the phase change layer.
  • 2. Description of the Related Art
  • The resistance of a phase change material may vary depending to whether the phase change material is in a crystalline state or in an amorphous state. Additionally, the phase change material may change from a crystalline state to an amorphous state, and vice versa, depending on temperature. A phase change memory device may include a phase change layer made of the above-described phase change material as a means for storing bit data. An example of a phase change memory device may include a PRAM (phase change random access memory), and an example of a phase change material may include Ge2Sb2Te5 (GST). A GST layer may be formed using a physical vapor deposition (PVD) method. However, controlling the growth of the GST layer may be difficult when using a PVD method. Additionally, deposition speed may be relatively low, and the density of the GST layer may be decreased. Accordingly, a metal organic chemical vapor deposition (MOCVD) method or a cyclic chemical vapor deposition cyclic-CVD) method may be used to obtain an improved GST layer.
  • A conventional method of forming a GST layer using a conventional CVD method will be briefly described. A substrate, including a layer on which a GST layer is to be formed, may be loaded into a CVD chamber. The substrate may be heated to the appropriate temperature for deposition. Precursors, including metal elements forming the GST layer, may be supplied simultaneously through a shower head to the heated substrate. For example, suitable precursors may be organic metal compounds including germanium (Ge), antimony (Sb), and/or tellurium (Te). As the substrate is heated to the appropriate temperature for deposition, the precursors may decompose and be absorbed onto the layer as a result of the reaction of metallic elements of the precursors with the layer. The precursors not reacted or absorbed onto the layer may be discharged from the CVD chamber.
  • SUMMARY OF EXAMPLE EMBODIMENTS
  • Example embodiments provide a method of forming a phase change layer and a method of manufacturing a storage node having the phase change layer. The method of forming a phase change layer may include providing a bivalent first precursor having germanium (Ge), providing a second precursor, and/or providing a third precursor onto a surface on which the phase change layer is to be formed using a deposition process. Additionally, the second precursor may have antimony (Sb), and the third precursor may have tellurium (Te). Furthermore, the phase change layer may be a Ge2Sb2Te5 (GST) layer.
  • The deposition process may be performed using chemical vapor deposition (CVD), which may include metal organic chemical vapor deposition (MOCVD) and cyclic chemical vapor deposition (cyclic-CVD). The deposition process may also be performed using atomic layer deposition (ALD). The composition (e.g., Ge, Sb, Te content) of the phase change layer may be controlled by regulating the deposition pressure, the deposition temperature, and/or the supply rate of reaction gas. The deposition pressure may range from about 0.001-10 torr. The deposition temperature may range from about 150-350° C., and the supply rate of the reaction gas may range from about 0-1 slm. The first, second, and/or third precursors may be provided simultaneously, sequentially, or a combination thereof. Additionally, reaction gas may be provided during deposition.
  • The first precursor may be selected from the group consisting of GeCl2, Ge(N(SiMe3)2)2, Ge(N(Me3)2)2, Ge(CH(SiMe3)2)2, Ge(CH(Me3)2)2, Ge(Cp)2, and Ge(EtCp)2, wherein Me, Et, Cp, and denote methyl, ethyl, and cyclopentadienyl, respectively. The second precursor may be Sb(iPr)3, and the third precursor may be Te(iPr)2, wherein iPr denotes isopropyl. Additionally, the reaction gas may be hydrogen (H2).
  • Ge(N(SiMe3)2)2, example first bivalent precursor, may be made by preparing GeCl2.dioxane. Bis(trimethylsilyl)amine, anhydrous tetrahydrofuran (THF), and an equivalent amount of methyl lithium with respect to bis(trimethylsilyl)amine may be combined to form a solution. Half of the equivalent amount of the GeCl2.dioxane with respect to the bis(trimethylsilyl)amine may be added to the solution to form Ge(N(SiMe3)2)2 and a lithium chloride byproduct. The lithium chloride byproduct may be filtered and removed, and the THF may be removed by vaporizing the THF (e.g., decompression).
  • The above phase change layer may be provided in a storage node. The method of manufacturing a storage node having the above phase change layer may include providing a bottom electrode layer and an insulating interlayer on the bottom electrode layer, the insulating interlayer having a via hole above the bottom electrode layer. The above phase change layer may be formed on the bottom electrode layer by filling the via hole and/or formed on the insulating interlayer surrounding the via hole. A top electrode may be provided on the phase change layer.
  • By forming a phase change (e.g., GST) layer with a CVD or ALD process using a temperature of about 300° C. or lower, increased step coverage may be achieved. Thus, a via hole having a diameter of about 100 nm or less may be filled with a GST layer, and the reset current of the PRAM may be reduced. Consequently, the transistor size may be reduced, thereby increasing the integration of the PRAM.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The scope of example embodiments will become more apparent when viewed together with the accompanying drawings. It should be noted that the thickness of layers or region illustrated in the drawings may have been exaggerated for clarity.
  • FIGS. 1 through 4 are cross-sectional views illustrating a method of manufacturing a phase change memory device including a storage node having a phase change layer according to example embodiments, wherein the phase change layer is provided in a via hole.
  • FIG. 5 is a cross-sectional view illustrating a phase change memory device including a storage node having a phase change layer according to example embodiments, wherein the phase change layer is provided in a via hole and on the second insulating interlayer surrounding a via hole.
  • FIGS. 6 through 8 are graphs showing the variation of the composition of GST layers based on pressure, temperature, and hydrogen gas supply rate, respectively, according to example embodiments.
  • FIG. 9 is a photographic image showing a micro-structure of a GST layer according to example embodiments.
  • DETAILED DESCRIPTION OF EXAMPLE EMBODIMENTS
  • Example embodiments will be described below in more detail with reference to the accompanying drawings. However, example embodiments may be embodied in different forms and should not be interpreted as limited to the examples set forth herein.
  • It will be understood that when an element or layer is referred to as being “on”, “connected to”, “coupled to”, or “covering” another element or layer, it may be directly on, connected to, coupled to, or covering the other element or layer or intervening elements or layers may be present. In contrast, when an element is referred to as being “directly on,” “directly connected to” or “directly coupled to” another element or layer, there are no intervening elements or layers present. Like numbers refer to like elements throughout. As used herein, the term “and/or” includes any and all combinations of one or more of the associated listed items.
  • It will be understood that, although the terms first, second, third, etc. may be used herein to describe various elements, components, regions, layers and/or sections, these elements, components, regions, layers and/or sections should not be limited by these terms. These terms are only used to distinguish one element, component, region, layer or section from another region, layer or section. Thus, a first element, component, region, layer or section discussed below could be termed a second element, component, region, layer or section without departing from the teachings of example embodiments.
  • Spatially relative terms, e.g., “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. For example, if the device in the figures is turned over, elements described as “below” or “beneath” other elements or features would then be oriented “above” the other elements or features. Thus, the exemplary term “below” may encompass both an orientation of above and below. The device may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein interpreted accordingly.
  • The terminology used herein is for the purpose of describing various embodiments only and is not intended to be limiting of example embodiments. As used herein, the singular forms “a,” “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof.
  • Example embodiments are described herein with reference to cross-sectional illustrations that are schematic illustrations of idealized embodiments (and intermediate structures) of example embodiments. As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, example embodiments should not be construed as limited to the shapes of regions illustrated herein but are to include deviations in shapes that result, for example, from manufacturing. For example, an implanted region illustrated as a rectangle will, typically, have rounded or curved features and/or a gradient of implant concentration at its edges rather than a binary change from implanted to non-implanted region. Likewise, a buried region formed by implantation may result in some implantation in the region between the buried region and the surface through which the implantation takes place. Thus, the regions illustrated in the figures are schematic in nature and their shapes are not intended to illustrate the actual shape of a region of a device and are not intended to limit the scope of example embodiments.
  • Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which example embodiments belong. It will be further understood that terms, including those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.
  • Referring to FIG. 1, a gate stack 46 may be provided in an area of an active region defined by a device separation layer (not shown) on a p-type or an n-type substrate 40. The gate stack 46 may include a gate insulating layer (not shown) and a gate electrode (not shown). A first impurity region 42 and a second impurity region 44 may be provided in the substrate 40 between the device separation layer (not shown) and the gate stack 46. The first and second impurity regions 42 and 44, respectively, may be formed by ion-injecting doping materials having a conductivity opposite to the doping material of the substrate 40. The first impurity region 42 may be used as a source, and the second impurity region 44 may be used as a drain, or vice versa. The first and second impurity regions 42 and 44, respectively, may have a variety of shapes. The first and second impurity regions 42 and 44, respectively, and the gate stack 46 may constitute a semiconductor transistor.
  • A first insulating interlayer 48 may cover the first and second impurity regions 42 and 44, respectively, and the gate stack 46. A contact hole 50 exposing the first impurity region 42 may be provided in the first insulating interlayer 48. Alternatively, the contact hole 50 may be provided in the first insulating interlayer 48 to expose the second impurity region 44 instead of the first impurity region 42. The contact hole 50 may be filled with a conductive plug 52.
  • Referring to FIG. 2, a bottom electrode layer 54 may be provided on the first insulating interlayer 48 so as to cover an exposed upper surface of the conductive plug 52, and a bottom electrode contact layer 60 may be provided on the bottom electrode layer 54. The bottom electrode layer 54 and the bottom electrode contact layer 60 may be formed by sequentially stacking and simultaneously etching the bottom electrode layer 54 and the bottom electrode contact layer 60. A second insulating interlayer 56 may be provided on the first insulating interlayer 48 so as to cover the bottom electrode layer 54 and the bottom electrode contact layer 60. The second insulating interlayer 56 may be made of the same material (e.g., silicon oxide) as the first insulating interlayer 48. A via hole 58 may be provided on the second insulating interlayer 56 so as to expose an upper surface of the bottom electrode contact layer 60. A source material gas 61 including a bivalent precursor may be supplied to the second insulating interlayer 56 during a deposition process. Accordingly, a phase change layer 62 may be formed on the second insulating interlayer 56 so as to also fill the via hole 58. The phase change layer 62 may be planarized using a planarization method (e.g., chemical mechanical polishing (CMP)) until the second insulating interlayer 56 is exposed and the only remaining phase change layer 62 is in the via hole 58, as illustrated in FIG. 3.
  • Referring to FIG. 4, a top electrode contact layer 64 may be provided on the second insulating interlayer 56 so as to cover the phase change layer 62 in the via hole 58, and a top electrode layer 66 may be provided on the top electrode contact layer 64, thus forming a storage node. Alternatively, referring to FIG. 5, the phase change layer 62 may be formed to a desired thickness and etched so as to additionally cover a portion of the second insulating interlayer 56 surrounding the via hole 58. A top electrode contact layer 64 may be provided on the phase change layer 62 and a top electrode layer 66 may be provided on the top electrode contact layer 64 to form a storage node.
  • The phase change layer 62 may be formed using a CVD method or an atomic layer deposition (ALD) method. Examples of the CVD method may include MOCVD and cyclic-CVD. For example, during CVD, a substrate 40 having the second insulating interlayer 56 and via hole 58 may be placed in a deposition chamber and supplied with source material gases 61, a transportation gas, and a reaction gas (e.g., H2). Alternatively, when the phase change layer 62 is formed by ALD, the H2 gas may be omitted from the gas mixture including the source material gases 61.
  • The first, second, and third precursors may be provided simultaneously during deposition (e.g., MOCVD). Alternatively, one of the second precursor or third precursor may be simultaneously provided with the first precursor (e.g., cyclic-CVD, ALD). The first, second, and/or third precursors may also be provided sequentially by providing a precursor and purging the unabsorbed precursor prior to providing the next precursor. Alternatively, the unabsorbed first precursor may be purged prior to providing the second and third precursors. In any event, a precursor that has been supplied but not absorbed may be purged. When ALD is used, reaction gas may be supplied after purging an unabsorbed precursor. The deposition pressure may be maintained at about 0.001-10 torr, and the deposition temperature may be maintained at about 150-350° C. The supply rate of the H2 gas may be maintained at about 0-1000 sccm (˜1 slm).
  • Where the phase change layer 62 is a GST layer, the source material gas may include a first precursor including Ge, a second precursor including Sb, and a third precursor including Te. The first, second, and third precursors may be organic metal compounds, and the first precursor may additionally be a bivalent compound. The first precursor may be at least one of GeCl2, Ge(N(SiMe3)2)2, Ge(N(Me3)2)2, Ge(CH(SiMe3)2)2, Ge(CH(Me3)2)2, Ge(Cp)2, and Ge(EtCp)2, wherein Me, Et, and Cp denote methyl, ethyl, and cyclopentadienyl, respectively. The second and third precursors may be Sb(iPr)3 and Te(iPr)2, respectively, wherein iPr denotes isopropyl.
  • Ge(N(SiMe3)2)2, an example first bivalent precursor, may be made by preparing GeCl2.dioxane. Bis(trimethylsilyl)amine, anhydrous tetrahydrofuran (THF), and an equivalent amount of methyl lithium with respect to bis(trimethylsilyl)amine may be combined to form a solution. Half of the equivalent amount of the GeCl2.dioxane with respect to the bis(trimethylsilyl)amine may be added to the solution to form Ge(N(SiMe3)2)2 and a lithium chloride byproduct. The lithium chloride byproduct may be filtered and removed, and the THF may be removed by vaporizing the THF (e.g., decompression).
  • The above-described synthesis of Ge(N(SiMe3)2)2 may be represented by the following chemical formula.
    Figure US20080108175A1-20080508-C00001
  • Referring to FIGS. 6 through 8, experiments were performed to determine the affect of various process factors on the Ge, Sb, and Te content of a GST layer. Ge(N(SiMe3)2)2, Sb(iPr)3, and Te(iPr)2 were used as the first, second, and third precursors, respectively, in the experiments.
  • In a first experiment, as illustrated in FIG. 6, deposition pressure was varied from about 0-5 torr during the formation of a GST layer while keeping temperature and reaction gas supply rate constant at about 280° C. and about 400 sccm, respectively. Referring to FIG. 6, plots G1, G2, and G3 show the content of Ge, Sb, and Te, respectively, in the GST layer. As illustrated in FIG. 6, when deposition pressure was varied from about 0-5 torr, the content of Ge increased by about 20 wt %, the content of Sb decreased by about 15-20 wt %, and the content of Te remained at about 60 wt %.
  • In a second experiment, as illustrated in FIG. 7, deposition temperature was varied from about 260-300° C. during the formation of a GST layer while keeping pressure and reaction gas supply rate constant at about 5 torr and about 400 sccm, respectively. Referring to FIG. 7, plots G21, G22, and G23 show the content of Ge, Sb, and Te, respectively, in the GST layer. As illustrated in FIG. 7, when the deposition temperature was varied from about 260-360° C., the content of Ge decreased by about 30 wt %, the content of Sb increased by about 10 wt %, and the content of Te increased by about 15-20 wt %. It may be beneficial to use a deposition temperature of about 220-280° C.
  • In a third experiment, as illustrated in FIG. 8, H2 gas supply rate was varied from about 0-500 sccm during the formation of a GST layer while keeping temperature and pressure constant at about 280° C. and about 5 torr, respectively. Referring to FIG. 8, plots G31, G32, and G33 show the content of Ge, Sb, and Te, respectively, in the GST layer. As illustrated in FIG. 8, when the H2 gas supply rate was varied from about 0-500 sccm, the content of Ge increased by about 20 wt %, the content of Sb decreased by about 15 wt %, and the content of Te decreased by about 5 wt %.
  • In view of the results illustrated in FIGS. 6 through 8, it may be beneficial to form a GST layer using a deposition temperature of about 280° C., a deposition pressure of about 5 torr, and a H2 gas supply rate of about 500 sccm. FIG. 9 is a photographic image of a GST layer formed using the above process parameters of about 280° C., 5 torr, and 500 sccm of H2 gas. Referring to FIG. 9, a black portion 9B denotes a relatively flat portion with relatively uniform thickness, and a white portion 9W denotes a portion that is relatively higher than the black portion 9B.
  • Because a bivalent organic metal compound (e.g., Ge) may be used as a precursor in a CVD process (e.g., MOCVD, cyclic-CVD), the deposition temperature may be reduced to about 300° C. or lower, thus providing increased step coverage. As a result, a phase change layer (e.g., GST layer) may be used to fill a via hole having a diameter of about 100 nm or less. Accordingly, the reset current of a phase change memory device may be reduced, thereby reducing transistor size and increasing integration.
  • While example embodiments have been disclosed herein, other variations may be possible. Such variations are not to be regarded as a departure from the spirit and scope of example embodiments of the present invention, and all such modifications as would be obvious to one skilled in the art are intended to be included within the scope of the following claims.

Claims (23)

1. A method of forming a phase change layer, comprising:
providing a bivalent first precursor having germanium (Ge) onto a surface; and
providing at least one of a second and third precursors onto the surface using a deposition process.
2. The method of claim 1, wherein the deposition process is performed by chemical vapor deposition (CVD).
3. The method of claim 2, wherein the deposition process is performed by metal organic chemical vapor deposition (MOCVD).
4. The method of claim 2, wherein the deposition process is performed by cyclic chemical vapor deposition (cyclic-CVD).
5. The method of claim 1, wherein the deposition process is performed by atomic layer deposition (ALD).
6. The method of claim 1, wherein the first, second, and third precursors are provided sequentially by purging the first precursor not absorbed on the surface prior to providing the second precursor and purging the second precursor not absorbed on the surface prior to providing the third precursor.
7. The method of claim 1, wherein one of the second and third precursors is provided simultaneously with the first precursor.
8. The method of claim 1, wherein the first precursor not absorbed on the surface is purged prior to providing at least one of the second and third precursors.
9. The method of claim 1, further comprising:
providing a reaction gas onto the surface.
10. The method of claim 9, wherein the reaction gas is hydrogen (H2).
11. The method of claim 9, wherein the first, second, and third precursors not absorbed on the surface are purged prior to providing the reaction gas.
12. The method of claim 1, wherein the first precursor is selected from the group consisting of GeCl2, Ge(N(SiMe3)2)2, Ge(N(Me3)2)2, Ge(CH(SiMe3)2)2, Ge(CH(Me3)2)2, Ge(Cp)2, and Ge(EtCp)2, wherein Me, Et, and Cp denote methyl, ethyl, and cyclopentadienyl, respectively.
13. The method of claim 1, wherein the second precursor is Sb(iPr)3, wherein iPr denotes isopropyl.
14. The method of claim 1, wherein the third precursor is Te(iPr)2, wherein iPr denotes isopropyl.
15. The method of claim 1, wherein the phase change layer is a Ge2Sb2Te5 (GST) layer.
16. The method of claim 1, wherein the deposition process is performed at a pressure of about 0.001-10 torr.
17. The method of claim 1, wherein the deposition process is performed at a temperature of about 150-350° C.
18. The method of claim 9, wherein the reaction gas is provided at a rate of about 0-1 slm.
19. The method of claim 12, wherein the Ge(N(SiMe3)2)2 is made by:
preparing GeCl2.dioxane;
combining bis(trimethylsilyl)amine, anhydrous tetrahydrofuran (THF), and an equivalent amount of methyl lithium with respect to bis(trimethylsilyl)amine to form a solution;
adding half of the equivalent amount of the GeCl2.dioxane with respect to the bis(trimethylsilyl)amine to the solution to form Ge(N(SiMe3)2)2 and lithium chloride; and
removing the lithium chloride and THF.
20. A method of manufacturing a storage node, comprising:
providing a bottom electrode layer;
providing an insulating interlayer on the bottom electrode layer, the insulating interlayer having a via hole above the bottom electrode layer;
forming a phase change layer according to claim 1 on at least one of the bottom electrode layer and the insulating interlayer, the bottom electrode layer and insulating interlayer each having a surface; and
providing a top electrode layer on the phase change layer.
21. The method of claim 20, wherein the phase change layer is on an area of the insulating layer surrounding the via hole.
22. The method of claim 20, further comprising:
providing a bottom electrode contact layer on the bottom electrode layer prior to providing the insulating interlayer, the bottom electrode contact layer having a surface.
23. The method of claim 20, further comprising:
providing a top electrode contact layer on the phase change layer prior to providing the top electrode layer.
US11/976,130 2006-10-20 2007-10-22 Method of forming a phase change layer and method of manufacturing a storage node having the phase change layer Expired - Fee Related US7902048B2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR10-2006-0102463 2006-10-20
KR1020060102463A KR101263822B1 (en) 2006-10-20 2006-10-20 Method of manufacturing phase change memory device and method of forming phase change layer applied in the same

Publications (2)

Publication Number Publication Date
US20080108175A1 true US20080108175A1 (en) 2008-05-08
US7902048B2 US7902048B2 (en) 2011-03-08

Family

ID=39334507

Family Applications (1)

Application Number Title Priority Date Filing Date
US11/976,130 Expired - Fee Related US7902048B2 (en) 2006-10-20 2007-10-22 Method of forming a phase change layer and method of manufacturing a storage node having the phase change layer

Country Status (4)

Country Link
US (1) US7902048B2 (en)
JP (1) JP2008103731A (en)
KR (1) KR101263822B1 (en)
CN (1) CN101165934A (en)

Cited By (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080308785A1 (en) * 2007-06-15 2008-12-18 Samsung Electronics Co., Ltd. Phase change memory device and method of forming the same
US20090280052A1 (en) * 2008-05-08 2009-11-12 Air Products And Chemicals, Inc. Binary and Ternary Metal Chalcogenide Materials and Method of Making and Using Same
US20100009078A1 (en) * 2008-04-25 2010-01-14 Asm International N.V. Synthesis and Use of Precursors for ALD of Tellurium and Selenium Thin Films
US20100267195A1 (en) * 2009-04-15 2010-10-21 Marsh Eugene P Methods Of Forming Phase Change Materials And Methods Of Forming Phase Change Memory Circuitry
US20100320436A1 (en) * 2009-06-23 2010-12-23 Micron Technology, Inc. Encapsulated phase change cell structures and methods
CN102460665A (en) * 2009-06-09 2012-05-16 东京毅力科创株式会社 Method for forming ge-sb-te film, and storage medium
US8507040B2 (en) 2008-05-08 2013-08-13 Air Products And Chemicals, Inc. Binary and ternary metal chalcogenide materials and method of making and using same
US8558032B2 (en) 2009-04-15 2013-10-15 Micron Technology, Inc. Methods of forming a tellurium alkoxide and methods of forming a mixed halide-alkoxide of tellurium
US9109281B2 (en) 2008-06-25 2015-08-18 L'Air Liquide, Société Anonyme pour l'Etude et l'Exploitation des Procédés Georges Claude Metal heterocyclic compounds for deposition of thin films
US9240319B2 (en) 2010-02-03 2016-01-19 L'Air Liquide, Société Anonyme pour l'Etude et l'Exploitation des Procédés Georges Claude Chalcogenide-containing precursors, methods of making, and methods of using the same for thin film deposition
US10208379B2 (en) 2009-10-26 2019-02-19 Asm Ip Holding B.V. Synthesis and use of precursors for ALD of group VA element containing thin films
WO2020011637A1 (en) 2018-07-12 2020-01-16 Basf Se Process for the generation of metal- or semimetal-containing films

Families Citing this family (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
SG171683A1 (en) 2006-05-12 2011-06-29 Advanced Tech Materials Low temperature deposition of phase change memory materials
WO2008057616A2 (en) 2006-11-02 2008-05-15 Advanced Technology Materials, Inc. Antimony and germanium complexes useful for cvd/ald of metal thin films
KR101458953B1 (en) 2007-10-11 2014-11-07 삼성전자주식회사 Method of forming phase change material layer using Ge(Ⅱ) source, and method of fabricating phase change memory device
US8834968B2 (en) 2007-10-11 2014-09-16 Samsung Electronics Co., Ltd. Method of forming phase change material layer using Ge(II) source, and method of fabricating phase change memory device
SG178736A1 (en) * 2007-10-31 2012-03-29 Advanced Tech Materials Amorphous ge/te deposition process
US20090215225A1 (en) 2008-02-24 2009-08-27 Advanced Technology Materials, Inc. Tellurium compounds useful for deposition of tellurium containing materials
KR101120065B1 (en) * 2009-01-08 2012-03-23 솔브레인 주식회사 Novel germanium complexes with amidine derivative ligand and process for preparing the same
JP5411512B2 (en) * 2009-01-09 2014-02-12 東京エレクトロン株式会社 Method for forming Ge-Sb-Te film and storage medium
JP5346699B2 (en) 2009-06-11 2013-11-20 東京エレクトロン株式会社 Method for forming Ge-Sb-Te film, storage medium, and method for manufacturing PRAM
US8148197B2 (en) * 2010-07-27 2012-04-03 Micron Technology, Inc. Methods of forming germanium-antimony-tellurium materials and a method of forming a semiconductor device structure including the same
CN102376884B (en) * 2010-08-24 2013-10-09 中芯国际集成电路制造(上海)有限公司 Manufacturing method of phase change layer of phase change random access memory
JP5649894B2 (en) 2010-09-29 2015-01-07 東京エレクトロン株式会社 Method for forming Ge-Sb-Te film
JP2014084506A (en) * 2012-10-24 2014-05-12 Hitachi Kokusai Electric Inc Substrate processing method, substrate processing device, and program
JP5913463B2 (en) * 2014-07-16 2016-04-27 東京エレクトロン株式会社 Method for forming Ge-Sb-Te film
US9607842B1 (en) 2015-10-02 2017-03-28 Asm Ip Holding B.V. Methods of forming metal silicides
CN110010764B (en) * 2019-02-27 2022-09-27 江苏理工学院 CH/Sb nano composite multilayer phase change thin film material and preparation method and application thereof
US11716861B2 (en) 2020-12-15 2023-08-01 Micron Technology, Inc. Electrically formed memory array using single element materials

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6087674A (en) * 1996-10-28 2000-07-11 Energy Conversion Devices, Inc. Memory element with memory material comprising phase-change material and dielectric material
US6242771B1 (en) * 1998-01-02 2001-06-05 Sharp Laboratories Of America, Inc. Chemical vapor deposition of PB5GE3O11 thin film for ferroelectric applications
US20020132721A1 (en) * 1999-12-16 2002-09-19 Honeywell International Inc. Ferroelectric composition, ferroelectric vapor deposition target and method of making a ferroelectric vapor deposition target
US20060172067A1 (en) * 2005-01-28 2006-08-03 Energy Conversion Devices, Inc Chemical vapor deposition of chalcogenide materials
US7207848B2 (en) * 2005-06-30 2007-04-24 Sumitomo Wiring Systems, Ltd. Connector assembly with slider assisted mating and terminal lock
US20090275723A1 (en) * 2006-04-18 2009-11-05 E.I. Du Pont De Nemours And Company Processes for making stabilized divalent germanium and tin compounds

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6087674A (en) * 1996-10-28 2000-07-11 Energy Conversion Devices, Inc. Memory element with memory material comprising phase-change material and dielectric material
US6242771B1 (en) * 1998-01-02 2001-06-05 Sharp Laboratories Of America, Inc. Chemical vapor deposition of PB5GE3O11 thin film for ferroelectric applications
US20020132721A1 (en) * 1999-12-16 2002-09-19 Honeywell International Inc. Ferroelectric composition, ferroelectric vapor deposition target and method of making a ferroelectric vapor deposition target
US20060172067A1 (en) * 2005-01-28 2006-08-03 Energy Conversion Devices, Inc Chemical vapor deposition of chalcogenide materials
US7207848B2 (en) * 2005-06-30 2007-04-24 Sumitomo Wiring Systems, Ltd. Connector assembly with slider assisted mating and terminal lock
US20090275723A1 (en) * 2006-04-18 2009-11-05 E.I. Du Pont De Nemours And Company Processes for making stabilized divalent germanium and tin compounds

Cited By (36)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7943502B2 (en) * 2007-06-15 2011-05-17 Samsung Electronics Co., Ltd. Method of forming a phase change memory device
US20080308785A1 (en) * 2007-06-15 2008-12-18 Samsung Electronics Co., Ltd. Phase change memory device and method of forming the same
US8263963B2 (en) 2007-06-15 2012-09-11 Samsung Electronics Co., Ltd. Phase change memory device
US20110180774A1 (en) * 2007-06-15 2011-07-28 Young-Lim Park Phase Change Memory Device
US11814400B2 (en) 2008-04-25 2023-11-14 Asm International N.V. Synthesis and use of precursors for ALD of tellurium and selenium thin films
US10308673B2 (en) 2008-04-25 2019-06-04 Asm International N.V. Synthesis and use of precursors for ALD of tellurium and selenium thin films
US11072622B2 (en) 2008-04-25 2021-07-27 Asm International N.V. Synthesis and use of precursors for ALD of tellurium and selenium thin films
US9783563B2 (en) 2008-04-25 2017-10-10 Asm International N.V. Synthesis and use of precursors for ALD of tellurium and selenium thin films
US9175390B2 (en) 2008-04-25 2015-11-03 Asm International N.V. Synthesis and use of precursors for ALD of tellurium and selenium thin films
US20100009078A1 (en) * 2008-04-25 2010-01-14 Asm International N.V. Synthesis and Use of Precursors for ALD of Tellurium and Selenium Thin Films
US8765223B2 (en) 2008-05-08 2014-07-01 Air Products And Chemicals, Inc. Binary and ternary metal chalcogenide materials and method of making and using same
US8507040B2 (en) 2008-05-08 2013-08-13 Air Products And Chemicals, Inc. Binary and ternary metal chalcogenide materials and method of making and using same
US20090280052A1 (en) * 2008-05-08 2009-11-12 Air Products And Chemicals, Inc. Binary and Ternary Metal Chalcogenide Materials and Method of Making and Using Same
US9109281B2 (en) 2008-06-25 2015-08-18 L'Air Liquide, Société Anonyme pour l'Etude et l'Exploitation des Procédés Georges Claude Metal heterocyclic compounds for deposition of thin films
US8765519B2 (en) 2009-04-15 2014-07-01 Micron Technology, Inc. Methods of forming phase change materials and methods of forming phase change memory circuitry
US8697486B2 (en) * 2009-04-15 2014-04-15 Micro Technology, Inc. Methods of forming phase change materials and methods of forming phase change memory circuitry
US20100267195A1 (en) * 2009-04-15 2010-10-21 Marsh Eugene P Methods Of Forming Phase Change Materials And Methods Of Forming Phase Change Memory Circuitry
CN108288618A (en) * 2009-04-15 2018-07-17 美光科技公司 The method for forming the method for phase-change material and forming phase change memory circuitry
US8558032B2 (en) 2009-04-15 2013-10-15 Micron Technology, Inc. Methods of forming a tellurium alkoxide and methods of forming a mixed halide-alkoxide of tellurium
US9269900B2 (en) 2009-04-15 2016-02-23 Micron Technology, Inc. Methods of depositing phase change materials and methods of forming memory
US8372688B2 (en) 2009-06-09 2013-02-12 Tokyo Electron Limited Method for forming Ge-Sb-Te film and storage medium
CN102460665A (en) * 2009-06-09 2012-05-16 东京毅力科创株式会社 Method for forming ge-sb-te film, and storage medium
WO2011005284A3 (en) * 2009-06-23 2011-03-10 Micron Technology, Inc. Encapsulated phase change cell structures and methods
US20100320436A1 (en) * 2009-06-23 2010-12-23 Micron Technology, Inc. Encapsulated phase change cell structures and methods
US8058095B2 (en) 2009-06-23 2011-11-15 Micron Technology, Inc. Encapsulated phase change cell structures and methods
KR101333391B1 (en) 2009-06-23 2013-11-28 마이크론 테크놀로지, 인크. Encapsulated phase change cell structures and methods
US9064793B2 (en) 2009-06-23 2015-06-23 Micron Technology, Inc. Encapsulated phase change cell structures and methods
US8698209B2 (en) 2009-06-23 2014-04-15 Micron Technology, Inc. Encapsulated phase change cell structures and methods
US10208379B2 (en) 2009-10-26 2019-02-19 Asm Ip Holding B.V. Synthesis and use of precursors for ALD of group VA element containing thin films
US10619244B2 (en) 2009-10-26 2020-04-14 Asm Ip Holding B.V. Synthesis and use of precursors for ALD of group VA element containing thin films
US10941487B2 (en) 2009-10-26 2021-03-09 Asm Ip Holding B.V. Synthesis and use of precursors for ALD of group VA element containing thin films
US11542600B2 (en) 2009-10-26 2023-01-03 Asm Ip Holding B.V. Synthesis and use of precursors for ALD of group VA element containing thin films
US9240319B2 (en) 2010-02-03 2016-01-19 L'Air Liquide, Société Anonyme pour l'Etude et l'Exploitation des Procédés Georges Claude Chalcogenide-containing precursors, methods of making, and methods of using the same for thin film deposition
CN112384639A (en) * 2018-07-12 2021-02-19 巴斯夫欧洲公司 Method for forming metal or semi-metal containing film
WO2020011637A1 (en) 2018-07-12 2020-01-16 Basf Se Process for the generation of metal- or semimetal-containing films
US11505865B2 (en) 2018-07-12 2022-11-22 Basf Se Process for the generation of metal- or semimetal-containing films

Also Published As

Publication number Publication date
KR101263822B1 (en) 2013-05-13
CN101165934A (en) 2008-04-23
US7902048B2 (en) 2011-03-08
JP2008103731A (en) 2008-05-01
KR20080035864A (en) 2008-04-24

Similar Documents

Publication Publication Date Title
US7902048B2 (en) Method of forming a phase change layer and method of manufacturing a storage node having the phase change layer
US8003162B2 (en) Method of forming phase change layer using a germanium precursor and method of manufacturing phase change memory device using the same
US20080020564A1 (en) Methods of forming a semiconductor device including a phase change material layer
KR100757415B1 (en) Germanium compound, method for fabricating thereof, phase-change memory device using the same and method for forming thereof
US7807497B2 (en) Phase-change material layers, methods of forming the same, phase-change memory devices having the same, and methods of forming phase-change memory devices
EP1675194B1 (en) Germanium precursor and method of manufacturing a GST thin layer
TWI731109B (en) Aluminum compound, method of forming thin film by using the same, and method of fabricating integrated circuit device
US8765519B2 (en) Methods of forming phase change materials and methods of forming phase change memory circuitry
US20080194106A1 (en) Method of forming a titanium aluminum nitride layer and method of manufacturing a phase-change memory device using the same
US7687349B2 (en) Growth of silicon nanodots having a metallic coating using gaseous precursors
CN107619419A (en) Aluminium compound and the method for forming film and manufacture IC-components using it
US7754586B2 (en) Method of surface treating a phase change layer and method of manufacturing a phase change memory device using the same
US8558032B2 (en) Methods of forming a tellurium alkoxide and methods of forming a mixed halide-alkoxide of tellurium
KR102022409B1 (en) Method of forming a thin layer and method of manufacturing a phase-change memory device using the same
US20080054400A1 (en) Capacitor and method of manufacturing the same
US10361118B2 (en) Organometallic precursors, methods of forming a layer using the same and methods of manufacturing semiconductor devices using the same
US8703237B2 (en) Methods of forming a material layer and methods of fabricating a memory device
CN1542945A (en) Method for fabricating capacitor of semiconductor device
CN116230626A (en) Semiconductor element and method for manufacturing the same

Legal Events

Date Code Title Description
AS Assignment

Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SHIN, WOONG-CHUL;LEE, JAE-HO;KANG, YOUN-SEON;REEL/FRAME:020402/0880

Effective date: 20071030

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20150308