US20080057408A9 - Photomask and pattern forming method employing the same - Google Patents

Photomask and pattern forming method employing the same Download PDF

Info

Publication number
US20080057408A9
US20080057408A9 US11/080,511 US8051105A US2008057408A9 US 20080057408 A9 US20080057408 A9 US 20080057408A9 US 8051105 A US8051105 A US 8051105A US 2008057408 A9 US2008057408 A9 US 2008057408A9
Authority
US
United States
Prior art keywords
phase shifting
pattern
semitransparent
area
manufacturing
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US11/080,511
Other versions
US20050158638A1 (en
Inventor
Norio Hasegawa
Fumio Murai
Katsuya Hayano
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Renesas Technology Corp
Original Assignee
Renesas Technology Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Family has litigation
First worldwide family litigation filed litigation Critical https://patents.darts-ip.com/?family=18187754&utm_source=google_patent&utm_medium=platform_link&utm_campaign=public_patent_search&patent=US20080057408(A9) "Global patent litigation dataset” by Darts-ip is licensed under a Creative Commons Attribution 4.0 International License.
Application filed by Renesas Technology Corp filed Critical Renesas Technology Corp
Priority to US11/080,511 priority Critical patent/US20080057408A9/en
Publication of US20050158638A1 publication Critical patent/US20050158638A1/en
Publication of US20080057408A9 publication Critical patent/US20080057408A9/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/027Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F1/00Originals for photomechanical production of textured or patterned surfaces, e.g., masks, photo-masks, reticles; Mask blanks or pellicles therefor; Containers specially adapted therefor; Preparation thereof
    • G03F1/26Phase shift masks [PSM]; PSM blanks; Preparation thereof
    • G03F1/32Attenuating PSM [att-PSM], e.g. halftone PSM or PSM having semi-transparent phase shift portion; Preparation thereof
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F1/00Originals for photomechanical production of textured or patterned surfaces, e.g., masks, photo-masks, reticles; Mask blanks or pellicles therefor; Containers specially adapted therefor; Preparation thereof
    • G03F1/26Phase shift masks [PSM]; PSM blanks; Preparation thereof
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F1/00Originals for photomechanical production of textured or patterned surfaces, e.g., masks, photo-masks, reticles; Mask blanks or pellicles therefor; Containers specially adapted therefor; Preparation thereof
    • G03F1/26Phase shift masks [PSM]; PSM blanks; Preparation thereof
    • G03F1/29Rim PSM or outrigger PSM; Preparation thereof
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/70Microphotolithographic exposure; Apparatus therefor
    • G03F7/70058Mask illumination systems
    • G03F7/70066Size and form of the illuminated area in the mask plane, e.g. reticle masking blades or blinds
    • GPHYSICS
    • G03PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
    • G03FPHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
    • G03F7/00Photomechanical, e.g. photolithographic, production of textured or patterned surfaces, e.g. printing surfaces; Materials therefor, e.g. comprising photoresists; Apparatus specially adapted therefor
    • G03F7/20Exposure; Apparatus therefor
    • G03F7/2022Multi-step exposure, e.g. hybrid; backside exposure; blanket exposure, e.g. for image reversal; edge exposure, e.g. for edge bead removal; corrective exposure

Definitions

  • the present invention relates to a photomask which is used to manufacture a semiconductor device and the like, and more particularly to a photomask which has been subjected to a processing of shifting a phase of exposure light beams and a pattern forming method employing the same.
  • FIG. 1A is a cross sectional-view showing a structure of an example of a semitransparent phase shifting mask.
  • reference numeral 1 designates a transparent substrate
  • reference numeral 2 designates a semitransparent film.
  • a thickness of the semitransparent film 2 is adjusted such that the light beams having passed through the transparent portion 3 is phase-inverted with respect to the light beams having passed through a semitransparent portion 4 .
  • the semitransparent film 2 has a transmittance such that a light beam having passed through the transparent substrate 1 and the semitransparent film 2 has an intensity high enough to cause an interference with a light beam having passed through the transparent substrate 1 .
  • the transparent film used in this specification means a film having the above-mentioned transmittance.
  • the light intensity distribution of the projected light beams on a wafer becomes, as shown in FIG. 1B , a sharp light intensity distribution.
  • the reason such a sharp light intensity distribution is obtained is that since the light beams having passed through the transparent portion is phase-inverted with respect to the light beams having passed through the semitransparent portion, the former and the latter cancels each other in a boundary portion of the pattern so that the light intensity becomes approximately zero.
  • the intensity of the light beams having passed through the semitransparent portion is adjusted to the intensity equal to or lower than the sensitivity of a photoresist, the intensity of the light beams having passed through the semitransparent portion is not an obstacle to the formation of the pattern.
  • phase inversion effect between the pattern to be transferred and the semitransparent portion therearound is utilized, there is no need to take, as in the normal phase shifting mask, the arrangement of the phase shifter into consideration.
  • the two lithography processes are required for the formation of the mask.
  • one lithography process has only to be performed. Thus, it is possible to form the mask very simply.
  • the light beams the intensity of which is equal to or lower than the sensitivity of a photoresist, to which the pattern of the mask is to be transferred are made to pass through the semitransparent film so that the light beams which have passed through the semitransparent film is phase-inverted with respect to the light beams which have passed through the transparent portion, and thus, the contrast of the pattern is improved.
  • the basic principle of the semitransparent phase shifting mask is described in D. C. Flanders et al.: “Spatial period division—A new technique for exposing submicrometer-linewidth periodic and quasi-periodic patterns” J. Vac. Sci. Technol., 16(6), November/December pp 1949 to 1952 (1979), U.S. Pat. Nos. 4,360,586 and 4,890,309 and JP-A-4-136854 (laid open on May 11, 1992).
  • the good pattern formation can be performed in the normal exposed area.
  • the mask pattern is repeatedly transferred by the step and repeat, the light beams which have leaked from the semitransparent area, which is located outside the periphery of the actual pattern element corresponding to an active region of a substrate, leak out to the adjacent exposed area, and thus this is an obstacle to the good pattern formation.
  • the above-mentioned object can be attained by effectively making a light-shielding or opaque area of a semitransparent phase shift mask which is located outside the periphery of a pattern element formation area of the semitransparent phase shifting mask.
  • the light shielding portion in the semitransparent phase shifting mask is formed by processing a semitransparent film to a pattern having a width equal to or lower than the resolution.
  • the reason of adopting such a method is that if a light shielding film is newly formed as the light shielding portion, this will result in an increase of the number of processes of forming the mask.
  • by optimizing the area ratio of the semitransparent portion to the transparent portion it is possible to further effectively form the light shielding portion.
  • FIGS. 1A and 1B are respectively a cross-sectional view showing a structure of a semitransparent phase shifting mask, and a view showing the light intensity distribution of projected light beams on a wafer when using the mask shown in FIG. 1A .
  • FIGS. 2A and 2B are respectively a plan view and a cross sectional view each showing a structure of a photomask according to the present invention.
  • FIG. 3A is a plan view showing a structure of a light shielding portion of the photomask according to the present invention.
  • FIG. 3B is a graphical representation showing the relationship between the size of a transparent pattern of the photomask according to the present invention and the intensity of projected exposure light beams.
  • FIG. 4 is a plan view showing a structure of a mask for forming contact holes of a 64 Mbits-DRAM according to the present invention.
  • FIGS. 5A and 5B are respectively a plan view showing a structure of a window pattern portion for aligning the position of the mask according to the present invention, and a view showing the light intensity distribution of the projected light beams on the wafer when using the mask shown in FIG. 5A .
  • FIGS. 6A through 6D are cross sectional views showing steps of a process of manufacturing a semi-conductor device according to the present invention.
  • the ratio of the area of the semitransparent phase shifting portion to that of the transparent portion is adjusted in accordance with a set transmittance of the semitransparent phase shifting portion, it is made clear that the light intensity can be zero.
  • this pattern for an area of a to-be-exposed water surface, which may be otherwise undesirably double-exposed by the step and repeat by an aligner, it is possible to prevent the double exposure on the wafer, and a pattern of constituent elements as desired can be formed. Therefore, since the present photomask is made up of only semitransparent phase shifting portions and transparent portions, there is no need to newly form a light shielding film for the formation of the light shielding portion, and thus, the process of forming the photomask can be simplified.
  • the above-mentioned light shielding portion is applicable to the formation of a light shielding portion in a pattern element region of a substrate.
  • the ratio of the transmittance of the transparent portion to that of the light shielding portion can be made large, it is possible to increase the tolerance for the variation of the quantity of light beams required for the exposure.
  • a lamination film of a semitransparent metal film made of chromium, titanium or the like
  • a silicide film e.g., a molybdenum silicide film
  • a silicon oxide film for the phase shift or a single layer film such as a metal oxide film (e.g., a chromium oxide film) or metal nitride film (e.g., a chromium nitride film)
  • a metal oxide film e.g., a chromium oxide film
  • metal nitride film e.g., a chromium nitride film
  • this single layer film is suitable for the formation of a fine pattern.
  • FIGS. 2A and 2B are respectively a plan view and a cross sectional view each showing the appearance of a photomask employed in the present embodiment.
  • reference numeral 1 designates a transparent substrate
  • reference numeral 5 designates an element pattern portion in which both a semitransparent phase shifting portion and a transparent portion are arranged.
  • reference numeral 6 designates a portion acting, on a wafer, as a light shielding portion in which semitransparent phase shifting patterns are arranged at a pitch equal to or smaller than the resolution.
  • Reference numeral 7 designates a masking blade for shielding, on the aligner side, the exposure light beams.
  • FIG. 3A is a plan view showing a structure of a pattern.
  • each transparent pattern portion 10 is formed within a semitransparent phase shifting portion 9 .
  • An arrangement pitch 11 of the transparent patterns 10 is determined depending on the resolution characteristics of the projection optical system employed.
  • NA represents a numerical aperture of a projection lens
  • represents a wavelength of the exposure light beams
  • represents a coefficient.
  • the coefficient ⁇ is set to a value equal to or larger than 0.8.
  • the optimal value of ⁇ is not limited thereto or thereby because the optimal value of ⁇ depends on the characteristics of the illuminating system, the pattern configuration and the like.
  • a width 12 of the transparent pattern 10 influences largely the formation of a dark portion.
  • FIG. 3B shows the intensity of the projected light beams which is obtained on the wafer when changing the width 12 of the transparent pattern 10 .
  • the intensity of the projected light beams shows the intensity of the light beams which have passed through the pattern along a line A-B of FIG. 3A .
  • the change in the intensity of the projected light beams were examined by changing the size of the transparent pattern 10 .
  • the axis of abscissa of the graph represents the size of the transparent pattern 10 . From the graph of FIG.
  • the allowable intensity of the projected light beams is variable depending on intended purposes.
  • the allowable intensity of the projected light beams may be set to an intensity which is about one-half the intensity of light having passed through the semitransparent phase shifting portion.
  • the allowable intensity of the projected light beams is set to a value equal to or lower than 0.05.
  • the value of ⁇ in this case is in the range of about 0.5 to about 2.0. Then, the area 6 of FIG.
  • the pattern element 5 corresponding to the active region was exposed by the step and repeat.
  • the good pattern element corresponding to the active region could be formed without occurrence of the pattern destruction and the size shifting even in the area in which the area 6 was doubled-exposed.
  • the semi-transparent phase shifting portion and the transparent portion were formed with the optimal size combination, whereby the effective dark portion could be formed.
  • the example is shown in which the line transparent pattern is formed in the semitransparent phase shifting area, the present invention is not limited thereto or thereby. That is, for example, there is particularly no problem even in the case of an island-like pattern and other patterns.
  • the dark portion which is formed by the combination of the semitransparent phase shifting pattern and the transparent pattern is applied to the prevention of the double exposure.
  • the application of the dark portion of the present invention is not limited thereto or thereby. It is, of course, to be understood that the dark portion is applicable to the necessary portions such as a window pattern for aligning the mask position, a pattern for detecting the wafer position, and a semitransparent phase shifting portion having a large area all of which require a dark portion.
  • the above-mentioned photomask having a dark portion is useful for the pattern formation when manufacturing a semiconductor device.
  • FIG. 4 is a plan view showing a structure of a photomask which is used to form contact holes of a 64 Mbits-dynamic random access memory (DRAM).
  • DRAM dynamic random access memory
  • Two DRAM element areas 5 are arranged in a transparent substrate 1 .
  • a scribing area 14 is provided between the two pattern element areas 5 .
  • a pattern for measuring the accuracy of the mask alignment, a target pattern for the mask alignment, and the like are arranged which becomes necessary for the process of manufacturing a device.
  • a dark area 6 of the present invention is arranged in the two sides opposite to the other sides of the scribing area.
  • the step and repeat in the projection aligner is performed at a pitch 16 in the transverse direction and at a pitch 17 in the longitudinal direction.
  • the peripheral portion which is located outside a dotted line 18 as the setting center is mechanically shielded from the light beams by a mechanical light shielding plate of the aligner.
  • the dotted line 18 is set to the position at a distance equal to or longer than the positional accuracy of the mechanical light shielding plate from the scribing area such that the mechanical light shielding plate is not shifted to the scribing area by mistake.
  • the width of the dark portion is set to a value equal to or larger than the positional accuracy of the mechanical light shielding plate, and the dotted line 18 is arranged in the about central portion of the dark portion. Further, at least the three portions of the four corner portions are made dark portions.
  • FIG. 5A is a plan view showing a structure of the window pattern portion which is used to align the mask position.
  • FIG. 5B shows the distribution of the light intensity on the wafer corresponding to the mask position.
  • a transparent portion 10 which has the size fulfilling the conditions for forming the dark portion of FIG. 3B is formed around a window pattern 19 . It can be seen that in the distribution of the light intensity on the wafer along a line A-B of the photomask of FIG.
  • the light intensity in the periphery of the window pattern is, as shown in FIG. 5B , zero, and thus signals representing the window pattern are obtained in the high signal-to-noise (S/N) ratio and the judgement of the position is performed with accuracy.
  • the dark portion of the present invention is applicable to a pattern utilizing light intensity signals each having a high S/N ratio from a mask pattern and other patterns requiring the light shielding portion as well as to the light shielding in the periphery of a device chip.
  • FIGS. 6A through 6D are cross sectional views showing steps of a process of manufacturing a semiconductor device.
  • a P type well layer 21 a P type layer 22 , a field oxide film 23 , a polycrystalline Si/SiO 2 gate 24 , a high impurity concentration P type diffusion layer 25 , a high impurity concentration N type diffusion layer 26 , and the like are formed in an N ⁇ type Si substrate 20 .
  • an insulating film 27 made of phosphor silicate glass (PSG) is deposited thereon.
  • PSG phosphor silicate glass
  • a photoresist 28 is applied thereto, and then a hole pattern 29 is formed by using the semitransparent phase shifting mask of the present invention (refer to FIG. 6B ).
  • an insulating film 27 is selectively etched by the dry etching technique with the resultant photoresist as an etching mask, thereby to form contact holes 30 (refer to FIG. 6C ).
  • a W/TiN electrode wiring 31 is formed, and then an interlayer insulating film 32 is formed.
  • a photoresist is applied thereto, and then by using the conventional method, a hole pattern 33 is formed using the semitransparent phase shifting mask of the present invention.
  • a W plug is plugged in the hole pattern 33 to connect a second level A1 wiring 34 there-to (refer to FIG. 6D ).
  • the conventional method is employed. Incidentally, in the present embodiment, only the main manufacturing processes have been described. In this connection, the same processes as those of the conventional method are employed except that the semitransparent phase shifting mask of the present invention is used in the lithography process of forming the contact hole. By the above-mentioned processes, CMOS LSI can be manufactured at a high yield.
  • the present invention by forming the semitransparent phase shifting portion and the transparent portion with the optimal size combination, even if a light-shielding film is not newly formed, the effective dark portion can be formed.
  • the semitransparent phase shifting mask which is useful in practical use can be produced.

Landscapes

  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Engineering & Computer Science (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Preparing Plates And Mask In Photomechanical Process (AREA)
  • Exposure And Positioning Against Photoresist Photosensitive Materials (AREA)
  • Exposure Of Semiconductors, Excluding Electron Or Ion Beam Exposure (AREA)

Abstract

A semitransparent phase shifting mask has, in the periphery of a pattern element area, a light shielding portion which is formed by a semitransparent phase shifting portion and a transparent portion with the optimal size combination. A pattern is formed employing the semitransparent phase shifting mask.

Description

    BACKGROUND AND SUMMARY OF THE INVENTION
  • The present invention relates to a photomask which is used to manufacture a semiconductor device and the like, and more particularly to a photomask which has been subjected to a processing of shifting a phase of exposure light beams and a pattern forming method employing the same.
  • Along with an increase of the integration scale for semiconductor devices, sizes of patterns for forming constituent elements of the devices become fine, and size equal to or smaller than the critical resolution of a projection aligner are required. As a method of fulfilling such a request, in JP-B-62-50811 published on Oct. 27, 1987, and corresponding to JP-A-57-62052 (laid open on Apr. 14, 1982) for example, a photomask is employed in which a transparent film for shifting a phase of exposure light beams is provided on one of transparent portions on the opposite sides sandwiching an opaque portion, and thus the resolution of a pattern is exceptionally improved.
  • In the above-mentioned prior art, a phase shifter needs to be arranged in one of the transparent portions adjacent to each other, and for the arrangement of the phase shifter in the complicated element pattern, high trial and error is necessarily required. Thus, there is required considerable labor. In addition, since the number of processes of manufacturing a photomask is doubled as compared with the prior art, the reduction in yield and the increase in cost become problems.
  • Those problems can be settled by employing a semitransparent phase shifting mask in which a semi-transparent portion and a transparent portion are provided, and a little quantity of light beams passed through the semitransparent portion is phase-inverted with respect to light beams having passed through the transparent portion. With respect to this point, the description will hereinbelow be given with reference to the accompanying drawings.
  • FIG. 1A is a cross sectional-view showing a structure of an example of a semitransparent phase shifting mask. In the figure, reference numeral 1 designates a transparent substrate, and reference numeral 2 designates a semitransparent film. A thickness of the semitransparent film 2 is adjusted such that the light beams having passed through the transparent portion 3 is phase-inverted with respect to the light beams having passed through a semitransparent portion 4. The semitransparent film 2 has a transmittance such that a light beam having passed through the transparent substrate 1 and the semitransparent film 2 has an intensity high enough to cause an interference with a light beam having passed through the transparent substrate 1. The transparent film used in this specification means a film having the above-mentioned transmittance. The light intensity distribution of the projected light beams on a wafer becomes, as shown in FIG. 1B, a sharp light intensity distribution. The reason such a sharp light intensity distribution is obtained is that since the light beams having passed through the transparent portion is phase-inverted with respect to the light beams having passed through the semitransparent portion, the former and the latter cancels each other in a boundary portion of the pattern so that the light intensity becomes approximately zero. In addition, since the intensity of the light beams having passed through the semitransparent portion is adjusted to the intensity equal to or lower than the sensitivity of a photoresist, the intensity of the light beams having passed through the semitransparent portion is not an obstacle to the formation of the pattern. That is, in this method, since the phase inversion effect between the pattern to be transferred and the semitransparent portion therearound is utilized, there is no need to take, as in the normal phase shifting mask, the arrangement of the phase shifter into consideration. In addition, in the prior art phase shift mask, the two lithography processes are required for the formation of the mask. However, in this method, one lithography process has only to be performed. Thus, it is possible to form the mask very simply.
  • In this method, the light beams the intensity of which is equal to or lower than the sensitivity of a photoresist, to which the pattern of the mask is to be transferred are made to pass through the semitransparent film so that the light beams which have passed through the semitransparent film is phase-inverted with respect to the light beams which have passed through the transparent portion, and thus, the contrast of the pattern is improved. As a result, it is possible to improve the resolution of an aligner for transferring the mask pattern. The basic principle of the semitransparent phase shifting mask is described in D. C. Flanders et al.: “Spatial period division—A new technique for exposing submicrometer-linewidth periodic and quasi-periodic patterns” J. Vac. Sci. Technol., 16(6), November/December pp 1949 to 1952 (1979), U.S. Pat. Nos. 4,360,586 and 4,890,309 and JP-A-4-136854 (laid open on May 11, 1992).
  • In the lithography process in which the above-mentioned semitransparent phase shifting mask is employed, in the normal exposed area, the good pattern formation can be performed. However, it has been made clear by the investigations made by the present inventors that since in the actual exposure of the wafer, the mask pattern is repeatedly transferred by the step and repeat, the light beams which have leaked from the semitransparent area, which is located outside the periphery of the actual pattern element corresponding to an active region of a substrate, leak out to the adjacent exposed area, and thus this is an obstacle to the good pattern formation.
  • It is therefore an object of the present invention to provide a photomask by which a good pattern can be obtained even in the case of an exposure, in which a mask pattern is repeatedly transferred by the step and repeat, and a pattern forming method employing the same.
  • According to one aspect of the present invention, the above-mentioned object can be attained by effectively making a light-shielding or opaque area of a semitransparent phase shift mask which is located outside the periphery of a pattern element formation area of the semitransparent phase shifting mask.
  • The light shielding portion in the semitransparent phase shifting mask is formed by processing a semitransparent film to a pattern having a width equal to or lower than the resolution. The reason of adopting such a method is that if a light shielding film is newly formed as the light shielding portion, this will result in an increase of the number of processes of forming the mask. Incidentally, by optimizing the area ratio of the semitransparent portion to the transparent portion, it is possible to further effectively form the light shielding portion.
  • These and other objects and many of the attendant advantages of the invention will be readily appreciated as the same becomes better understood by reference to the following detailed description when considered in connection with the accompanying drawings.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIGS. 1A and 1B are respectively a cross-sectional view showing a structure of a semitransparent phase shifting mask, and a view showing the light intensity distribution of projected light beams on a wafer when using the mask shown in FIG. 1A.
  • FIGS. 2A and 2B are respectively a plan view and a cross sectional view each showing a structure of a photomask according to the present invention.
  • FIG. 3A is a plan view showing a structure of a light shielding portion of the photomask according to the present invention.
  • FIG. 3B is a graphical representation showing the relationship between the size of a transparent pattern of the photomask according to the present invention and the intensity of projected exposure light beams.
  • FIG. 4 is a plan view showing a structure of a mask for forming contact holes of a 64 Mbits-DRAM according to the present invention.
  • FIGS. 5A and 5B are respectively a plan view showing a structure of a window pattern portion for aligning the position of the mask according to the present invention, and a view showing the light intensity distribution of the projected light beams on the wafer when using the mask shown in FIG. 5A.
  • FIGS. 6A through 6D are cross sectional views showing steps of a process of manufacturing a semi-conductor device according to the present invention.
  • DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • When both a semitransparent phase shifting pattern and a transparent pattern are arranged with the same size and at a pitch equal to or lower than the critical resolution, a pattern image can be erased. But, in this case, the resulting uniform light intensity does not become zero. This reason is that since there is a difference between the quantity of light beams having passed through the semitransparent phase shifting portion and that of light beams having passed through the transparent portion, the function of cancelling those light beams each other due to the phase inversion effect is not efficiently performed.
  • Then, when the ratio of the area of the semitransparent phase shifting portion to that of the transparent portion is adjusted in accordance with a set transmittance of the semitransparent phase shifting portion, it is made clear that the light intensity can be zero. By using this pattern for an area of a to-be-exposed water surface, which may be otherwise undesirably double-exposed by the step and repeat by an aligner, it is possible to prevent the double exposure on the wafer, and a pattern of constituent elements as desired can be formed. Therefore, since the present photomask is made up of only semitransparent phase shifting portions and transparent portions, there is no need to newly form a light shielding film for the formation of the light shielding portion, and thus, the process of forming the photomask can be simplified. Incidentally, the above-mentioned light shielding portion is applicable to the formation of a light shielding portion in a pattern element region of a substrate. In this case, since the ratio of the transmittance of the transparent portion to that of the light shielding portion can be made large, it is possible to increase the tolerance for the variation of the quantity of light beams required for the exposure.
  • As for the materials used for the formation of the semitransparent phase shifting portion, a lamination film of a semitransparent metal film (made of chromium, titanium or the like) or a silicide film (e.g., a molybdenum silicide film) and a silicon oxide film for the phase shift, or a single layer film such as a metal oxide film (e.g., a chromium oxide film) or metal nitride film (e.g., a chromium nitride film) may be employed. In the case where a single layer film such as a chromium oxide film or a chromium nitride film is employed, since the refractive index thereof is larger than that of the silicon oxide film, the film can be thinned. As a result, since the influence of the light diffraction can be reduced, this single layer film is suitable for the formation of a fine pattern.
  • Embodiment 1
  • A first embodiment of the present invention will hereinafter be described in detail. FIGS. 2A and 2B are respectively a plan view and a cross sectional view each showing the appearance of a photomask employed in the present embodiment. In those figures, reference numeral 1 designates a transparent substrate, and reference numeral 5 designates an element pattern portion in which both a semitransparent phase shifting portion and a transparent portion are arranged. Moreover, reference numeral 6 designates a portion acting, on a wafer, as a light shielding portion in which semitransparent phase shifting patterns are arranged at a pitch equal to or smaller than the resolution. Reference numeral 7 designates a masking blade for shielding, on the aligner side, the exposure light beams. Since the masking blade 7 is poor in the positional accuracy, it is positioned so as to shield the light beams passing through the portion which is located outside the intermediate position of the width of the area 6 acting as the light shielding portion. The details of the area 6 acting as the light shielding portion will hereinbelow be described with reference to FIGS. 3A and 3B. FIG. 3A is a plan view showing a structure of a pattern. In this connection, each transparent pattern portion 10 is formed within a semitransparent phase shifting portion 9. An arrangement pitch 11 of the transparent patterns 10 is determined depending on the resolution characteristics of the projection optical system employed. The arrangement pitch P is expressed by the following expression:
    P=α·λNA,
    where NA represents a numerical aperture of a projection lens, λ represents a wavelength of the exposure light beams, and α represents a coefficient. In this connection, on the basis of the experiments made by the present inventors, it is desirable that the coefficient α is set to a value equal to or larger than 0.8. However, the optimal value of α is not limited thereto or thereby because the optimal value of α depends on the characteristics of the illuminating system, the pattern configuration and the like. A width 12 of the transparent pattern 10 influences largely the formation of a dark portion. FIG. 3B shows the intensity of the projected light beams which is obtained on the wafer when changing the width 12 of the transparent pattern 10. Then, the intensity of the projected light beams shows the intensity of the light beams which have passed through the pattern along a line A-B of FIG. 3A. The pitch of the transparent patterns 10 was determined to be 0.4 μm by using a α=0.1 in the expression of the arrangement pitch. With respect to the three kinds of transmittance 9%, 16% and 25% of the semitransparent phase shifting portion, the change in the intensity of the projected light beams were examined by changing the size of the transparent pattern 10. The axis of abscissa of the graph represents the size of the transparent pattern 10. From the graph of FIG. 3B, it can be seen that a minimum value is present in the intensity of the projected light beams depending on the size of the transparent pattern, and this local minimum value is variable depending on the transmittance of the semitransparent phase shifting portion. That is, it can be seen that in accordance with the transmittance of the semitransparent phase shifting portion 9, an optimal transparent pattern size can be found. Denoting the size ratio of size 12 of the transparent pattern to the size 13 of the semitransparent phase shifting portion 13 by α, an optimal value thereof for the formation of the dark portion will be expressed by the following expression:
    α=β·√{square root over (T)},
    where T represents a transmittance of the semitransparent phase shifting portion, and β represents a coefficient. The allowable intensity of the projected light beams is variable depending on intended purposes. In the case of preventing exposure of a photoresist due to a double exposure, the allowable intensity of the projected light beams may be set to an intensity which is about one-half the intensity of light having passed through the semitransparent phase shifting portion. However, in the case of preventing a double exposure of a dark portion with a fine pattern containing portion, the change in the size of the fine pattern needs to be reduced as much as possible, and thus it is desirable that the allowable intensity of the projected light beams is set to a value equal to or lower than 0.05. The value of β in this case is in the range of about 0.5 to about 2.0. Then, the area 6 of FIG. 2A was formed on the basis of the optimal conditions thus obtained, and by actually using the projection aligner, the pattern element 5 corresponding to the active region was exposed by the step and repeat. As a result, the good pattern element corresponding to the active region could be formed without occurrence of the pattern destruction and the size shifting even in the area in which the area 6 was doubled-exposed. As described above, the semi-transparent phase shifting portion and the transparent portion were formed with the optimal size combination, whereby the effective dark portion could be formed. Incidentally, although in the present embodiment, the example is shown in which the line transparent pattern is formed in the semitransparent phase shifting area, the present invention is not limited thereto or thereby. That is, for example, there is particularly no problem even in the case of an island-like pattern and other patterns. In such cases, if a in an expression of α=β·√{square root over (T)} is replaced with the area ratio of the area of the transparent pattern to the area of the semi-transparent phase shifting portion, the substantially same effects can be obtained. In addition, in the present embodiment, the dark portion which is formed by the combination of the semitransparent phase shifting pattern and the transparent pattern is applied to the prevention of the double exposure. However, the application of the dark portion of the present invention is not limited thereto or thereby. It is, of course, to be understood that the dark portion is applicable to the necessary portions such as a window pattern for aligning the mask position, a pattern for detecting the wafer position, and a semitransparent phase shifting portion having a large area all of which require a dark portion. Further, the above-mentioned photomask having a dark portion is useful for the pattern formation when manufacturing a semiconductor device.
  • Embodiment 2
  • A second embodiment of the present invention will hereinafter be described with reference to FIG. 4. FIG. 4 is a plan view showing a structure of a photomask which is used to form contact holes of a 64 Mbits-dynamic random access memory (DRAM). Two DRAM element areas 5 are arranged in a transparent substrate 1. A scribing area 14 is provided between the two pattern element areas 5. In addition, in a peripheral scribing area 15 on two sides perpendicular to each other, a pattern for measuring the accuracy of the mask alignment, a target pattern for the mask alignment, and the like are arranged which becomes necessary for the process of manufacturing a device. In the two sides opposite to the other sides of the scribing area, a dark area 6 of the present invention is arranged. The step and repeat in the projection aligner is performed at a pitch 16 in the transverse direction and at a pitch 17 in the longitudinal direction. The peripheral portion which is located outside a dotted line 18 as the setting center is mechanically shielded from the light beams by a mechanical light shielding plate of the aligner. In this connection, the dotted line 18 is set to the position at a distance equal to or longer than the positional accuracy of the mechanical light shielding plate from the scribing area such that the mechanical light shielding plate is not shifted to the scribing area by mistake. In addition, the width of the dark portion is set to a value equal to or larger than the positional accuracy of the mechanical light shielding plate, and the dotted line 18 is arranged in the about central portion of the dark portion. Further, at least the three portions of the four corner portions are made dark portions.
  • As a result of using this photomask in order to manufacture the 64 Mbits-DRAM, the double exposure in the periphery of the chip can be perfectly prevented, and thus the good device can be manufactured. In addition, in the case where the pattern element area 5 is formed by one chip, or the photomask having the dark portion is applied to devices other than DRAM, the same effects can be obtained.
  • Further, the description will hereinbelow be given with respect to an example in which the dark portion of the present invention is arranged in the periphery of a window pattern which is used to align the mask position with reference to FIGS. 5A and 5B. FIG. 5A is a plan view showing a structure of the window pattern portion which is used to align the mask position. FIG. 5B shows the distribution of the light intensity on the wafer corresponding to the mask position. As shown in FIG. 5A, a transparent portion 10 which has the size fulfilling the conditions for forming the dark portion of FIG. 3B is formed around a window pattern 19. It can be seen that in the distribution of the light intensity on the wafer along a line A-B of the photomask of FIG. 5A at that time, the light intensity in the periphery of the window pattern is, as shown in FIG. 5B, zero, and thus signals representing the window pattern are obtained in the high signal-to-noise (S/N) ratio and the judgement of the position is performed with accuracy. In such a way, the dark portion of the present invention is applicable to a pattern utilizing light intensity signals each having a high S/N ratio from a mask pattern and other patterns requiring the light shielding portion as well as to the light shielding in the periphery of a device chip.
  • Embodiment 3
  • Hereinbelow, an example will be shown in which a semiconductor device is manufactured according to the present invention. FIGS. 6A through 6D are cross sectional views showing steps of a process of manufacturing a semiconductor device. By using the conventional method, a P type well layer 21, a P type layer 22, a field oxide film 23, a polycrystalline Si/SiO2 gate 24, a high impurity concentration P type diffusion layer 25, a high impurity concentration N type diffusion layer 26, and the like are formed in an N type Si substrate 20. Next, by using the conventional method, an insulating film 27 made of phosphor silicate glass (PSG) is deposited thereon. Next, a photoresist 28 is applied thereto, and then a hole pattern 29 is formed by using the semitransparent phase shifting mask of the present invention (refer to FIG. 6B). Next, an insulating film 27 is selectively etched by the dry etching technique with the resultant photoresist as an etching mask, thereby to form contact holes 30 (refer to FIG. 6C). Next, by using the conventional method, a W/TiN electrode wiring 31 is formed, and then an interlayer insulating film 32 is formed. Next, a photoresist is applied thereto, and then by using the conventional method, a hole pattern 33 is formed using the semitransparent phase shifting mask of the present invention. Then, a W plug is plugged in the hole pattern 33 to connect a second level A1 wiring 34 there-to (refer to FIG. 6D). In the following passivation process, the conventional method is employed. Incidentally, in the present embodiment, only the main manufacturing processes have been described. In this connection, the same processes as those of the conventional method are employed except that the semitransparent phase shifting mask of the present invention is used in the lithography process of forming the contact hole. By the above-mentioned processes, CMOS LSI can be manufactured at a high yield.
  • As set forth hereinabove, according to the present invention, by forming the semitransparent phase shifting portion and the transparent portion with the optimal size combination, even if a light-shielding film is not newly formed, the effective dark portion can be formed. In addition, without increasing in the number of processes of forming the mask, the semitransparent phase shifting mask which is useful in practical use can be produced. Further, as a result of manufacturing the semiconductor device by using the photomask of the present invention, it is possible to form the pattern in which the effects inherent in the semitransparent phase shifting mask are sufficiently utilized, without any problem in the double exposure portion, and also it is possible to realize the reduction of the device area.
  • It is further understood by those skilled in the art that the foregoing description is a preferred embodiment of the disclosed device and that various changed and modifications may be made in the invention without departing from the spirit and scope thereof.

Claims (11)

1-9. (canceled)
10. A method of manufacturing a dynamic random access memory, comprising the steps of:
preparing a phase shifting mask including (a) an element forming area having a semitransparent phase shifting film, and (b) a light shielding area provided at a peripheral edge of said element forming area and serving to make an intensity of light having passed through said light shielding area smaller than an intensity of light having passed through said semitransparent phase shifting film, as measured on a to-be-exposed photoresist film, and
transferring a hole pattern formed at said element forming area of said phase shifting mask onto said photoresist film, by using a projection exposure apparatus.
11. A method for manufacturing a dynamic random access memory according to claim 10, wherein said light shielding area includes a semitransparent phase shifting pattern having a semitransparent phase shifting portion and a transparent portion.
12. A method for manufacturing a dynamic random access memory according to claim 11, wherein a ratio a of an area of said transparent portion to an area of said phase shifting portion is defined by a α=β√T, where T is the transmittance of said semitransparent phase shifting portion, and β is a value falling within a range of 0.5≦β≦2.0.
13. A method for manufacturing a dynamic random access memory according to claim 10, wherein said peripheral edge is double-exposed in said transferring step.
14. A method for manufacturing a dynamic random access memory according to claim 10, wherein an alignment pattern is provided at said peripheral edge.
15. A method for manufacturing a dynamic random access memory, comprising the steps of:
preparing a phase shifting mask including (a) an element forming area having a first semitransparent phase shifting film having a transmittance to exposure light of not more than 25%, and (b) a light shielding area provided at a peripheral edge of said element forming area and serving to make an intensity of light having passed through said light shielding area smaller than an intensity of light having passed through said semitransparent phase shifting film, as measured on a to-be-exposed photoresist film,
preparing a semiconductor substrate on which said to-be-exposed photoresist film is formed, and
transferring a hole pattern formed at said element forming area of said phase shifting mask onto said photoresist film by using a projection exposure apparatus.
16. A method for manufacturing a dynamic random access memory according to claim 15, wherein said light shielding area includes a semitransparent phase shifting pattern having a semitransparent phase shifting portion and a transparent portion.
17. A method for manufacturing a dynamic random access memory according to claim 16, wherein a ratio α of an area of said transparent portion to an area of said phase shifting portion is defined by α=β√T, where T is the transmittance of said semitransparent phase shifting portion, and β is a value falling within a range of 0.5 ≦β≦2.0.
18. A method for manufacturing a dynamic random access memory according to claim 15, wherein said peripheral edge is double-exposed in said transferring step.
19. A method for manufacturing a dynamic random access memory according to claim 15, wherein an alignment pattern is provided at said peripheral edge.
US11/080,511 1992-12-07 2005-03-16 Photomask and pattern forming method employing the same Abandoned US20080057408A9 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US11/080,511 US20080057408A9 (en) 1992-12-07 2005-03-16 Photomask and pattern forming method employing the same

Applications Claiming Priority (13)

Application Number Priority Date Filing Date Title
JP04-326433 1992-12-07
JP32643392A JP2864915B2 (en) 1992-12-07 1992-12-07 Method for manufacturing semiconductor device
US08/162,319 US5429896A (en) 1992-12-07 1993-12-07 Photomask and pattern forming method employing the same
US08/418,402 US5578421A (en) 1992-12-07 1995-04-07 Photomask and pattern forming method employing the same
US08/699,732 US5656400A (en) 1992-12-07 1996-08-20 Photomask and pattern forming method employing the same
US08/904,754 US5851703A (en) 1992-12-07 1997-08-01 Photomask and pattern forming method employing the same
US09/188,368 US6013398A (en) 1992-12-07 1998-11-10 Photomask and pattern forming method employing the same
US09/359,732 US6087074A (en) 1992-12-07 1999-07-23 Photomask and pattern forming method employing the same
US09/577,367 US6258513B1 (en) 1992-12-07 2000-05-23 Photomask and pattern forming method employing the same
US09/893,532 US6383718B2 (en) 1992-12-07 2001-06-29 Photomask and pattern forming method employing the same
US10/096,599 US6733953B2 (en) 1992-12-07 2002-03-14 Photomask and pattern forming method employing the same
US10/777,060 US7115344B2 (en) 1992-12-07 2004-02-13 Photomask and pattern forming method employing the same
US11/080,511 US20080057408A9 (en) 1992-12-07 2005-03-16 Photomask and pattern forming method employing the same

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US10/777,060 Continuation US7115344B2 (en) 1992-12-07 2004-02-13 Photomask and pattern forming method employing the same

Publications (2)

Publication Number Publication Date
US20050158638A1 US20050158638A1 (en) 2005-07-21
US20080057408A9 true US20080057408A9 (en) 2008-03-06

Family

ID=18187754

Family Applications (11)

Application Number Title Priority Date Filing Date
US08/162,319 Expired - Lifetime US5429896A (en) 1992-12-07 1993-12-07 Photomask and pattern forming method employing the same
US08/418,402 Expired - Lifetime US5578421A (en) 1992-12-07 1995-04-07 Photomask and pattern forming method employing the same
US08/699,732 Expired - Lifetime US5656400A (en) 1992-12-07 1996-08-20 Photomask and pattern forming method employing the same
US08/904,754 Expired - Lifetime US5851703A (en) 1992-12-07 1997-08-01 Photomask and pattern forming method employing the same
US09/188,368 Expired - Lifetime US6013398A (en) 1992-12-07 1998-11-10 Photomask and pattern forming method employing the same
US09/359,732 Expired - Lifetime US6087074A (en) 1992-12-07 1999-07-23 Photomask and pattern forming method employing the same
US09/577,367 Expired - Lifetime US6258513B1 (en) 1992-12-07 2000-05-23 Photomask and pattern forming method employing the same
US09/893,532 Expired - Lifetime US6383718B2 (en) 1992-12-07 2001-06-29 Photomask and pattern forming method employing the same
US10/096,599 Expired - Fee Related US6733953B2 (en) 1992-12-07 2002-03-14 Photomask and pattern forming method employing the same
US10/777,060 Expired - Fee Related US7115344B2 (en) 1992-12-07 2004-02-13 Photomask and pattern forming method employing the same
US11/080,511 Abandoned US20080057408A9 (en) 1992-12-07 2005-03-16 Photomask and pattern forming method employing the same

Family Applications Before (10)

Application Number Title Priority Date Filing Date
US08/162,319 Expired - Lifetime US5429896A (en) 1992-12-07 1993-12-07 Photomask and pattern forming method employing the same
US08/418,402 Expired - Lifetime US5578421A (en) 1992-12-07 1995-04-07 Photomask and pattern forming method employing the same
US08/699,732 Expired - Lifetime US5656400A (en) 1992-12-07 1996-08-20 Photomask and pattern forming method employing the same
US08/904,754 Expired - Lifetime US5851703A (en) 1992-12-07 1997-08-01 Photomask and pattern forming method employing the same
US09/188,368 Expired - Lifetime US6013398A (en) 1992-12-07 1998-11-10 Photomask and pattern forming method employing the same
US09/359,732 Expired - Lifetime US6087074A (en) 1992-12-07 1999-07-23 Photomask and pattern forming method employing the same
US09/577,367 Expired - Lifetime US6258513B1 (en) 1992-12-07 2000-05-23 Photomask and pattern forming method employing the same
US09/893,532 Expired - Lifetime US6383718B2 (en) 1992-12-07 2001-06-29 Photomask and pattern forming method employing the same
US10/096,599 Expired - Fee Related US6733953B2 (en) 1992-12-07 2002-03-14 Photomask and pattern forming method employing the same
US10/777,060 Expired - Fee Related US7115344B2 (en) 1992-12-07 2004-02-13 Photomask and pattern forming method employing the same

Country Status (3)

Country Link
US (11) US5429896A (en)
JP (1) JP2864915B2 (en)
KR (3) KR100357786B1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080016487A1 (en) * 2006-07-11 2008-01-17 Tokyo Electron Limited Determining position accuracy of double exposure lithography using optical metrology

Families Citing this family (48)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2864915B2 (en) 1992-12-07 1999-03-08 株式会社日立製作所 Method for manufacturing semiconductor device
US5593801A (en) * 1993-02-12 1997-01-14 Mitsubishi Denki Kabushiki Kaisha Attenuating type phase shifting mask, method of manufacturing thereof and semiconductor device manufactured by using the mask
JP3339649B2 (en) * 1993-07-30 2002-10-28 大日本印刷株式会社 Method for manufacturing blank for halftone phase shift photomask and method for manufacturing halftone phase shift photomask
JP2878143B2 (en) * 1994-02-22 1999-04-05 インターナショナル・ビジネス・マシーンズ・コーポレイション Thin film material for producing attenuated phase shift mask and method for producing the same
KR960002536A (en) * 1994-06-29 1996-01-26
JP3290862B2 (en) * 1994-09-29 2002-06-10 株式会社東芝 Photomask, exposure method using the photomask, and method for manufacturing the photomask
JP3197484B2 (en) * 1995-05-31 2001-08-13 シャープ株式会社 Photomask and method of manufacturing the same
US5716738A (en) * 1995-06-21 1998-02-10 Texas Instruments Incorporated Dark rims for attenuated phase shift mask
KR100627210B1 (en) * 1995-08-04 2006-12-01 다이니폰 인사츠 가부시키가이샤 Phase Shift Mask
JP2917879B2 (en) * 1995-10-31 1999-07-12 日本電気株式会社 Photomask and manufacturing method thereof
US5660955A (en) * 1995-11-15 1997-08-26 Lg Semkon Co., Ltd. Phase shift mask and manufacturing method thereof
US5741624A (en) 1996-02-13 1998-04-21 Micron Technology, Inc. Method for reducing photolithographic steps in a semiconductor interconnect process
KR100189741B1 (en) * 1996-07-19 1999-06-01 구본준 Phase shift mask and manufacturing method therefrom
US5786114A (en) * 1997-01-10 1998-07-28 Kabushiki Kaisha Toshiba Attenuated phase shift mask with halftone boundary regions
JPH10207038A (en) * 1997-01-28 1998-08-07 Matsushita Electric Ind Co Ltd Reticle and pattern forming method
US5780187A (en) * 1997-02-26 1998-07-14 Micron Technology, Inc. Repair of reflective photomask used in semiconductor process
US5817439A (en) * 1997-05-15 1998-10-06 Taiwan Semiconductor Manufacturing Company, Ltd. Method of blind border pattern layout for attenuated phase shifting masks
US5914203A (en) * 1997-09-26 1999-06-22 Vanguard International Semiconductor Corporation Transmission modulation mask
US6007968A (en) 1997-10-29 1999-12-28 International Business Machines Corporation Method for forming features using frequency doubling hybrid resist and device formed thereby
US6534242B2 (en) 1997-11-06 2003-03-18 Canon Kabushiki Kaisha Multiple exposure device formation
JP3352405B2 (en) 1998-09-10 2002-12-03 キヤノン株式会社 Exposure method, device manufacturing method using the same, and semiconductor device
JP2001022049A (en) * 1999-07-09 2001-01-26 Fujitsu Ltd Manufacture of mask and mask pattern data forming device as well as recording medium
US6466373B1 (en) 1999-10-07 2002-10-15 Siemens Aktiengesellschaft Trimming mask with semitransparent phase-shifting regions
US6365474B1 (en) * 2000-06-22 2002-04-02 Motorola, Inc. Method of fabricating an integrated circuit
JP3715189B2 (en) 2000-09-21 2005-11-09 株式会社ルネサステクノロジ Phase shift mask
JP2002246281A (en) * 2001-02-13 2002-08-30 Mitsubishi Electric Corp Method for fabricating semiconductor device and reticle and wafer for use therein
KR100480811B1 (en) * 2001-02-28 2005-04-06 매그나칩 반도체 유한회사 Exposure Mask and Exposure Method Using the Mask
US6756158B2 (en) * 2001-06-30 2004-06-29 Intel Corporation Thermal generation of mask pattern
US6757886B2 (en) 2001-11-13 2004-06-29 International Business Machines Corporation Alternating phase shift mask design with optimized phase shapes
KR20030040983A (en) * 2001-11-19 2003-05-23 한맥전자 (주) Exposure machine for printed circuit board
CN100373258C (en) * 2001-12-26 2008-03-05 松下电器产业株式会社 Photomask, method of producing it and pattern forming method using the photomask
JP2004069841A (en) * 2002-08-02 2004-03-04 Sharp Corp Mask pattern and resist pattern forming method using the same
US6854106B2 (en) * 2002-08-29 2005-02-08 Micron Technology, Inc. Reticles and methods of forming and using the same
US6818359B2 (en) * 2002-08-29 2004-11-16 Micron Technology, Inc. Reticles and methods of forming and using the same
CN1256753C (en) * 2003-04-01 2006-05-17 联华电子股份有限公司 Method of forming and testing phase shift mask
US6818515B1 (en) * 2003-06-23 2004-11-16 Promos Technologies Inc. Method for fabricating semiconductor device with loop line pattern structure
US7140813B2 (en) * 2003-07-15 2006-11-28 Tucker Bradley J Line boring machine
JP4102734B2 (en) * 2003-10-03 2008-06-18 エルピーダメモリ株式会社 Manufacturing method of semiconductor device
JP2005114843A (en) * 2003-10-03 2005-04-28 Elpida Memory Inc Method for manufacturing semiconductor device
US7374373B1 (en) 2004-06-23 2008-05-20 Joon Park Pocket hole drilling machine
US7641424B1 (en) * 2004-08-24 2010-01-05 Allen Ip, Incorporated Non-pneumatic clamp and drilling system
GB0511132D0 (en) 2005-06-01 2005-07-06 Plastic Logic Ltd Layer-selective laser ablation patterning
WO2007029028A1 (en) * 2005-09-06 2007-03-15 Plastic Logic Limited Laser ablation of electronic devices
GB0518105D0 (en) * 2005-09-06 2005-10-12 Plastic Logic Ltd Step-and-repeat laser ablation of electronic devices
KR100811404B1 (en) 2005-12-30 2008-03-07 주식회사 하이닉스반도체 Phase Shift Mask for Performing Exposure Process using Extreme Ultra-Violet Light Source and Method for Manufacturing the its
KR100819006B1 (en) * 2007-02-13 2008-04-03 삼성전자주식회사 Mask set for microarray, method of fabricating the same, and method of fabricating microarray using mask set
US9989857B2 (en) * 2014-10-20 2018-06-05 Samsung Electronics Co., Ltd. Photomask and method of forming the same and methods of manufacturing electronic device and display device using the photomask
TWI659262B (en) * 2017-08-07 2019-05-11 日商Hoya股份有限公司 Method of repairing a photomask, method of manufacturing a photomask, photomask and method of manufacturing a display device

Citations (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4360586A (en) * 1979-05-29 1982-11-23 Massachusetts Institute Of Technology Spatial period division exposing
US4890309A (en) * 1987-02-25 1989-12-26 Massachusetts Institute Of Technology Lithography mask with a π-phase shifting attenuator
US5328807A (en) * 1990-06-11 1994-07-12 Hitichi, Ltd. Method of forming a pattern
US5364716A (en) * 1991-09-27 1994-11-15 Fujitsu Limited Pattern exposing method using phase shift and mask used therefor
US5429897A (en) * 1993-02-12 1995-07-04 Mitsubishi Denki Kabushiki Kaisha Attenuating type phase shifting mask and method of manufacturing thereof
US5574492A (en) * 1992-03-27 1996-11-12 Canon Kabushiki Kaisha Imaging method and semiconductor device manufacturing method using the same
US5589305A (en) * 1990-11-29 1996-12-31 Kabushiki Kaisha Toshiba Method of fabricating a reticle
US5621615A (en) * 1995-03-31 1997-04-15 Hewlett-Packard Company Low cost, high thermal performance package for flip chips with low mechanical stress on chip
US5660956A (en) * 1990-11-29 1997-08-26 Kabushiki Kaisha Toshiba Reticle and method of fabricating reticle
US5706171A (en) * 1995-11-20 1998-01-06 International Business Machines Corporation Flat plate cooling using a thermal paste retainer
US5710459A (en) * 1995-05-12 1998-01-20 Industrial Technology Research Institute Integrated circuit package provided with multiple heat-conducting paths for enhancing heat dissipation and wrapping around cap for improving integrity and reliability
US5787576A (en) * 1995-07-31 1998-08-04 Borg-Warner Automotive, Inc. Method for dissipating heat from an integrated circuit
US6025991A (en) * 1998-02-16 2000-02-15 Alps Electric Co., Ltd. Electronic apparatus having heat dissipating arrangement
US6218730B1 (en) * 1999-01-06 2001-04-17 International Business Machines Corporation Apparatus for controlling thermal interface gap distance
US6301107B1 (en) * 1998-07-27 2001-10-09 Compaq Computer Corporation Heat dissipation structure for electronic apparatus component
US20020105071A1 (en) * 2000-12-14 2002-08-08 Mahajan Ravi V. Electronic assembly with high capacity thermal spreader and methods of manufacture
US6496373B1 (en) * 1999-11-04 2002-12-17 Amerasia International Technology, Inc. Compressible thermally-conductive interface
US6562655B1 (en) * 2001-04-20 2003-05-13 Amkor Technology, Inc. Heat spreader with spring IC package fabrication method
US6570764B2 (en) * 1999-12-29 2003-05-27 Intel Corporation Low thermal resistance interface for attachment of thermal materials to a processor die
US6657296B2 (en) * 2001-09-25 2003-12-02 Siliconware Precision Industries Co., Ltd. Semicondctor package
US20040095727A1 (en) * 2000-09-29 2004-05-20 Houle Sabina J. Thermal heat spreaders designed for lower cost manufacturability, lower mass and increased thermal performance
US6750551B1 (en) * 1999-12-28 2004-06-15 Intel Corporation Direct BGA attachment without solder reflow
US20040218354A1 (en) * 2002-07-26 2004-11-04 Intel Corporation Heat sink and package surface design
US6836408B2 (en) * 2002-09-19 2004-12-28 Sun Microsystems, Inc. Method and apparatus for force transfer via bare die package
US6870246B1 (en) * 2001-08-31 2005-03-22 Rambus Inc. Method and apparatus for providing an integrated circuit cover

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4759616A (en) * 1985-08-26 1988-07-26 Eastman Kodak Company Method and apparatus for anamorphically shaping and deflecting electromagnetic beams
JPH03144453A (en) * 1989-10-30 1991-06-19 Fujitsu Ltd Mask for exposing and production of semiconductor device
JPH03269532A (en) * 1990-03-20 1991-12-02 Fujitsu Ltd Phase shift reticule and production thereof
JP3105234B2 (en) * 1990-09-28 2000-10-30 株式会社日立製作所 Method for manufacturing semiconductor device
JP3312653B2 (en) 1990-12-26 2002-08-12 株式会社ニコン Photo mask
JP3083551B2 (en) 1990-11-30 2000-09-04 株式会社東芝 Exposure mask and method of manufacturing the same
KR950001750B1 (en) * 1992-03-13 1995-02-28 Samsung Electronics Co Ltd Phase shift mask and manufacturing method thereof
JP2864915B2 (en) * 1992-12-07 1999-03-08 株式会社日立製作所 Method for manufacturing semiconductor device
DE69425842T2 (en) * 1993-02-24 2001-03-29 Sony Electronics Inc User interface with a sliding work space and windows that can be fixed in the work space
KR0175095B1 (en) 1995-12-27 1999-02-18 김태구 Jig for manual mission disintegration of a car
JP2002141268A (en) * 2000-11-01 2002-05-17 Hitachi Ltd Manufacturing method of electronic device, and semiconductor integrated circuit apparatus

Patent Citations (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4360586A (en) * 1979-05-29 1982-11-23 Massachusetts Institute Of Technology Spatial period division exposing
US4890309A (en) * 1987-02-25 1989-12-26 Massachusetts Institute Of Technology Lithography mask with a π-phase shifting attenuator
US5328807A (en) * 1990-06-11 1994-07-12 Hitichi, Ltd. Method of forming a pattern
US5837405A (en) * 1990-11-29 1998-11-17 Kabushiki Kaisha Toshiba Reticle
US5660956A (en) * 1990-11-29 1997-08-26 Kabushiki Kaisha Toshiba Reticle and method of fabricating reticle
US5595844A (en) * 1990-11-29 1997-01-21 Kabushiki Kaisha Toshiba Method of exposing light in a method of fabricating a reticle
US5589305A (en) * 1990-11-29 1996-12-31 Kabushiki Kaisha Toshiba Method of fabricating a reticle
US5472813A (en) * 1991-09-27 1995-12-05 Fujitsu Limited Pattern exposing method using phase shift and mask used therefor
US5364716A (en) * 1991-09-27 1994-11-15 Fujitsu Limited Pattern exposing method using phase shift and mask used therefor
US5574492A (en) * 1992-03-27 1996-11-12 Canon Kabushiki Kaisha Imaging method and semiconductor device manufacturing method using the same
US5429897A (en) * 1993-02-12 1995-07-04 Mitsubishi Denki Kabushiki Kaisha Attenuating type phase shifting mask and method of manufacturing thereof
US5621615A (en) * 1995-03-31 1997-04-15 Hewlett-Packard Company Low cost, high thermal performance package for flip chips with low mechanical stress on chip
US5710459A (en) * 1995-05-12 1998-01-20 Industrial Technology Research Institute Integrated circuit package provided with multiple heat-conducting paths for enhancing heat dissipation and wrapping around cap for improving integrity and reliability
US5787576A (en) * 1995-07-31 1998-08-04 Borg-Warner Automotive, Inc. Method for dissipating heat from an integrated circuit
US5706171A (en) * 1995-11-20 1998-01-06 International Business Machines Corporation Flat plate cooling using a thermal paste retainer
US6025991A (en) * 1998-02-16 2000-02-15 Alps Electric Co., Ltd. Electronic apparatus having heat dissipating arrangement
US6301107B1 (en) * 1998-07-27 2001-10-09 Compaq Computer Corporation Heat dissipation structure for electronic apparatus component
US6218730B1 (en) * 1999-01-06 2001-04-17 International Business Machines Corporation Apparatus for controlling thermal interface gap distance
US6496373B1 (en) * 1999-11-04 2002-12-17 Amerasia International Technology, Inc. Compressible thermally-conductive interface
US6750551B1 (en) * 1999-12-28 2004-06-15 Intel Corporation Direct BGA attachment without solder reflow
US6570764B2 (en) * 1999-12-29 2003-05-27 Intel Corporation Low thermal resistance interface for attachment of thermal materials to a processor die
US20040095727A1 (en) * 2000-09-29 2004-05-20 Houle Sabina J. Thermal heat spreaders designed for lower cost manufacturability, lower mass and increased thermal performance
US20020105071A1 (en) * 2000-12-14 2002-08-08 Mahajan Ravi V. Electronic assembly with high capacity thermal spreader and methods of manufacture
US6562655B1 (en) * 2001-04-20 2003-05-13 Amkor Technology, Inc. Heat spreader with spring IC package fabrication method
US6870246B1 (en) * 2001-08-31 2005-03-22 Rambus Inc. Method and apparatus for providing an integrated circuit cover
US6657296B2 (en) * 2001-09-25 2003-12-02 Siliconware Precision Industries Co., Ltd. Semicondctor package
US20040218354A1 (en) * 2002-07-26 2004-11-04 Intel Corporation Heat sink and package surface design
US6836408B2 (en) * 2002-09-19 2004-12-28 Sun Microsystems, Inc. Method and apparatus for force transfer via bare die package

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080016487A1 (en) * 2006-07-11 2008-01-17 Tokyo Electron Limited Determining position accuracy of double exposure lithography using optical metrology
US7523439B2 (en) * 2006-07-11 2009-04-21 Tokyo Electron Limited Determining position accuracy of double exposure lithography using optical metrology

Also Published As

Publication number Publication date
JP2864915B2 (en) 1999-03-08
US7115344B2 (en) 2006-10-03
KR100336194B1 (en) 2002-09-05
US6087074A (en) 2000-07-11
US6258513B1 (en) 2001-07-10
US6013398A (en) 2000-01-11
US20050158638A1 (en) 2005-07-21
JPH06175347A (en) 1994-06-24
US20020102478A1 (en) 2002-08-01
US5429896A (en) 1995-07-04
US5656400A (en) 1997-08-12
US5851703A (en) 1998-12-22
US6383718B2 (en) 2002-05-07
US20010036583A1 (en) 2001-11-01
US6733953B2 (en) 2004-05-11
KR100325433B1 (en) 2002-02-25
KR100357786B1 (en) 2003-01-24
US5578421A (en) 1996-11-26
US20040161707A1 (en) 2004-08-19

Similar Documents

Publication Publication Date Title
US5656400A (en) Photomask and pattern forming method employing the same
EP0395425B1 (en) Mask, mask producing method and pattern forming method using mask
EP0674223B1 (en) An attenuating phase-shift mask structure and fabrication method
US5725973A (en) Photo mask and method for manufacturing same
US5429897A (en) Attenuating type phase shifting mask and method of manufacturing thereof
US5723236A (en) Photomasks and a manufacturing method thereof
EP1241523B1 (en) Photomask, method of producing photomask
US20020177050A1 (en) Phase shift mask and design method therefor
JP3411613B2 (en) Halftone phase shift mask
JPH07281413A (en) Attenuation type phase shift mask and its production
KR970009825B1 (en) Half-tone phase shift mast and fabrication method
US5849438A (en) Phase shift mask and method for fabricating the same
KR100280035B1 (en) Phase Shift Photomask
KR970009822B1 (en) Half-tone phase shift mask and fabrication method
US5593801A (en) Attenuating type phase shifting mask, method of manufacturing thereof and semiconductor device manufactured by using the mask
KR0179552B1 (en) Phase shift mask for manufacturing contact hole
US5744268A (en) Phase shift mask, method of manufacturing a phase shift mask and method of forming a pattern with phase shift mask
JPH05142745A (en) Phase shift mask and manufacture of mask
KR970004429B1 (en) A method for manufacturing phase reversal mask
JPH10198018A (en) Attenuation type phase shift mask and its production
JP3298501B2 (en) Method for manufacturing semiconductor device
JP3417939B2 (en) Mask and pattern forming method using the mask
KR100393202B1 (en) Mask used for forming pattern and manufacturing method thereof
KR100223324B1 (en) Fine structure pattern fabricating method of semiconductor
JP2000260705A (en) Method of exposure and aligner manufacture thereby and its manufacture

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO PAY ISSUE FEE