US20060131578A1 - Structure of semiconductor substrate including test element group wiring - Google Patents
Structure of semiconductor substrate including test element group wiring Download PDFInfo
- Publication number
- US20060131578A1 US20060131578A1 US11/348,253 US34825306A US2006131578A1 US 20060131578 A1 US20060131578 A1 US 20060131578A1 US 34825306 A US34825306 A US 34825306A US 2006131578 A1 US2006131578 A1 US 2006131578A1
- Authority
- US
- United States
- Prior art keywords
- wiring
- teg
- wirings
- dummy wirings
- dummy
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L22/00—Testing or measuring during manufacture or treatment; Reliability measurements, i.e. testing of parts without further processing to modify the parts as such; Structural arrangements therefor
- H01L22/30—Structural arrangements specially adapted for testing or measuring during manufacture or treatment, or specially adapted for reliability measurements
- H01L22/34—Circuits for electrically characterising or monitoring manufacturing processes, e. g. whole test die, wafers filled with test structures, on-board-devices incorporated on each die, process control monitors or pad structures thereof, devices in scribe line
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Definitions
- the present invention relates to a structure of TEG wiring and a semiconductor substrate. More specifically, the present invention relates preferably to a structure of TEG wiring that can be used in the analysis of the electrical characteristics and the like of semiconductor devices, and a semiconductor substrate that has such a structure of TEG wiring.
- OPC optical proximity correction
- a method for eliminating pattern density difference for example, by previously forming a wide mask pattern (bias type) or adding dummy patterns on the circumference of the pattern (feature type) is adopted to cope with pattern narrowing related to pattern density difference.
- Various OPC methods such as forming the lines of the mask pattern to be long (extension type or hammer head type) as the countermeasure to line shortening, and adjusting the shape of the pattern-corner portions (outer serif or inner serif) as a countermeasure to corner rounding are also adopted.
- the flare of the light causes a problem of the inaccuracy pattern shape in fine exposure. Flare is caused by the scattered light reflected from the fine irregularity of the lens in the exposure apparatus or from the surface of a wafer, and deteriorates the contrast of exposure light.
- the contrast of exposure light plays an important role in pattern formation, and the deterioration of the contrast causes the problem of inaccuracy of the pattern shape and lowering of the exposure margin.
- the use of a photomask having a flare-correcting region or the like has been proposed.
- the OBIRCH method is a method wherein laser beams in the infrared region are radiated onto a wiring, and the defective wiring portion is identified from difference in the wiring resistance rising rate.
- infrared beams are used in this analysis, point resolution is low.
- the TEG wiring used in the OBIRCH method is an isolated wiring having a space between wirings of about 3 ⁇ m or more.
- defect analysis effective to a pattern having a space between wirings of a fine pitch of about 3 ⁇ m or less is required. Not only the analysis of such an isolated wiring pattern having a wiring interval of about 3 ⁇ m, but also the analysis of dense fine wiring patterns is required.
- a wiring layout having a large rate of wiring and a wiring layout having a small rate of wiring are generally present in a mask.
- the variation of the wiring rate increases. It has been known that difference in wiring rate in a mask causes the flare effect, and this is difficult to deal with using only the shape correction of the above-described OPC or the like. Therefore, the data ratio on a mask must be averaged.
- the object of the present invention is to provide an improved structure of TEG wiring that can perform defect analysis for a TEG wiring having a fine pattern of a pitch of about 3 ⁇ m or less, when the pattern is an isolated wiring pattern, or a dense wiring pattern; and a semiconductor substrate having such a TEG wiring structure.
- a structure of TEG wiring comprises a substrate including at least one layer of insulating film, an electrode formed on the substrate, a real wiring electrically conductive to the electrode, and a plurality of dummy wirings electrically isolated from the electrode.
- the dummy wirings are disposed at constant intervals in vicinity of the real wiring and have a portion of the same shape as the real wiring.
- a semiconductor substrate comprises a substrate including at least one layer of insulating film, a scribe line area dividing the substrate into a plurality of chip regions, a plurality of semiconductor chips formed in chip regions divided by the scribe line area, and a TEG wiring formed in an scribe line area.
- the TEG wiring includes an electrode formed on the substrate, a real wiring electrically conductive to the electrode, and a plurality of dummy wirings electrically isolated from the electrode.
- the dummy wirings are disposed at constant intervals in vicinity of the real wiring, and have a portion of the same shape as the real wiring.
- FIGS. 1 and 2 are schematic diagrams for illustrating a structure of TEG wiring according to the first embodiment of the present invention
- FIG. 5 is a flow diagram for illustrating a method for forming TEG wirings in the first embodiment of the present invention
- FIG. 7 is a schematic top view for illustrating the TEG wiring in the second embodiment of the present invention.
- FIG. 8 is a graph for illustrating the dependency of decrease in the wiring width due to the optical proximity effect and decrease in the wiring width due to the flare effect on the width of dummy wirings;
- FIG. 9 illustrates an SEM photo of the surface of a TEG wiring according to second embodiment of the present invention.
- FIGS. 1 and 2 are schematic diagrams for illustrating a structure of TEG wiring according to first embodiment of the present invention.
- FIG. 1 illustrates the upper surface of the structure of TEG wiring; and
- FIG. 2 illustrates a part of the cross section of the structure of TEG wiring in the A-A′ direction in FIG. 1 .
- each wiring is referred to as “right-left”, and the direction perpendicular thereto is referred to as “up-down”.
- the length of the wiring in the up-down direction is referred to as “width”; the distance between wirings adjacent to each other is referred to as “interval”; and the sum of the width of the wiring and the interval to the adjacent wiring is referred to as “pitch”.
- electrode pads 2 As FIG. 1 illustrates, electrode pads 2 , a wiring 4 electrically connected thereto, and dummy wirings 6 electrically isolated from the electrode pads 2 are formed in the TEG wiring 110 .
- dummy wirings 6 are sequentially disposed in the up-down direction in parallel to the line 4 a in the right-left direction of the wiring 4 .
- the dummy wiring 6 are also formed in an area surrounded by the wiring 4 , that is, on the area between two lines 4 a in the right-left direction, and between the electrode pads 2 and the line 4 b in the up-down direction.
- the wiring width W 6 equals to the width W 4 of the lines 4 a of the wiring 4 , and is about 100 nm.
- the total wiring pitch including the lines 4 a of the wiring 4 is about 200 nm. In other words, the distance d 2 between the dummy wirings 6 adjacent to each other (or between the dummy wiring 6 and the lines 4 a of the wiring 4 ) is about 100 nm.
- a silicon oxide film 12 is formed on a substrate 10 .
- An insulating film 14 is formed on the silicon oxide film 12 .
- the insulating film 14 is a film having a mechanical strength similar to the mechanical strength of the silicon oxide film 12 .
- An SiOC-based insulating film 16 is formed on the insulating film 14 .
- the dielectric constant of the insulating film 16 is about 2.8.
- Another insulating film 18 is further formed on the insulating film 16 .
- the insulating film 18 has mechanical strength similar to the mechanical strength of the silicon oxide film 12 .
- the wiring 4 and the dummy wirings 6 are formed penetrating the insulating film 14 , 16 , and 18 .
- a Cu seed film 22 is formed through a barrier metal film 20 , and Cu 24 is further embedded therein.
- both the width of a wiring 4 , W 4 , and the width of the dummy wiring 6 , W 6 are about 100 nm; and the distance d 2 between the wiring 4 and the dummy wiring 6 is about 100 nm.
- FIGS. 3 and 4 are schematic top views for illustrating a wafer 100 having TEG wirings 110 as described above formed thereon.
- FIG. 4 illustrates an enlarged view of the vicinity of the area surrounded by a dotted line in FIG. 3 .
- the wafer 100 is divided into a plurality of regions by the scribe line region 30 , and a semiconductor device 120 is formed on each region.
- the TEG wirings 110 are formed in lines on the scribe line region 30 on the wafer 100 .
- FIG. 5 is a flow diagram for illustrating a method for forming TEG wirings 110 in the first embodiment of the present invention. The method for forming the TEG wirings 110 will be described below.
- a silicon oxide film 12 is formed using thermal oxidation on the substrate 10 , specifically, at least on the scribe line region 30 of the wafer 100 (Step S 2 ).
- required elements have been formed on the regions of the wafer 100 for forming semiconductor devices 120 .
- an insulating film 14 , an insulating film 16 , and an insulating film 18 are laminated in this order using a CVD (chemical vapor deposition) method (Steps S 4 to S 8 ).
- Step S 10 a resist is applied onto the insulating film 18
- Step S 12 the resist is patterned by exposure, development and the like
- the dummy wirings 6 of the same shape as the lines 4 a of the wirings 4 are formed at a constant distance between the lines 4 a of a wiring 4 connected to the pads 2 . Therefore, since the data rate on the mask pattern is equalized, the pattern of the TEG wiring for defect analysis can be precisely transferred in this exposure.
- the insulating film 18 , 16 , and 14 are etched using the patterned resist as a mask to form holes penetrating the insulating films 14 to 18 (Step S 14 ).
- the resist is removed after the formation of the holes (Step S 16 ).
- TaN and Ta films are formed as a barrier metal film 20 using a PVD (physical vapor deposition) method (Step S 18 ), and a Cu seed film 22 is formed thereon as a seed film for electrolytic plating using a PVD method (Step S 20 ). Then, Cu 24 is embedded using an electrolytic plating method (Step S 22 ). Thereafter, planarization is performed using a CMP (chemical mechanical polishing) method (Step S 24 ).
- CMP chemical mechanical polishing
- the patterns of the TEG wirings 110 and the semiconductor devices 120 are formed on the wafer 100 .
- FIG. 6 is a schematic diagram for illustrating the OBIRCH method carried out using the TEG wirings 110 .
- the testing apparatus used in the OBIRCH method can radiate laser beams 42 from the top face of the test sample 40 , or laser beams 44 from the back face of the test sample 40 .
- the testing apparatus can also supply a current 46 to the required portion of the test sample 40 .
- the current flowing through the test sample 40 is detected by a high-sensitivity amplifier 48 .
- the current data detected by the high-sensitivity amplifier 48 is transmitted to the variable current image acquiring portion 50 , and the image of the current is acquired from the data.
- TEG wirings 110 are used for the pattern test as the test sample 40 .
- a bias voltage is applied to a pad 2 , and a current 46 is flowed through the wiring 4 .
- laser beams 42 of a wavelength of about 1.3 ⁇ m is radiated on the wiring 4 .
- the irradiated point generates heat slightly.
- the heat changes the resistance of the wiring 4 slightly.
- the variable current (OBIRCH current) is detected by the high-sensitivity amplifier 48 connected to another pad 2 .
- OBIRCH image a two-dimensional variable current image (OBIRCH image) of the wiring 4 can be acquired by the variable current image acquiring portion 50 .
- the current path can be identified by identifying the OBIRCH image and the reflected pattern image.
- defect such as the case when the dummy wiring 6 and the wiring 4 are short-circuited due to defect in the shape or the like, since the resistance of the wiring 4 varies, the portion can be detected as defective.
- the dummy wirings 6 are formed between the lines 4 a of the wiring 4 connected to the pads 2 .
- the distance d 1 between the lines 4 a of the wiring 4 parallel in the right-left direction is about 3 ⁇ m.
- the dummy wirings 6 are formed between the lines 4 a of the wiring 4 parallel in the right-left direction in the same width W 4 (W 6 ) as the wiring 4 and in the same pitch.
- the distance between the lines 4 a of the wiring 4 connected to the pads 2 is secured to be 3 ⁇ m or more, the entire TEG wiring including the dummy wirings 6 becomes fine dense pattern, and the pattern density is adjusted to be substantially constant.
- the TEG wiring having a fine wiring pitch and having a symmetrical pattern to some extent corresponding to the pattern of increasingly miniaturized semiconductor device, and enabling the defective portion analysis by the OBIRCH method can be realized.
- the TEG wiring 110 is formed in the scribe-line region 30 of a wafer 100 in the first embodiment. This is for avoiding waste to secure the space for forming the TEG wiring 110 that is not actually used as the wiring or the like of a semiconductor chip, and for using the entire surface of the wafer 100 usefully.
- the TEG wiring 110 is not limited to that formed in the scribe-line region 30 , and may be formed in other areas as required.
- the present invention is not limited thereto, but an appropriate number of, the dummy wirings 6 each having an appropriate width at an appropriate interval may be used, considering, for example, OPC for suppressing the optical proximity effect, flare caused by an ultra resolving technique, or the like.
- the distance d 1 between the lines 4 a of the wiring 4 is preferably secured to have about 3 ⁇ m or more.
- the present invention is not limited thereto, but the distance may be smaller as long as the resolution of the OBIRCH method is considered.
- the wiring 4 has a horseshoe-shape.
- the present invention is not limited thereto, but the wiring 4 may have other shapes, as long as the distance between lines extending in parallel is appropriately secured.
- the dummy wirings can be disposed at an appropriate pitch so as to solve the problem of density difference between wirings having an appropriate distance with each other.
- the structure of the TEG wiring in the present invention is not limited thereto.
- the wirings may be formed in a layer of insulating film.
- Each of wirings 4 and 6 may also have a structure wherein wirings formed separately to two or more insulating films are connected with vias or the like to form a wiring.
- the method for forming the TEG wiring 110 is not limited to the method described in the first embodiment, but any appropriate methods within the scope of the present invention can be used depending on the structure or the films to be used.
- the defect analysis using the OBIRCH method is described.
- the present invention is not limited thereto, but the defect analysis can be performed by other methods using the TEG wiring 110 .
- the OBIRCH method is also not limited to the case wherein laser beams 42 are radiated from the top surface as described in the first embodiment, but the radiation of laser beams from the back surface 44 can also be considered.
- FIG. 2 for the simplification of description, only a layer of silicon oxide film 12 is shown on the substrate 10 .
- the present invention is not limited thereto, but it suffices if at least the substrate 10 is electrically insulated from the wiring 4 . Therefore, for example, a multi-layer wiring structure wherein a plurality of insulating films are formed as required on an Si substrate 10 , and vias, plugs (not shown) and the like are formed thereon, can also be used.
- the structure of the TEG wiring 110 is described, since this wiring structure has a pattern shape for suppressing the flare effect and the optical proximity effect, it can be effectively used as the wiring pattern of ordinary semiconductor devices.
- FIG. 7 is a schematic top view for illustrating the TEG wiring 210 in the second embodiment of the present invention.
- FIG. 7 shows, in the TEG wiring 210 , pads 52 and a wiring 54 connected to the pads 52 are formed. On the both sides of the wiring 54 , (in the right-left direction in FIG. 7 ), dummy wirings 56 are formed.
- the wiring 54 is composed of lines 54 a parallel to the right-left direction, and lines 54 b connecting the lines 54 b in the up-down direction, replicating and extending in the up-down direction.
- the width W 54a of the lines 54 a of the wiring 54 in the right-left direction is not constant, the minimum width of the wiring is about 100 nm, and the thicker portions have the integral multiples thereof.
- a plurality of dummy wirings 56 are disposed in the right and left spaces of the wiring 54 in parallel to the right-left direction at the same pitch in the up-down direction.
- the width W 56 of the dummy wirings 56 is about 100 nm, and the distance d 4 between the dummy wirings 56 adjacent to each other is about 100 nm.
- the width W 56 of the dummy wirings 56 in the right-left direction is identical to the minimum width of the lines 54 a in the right-left direction.
- FIG. 8 is a graph for illustrating the dependency of decrease in the wiring width due to the optical proximity effect and decrease in the wiring width due to the flare effect on the width of dummy wirings.
- the abscissa indicates the width of dummy wirings (>m), and the ordinate indicates decrease in the critical dimension of wiring (%).
- the protective wiring size of about 50 ⁇ m is adopted in the second embodiment.
- FIG. 9 illustrates an SEM photo of the surface of a TEG wiring 210 .
- the shape and the wiring width W 54 of the TEG wiring 210 are substantially agreed with the design size, and the wiring width in the wafer surface is also 100 ⁇ 50 nm. Thereby, it was confirmed that the TEG pattern of imprecise shape due to the optical proximity effect and the flare effect are not formed.
- the dummy wirings is electrically isolated from the pads 52 . Therefore, the circuit used for the defect analysis using the OBIRCH method is the wiring 54 connected to the pads 52 . Therefore, while realizing fine wiring pattern, the TEG wiring 210 that can perform the OBIRCH method can be secured.
- the wiring shape in the second embodiment is a pattern shape that suppresses the flare effect and the optical proximity effect, it can also be effectively used as the wiring pattern of ordinary semiconductor devices.
- the present invention is not limited thereto, and the TEG wiring 210 can be formed in the required location as required.
- FIG. 10 to 12 are schematic top views for illustrating the TEG wiring in the third embodiment of the present invention.
- FIG. 10 illustrates structure of TEG wiring formed over an upper layer and a lower layer.
- FIG. 11 illustrates the lower layer (M1 layer) and
- FIG. 12 illustrates the upper layer (M2 layer).
- the TEG wiring 310 has the structure such as the TEG wiring 110 in the first embodiment and the TEG wiring 210 in the second embodiment are combined.
- the TEG wiring 310 is a via-chain resistance-extracting TEG having the wiring width of 100 nm and the wiring pitch of 200 nm adopted for the defect analysis using the OBIRCH method as in the first and second embodiments.
- the third embodiment will be described below in further detail.
- the wiring 64 is composed of two long parallel lines 64 a connected to the pads 62 and long extending in the right-left direction, and a meandering wiring portion connected to these lines replicating and extending in the up-down direction.
- the meandering wiring portion has a plurality of lines 64 b disposed in parallel in the right-left direction in the area between the two long lines 64 a , and lines 64 c alternately connecting the ends of the adjacent lines 64 b in the up-down direction.
- the distance d 5 of the two lines 64 a connected to the pads 62 of the wiring 64 is about 3 ⁇ m.
- the width W 64 of each of lines 64 a and 64 b of the wiring 64 in the up-down direction is about 100 nm.
- the wiring pitch of the lines 64 a and 64 b is 200 nm, that is, the distance between lines adjacent to each other is 100 nm.
- the wiring distance d 6 between lines 64 c in the replicating portion in the right-left direction is about 100 nm.
- inner dummy wirings 66 are formed in the area inside the horseshoe shape of the wiring 64 .
- outer dummy wirings 67 are formed in the area not sandwiched by the lines 64 a and the left of the meandering wiring portion, that is, in the area outside the horseshoe shape of the wiring 64 .
- the width W 66 of the inner dummy wirings 66 and the width W 67 of the outer dummy wirings 67 in the up-down direction is both about 100 nm, and the distance d 7 between the dummy wirings adjacent to each other, or between the dummy wiring 66 or 67 and the wiring 64 adjacent thereto is about 100 nm.
- each of the wiring 64 and dummy wirings 66 and 67 is composed as a wiring by connecting the wiring formed in the M1 layer to the wiring-formed in the M2 layer on the M1 layer with a via 68 at predetermined points.
- the wiring 64 d and the dummy wiring 66 a and 67 a have the width of 100 nm, the length of 400 nm and are disposed in the several columns having the predetermined distance each other in light-left direction, wherein the distance of the adjacent wirings is 100 nm in the up-down direction in the each column.
- the wirings 64 e and the dummy wirings 66 b and 67 b have the width of 100 nm, the length of 400 nm, and are disposed in the several columns having predetermined distance each other in light-left direction, wherein the distance of the adjacent wirings is 100 nm in the up-down direction in the each column.
- Each of the wiring 64 and dummy wirings 66 and 67 is composed as a wiring by connecting the wiring 64 d , 66 a and 67 a formed in the M1 layer to the wiring 64 e , 66 b and 67 a formed in the M2 layer on the M1 layer with a via 68 at predetermined points.
- Such a TEG wiring 310 can be formed in an appropriate location such as the scribe-line region of the wafer as required in the same manner as in the first and second embodiments.
- the forming method is the same as the method described in the first embodiment.
- the method for defect analysis by the OBIRCH method using the TEG wiring 310 is also the same as the method described in the first embodiment.
- wirings including the wiring 64 connected to the pads 62 and the dummy wirings 66 and 67 are formed at a constant pitch (about 200 nm) in the right-left direction.
- Protective wirings of a length of 50 ⁇ m are formed outside the wirings 54 connected to the pads. Therefore, the pattern can be formed considering the decrease in the wiring width due to the optical proximity effect and the flare effect.
- dummy wirings are formed not only as the inner dummy wirings 66 formed in the area surrounded by the wiring 64 , but as the outer dummy wirings 67 at the same pitch outside the wiring 64 within some extent.
- the data rate is uniformed by the inner dummy wirings 66 , and at the same time, the outer dummy wirings 67 of the same shape are disposed to suppress local flare more effectively.
- the outer dummy wirings 67 of the same shape outside the wiring 64 as well as the inner dummy wirings 66 inside the wiring 64 , both the optical proximity effect and the flare effect can be effectively suppressed, and a TEG wiring having an accurate pattern can be formed.
- the distance d 5 between the wiring 64 actually connected to the pads 62 is about 3 ⁇ m, defect analysis can be performed using the OBIRCH method. Therefore, the accurate defect analysis using the OBIRCH method can be performed for the fine pitch dense pattern.
- FIG. 13 is a schematic top view for illustrating another TEG wiring in the third embodiment of the present invention.
- the present invention is not limited to the TEG wiring as FIG. 10 illustrates, may be adopted the TEG wiring of other wiring length and the like such as FIG. 13 illustrates.
- a wiring structure of the TEG wiring 310 is described.
- such a wiring structure is effective as the wiring structure normally formed in a semiconductor chip, such as a Cu/Low-k film multilayer wiring structure.
- a predetermined distance means the distance between a dummy wiring and another dummy wiring (or real wiring) adjacent to the dummy wiring, for example, d 2 , d 4 and d 7 in the first to third embodiments.
- the lines 4 a extending in the right-left direction connected to the pads 2 in the wiring 4 in the first embodiment fall under two line portions of the real wiring in the present invention, and d 1 and d 5 in the first and third embodiments fall under the distance of these portions.
- the scribe-line region 30 in the first embodiment falls under the scribe line area in the present invention
- the region divided by the scribe-line region 30 falls under the chip region in the present invention
- the semiconductor device 120 falls under the semiconductor chip in the present invention.
- the structure of TEG wiring includes dummy wirings disposed at a predetermined interval in the vicinity of the wiring connected to electrode pads. Therefore, while measuring the equalization of the pattern-data rate on the mask to some extent, the distance between wirings connected to the electrode pads can be sufficient to perform defect analysis. Therefore, even in a fine pattern, the TEG wiring structure can be formed, and the defect analysis can be accurately performed.
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Automation & Control Theory (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Testing Or Measuring Of Semiconductors Or The Like (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Preparing Plates And Mask In Photomechanical Process (AREA)
- Semiconductor Integrated Circuits (AREA)
Abstract
A structure of test element group wiring includes, in addition to an electrode on a substrate including one or more layers of insulating films, and real wirings electrically connected to the electrode, includes dummy wirings electrically isolated from the electrode and having a portion of the same shape as the real wiring. The dummy wirings are disposed at a predetermined constant distance, adjacent to the real wirings or to each other, so that the wiring rate of the real wiring relaxes the concentration difference of patterns. The distance between the real wirings is sufficient to perform pattern analysis using the OBIRCH method.
Description
- 1. Field of the Invention
- The present invention relates to a structure of TEG wiring and a semiconductor substrate. More specifically, the present invention relates preferably to a structure of TEG wiring that can be used in the analysis of the electrical characteristics and the like of semiconductor devices, and a semiconductor substrate that has such a structure of TEG wiring.
- 2. Background Art
- With the high integration and miniaturization of semiconductor devices and the like in recent years, the improvement of resolution in photolithography has been demanded. Resolution can be improved by enlarging the numerical aperture of the lens, or by shortening the wavelength of the exposure. Therefore, the wavelength of exposure light has been shortened. For example, in the 65-nm node, ArF excimer laser is widely used as exposure light. The use of exposure light having further shorter wavelength, such as F2 excimer laser having a wavelength of 157.6 nm has also been examined.
- In order to further improve resolution, the method for elevating coherence using off-axis illumination or the like has been frequently used. In this case, however, the problems of the optical proximity effect such as corner rounding wherein a right-angle pattern is rounded, line shortening wherein a line pattern is shortened, line narrowing, and line widening will be significant.
- Therefore, as a method for suppressing the optical proximity effect to faithfully transfer the pattern, OPC (optical proximity correction) is essential. In OPC, a method for eliminating pattern density difference, for example, by previously forming a wide mask pattern (bias type) or adding dummy patterns on the circumference of the pattern (feature type) is adopted to cope with pattern narrowing related to pattern density difference. Various OPC methods, such as forming the lines of the mask pattern to be long (extension type or hammer head type) as the countermeasure to line shortening, and adjusting the shape of the pattern-corner portions (outer serif or inner serif) as a countermeasure to corner rounding are also adopted.
- However, as patterns are miniaturized or the wiring layout is diversified, the occurrence mode of the optical proximity effect has become complicated. Therefore, more complicated OPC has been required and the necessity for dealing with each pattern, such as the adjustment of the shape of each pattern using simulation model of lithography has increased. However, if OPC dealing with each pattern is used, the long processing time is required. Therefore, in the present stage, a method wherein accurate adjustment using simulation model or the like is performed when the offset value of a significant segment or a significant line is calculated, and the above-described so-called rule-base OPC regularized to some extent is performed for other portions. Therefore, the rule-base OPC is still frequently used.
- On the other hand, in addition to the optical proximity effect, the flare of the light causes a problem of the inaccuracy pattern shape in fine exposure. Flare is caused by the scattered light reflected from the fine irregularity of the lens in the exposure apparatus or from the surface of a wafer, and deteriorates the contrast of exposure light. The contrast of exposure light plays an important role in pattern formation, and the deterioration of the contrast causes the problem of inaccuracy of the pattern shape and lowering of the exposure margin. As a measure to suppress flare, the use of a photomask having a flare-correcting region or the like has been proposed.
- For defect analysis of semiconductor devices, the OBIRCH method using a TEG (test element group) wiring is frequently used. The OBIRCH method is a method wherein laser beams in the infrared region are radiated onto a wiring, and the defective wiring portion is identified from difference in the wiring resistance rising rate. However, since infrared beams are used in this analysis, point resolution is low. In the present stage, it is considered to be difficult to obtain specifically the resolution of about 3 μm or more. In other words, the analysis of a defect on the current path is difficult unless a space of at least about 3 μm or more exists. Therefore, the TEG wiring used in the OBIRCH method is an isolated wiring having a space between wirings of about 3 μm or more.
- However, as miniaturization proceeds, the analysis of a defective fine pattern is required in the defect analysis. Specifically, defect analysis effective to a pattern having a space between wirings of a fine pitch of about 3 μm or less is required. Not only the analysis of such an isolated wiring pattern having a wiring interval of about 3 μm, but also the analysis of dense fine wiring patterns is required.
- Furthermore, a wiring layout having a large rate of wiring and a wiring layout having a small rate of wiring are generally present in a mask. As the wiring structure is miniaturized, the variation of the wiring rate increases. It has been known that difference in wiring rate in a mask causes the flare effect, and this is difficult to deal with using only the shape correction of the above-described OPC or the like. Therefore, the data ratio on a mask must be averaged.
- Therefore, the object of the present invention is to provide an improved structure of TEG wiring that can perform defect analysis for a TEG wiring having a fine pattern of a pitch of about 3 μm or less, when the pattern is an isolated wiring pattern, or a dense wiring pattern; and a semiconductor substrate having such a TEG wiring structure.
- According to one aspect of the present invention, a structure of TEG wiring comprises a substrate including at least one layer of insulating film, an electrode formed on the substrate, a real wiring electrically conductive to the electrode, and a plurality of dummy wirings electrically isolated from the electrode. The dummy wirings are disposed at constant intervals in vicinity of the real wiring and have a portion of the same shape as the real wiring.
- According to another aspect of the present invention, a semiconductor substrate comprises a substrate including at least one layer of insulating film, a scribe line area dividing the substrate into a plurality of chip regions, a plurality of semiconductor chips formed in chip regions divided by the scribe line area, and a TEG wiring formed in an scribe line area. The TEG wiring includes an electrode formed on the substrate, a real wiring electrically conductive to the electrode, and a plurality of dummy wirings electrically isolated from the electrode. The dummy wirings are disposed at constant intervals in vicinity of the real wiring, and have a portion of the same shape as the real wiring.
- Other and further objects, features and advantages of the invention will appear more fully from the following description.
-
FIGS. 1 and 2 are schematic diagrams for illustrating a structure of TEG wiring according to the first embodiment of the present invention; -
FIGS. 3 and 4 are schematic top views for illustrating a wafer having TEG wirings according to the first embodiment of the present invention; -
FIG. 5 is a flow diagram for illustrating a method for forming TEG wirings in the first embodiment of the present invention; -
FIG. 6 is a schematic diagram for illustrating the OBIRCH method carried out using the TEG wirings according to the first embodiment of the present invention; -
FIG. 7 is a schematic top view for illustrating the TEG wiring in the second embodiment of the present invention; -
FIG. 8 is a graph for illustrating the dependency of decrease in the wiring width due to the optical proximity effect and decrease in the wiring width due to the flare effect on the width of dummy wirings; -
FIG. 9 illustrates an SEM photo of the surface of a TEG wiring according to second embodiment of the present invention; -
FIG. 10 to 12 are schematic top views for illustrating the TEG wiring in the third embodiment of the present invention; -
FIG. 13 is a schematic top view for illustrating another TEG wiring in the third embodiment of the present invention. - The embodiments of the present invention will be described below referring to the drawings. In the drawings, the same or corresponding parts are denoted using the same reference numerals, and the description thereof will be simplified or omitted.
-
FIGS. 1 and 2 are schematic diagrams for illustrating a structure of TEG wiring according to first embodiment of the present invention.FIG. 1 illustrates the upper surface of the structure of TEG wiring; andFIG. 2 illustrates a part of the cross section of the structure of TEG wiring in the A-A′ direction inFIG. 1 . - For simplification of description herein, as
FIG. 1 illustrates, the lengthwise direction of each wiring is referred to as “right-left”, and the direction perpendicular thereto is referred to as “up-down”. The length of the wiring in the up-down direction is referred to as “width”; the distance between wirings adjacent to each other is referred to as “interval”; and the sum of the width of the wiring and the interval to the adjacent wiring is referred to as “pitch”. - As
FIG. 1 illustrates,electrode pads 2, awiring 4 electrically connected thereto, anddummy wirings 6 electrically isolated from theelectrode pads 2 are formed in theTEG wiring 110. - The
electrode pads 2 are formed on two places so as to be connected to the both ends of thewiring 4. Thewiring 4 is a horseshoe-shaped wiring formed of twoparallel lines 4 a in the right-left direction, and aline 4 b in the up-down direction connected to the right ends of these twolines 4 a. The left end of each of twolines 4 a in the right-left direction is connected to theelectrode pad 2. The distance d1 between the twolines 4 a in the right-left direction is about 3 μm. The width W4 of eachline 4 a is about 100 nm. -
Several dummy wirings 6 are sequentially disposed in the up-down direction in parallel to theline 4 a in the right-left direction of thewiring 4. Thedummy wiring 6 are also formed in an area surrounded by thewiring 4, that is, on the area between twolines 4 a in the right-left direction, and between theelectrode pads 2 and theline 4 b in the up-down direction. The wiring width W6 equals to the width W4 of thelines 4 a of thewiring 4, and is about 100 nm. The total wiring pitch including thelines 4 a of thewiring 4 is about 200 nm. In other words, the distance d2 between thedummy wirings 6 adjacent to each other (or between thedummy wiring 6 and thelines 4 a of the wiring 4) is about 100 nm. - The cross section of such a
TEG wiring 110 will be described referring toFIG. 2 . AlthoughFIG. 2 illustrates the cross section in the A-A′ direction inFIG. 1 , for simplifying the description, only twodummy wirings 6, and awiring 4 disposed between these twodummy wirings 6 are illustrated. - As
FIG. 2 illustrates, in theTEG wiring 110, asilicon oxide film 12 is formed on asubstrate 10. An insulatingfilm 14 is formed on thesilicon oxide film 12. The insulatingfilm 14 is a film having a mechanical strength similar to the mechanical strength of thesilicon oxide film 12. An SiOC-based insulatingfilm 16 is formed on the insulatingfilm 14. The dielectric constant of the insulatingfilm 16 is about 2.8. Another insulatingfilm 18 is further formed on the insulatingfilm 16. The insulatingfilm 18 has mechanical strength similar to the mechanical strength of thesilicon oxide film 12. - The
wiring 4 and thedummy wirings 6 are formed penetrating the insulatingfilm film barrier metal film 20, andCu 24 is further embedded therein. Although described above, both the width of awiring 4, W4, and the width of thedummy wiring 6, W6, are about 100 nm; and the distance d2 between thewiring 4 and thedummy wiring 6 is about 100 nm. -
FIGS. 3 and 4 are schematic top views for illustrating awafer 100 havingTEG wirings 110 as described above formed thereon.FIG. 4 illustrates an enlarged view of the vicinity of the area surrounded by a dotted line inFIG. 3 . - As
FIG. 3 illustrates, thewafer 100 is divided into a plurality of regions by thescribe line region 30, and asemiconductor device 120 is formed on each region. AsFIG. 4 illustrates, the TEG wirings 110 are formed in lines on thescribe line region 30 on thewafer 100. -
FIG. 5 is a flow diagram for illustrating a method for formingTEG wirings 110 in the first embodiment of the present invention. The method for forming the TEG wirings 110 will be described below. - First, a
silicon oxide film 12 is formed using thermal oxidation on thesubstrate 10, specifically, at least on thescribe line region 30 of the wafer 100 (Step S2). Here, required elements have been formed on the regions of thewafer 100 for formingsemiconductor devices 120. Thereafter, an insulatingfilm 14, an insulatingfilm 16, and an insulatingfilm 18 are laminated in this order using a CVD (chemical vapor deposition) method (Steps S4 to S8). - Next, holes are formed in the predetermined locations so as to penetrate the insulating
film - On a reticule used in the exposure, patterns corresponding to the TEG wirings 110 and patterns corresponding to the patterns required in
semiconductor devices 120 are formed. On each region of thewafer 100 divided by thescribe line region 30, only patterns corresponding to the patterns of thesemiconductor devices 120 are used and exposed. As required, specifically in the first embodiment, when both thescribe line region 30 and region divided by thescribe line region 30 are exposed, the entire surface of the pattern of the reticule including the patterns corresponding to the TEG wirings 110 and the patterns of thesemiconductor devices 120 is used. - Particularly in a
TEG wiring 110, the dummy wirings 6 of the same shape as thelines 4 a of thewirings 4 are formed at a constant distance between thelines 4 a of awiring 4 connected to thepads 2. Therefore, since the data rate on the mask pattern is equalized, the pattern of the TEG wiring for defect analysis can be precisely transferred in this exposure. - Thereafter, the insulating
film films 14 to 18 (Step S14). The resist is removed after the formation of the holes (Step S16). - Next, TaN and Ta films are formed as a
barrier metal film 20 using a PVD (physical vapor deposition) method (Step S18), and a Cu seed film 22 is formed thereon as a seed film for electrolytic plating using a PVD method (Step S20). Then,Cu 24 is embedded using an electrolytic plating method (Step S22). Thereafter, planarization is performed using a CMP (chemical mechanical polishing) method (Step S24). - As described above, the patterns of the TEG wirings 110 and the
semiconductor devices 120 are formed on thewafer 100. - Next, a method for testing patterns using the TEG wirings 110 formed as described above will be described.
-
FIG. 6 is a schematic diagram for illustrating the OBIRCH method carried out using the TEG wirings 110. - The testing apparatus used in the OBIRCH method can radiate
laser beams 42 from the top face of thetest sample 40, orlaser beams 44 from the back face of thetest sample 40. The testing apparatus can also supply a current 46 to the required portion of thetest sample 40. The current flowing through thetest sample 40 is detected by a high-sensitivity amplifier 48. The current data detected by the high-sensitivity amplifier 48 is transmitted to the variable currentimage acquiring portion 50, and the image of the current is acquired from the data. - Specifically, the case wherein the above-described
TEG wirings 110 are used for the pattern test as thetest sample 40 will be described. First, a bias voltage is applied to apad 2, and a current 46 is flowed through thewiring 4. Here, when the current 46 flows,laser beams 42 of a wavelength of about 1.3 μm is radiated on thewiring 4. The irradiated point generates heat slightly. - The heat changes the resistance of the
wiring 4 slightly. The variable current (OBIRCH current) is detected by the high-sensitivity amplifier 48 connected to anotherpad 2. By detecting the OBIRCH current synchronizing laser scanning, a two-dimensional variable current image (OBIRCH image) of thewiring 4 can be acquired by the variable currentimage acquiring portion 50. - For example, if defect such as a void or deposited Si is present in the
wiring 4, heat dissipation is hard to occur compared to normal portions. Therefore, temperature rise ΔT due to laser-beam radiation differs depending on the presence or absence of defect. Since the temperature rise is large at the portion where defect is present, change in wiring resistance in this portion increases. Therefore, the OBIRCH image is contrasted enabling the defective portion to be identified. Current variation may also occur due to difference in the temperature coefficient (TCR). Especially when a high-resistance alloy such as transition metals is present, the TCR has a negative value, and the resistance decreases due to temperature rise to flow the current easily. Thereby, the high-resistance portion can also be identified. - Here, since no current variation occurs even if
laser beams 42 is radiated to the area not related to the current path, namely thedummy wirings 6, the current path can be identified by identifying the OBIRCH image and the reflected pattern image. However, in the case when defect is present, such as the case when thedummy wiring 6 and thewiring 4 are short-circuited due to defect in the shape or the like, since the resistance of thewiring 4 varies, the portion can be detected as defective. - Thereby, the defect of the TEG wirings 110 can be analyzed.
- As described above, in the
TEG wiring 110 for defect analysis in the first embodiment, thedummy wirings 6 are formed between thelines 4 a of thewiring 4 connected to thepads 2. In this structure, the distance d1 between thelines 4 a of thewiring 4 parallel in the right-left direction is about 3 μm. The dummy wirings 6 are formed between thelines 4 a of thewiring 4 parallel in the right-left direction in the same width W4 (W6) as thewiring 4 and in the same pitch. Specifically, in theTEG wiring 110, the distance between thelines 4 a of thewiring 4 connected to thepads 2 is secured to be 3 μm or more, the entire TEG wiring including the dummy wirings 6 becomes fine dense pattern, and the pattern density is adjusted to be substantially constant. Thereby, the TEG wiring having a fine wiring pitch and having a symmetrical pattern to some extent corresponding to the pattern of increasingly miniaturized semiconductor device, and enabling the defective portion analysis by the OBIRCH method can be realized. - In the first embodiment, the case wherein a
TEG wiring 110 is formed in the scribe-line region 30 of awafer 100 is described. This is for avoiding waste to secure the space for forming theTEG wiring 110 that is not actually used as the wiring or the like of a semiconductor chip, and for using the entire surface of thewafer 100 usefully. However, in the present invention, theTEG wiring 110 is not limited to that formed in the scribe-line region 30, and may be formed in other areas as required. - In the first embodiment, the case wherein the
lines 4 a ofwiring 4, in the right-left direction, having a width W4 of about 100 nm and a distance d1 of about 3 μm are formed and wherein thedummy wirings 6 each having the same width of W6 (about 100 nm) are formed at the same pitch (about 200 nm) in the parallel withlines 4 a in right-left direction is described. However, the present invention is not limited thereto, but an appropriate number of, thedummy wirings 6 each having an appropriate width at an appropriate interval may be used, considering, for example, OPC for suppressing the optical proximity effect, flare caused by an ultra resolving technique, or the like. The distance d1 between thelines 4 a of thewiring 4 is preferably secured to have about 3 μm or more. However, the present invention is not limited thereto, but the distance may be smaller as long as the resolution of the OBIRCH method is considered. - In the first embodiment, the case wherein the
wiring 4 has a horseshoe-shape is described. However, the present invention is not limited thereto, but thewiring 4 may have other shapes, as long as the distance between lines extending in parallel is appropriately secured. The dummy wirings can be disposed at an appropriate pitch so as to solve the problem of density difference between wirings having an appropriate distance with each other. - In the first embodiment, the case wherein the
wiring 4 and thedummy wirings 6 are formed in insulatingfilms 14 to 18 is described. However, the structure of the TEG wiring in the present invention is not limited thereto. For example, the wirings may be formed in a layer of insulating film. Each ofwirings TEG wiring 110 is not limited to the method described in the first embodiment, but any appropriate methods within the scope of the present invention can be used depending on the structure or the films to be used. - In the first embodiment, the defect analysis using the OBIRCH method is described. However, the present invention is not limited thereto, but the defect analysis can be performed by other methods using the
TEG wiring 110. The OBIRCH method is also not limited to the case whereinlaser beams 42 are radiated from the top surface as described in the first embodiment, but the radiation of laser beams from theback surface 44 can also be considered. - In
FIG. 2 , for the simplification of description, only a layer ofsilicon oxide film 12 is shown on thesubstrate 10. However, the present invention is not limited thereto, but it suffices if at least thesubstrate 10 is electrically insulated from thewiring 4. Therefore, for example, a multi-layer wiring structure wherein a plurality of insulating films are formed as required on anSi substrate 10, and vias, plugs (not shown) and the like are formed thereon, can also be used. - In the first embodiment, although the structure of the
TEG wiring 110 is described, since this wiring structure has a pattern shape for suppressing the flare effect and the optical proximity effect, it can be effectively used as the wiring pattern of ordinary semiconductor devices. -
FIG. 7 is a schematic top view for illustrating theTEG wiring 210 in the second embodiment of the present invention. - As
FIG. 7 shows, in theTEG wiring 210,pads 52 and awiring 54 connected to thepads 52 are formed. On the both sides of thewiring 54, (in the right-left direction inFIG. 7 ), dummy wirings 56 are formed. - One of the
pads 52 is disposed up, the other is disposed down; and the ends of thewiring 54 are connected to therespective pads 52. Thewiring 54 is composed oflines 54 a parallel to the right-left direction, andlines 54 b connecting thelines 54 b in the up-down direction, replicating and extending in the up-down direction. Although the width W54a of thelines 54 a of thewiring 54 in the right-left direction is not constant, the minimum width of the wiring is about 100 nm, and the thicker portions have the integral multiples thereof. - A plurality of dummy wirings 56 are disposed in the right and left spaces of the
wiring 54 in parallel to the right-left direction at the same pitch in the up-down direction. The width W56 of the dummy wirings 56 is about 100 nm, and the distance d4 between the dummy wirings 56 adjacent to each other is about 100 nm. The width W56 of the dummy wirings 56 in the right-left direction is identical to the minimum width of thelines 54 a in the right-left direction. - Thus, the shape of the
wiring 54 connected to thepads 52 is substantially the same as the shape of the dummy wirings 56 as a whole. Specifically, although the width W54a of thelines 54 a is different from the width W56 of the dummy wirings 56, the minimum pitch of thelines 54 a is identical with the minimum pitch of the dummy wirings 56, and they are disposed over substantially the same length range in the up-down direction. The length of thelines 54 a in the right-left direction is substantially the same as the length of the dummy wirings 56 in the right-left direction. In other words, the data rate of the TEG wiring is adjusted to be substantially constant, and has a bilaterally symmetrical pattern shape. -
FIG. 8 is a graph for illustrating the dependency of decrease in the wiring width due to the optical proximity effect and decrease in the wiring width due to the flare effect on the width of dummy wirings. The abscissa indicates the width of dummy wirings (>m), and the ordinate indicates decrease in the critical dimension of wiring (%). - It is seen from
FIG. 8 that the tendency of pattern narrowing due to the optical proximity effect is larger when the size of the dummy wirings is smaller, while the tendency of pattern narrowing due to the flare effect is observed even when the size of the dummy wirings is 50 μn or less. Therefore, in order to prevent the inaccuracy of the wiring shape due to the optical proximity effect and the flare effect, the protective wiring size of about 50 μm is adopted in the second embodiment. - The
TEG wiring 210 can be formed in the scribe-line region or the like of thewafer 100 in the same manner as in the first embodiment. The forming method and the method for defect analysis using theTEG wiring 210 are same as in the first embodiment. - In the second embodiment, as described above, the dummy wirings 56 are formed on the both sides of the
wiring 54 connected to thepads 52. Thereby, the optical proximity effect and the flare effect can be suppressed, and theTEG wiring 210 can be formed. -
FIG. 9 illustrates an SEM photo of the surface of aTEG wiring 210. The shape and the wiring width W54 of theTEG wiring 210 are substantially agreed with the design size, and the wiring width in the wafer surface is also 100±50 nm. Thereby, it was confirmed that the TEG pattern of imprecise shape due to the optical proximity effect and the flare effect are not formed. - Also in the second embodiment, the dummy wirings is electrically isolated from the
pads 52. Therefore, the circuit used for the defect analysis using the OBIRCH method is thewiring 54 connected to thepads 52. Therefore, while realizing fine wiring pattern, theTEG wiring 210 that can perform the OBIRCH method can be secured. - Here, although the shape of the
TEG wiring 210 is described, since the wiring shape in the second embodiment is a pattern shape that suppresses the flare effect and the optical proximity effect, it can also be effectively used as the wiring pattern of ordinary semiconductor devices. - In the second embodiment, the case wherein the
TEG wiring 210 is formed in the scribe-line region of the substrate in the same manner as in the first embodiment is described. However, the present invention is not limited thereto, and theTEG wiring 210 can be formed in the required location as required. - Since other parts are the same as in the first embodiment, the description thereof will be omitted.
-
FIG. 10 to 12 are schematic top views for illustrating the TEG wiring in the third embodiment of the present invention.FIG. 10 illustrates structure of TEG wiring formed over an upper layer and a lower layer.FIG. 11 illustrates the lower layer (M1 layer) andFIG. 12 illustrates the upper layer (M2 layer). - As
FIG. 10 illustrates, theTEG wiring 310 has the structure such as theTEG wiring 110 in the first embodiment and theTEG wiring 210 in the second embodiment are combined. TheTEG wiring 310 is a via-chain resistance-extracting TEG having the wiring width of 100 nm and the wiring pitch of 200 nm adopted for the defect analysis using the OBIRCH method as in the first and second embodiments. The third embodiment will be described below in further detail. - As
FIG. 10 illustrates, in theTEG wiring 310, the both ends of thewiring 64 are connected to thepads 62. Thewiring 64 is composed of two longparallel lines 64 a connected to thepads 62 and long extending in the right-left direction, and a meandering wiring portion connected to these lines replicating and extending in the up-down direction. Further specifically, the meandering wiring portion has a plurality oflines 64 b disposed in parallel in the right-left direction in the area between the twolong lines 64 a, andlines 64 c alternately connecting the ends of theadjacent lines 64 b in the up-down direction. The distance d5 of the twolines 64 a connected to thepads 62 of thewiring 64 is about 3 μm. The width W64 of each oflines wiring 64 in the up-down direction is about 100 nm. The wiring pitch of thelines lines 64 c in the replicating portion in the right-left direction is about 100 nm. - In the area inside the horseshoe shape of the
wiring 64, composed of the twolines 64 a connected to thepads 62 and the meandering wiring portion, inner dummy wirings 66 are formed. In the area not sandwiched by thelines 64 a and the left of the meandering wiring portion, that is, in the area outside the horseshoe shape of thewiring 64, outer dummy wirings 67 are formed. The width W66 of the inner dummy wirings 66 and the width W67 of the outer dummy wirings 67 in the up-down direction is both about 100 nm, and the distance d7 between the dummy wirings adjacent to each other, or between thedummy wiring wiring 64 adjacent thereto is about 100 nm. - As
FIGS. 11 and 12 illustrate, each of thewiring 64 and dummy wirings 66 and 67 is composed as a wiring by connecting the wiring formed in the M1 layer to the wiring-formed in the M2 layer on the M1 layer with a via 68 at predetermined points. - Specifically, as
FIG. 11 illustrates, in the M1 layer, thewiring 64 d and thedummy wiring 66 a and 67 a have the width of 100 nm, the length of 400 nm and are disposed in the several columns having the predetermined distance each other in light-left direction, wherein the distance of the adjacent wirings is 100 nm in the up-down direction in the each column. - As
FIG. 12 illustrates, in M2 layer, the wirings 64 e and the dummy wirings 66 b and 67 b, have the width of 100 nm, the length of 400 nm, and are disposed in the several columns having predetermined distance each other in light-left direction, wherein the distance of the adjacent wirings is 100 nm in the up-down direction in the each column. - Each of the
wiring 64 and dummy wirings 66 and 67 is composed as a wiring by connecting thewiring - Such a
TEG wiring 310 can be formed in an appropriate location such as the scribe-line region of the wafer as required in the same manner as in the first and second embodiments. The forming method is the same as the method described in the first embodiment. The method for defect analysis by the OBIRCH method using theTEG wiring 310 is also the same as the method described in the first embodiment. - In the
TEG wiring 310 of the third embodiment, as described above, wirings including thewiring 64 connected to thepads 62 and the dummy wirings 66 and 67 are formed at a constant pitch (about 200 nm) in the right-left direction. Protective wirings of a length of 50 μm are formed outside thewirings 54 connected to the pads. Therefore, the pattern can be formed considering the decrease in the wiring width due to the optical proximity effect and the flare effect. - Especially in the
TEG wiring 310 of the third embodiment, dummy wirings are formed not only as the inner dummy wirings 66 formed in the area surrounded by thewiring 64, but as the outer dummy wirings 67 at the same pitch outside thewiring 64 within some extent. Here, the data rate is uniformed by the inner dummy wirings 66, and at the same time, the outer dummy wirings 67 of the same shape are disposed to suppress local flare more effectively. In other words, by disposing the outer dummy wirings 67 of the same shape outside thewiring 64, as well as the inner dummy wirings 66 inside thewiring 64, both the optical proximity effect and the flare effect can be effectively suppressed, and a TEG wiring having an accurate pattern can be formed. - By thus forming the pattern, since the distance d5 between the
wiring 64 actually connected to thepads 62 is about 3 μm, defect analysis can be performed using the OBIRCH method. Therefore, the accurate defect analysis using the OBIRCH method can be performed for the fine pitch dense pattern. - By making the wiring rate uniform, resistance to the CMP process can be raised. Therefore, a TEG wiring having sufficiently high reliability can be formed.
-
FIG. 13 is a schematic top view for illustrating another TEG wiring in the third embodiment of the present invention. - The present invention is not limited to the TEG wiring as
FIG. 10 illustrates, may be adopted the TEG wiring of other wiring length and the like such asFIG. 13 illustrates. - In the third embodiment, a wiring structure of the
TEG wiring 310 is described. However, such a wiring structure is effective as the wiring structure normally formed in a semiconductor chip, such as a Cu/Low-k film multilayer wiring structure. - Other parts are the same as in the first and second embodiments.
- For example, the
wafer 100 in the first embodiment falls under the substrate in the present invention, thepads wirings dummy wirings lines 4 a extending in the right-left direction connected to thepads 2 in thewiring 4 in the first embodiment fall under two line portions of the real wiring in the present invention, and d1 and d5 in the first and third embodiments fall under the distance of these portions. For example, the scribe-line region 30 in the first embodiment falls under the scribe line area in the present invention, the region divided by the scribe-line region 30 falls under the chip region in the present invention, and thesemiconductor device 120 falls under the semiconductor chip in the present invention. - The features and the advantages of the present invention as described above may be summarized as follows.
- According to one aspect of the present invention, the structure of TEG wiring includes dummy wirings disposed at a predetermined interval in the vicinity of the wiring connected to electrode pads. Therefore, while measuring the equalization of the pattern-data rate on the mask to some extent, the distance between wirings connected to the electrode pads can be sufficient to perform defect analysis. Therefore, even in a fine pattern, the TEG wiring structure can be formed, and the defect analysis can be accurately performed.
- Obviously many modifications and variations of the present invention are possible in the light of the above teachings. It is therefore to be understood that within the scope of the appended claims the invention may by practiced otherwise than as specifically described.
- The entire disclosure of a Japanese Patent Application No. 2003-430307, filed on Dec. 25, 2003 including specification, claims, drawings and summary, on which the Convention priority of the present application is based, are incorporated herein by reference in its entirety.
Claims (7)
1-6. (canceled)
7. A semiconductor substrate comprising:
a substrate including at least one layer of an insulating film,
a scribe line area dividing said substrate into a plurality of chip regions,
a plurality of semiconductor chips in respective chip regions defined by said scribe line area, and
a test element group (TEG) wiring in the scribe line area, wherein said TEG wiring includes:
an electrode on said substrate,
a real wiring electrically connected to said electrode, and
a plurality of dummy wirings electrically isolated from said electrode, disposed at constant intervals said real wiring, and having a portion of the same shape as said real wiring.
8. The semiconductor substrate according to claim 7 , wherein said dummy wirings include, when viewed from above,
inner dummy wirings disposed inside an area including said real wiring, and
outer dummy wirings disposed outside the area including said real wiring.
9. The semiconductor substrate according to claim 8 , wherein said inner dummy wirings have the same shape as said outer dummy wirings.
10. The semiconductor substrate according to claim 7 , wherein
said real wiring has at least two line portions substantially parallel to each other and at a predetermined interval, and
said dummy wirings are disposed in an area sandwiched between said line portions and parallel to said line portions at a predetermined interval.
11. The semiconductor substrate according to claim 7 , wherein said interval of said line portions is at least 3 μm.
12. The semiconductor substrate according to claim 7 , wherein the interval between one of said dummy wirings and one of (i) an adjacent dummy wiring and (ii) said real wiring is no more than 0.1 μm.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/348,253 US20060131578A1 (en) | 2003-12-25 | 2006-02-07 | Structure of semiconductor substrate including test element group wiring |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2003-430307 | 2003-12-25 | ||
JP2003430307A JP2005191249A (en) | 2003-12-25 | 2003-12-25 | Teg wiring structure and semiconductor substrate |
US11/016,890 US7176486B2 (en) | 2003-12-25 | 2004-12-21 | Structure of test element group wiring and semiconductor substrate |
US11/348,253 US20060131578A1 (en) | 2003-12-25 | 2006-02-07 | Structure of semiconductor substrate including test element group wiring |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/016,890 Division US7176486B2 (en) | 2003-12-25 | 2004-12-21 | Structure of test element group wiring and semiconductor substrate |
Publications (1)
Publication Number | Publication Date |
---|---|
US20060131578A1 true US20060131578A1 (en) | 2006-06-22 |
Family
ID=34697607
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/016,890 Expired - Fee Related US7176486B2 (en) | 2003-12-25 | 2004-12-21 | Structure of test element group wiring and semiconductor substrate |
US11/348,253 Abandoned US20060131578A1 (en) | 2003-12-25 | 2006-02-07 | Structure of semiconductor substrate including test element group wiring |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/016,890 Expired - Fee Related US7176486B2 (en) | 2003-12-25 | 2004-12-21 | Structure of test element group wiring and semiconductor substrate |
Country Status (3)
Country | Link |
---|---|
US (2) | US7176486B2 (en) |
JP (1) | JP2005191249A (en) |
TW (1) | TWI352372B (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100201395A1 (en) * | 2009-02-06 | 2010-08-12 | Nec Electronics Corporation | Semiconductor device and defect analysis method for semiconductor device |
US20140332977A1 (en) * | 2013-05-13 | 2014-11-13 | SK Hynix Inc. | Semiconductor device |
Families Citing this family (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2005191249A (en) * | 2003-12-25 | 2005-07-14 | Semiconductor Leading Edge Technologies Inc | Teg wiring structure and semiconductor substrate |
JP2007129018A (en) * | 2005-11-02 | 2007-05-24 | Nec Electronics Corp | Semiconductor device |
US7176675B1 (en) * | 2005-11-29 | 2007-02-13 | International Business Machines Corporation | Proximity sensitive defect monitor |
JP2007294500A (en) * | 2006-04-21 | 2007-11-08 | Nec Electronics Corp | Semiconductor device and manufacturing method thereof |
JP2010073137A (en) * | 2008-09-22 | 2010-04-02 | Nec Electronics Corp | Method for designing semiconductor integrated circuit and design program |
JP2011014703A (en) * | 2009-07-01 | 2011-01-20 | Renesas Electronics Corp | Semiconductor integrated circuit, and method of testing the same |
CN102466778B (en) * | 2010-11-17 | 2014-04-16 | 上海华虹宏力半导体制造有限公司 | Failure positioning method for defects of power metal-oxide-semiconductor chip |
JP5781819B2 (en) * | 2011-04-15 | 2015-09-24 | ルネサスエレクトロニクス株式会社 | Semiconductor device and manufacturing method of semiconductor device |
US8546155B2 (en) * | 2011-10-03 | 2013-10-01 | International Business Machines Corporation | Via chains for defect localization |
US9564380B2 (en) | 2014-08-26 | 2017-02-07 | Sandisk Technologies Llc | Marker pattern for enhanced failure analysis resolution |
US9977325B2 (en) * | 2015-10-20 | 2018-05-22 | International Business Machines Corporation | Modifying design layer of integrated circuit (IC) |
CN115480443A (en) * | 2021-05-31 | 2022-12-16 | 长鑫存储技术有限公司 | Mask pattern correction method and device and semiconductor device manufacturing method |
Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6492189B1 (en) * | 1999-11-09 | 2002-12-10 | Kawasaki Microelectronics, Inc. | Method of arranging exposed areas including a limited number of test element group (TEG) regions on a semiconductor wafer |
US20030126582A1 (en) * | 2001-12-27 | 2003-07-03 | Sachiko Kobayashi | Pattern correction method and manufacturing method of semiconductor device |
US6620557B1 (en) * | 2000-01-26 | 2003-09-16 | Mitsubishi Denki Kabushiki Kaisha | Photo-mask, photo-mask pair, semiconductor device and method of manufacturing a semiconductor device |
US20030230810A1 (en) * | 2002-06-12 | 2003-12-18 | Nec Electronics Corporation | Semiconductor device including evaluation elements |
US6881579B2 (en) * | 2001-07-30 | 2005-04-19 | Agilent Technologies, Inc. | Sample processing apparatus and methods |
US6881597B2 (en) * | 2001-01-22 | 2005-04-19 | Renesas Technology Corp. | Method of manufacturing a semiconductor device to provide a plurality of test element groups (TEGs) in a scribe region |
US7176486B2 (en) * | 2003-12-25 | 2007-02-13 | Rohm Co., Ltd. | Structure of test element group wiring and semiconductor substrate |
Family Cites Families (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2000115493A (en) | 1998-09-30 | 2000-04-21 | Brother Ind Ltd | Facsimile equipment |
JP2001296646A (en) | 2000-04-17 | 2001-10-26 | Fujitsu Ltd | Photomask, method for producing the same, exposure method and aligner |
JP2003158162A (en) | 2001-11-21 | 2003-05-30 | Hitachi Ltd | Method of manufacturing semiconductor device |
JP3506688B2 (en) | 2001-12-11 | 2004-03-15 | Necエレクトロニクス株式会社 | Optical proximity correction method and mask data forming method in semiconductor manufacturing process |
-
2003
- 2003-12-25 JP JP2003430307A patent/JP2005191249A/en active Pending
-
2004
- 2004-12-21 US US11/016,890 patent/US7176486B2/en not_active Expired - Fee Related
- 2004-12-22 TW TW093140028A patent/TWI352372B/en active
-
2006
- 2006-02-07 US US11/348,253 patent/US20060131578A1/en not_active Abandoned
Patent Citations (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6492189B1 (en) * | 1999-11-09 | 2002-12-10 | Kawasaki Microelectronics, Inc. | Method of arranging exposed areas including a limited number of test element group (TEG) regions on a semiconductor wafer |
US6620557B1 (en) * | 2000-01-26 | 2003-09-16 | Mitsubishi Denki Kabushiki Kaisha | Photo-mask, photo-mask pair, semiconductor device and method of manufacturing a semiconductor device |
US6881597B2 (en) * | 2001-01-22 | 2005-04-19 | Renesas Technology Corp. | Method of manufacturing a semiconductor device to provide a plurality of test element groups (TEGs) in a scribe region |
US6881579B2 (en) * | 2001-07-30 | 2005-04-19 | Agilent Technologies, Inc. | Sample processing apparatus and methods |
US20030126582A1 (en) * | 2001-12-27 | 2003-07-03 | Sachiko Kobayashi | Pattern correction method and manufacturing method of semiconductor device |
US20030230810A1 (en) * | 2002-06-12 | 2003-12-18 | Nec Electronics Corporation | Semiconductor device including evaluation elements |
US7176486B2 (en) * | 2003-12-25 | 2007-02-13 | Rohm Co., Ltd. | Structure of test element group wiring and semiconductor substrate |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20100201395A1 (en) * | 2009-02-06 | 2010-08-12 | Nec Electronics Corporation | Semiconductor device and defect analysis method for semiconductor device |
US8395403B2 (en) | 2009-02-06 | 2013-03-12 | Renesas Electronics Corporation | Semiconductor device and defect analysis method for a semiconductor device |
US20140332977A1 (en) * | 2013-05-13 | 2014-11-13 | SK Hynix Inc. | Semiconductor device |
US9054104B2 (en) * | 2013-05-13 | 2015-06-09 | SK Hynix Inc. | Semiconductor device |
Also Published As
Publication number | Publication date |
---|---|
US7176486B2 (en) | 2007-02-13 |
US20050139826A1 (en) | 2005-06-30 |
TW200527488A (en) | 2005-08-16 |
TWI352372B (en) | 2011-11-11 |
JP2005191249A (en) | 2005-07-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20060131578A1 (en) | Structure of semiconductor substrate including test element group wiring | |
US7486097B2 (en) | Proximity sensitive defect monitor | |
JP4177043B2 (en) | Flare measuring mask, mask manufacturing method, method of setting flare influence area on wafer, and mask manufacturing method for correcting flare | |
US20080225254A1 (en) | Photomask, photomask superimposition correcting method, and manufacturing method of semiconductor device | |
US7642101B2 (en) | Semiconductor device having in-chip critical dimension and focus patterns | |
US6251745B1 (en) | Two-dimensional scaling method for determining the overlay error and overlay process window for integrated circuits | |
KR100513171B1 (en) | Method and apparatus for quantifying proximity effect by measuring device performance | |
US7800106B2 (en) | Test structure for OPC-related shorts between lines in a semiconductor device | |
US20050017746A1 (en) | Resistance defect assessment device, resistance defect assessment method, and method for manufacturing resistance defect assessment device | |
JP2008066381A (en) | Semiconductor device and method for manufacturing the same | |
US20080070414A1 (en) | Method for designing mask and method for manufacturing semiconductor device employing thereof | |
US20040036495A1 (en) | Electromigration test structure for detecting the reliability of wiring | |
US20110291285A1 (en) | Semiconductor Device Comprising a Die Seal with Graded Pattern Density | |
US6294397B1 (en) | Drop-in test structure and abbreviated integrated circuit process flow for characterizing production integrated circuit process flow, topography, and equipment | |
Flack et al. | One micron redistribution for fan-out wafer level packaging | |
US20070241329A1 (en) | Semiconductor integrated circuit and method for manufacturing same, and mask | |
US9087879B2 (en) | Method of making semiconductor device with distinct multiple-patterned conductive tracks on a same level | |
CN106371284B (en) | Figure light shield contact hole defect inspection method | |
US8598704B2 (en) | Semiconductor device | |
US20060109464A1 (en) | Method for detecting alignment accuracy | |
JP3248580B2 (en) | Registration accuracy measurement mark and registration accuracy measurement method | |
JP3779307B2 (en) | Resistance failure evaluation device, resistance failure evaluation method, and resistance failure evaluation device manufacturing method | |
US20080242104A1 (en) | Semiconductor device, method of manufacturing thereof and mask for dividing exposure | |
JP2005303089A (en) | Semiconductor device | |
US20070249157A1 (en) | Semiconductor device and method for manufacturing same |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |