US20060005902A1 - Method for production of thin metal-containing layers having low electrical resistance - Google Patents
Method for production of thin metal-containing layers having low electrical resistance Download PDFInfo
- Publication number
- US20060005902A1 US20060005902A1 US10/512,016 US51201605A US2006005902A1 US 20060005902 A1 US20060005902 A1 US 20060005902A1 US 51201605 A US51201605 A US 51201605A US 2006005902 A1 US2006005902 A1 US 2006005902A1
- Authority
- US
- United States
- Prior art keywords
- metal
- layer
- grain size
- thermal region
- carried out
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76838—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the conductors
- H01L21/76886—Modifying permanently or temporarily the pattern or the conductivity of conductive members, e.g. formation of alloys, reduction of contact resistances
Definitions
- the present invention relates to a method for fabricating thin metal-containing layers having low electrical resistance and, in particular, to thin copper (Cu) interconnects for use in semiconductor components.
- aluminum layers have been deposited and patterned in respective wiring planes for the realization of interconnects, in which case, in principle, an Al layer has been deposited up to a predetermined thickness and then patterned by means of conventional photolithographic and associated etching methods.
- FIGS. 1 a and 1 b the damascene technology illustrated in FIGS. 1 a and 1 b , for example, has been developed.
- FIGS. 1 a and 1 b show simplified sectional representations for illustrating essential fabrication steps of a conventional damascene method of this type for forming thin metal-containing layers.
- a dielectric layer 2 is situated on a carrier substrate 1 , which represents for example an integrated semiconductor circuit in a semiconductor substrate with overlying element layers, a trench for an interconnect that is to be formed later being formed in the said dielectric layer.
- a diffusion barrier layer 3 (liner) and a seed layer 4 are formed both at the surface and in the trench of the dielectric layer 2 .
- the layer sequence remaining above the trench is removed and a further diffusion barrier layer 6 is formed as a so-called cap layer.
- CMP method chemical mechanical polishing
- FIG. 2 shows a simplified plan view of a differently patterned interconnect in accordance with a further prior art, as is disclosed for example in the literature reference Q. T. Jiang et al., Proceedings of 2001 IICT Conference, pages 227 to 229.
- the structure-dependent recrystallization represented in FIG. 2 was established junction by junction, a metal-containing layer having different grain sizes 5 A and 5 B being formed in finely patterned regions having, for example, a structure width w 1 in contrast to coarsely patterned regions having a structure width w 2 .
- the finely patterned regions having a width w 1 have a significantly larger resistance than the coarsely patterned regions 5 B with their large grain sizes.
- the invention is based on the object of providing a method for fabricating thin metal-containing layers having low electrical resistance which can be realized simply and cost-effectively. Furthermore, the invention is based on the object of fabricating thin metal-containing layers having improved electromigration properties.
- metal-containing starting layer having a first grain size on a carrier material and the subsequent production and movement of a locally delimited thermal region in the metal-containing starting layer in such a way that a recrystallization of the metal-containing starting layer is carried out for the purpose of producing a metal-containing layer having a second grain size, which is enlarged with respect to the first grain size, metal-containing layers having an improved conductivity and improved electromigration properties are obtained.
- interconnects are formed in a primary direction and/or in a secondary direction, which is essentially perpendicular to the primary direction, and the movement of the thermal region is carried out essentially in the said primary direction and/or secondary direction or at an angle of 45 degrees to the primary and secondary direction.
- the interconnects that are usually arranged orthogonally with respect to one another in a semiconductor circuit can be recrystallized in their respective directions of propagation, thus resulting in enlarged grain sizes and, consequently, reduced conduction resistances and improved electromigration properties.
- the locally delimited thermal region is preferably produced by means of a fanned-out laser beam, a hot gas, a multiplicity of heating lamps and/or a heating wire, which are lead at a predetermined speed over the metal-containing starting layer.
- a fanned-out laser beam a hot gas
- a multiplicity of heating lamps and/or a heating wire which are lead at a predetermined speed over the metal-containing starting layer.
- a recrystallization of the metal-containing starting layer can be carried out particularly effectively and rapidly.
- the locally delimited thermal region may be formed for example in strip-type or point-type fashion.
- the metal-containing starting layer may have a metal alloy or a doped metal with an impurity proportion of less than 5%, in which case, during the thermal treatment, the impurity proportions or dopants can outdiffuse to the surface and produce a self-passivating surface layer. In this way, additional passivation steps can be obviated particularly in the fabrication of interconnects by means of a damascene technology.
- a temperature of the locally delimited thermal region lies in a range of from 150 degrees Celsius to 450 degrees Celsius, as a result of which the electrical properties of so-called low-k dielectrics, in particular, are not adversely affected.
- the use of diffusion barrier layers and seed layers makes it possible to bring about an improved crystallization process for the metal-containing starting layer and to reliably prevent an undesirable diffusion of substances that impair the electrical properties of the semiconductor circuit.
- FIGS. 1 a and 1 b show simplified sectional views for illustrating essential fabrication steps in a conventional damascene method
- FIG. 2 shows a simplified plan view for illustrating structurally governed recrystallization properties in accordance with the prior art
- FIG. 3 shows a simplified plan view for illustrating a fabrication method in accordance with a first exemplary embodiment
- FIG. 4 shows a simplified plan view for illustrating a fabrication method in accordance with a second exemplary embodiment
- FIG. 5 shows a simplified plan view for illustrating a fabrication method in accordance with a third exemplary embodiment.
- the invention is described below using a Cu layer as metal-containing layer, other metal-containing layers and, in particular, Al, Ag, Pt and/or Au also being able to be used in the same way.
- Alternative materials of this type for realizing metallization layers are increasingly gaining in importance, in particular in semiconductor technology, since they enable an improved conductivity and, consequently, increased clock rates and also a reduced power consumption.
- the method according to the invention now shows how usable thin metal-containing layers having low electrical resistance and improved electromigration properties can be fabricated in a simple manner even for very small feature sizes of less than 0.2 micrometer.
- FIG. 3 shows a simplified plan view of patterned metal-containing layers or interconnects 5 for illustrating an essential method step in the fabrication of thin metal-containing layers in accordance with a first exemplary embodiment.
- the patterned metal-containing layers 5 have been fabricated for example by means of the damascene technology illustrated in FIGS. 1 a and 1 b , identical reference symbols denoting identical or corresponding elements or layers and a repeated description being dispensed with below. Accordingly, by means of a conventional damascene technology of this type, a diffusion barrier layer 3 , a seed layer 4 and a metal-containing starting layer 5 A, having a first grain size, may be formed in a dielectric layer 2 or in trenches formed therein, the plan view illustrated in FIG. 3 resulting after a CMP method.
- a fanned-out laser beam for example, for producing a locally delimited thermal region W sweeps slowly along a primary direction x of the interconnects or metal-containing layers 5 and heats the latter to a local temperature within a range of from approximately 150 degrees Celsius to 450 degrees Celsius.
- the movement (e.g. 1 cm/second) of the temperature front thus produced along the interconnect 5 enables a recrystallization of the small and randomly distributed copper grains from a first grain size 5 A to an enlarged second grain size 5 C. More precisely, a tendency towards the production of grains that are lengthened in the direction of movement or in the direction of the interconnects 5 results in this case.
- the temperature should not exceed 450 degrees Celsius since a multiplicity of so-called low-k dielectrics, which surround the Cu interconnects 5 , for example, do not withstand such temperatures and, moreover, lower temperatures reduce the probability of so-called Cu hillock formation. Furthermore, in the case of such a temperature range, an undesirable outdiffusion of dopants in the semiconductor material and thus an impairment of the electrical properties of semiconductor elements can be reliably prevented.
- This process is preferably carried out in a protective gas atmosphere comprising N 2 , Ar, He or in a vacuum, thereby reducing or preventing an oxidation of the metal-containing layer, for example.
- the seed layer 4 used in the present exemplary embodiment comprises a Cu seed layer, for example, as a result of which the metal-containing Cu initial layer 5 A can be formed particularly effectively and simply.
- Methods for forming the said metal-containing initial layer 5 A are conventional PVD or CVD methods, for example, but an electrodeposition or electrochemical deposition method (ECD) may preferably be used.
- the seed layer 4 is used as a growth electrode for the metal-containing initial layer 5 A with its first grain size.
- the metal-containing initial layer 5 A As an alternative to the above described copper or the further materials, such as Al, Ag, Pt or Au, for example, for the metal-containing initial layer 5 A, it is also possible to use alloys or so called doped metals as the metal-containing initial layer 5 A, thereby resulting, as required, in improved electrical properties or a simplified fabrication.
- Doped metals of this type are, for example, AlCu with 0.5% Cu, AlSiCu with 1% Si and 0.5% Cu, CuTi, CuIn, CuSn, CuMg, CuAl, CuZr, etc., the dopant concentration essentially being less than 5%.
- the locally delimited thermal region W may also be produced by means of a hot gas such as e.g. Ar, N 2 or He, which flows out through a correspondingly shaped nozzle, a heating wire or a multiplicity of heating lamps arranged in an array.
- a hot gas such as e.g. Ar, N 2 or He
- the movement of the locally delimited thermal region W which is carried out in the arrow direction is set in a manner dependent on the supplied quantity of energy in such a way as to result in each case in an optimum recrystallization of the metal-containing initial layer 5 A having the first grain size to form the metal-containing layer 5 C having a second grain size, which is enlarged or lengthened with respect to the first grain size.
- FIG. 4 shows a simplified plan view of a patterned metal-containing layer 5 for illustrating a fabrication method in accordance with a second exemplary embodiment, identical reference symbols designating elements or layers identical or corresponding to those in FIGS. 1 and 3 and a repeated description being dispensed with below.
- the metal-containing initial layers 5 A with their first grain size are not formed exclusively in a primary direction x, but rather also in a secondary direction y, which is essentially perpendicular to the primary direction x, as they are customarily arranged as interconnects in semiconductor circuits.
- the locally delimited thermal region W can now be moved firstly in the primary direction x and subsequently in the secondary direction y, as a result of which the recrystallization according to the invention to form the enlarged or lengthened second grain sizes in the metal-containing layer 5 C is established in the associated interconnect regions.
- metal-containing initial layers which is based, in particular, on the damascene technology
- metal-containing initial layers which is based, in particular, on the damascene technology
- alternatively patterned or non-patterned metal-containing initial layers in this way with regard to their conductivity and electromigration properties.
- FIG. 5 shows a simplified plan view for illustrating an essential fabrication step in accordance with a third exemplary embodiment of this type, identical reference symbols designating identical or corresponding elements or layers and a repeated description being dispensed with below.
- a whole area metal-containing initial layer or metallization 5 having a first grain size 5 A which, in contrast to the above-described strip-type locally delimited thermal region W, is now treated with a point-type or circular locally delimited thermal region W.
- This locally delimited thermal region W is now moved, in accordance with FIG. 5 , on a volute line once again in such a way as to result in a recrystallization of the metal-containing starting layer 5 A for the purpose of producing the metal-containing layer 5 C having the second grain size that is enlarged with respect to the first grain size.
- the invention has been described above on the basis of a dual damascene Cu layer as metal-containing initial layer, but it is not restricted thereto and encompasses alternative metal-containing materials and alternative patterning methods in the same way.
- the present invention is not restricted to a carrier substrate which comprises a semiconductor circuit, but rather can be formed in the same way on arbitrary other carrier materials on which a very thin electrically conductive layer having low electrical resistance is intended to be formed.
- the above-described thermal treatment also need not be applied to an uncovered metal-containing initial layer, rather it is also possible for one or more protective layers to lie above or below the metal-containing initial layer to be recrystallized. Accordingly, in particular, the cap layer 6 and intermetal dielectrics (not illustrated) may already be formed before the thermal treatment.
- thermal treatment can also be carried out before the Cu CMP step in accordance with FIG. 1 a , or else in any desired combination, i.e. before/after the Cu CMP step or after cap layer 6 and further intermetal dielectrics.
Abstract
The invention relates to a method for fabricating thin metal-containing layers (5C) having low electrical resistance, firstly a metal-containing starting layer (5A) having a first grain size being formed on a carrier material (2). Afterwards, a locally delimited thermal region (W) is produced and moved in the metal-containing starting layer (5A) in such a way that a recrystallization of the metal-containing starting layer (5A) is carried out for the purpose of producing the metal-containing layer (5C) having a second grain size, which is enlarged with respect to the first grain size. A metal-containing layer having improved electrical properties is obtained in this way.
Description
- The present invention relates to a method for fabricating thin metal-containing layers having low electrical resistance and, in particular, to thin copper (Cu) interconnects for use in semiconductor components.
- Hitherto, in the fabrication of integrated semiconductor circuits, preferably aluminum layers have been deposited and patterned in respective wiring planes for the realization of interconnects, in which case, in principle, an Al layer has been deposited up to a predetermined thickness and then patterned by means of conventional photolithographic and associated etching methods.
- Increasingly, however, alternative materials are being employed in particular for use in metallization layers of this type in order to comply with the increasing integration density. By virtue of the use of copper, for example, for wiring planes of this type, on account of the significantly lower resistances compared with aluminum, it has been possible to develop integrated circuits which operate at significantly higher speeds and with a lower power consumption. What is disadvantageous, however, in the use of alternative materials of this type, in particular when using copper, is the relatively poor manageability which results from deposition and/or etching problems, for example.
- In order to eliminate problems of this type, the damascene technology illustrated in
FIGS. 1 a and 1 b, for example, has been developed. -
FIGS. 1 a and 1 b show simplified sectional representations for illustrating essential fabrication steps of a conventional damascene method of this type for forming thin metal-containing layers. - In accordance with
FIG. 1 a, adielectric layer 2 is situated on acarrier substrate 1, which represents for example an integrated semiconductor circuit in a semiconductor substrate with overlying element layers, a trench for an interconnect that is to be formed later being formed in the said dielectric layer. In subsequent steps, a diffusion barrier layer 3 (liner) and aseed layer 4, enabling or simplifying growth of aCu layer 5, are formed both at the surface and in the trench of thedielectric layer 2. - In accordance with
FIG. 1 b, afterwards, for example by means of a CMP method (chemical mechanical polishing), the layer sequence remaining above the trench is removed and a furtherdiffusion barrier layer 6 is formed as a so-called cap layer. - In this way, it is possible to fabricate even very finely patterned interconnects with materials that are difficult to manage. What is disadvantageous in this case, however, in particular with feature sizes of less than 0.2 micrometer, is a significant impairment of the electrical conductivity on account of grain size problems within the metal-containing
layer 5. -
FIG. 2 shows a simplified plan view of a differently patterned interconnect in accordance with a further prior art, as is disclosed for example in the literature reference Q. T. Jiang et al., Proceedings of 2001 IICT Conference, pages 227 to 229. In accordance with this document, the structure-dependent recrystallization represented inFIG. 2 was established junction by junction, a metal-containing layer havingdifferent grain sizes regions 5B with their large grain sizes. What is disadvantageous in this case, however, is that, in the finely patterned regions, even at a higher annealing temperature and with a lengthened annealing time, it is not possible to produce the same large grain sizes as in the coarsely patterned regions since the maximum grain size is essentially limited by the geometry of the structures to be filled. - Therefore, the invention is based on the object of providing a method for fabricating thin metal-containing layers having low electrical resistance which can be realized simply and cost-effectively. Furthermore, the invention is based on the object of fabricating thin metal-containing layers having improved electromigration properties.
- According to the invention, this object is achieved by means of the measures of the embodiments described herein.
- In particular by virtue of the formation of a metal-containing starting layer having a first grain size on a carrier material and the subsequent production and movement of a locally delimited thermal region in the metal-containing starting layer in such a way that a recrystallization of the metal-containing starting layer is carried out for the purpose of producing a metal-containing layer having a second grain size, which is enlarged with respect to the first grain size, metal-containing layers having an improved conductivity and improved electromigration properties are obtained.
- Preferably, interconnects are formed in a primary direction and/or in a secondary direction, which is essentially perpendicular to the primary direction, and the movement of the thermal region is carried out essentially in the said primary direction and/or secondary direction or at an angle of 45 degrees to the primary and secondary direction. In this way, the interconnects that are usually arranged orthogonally with respect to one another in a semiconductor circuit can be recrystallized in their respective directions of propagation, thus resulting in enlarged grain sizes and, consequently, reduced conduction resistances and improved electromigration properties. Particularly when the thermal region is moved over the metal-containing starting layer in a manner carried out at an angle of 45 degrees, it is possible to realize a recrystallization particularly simply, rapidly and thus cost-effectively for an entire semiconductor module or semiconductor wafer. Such a process in which the thermal region sweeps over the metal-containing layer to be recrystallized can also be carried out a number of times in this case, thus yielding improved recrystallization results and hence improved electrical properties and also electromigration properties.
- The locally delimited thermal region is preferably produced by means of a fanned-out laser beam, a hot gas, a multiplicity of heating lamps and/or a heating wire, which are lead at a predetermined speed over the metal-containing starting layer. In the case of such production of the thermal region, which can also take place in a protective gas atmosphere, for example, a recrystallization of the metal-containing starting layer can be carried out particularly effectively and rapidly. In this case, the locally delimited thermal region may be formed for example in strip-type or point-type fashion.
- The metal-containing starting layer may have a metal alloy or a doped metal with an impurity proportion of less than 5%, in which case, during the thermal treatment, the impurity proportions or dopants can outdiffuse to the surface and produce a self-passivating surface layer. In this way, additional passivation steps can be obviated particularly in the fabrication of interconnects by means of a damascene technology.
- In particular when the method is used for forming semiconductor circuits, a temperature of the locally delimited thermal region lies in a range of from 150 degrees Celsius to 450 degrees Celsius, as a result of which the electrical properties of so-called low-k dielectrics, in particular, are not adversely affected. Furthermore, the use of diffusion barrier layers and seed layers makes it possible to bring about an improved crystallization process for the metal-containing starting layer and to reliably prevent an undesirable diffusion of substances that impair the electrical properties of the semiconductor circuit.
- The invention is described in more detail below using exemplary embodiments with reference to the drawing.
- In the figures:
-
FIGS. 1 a and 1 b show simplified sectional views for illustrating essential fabrication steps in a conventional damascene method; -
FIG. 2 shows a simplified plan view for illustrating structurally governed recrystallization properties in accordance with the prior art; -
FIG. 3 shows a simplified plan view for illustrating a fabrication method in accordance with a first exemplary embodiment; -
FIG. 4 shows a simplified plan view for illustrating a fabrication method in accordance with a second exemplary embodiment; and -
FIG. 5 shows a simplified plan view for illustrating a fabrication method in accordance with a third exemplary embodiment. - The invention is described below using a Cu layer as metal-containing layer, other metal-containing layers and, in particular, Al, Ag, Pt and/or Au also being able to be used in the same way. Alternative materials of this type for realizing metallization layers are increasingly gaining in importance, in particular in semiconductor technology, since they enable an improved conductivity and, consequently, increased clock rates and also a reduced power consumption.
- However, the problems described in the introduction arise particularly in the case of very small feature sizes of less than 0.1 micrometer (with regard to their thickness or height), a significant increase in resistance commencing in particular on account of the very small grain sizes in the electrically conductive material. Furthermore, such small grain sizes lead to an intensified, but undesirable, electromigration in the direction of the respective interconnects. The advantages of new or alternative wiring materials of this type may be reduced in this way.
- The method according to the invention now shows how usable thin metal-containing layers having low electrical resistance and improved electromigration properties can be fabricated in a simple manner even for very small feature sizes of less than 0.2 micrometer.
-
FIG. 3 shows a simplified plan view of patterned metal-containing layers orinterconnects 5 for illustrating an essential method step in the fabrication of thin metal-containing layers in accordance with a first exemplary embodiment. - The patterned metal-containing
layers 5 have been fabricated for example by means of the damascene technology illustrated inFIGS. 1 a and 1 b, identical reference symbols denoting identical or corresponding elements or layers and a repeated description being dispensed with below. Accordingly, by means of a conventional damascene technology of this type, adiffusion barrier layer 3, aseed layer 4 and a metal-containingstarting layer 5A, having a first grain size, may be formed in adielectric layer 2 or in trenches formed therein, the plan view illustrated inFIG. 3 resulting after a CMP method. - After such a realization of very narrow (e.g. less than 0.1 micrometer) dual
damascene Cu interconnects 5, a fanned-out laser beam, for example, for producing a locally delimited thermal region W sweeps slowly along a primary direction x of the interconnects or metal-containinglayers 5 and heats the latter to a local temperature within a range of from approximately 150 degrees Celsius to 450 degrees Celsius. The movement (e.g. 1 cm/second) of the temperature front thus produced along theinterconnect 5 enables a recrystallization of the small and randomly distributed copper grains from afirst grain size 5A to an enlargedsecond grain size 5C. More precisely, a tendency towards the production of grains that are lengthened in the direction of movement or in the direction of theinterconnects 5 results in this case. - On account of the lengthening of the Cu grains along the
interconnects 5, a significantly reduced grain size scattering (grain boundary scattering) results for the electric current or the corresponding free charge carriers. At the same time, this brings about a significantly reduced resistance, which in turn leads to a higher conductivity and improved electromigration properties. In semiconductor circuits, in particular, the power consumption can be reduced and the clock rates can be increased in this way. - During the laser scanning or while the locally delimited thermal region W sweeps over the metal-containing
starting layer 5A with its first grain size, the temperature should not exceed 450 degrees Celsius since a multiplicity of so-called low-k dielectrics, which surround theCu interconnects 5, for example, do not withstand such temperatures and, moreover, lower temperatures reduce the probability of so-called Cu hillock formation. Furthermore, in the case of such a temperature range, an undesirable outdiffusion of dopants in the semiconductor material and thus an impairment of the electrical properties of semiconductor elements can be reliably prevented. - This process is preferably carried out in a protective gas atmosphere comprising N2, Ar, He or in a vacuum, thereby reducing or preventing an oxidation of the metal-containing layer, for example.
- The
seed layer 4 used in the present exemplary embodiment comprises a Cu seed layer, for example, as a result of which the metal-containing Cuinitial layer 5A can be formed particularly effectively and simply. Methods for forming the said metal-containinginitial layer 5A are conventional PVD or CVD methods, for example, but an electrodeposition or electrochemical deposition method (ECD) may preferably be used. In this case, theseed layer 4 is used as a growth electrode for the metal-containinginitial layer 5A with its first grain size. - As an alternative to the above described copper or the further materials, such as Al, Ag, Pt or Au, for example, for the metal-containing
initial layer 5A, it is also possible to use alloys or so called doped metals as the metal-containinginitial layer 5A, thereby resulting, as required, in improved electrical properties or a simplified fabrication. Doped metals of this type are, for example, AlCu with 0.5% Cu, AlSiCu with 1% Si and 0.5% Cu, CuTi, CuIn, CuSn, CuMg, CuAl, CuZr, etc., the dopant concentration essentially being less than 5%. - Particularly when using such metal alloys or doped metals with an impurity proportion of less than 5%, later passivation steps can be obviated, thereby resulting in a simplification and saving of costs. More precisely, when using such metal alloys or doped metals for the metal-containing
initial layer 5A, during the thermal treatment by means of the locally delimited thermal region W, dopants or impurity proportions are outdiffused to the surface, thereby producing a self-passivation surface layer. In this case, it is possible to omit a deposition of thecap layer 6 illustrated inFIG. 1 b, for example, and usually comprising SiN, SiC, BlOK, etc. - As an alternative to the above described laser heat source for producing a fanned out laser beam, the locally delimited thermal region W may also be produced by means of a hot gas such as e.g. Ar, N2 or He, which flows out through a correspondingly shaped nozzle, a heating wire or a multiplicity of heating lamps arranged in an array. The simplest and most cost-effective solution can thus be realized depending on the standard process implemented.
- In this case, the movement of the locally delimited thermal region W which is carried out in the arrow direction is set in a manner dependent on the supplied quantity of energy in such a way as to result in each case in an optimum recrystallization of the metal-containing
initial layer 5A having the first grain size to form the metal-containinglayer 5C having a second grain size, which is enlarged or lengthened with respect to the first grain size. -
FIG. 4 shows a simplified plan view of a patterned metal-containinglayer 5 for illustrating a fabrication method in accordance with a second exemplary embodiment, identical reference symbols designating elements or layers identical or corresponding to those inFIGS. 1 and 3 and a repeated description being dispensed with below. - In accordance with
FIG. 4 , the metal-containinginitial layers 5A with their first grain size are not formed exclusively in a primary direction x, but rather also in a secondary direction y, which is essentially perpendicular to the primary direction x, as they are customarily arranged as interconnects in semiconductor circuits. - In accordance with an embodiment that is not illustrated, the locally delimited thermal region W can now be moved firstly in the primary direction x and subsequently in the secondary direction y, as a result of which the recrystallization according to the invention to form the enlarged or lengthened second grain sizes in the metal-containing
layer 5C is established in the associated interconnect regions. - In accordance with
FIG. 4 , however, in order to realize this recrystallization more rapidly and more effectively, it is also possible to carry out a scanning process which is carried out at an angle of 45 degrees to the primary and secondary direction x and y, the interconnect regions simultaneously being recrystallized in the primary direction x and also in the secondary direction y and being converted into the lengthened or enlarged crystal sizes of the metal-containinglayer 5C. Accordingly, the movement of the locally delimited thermal region W can be moved not only in the primary direction x or the secondary direction y, but also in a direction which is at an angle (of preferably 45 degrees) thereto, thereby resulting in a particularly effective recrystallization of, in particular, semiconductor wafers. Moreover, it is also possible to effect repeated sweeping-over in the different directions, as a result of which, in some instances, a recrystallization quality can be improved or a more extensive enlargement of the grain sizes can be achieved. - Consequently, very thin, closely adjacent interconnects having a width of less than 0.2 micrometer can be significantly improved with regard to their conductivity and electromigration properties.
- However, in addition to the improvement of metal-containing initial layers which is based, in particular, on the damascene technology, it is also possible to improve alternatively patterned or non-patterned metal-containing initial layers in this way with regard to their conductivity and electromigration properties.
-
FIG. 5 shows a simplified plan view for illustrating an essential fabrication step in accordance with a third exemplary embodiment of this type, identical reference symbols designating identical or corresponding elements or layers and a repeated description being dispensed with below. - In accordance with
FIG. 5 , there is situated on a carrier material a whole area metal-containing initial layer ormetallization 5 having afirst grain size 5A, which, in contrast to the above-described strip-type locally delimited thermal region W, is now treated with a point-type or circular locally delimited thermal region W. This locally delimited thermal region W is now moved, in accordance withFIG. 5 , on a volute line once again in such a way as to result in a recrystallization of the metal-containingstarting layer 5A for the purpose of producing the metal-containinglayer 5C having the second grain size that is enlarged with respect to the first grain size. In this way, even whole-area metal-containinginitial layers 5 can be improved with regard to their conductivity and electromigration properties, as a result of which it is possible to form not only improved metallization planes for semiconductor circuits but also metal-containing layers having improved electrical properties for other areas of application. - The invention has been described above on the basis of a dual damascene Cu layer as metal-containing initial layer, but it is not restricted thereto and encompasses alternative metal-containing materials and alternative patterning methods in the same way.
- In the same way, the present invention is not restricted to a carrier substrate which comprises a semiconductor circuit, but rather can be formed in the same way on arbitrary other carrier materials on which a very thin electrically conductive layer having low electrical resistance is intended to be formed.
- Moreover, the above-described thermal treatment also need not be applied to an uncovered metal-containing initial layer, rather it is also possible for one or more protective layers to lie above or below the metal-containing initial layer to be recrystallized. Accordingly, in particular, the
cap layer 6 and intermetal dielectrics (not illustrated) may already be formed before the thermal treatment. - Furthermore, the above-described thermal treatment can also be carried out before the Cu CMP step in accordance with
FIG. 1 a, or else in any desired combination, i.e. before/after the Cu CMP step or aftercap layer 6 and further intermetal dielectrics.
Claims (10)
1. Method for fabricating thin metal-containing layers having low electrical resistance, having the following steps:
a) formation of a metal-containing starting layer (5A) having a first grain size on a carrier material (1, 2, 3, 4); and
b) production and movement of a locally delimited thermal region (W) in the metal-containing starting layer (5A) in such a way that a recrystallization of the metal-containing starting layer (5A) is carried out for the purpose of producing a metal-containing layer (5C) having a second grain size, which is enlarged with respect to the first grain size.
2. Method according to Patent claim 1 ,
characterized in that, in step a), interconnects (5) are formed in a primary direction (x) and/or in a secondary direction (y), which is essentially perpendicular to the primary direction; and
in step b), the movement of the thermal region (W) is carried out essentially in the primary direction (x) and/or in the secondary direction (y) or at an angle of 45 degrees to the primary and secondary direction (x, y).
3. Method according to Patent claim 1 or 2 ,
characterized in that step b) is carried out repeatedly.
4. Method according to one of Patent claims 1 to 3 ,
characterized in that, in step b), the locally delimited thermal region (W) is produced by means of a fanned-out laser beam, a hot gas, a multiplicity of heating lamps and/or a heating wire.
5. Method according to one of Patent claims 1 to 4 ,
characterized in that the locally delimited thermal region (W) is formed in strip-type or point-type fashion.
6. Method according to one of Patent claims 1 to 5 ,
characterized in that, in step a), a metal alloy or a doped metal with an impurity proportion of less than 5% is formed as the metal-containing starting layer (5A).
7. Method according to one of Patent claims 1 to 6 ,
characterized in that the carrier material has a diffusion barrier layer (3) and/or a seed layer (4).
8. Method according to one of Patent claims 1 to 7 ,
characterized in that, in step a), a damascene method is carried out.
9. Method according to one of Patent claims 1 to 8 ,
characterized in that the locally delimited thermal region (W) has a temperature of 150 degrees Celsius to 450 degrees Celsius.
10. Method according to one of Patent claims 1 to 9 ,
characterized in that the recrystallization is carried out in a protective gas atmosphere.
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE10217876.3 | 2002-04-22 | ||
DE10217876A DE10217876A1 (en) | 2002-04-22 | 2002-04-22 | Process for the production of thin metal-containing layers with low electrical resistance |
PCT/DE2003/001205 WO2003090257A2 (en) | 2002-04-22 | 2003-04-10 | Method for the production of thin metal-containing layers having low electrical resistance |
Publications (1)
Publication Number | Publication Date |
---|---|
US20060005902A1 true US20060005902A1 (en) | 2006-01-12 |
Family
ID=28798664
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/512,016 Abandoned US20060005902A1 (en) | 2002-04-22 | 2003-04-10 | Method for production of thin metal-containing layers having low electrical resistance |
Country Status (7)
Country | Link |
---|---|
US (1) | US20060005902A1 (en) |
EP (1) | EP1497859B1 (en) |
JP (1) | JP3950854B2 (en) |
CN (1) | CN100367487C (en) |
DE (2) | DE10217876A1 (en) |
TW (1) | TWI237345B (en) |
WO (1) | WO2003090257A2 (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060246721A1 (en) * | 2005-04-29 | 2006-11-02 | Axel Preusse | Technique for forming interconnect structures with reduced electro and stress migration and/or resistivity |
US20160225051A1 (en) * | 2012-11-08 | 2016-08-04 | Uber Technologies, Inc. | Providing on-demand services through use of portable computing devices |
US20170229021A1 (en) * | 2012-12-31 | 2017-08-10 | Telvent Dtn Llc | Dynamic aircraft threat controller manager apparatuses, methods and systems |
US20180089784A1 (en) * | 2016-09-26 | 2018-03-29 | Uber Technologies, Inc. | Network system to determine accelerators for selection of a service |
US10872869B2 (en) | 2018-08-20 | 2020-12-22 | Samsung Electronics Co., Ltd. | Semiconductor devices and methods of manufacturing the same |
Families Citing this family (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE102005020061B4 (en) * | 2005-03-31 | 2016-12-01 | Globalfoundries Inc. | Technique for making interconnect structures with reduced electrical and stress migration and / or lower resistance |
WO2006105320A1 (en) * | 2005-03-31 | 2006-10-05 | Advanced Micro Devices, Inc. | Heat treatment for forming interconnect structures with reduced electro and stress migration and/or resistivity |
US7335611B2 (en) * | 2005-08-08 | 2008-02-26 | Applied Materials, Inc. | Copper conductor annealing process employing high speed optical annealing with a low temperature-deposited optical absorber layer |
KR100881716B1 (en) | 2007-07-02 | 2009-02-06 | 주식회사 하이닉스반도체 | Method for fabricating tungsten line with reduced sheet resistance tungsten layer and method for fabricating gate of semiconductor device using the same |
JP5326386B2 (en) * | 2008-07-10 | 2013-10-30 | 富士通株式会社 | Semiconductor device and manufacturing method thereof |
JP5762545B2 (en) * | 2010-09-28 | 2015-08-12 | エンパイア テクノロジー ディベロップメント エルエルシー | Graphene growth substrate with orientation recrystallization |
JP6163714B2 (en) * | 2012-08-27 | 2017-07-19 | 富士通株式会社 | Semiconductor device manufacturing method and semiconductor device |
CN110265406A (en) * | 2019-06-06 | 2019-09-20 | 深圳市华星光电技术有限公司 | Array substrate and production method |
Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3585088A (en) * | 1968-10-18 | 1971-06-15 | Ibm | Methods of producing single crystals on supporting substrates |
US4059461A (en) * | 1975-12-10 | 1977-11-22 | Massachusetts Institute Of Technology | Method for improving the crystallinity of semiconductor films by laser beam scanning and the products thereof |
US4214918A (en) * | 1978-10-12 | 1980-07-29 | Stanford University | Method of forming polycrystalline semiconductor interconnections, resistors and contacts by applying radiation beam |
US4309225A (en) * | 1979-09-13 | 1982-01-05 | Massachusetts Institute Of Technology | Method of crystallizing amorphous material with a moving energy beam |
US4758533A (en) * | 1987-09-22 | 1988-07-19 | Xmr Inc. | Laser planarization of nonrefractory metal during integrated circuit fabrication |
US5290731A (en) * | 1991-03-07 | 1994-03-01 | Sony Corporation | Aluminum metallization method |
US5405804A (en) * | 1993-01-22 | 1995-04-11 | Kabushiki Kaisha Toshiba | Method of manufacturing a semiconductor device by laser annealing a metal layer through an insulator |
US5882958A (en) * | 1997-09-03 | 1999-03-16 | Wanlass; Frank M. | Damascene method for source drain definition of silicon on insulator MOS transistors |
US6242808B1 (en) * | 1998-04-09 | 2001-06-05 | Fujitsu Limited | Semiconductor device with copper wiring and semiconductor device manufacturing method |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN1004245B (en) * | 1984-10-29 | 1989-05-17 | 株式会社半导体能源研究所 | Electronic device manufacturing method |
JPH0793258B2 (en) * | 1985-12-04 | 1995-10-09 | 富士通株式会社 | Recrystallization method for conductor film |
US4976809A (en) * | 1989-12-18 | 1990-12-11 | North American Philips Corp, Signetics Division | Method of forming an aluminum conductor with highly oriented grain structure |
JPH04271125A (en) * | 1991-01-30 | 1992-09-28 | Mitsubishi Electric Corp | Semiconductor device and its manufacture |
TW281786B (en) * | 1993-05-26 | 1996-07-21 | Handotai Energy Kenkyusho Kk | |
JP3517802B2 (en) * | 1995-09-01 | 2004-04-12 | 富士通株式会社 | Method of forming buried conductive layer |
JPH11214387A (en) * | 1998-01-22 | 1999-08-06 | Matsushita Electron Corp | Semiconductor device and manufacture of the same |
US6297154B1 (en) * | 1998-08-28 | 2001-10-02 | Agere System Guardian Corp. | Process for semiconductor device fabrication having copper interconnects |
-
2002
- 2002-04-22 DE DE10217876A patent/DE10217876A1/en not_active Ceased
-
2003
- 2003-04-09 TW TW092108174A patent/TWI237345B/en not_active IP Right Cessation
- 2003-04-10 WO PCT/DE2003/001205 patent/WO2003090257A2/en active Application Filing
- 2003-04-10 JP JP2003586916A patent/JP3950854B2/en not_active Expired - Fee Related
- 2003-04-10 CN CNB038089823A patent/CN100367487C/en not_active Expired - Fee Related
- 2003-04-10 DE DE50313093T patent/DE50313093D1/en not_active Expired - Lifetime
- 2003-04-10 EP EP03722271A patent/EP1497859B1/en not_active Expired - Fee Related
- 2003-04-10 US US10/512,016 patent/US20060005902A1/en not_active Abandoned
Patent Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3585088A (en) * | 1968-10-18 | 1971-06-15 | Ibm | Methods of producing single crystals on supporting substrates |
US4059461A (en) * | 1975-12-10 | 1977-11-22 | Massachusetts Institute Of Technology | Method for improving the crystallinity of semiconductor films by laser beam scanning and the products thereof |
US4214918A (en) * | 1978-10-12 | 1980-07-29 | Stanford University | Method of forming polycrystalline semiconductor interconnections, resistors and contacts by applying radiation beam |
US4309225A (en) * | 1979-09-13 | 1982-01-05 | Massachusetts Institute Of Technology | Method of crystallizing amorphous material with a moving energy beam |
US4758533A (en) * | 1987-09-22 | 1988-07-19 | Xmr Inc. | Laser planarization of nonrefractory metal during integrated circuit fabrication |
US5290731A (en) * | 1991-03-07 | 1994-03-01 | Sony Corporation | Aluminum metallization method |
US5405804A (en) * | 1993-01-22 | 1995-04-11 | Kabushiki Kaisha Toshiba | Method of manufacturing a semiconductor device by laser annealing a metal layer through an insulator |
US5882958A (en) * | 1997-09-03 | 1999-03-16 | Wanlass; Frank M. | Damascene method for source drain definition of silicon on insulator MOS transistors |
US6242808B1 (en) * | 1998-04-09 | 2001-06-05 | Fujitsu Limited | Semiconductor device with copper wiring and semiconductor device manufacturing method |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060246721A1 (en) * | 2005-04-29 | 2006-11-02 | Axel Preusse | Technique for forming interconnect structures with reduced electro and stress migration and/or resistivity |
US7375031B2 (en) * | 2005-04-29 | 2008-05-20 | Advanced Micro Devices, Inc. | Technique for forming interconnect structures with reduced electro and stress migration and/or resistivity |
US20160225051A1 (en) * | 2012-11-08 | 2016-08-04 | Uber Technologies, Inc. | Providing on-demand services through use of portable computing devices |
US20170229021A1 (en) * | 2012-12-31 | 2017-08-10 | Telvent Dtn Llc | Dynamic aircraft threat controller manager apparatuses, methods and systems |
US20180089784A1 (en) * | 2016-09-26 | 2018-03-29 | Uber Technologies, Inc. | Network system to determine accelerators for selection of a service |
US10872869B2 (en) | 2018-08-20 | 2020-12-22 | Samsung Electronics Co., Ltd. | Semiconductor devices and methods of manufacturing the same |
Also Published As
Publication number | Publication date |
---|---|
TWI237345B (en) | 2005-08-01 |
DE50313093D1 (en) | 2010-10-28 |
CN1647264A (en) | 2005-07-27 |
JP3950854B2 (en) | 2007-08-01 |
WO2003090257A3 (en) | 2004-01-15 |
EP1497859B1 (en) | 2010-09-15 |
JP2005532675A (en) | 2005-10-27 |
DE10217876A1 (en) | 2003-11-06 |
EP1497859A2 (en) | 2005-01-19 |
WO2003090257A2 (en) | 2003-10-30 |
TW200306644A (en) | 2003-11-16 |
CN100367487C (en) | 2008-02-06 |
WO2003090257B1 (en) | 2004-03-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US20220115505A1 (en) | Copper-filled trench contact for transistor performance improvement | |
US6800933B1 (en) | Integrated circuit cooling device | |
US7557424B2 (en) | Reversible electric fuse and antifuse structures for semiconductor devices | |
US7842600B2 (en) | Methods of forming interlayer dielectrics having air gaps | |
US7205223B2 (en) | Method of forming an interconnect structure for a semiconductor device | |
US6506668B1 (en) | Utilization of annealing enhanced or repaired seed layer to improve copper interconnect reliability | |
US7514352B2 (en) | Method of manufacturing a semiconductor device having an interconnect structure that increases in impurity concentration as width increases | |
US20060005902A1 (en) | Method for production of thin metal-containing layers having low electrical resistance | |
KR19990083124A (en) | Copper interconnection structure incorporating a metal seed layer | |
US10811353B2 (en) | Sub-ground rule e-Fuse structure | |
US20170278795A1 (en) | Advanced e-fuse structure with controlled microstructure | |
US7166894B2 (en) | Schottky power diode with SiCOI substrate and process for making such diode | |
US7737029B2 (en) | Methods of forming metal interconnect structures on semiconductor substrates using oxygen-removing plasmas and interconnect structures formed thereby | |
US10008446B2 (en) | Advanced E-fuse structure with enhanced electromigration fuse element | |
US6774035B2 (en) | Thermal processing of metal alloys for an improved CMP process in integrated circuit fabrication | |
US10121740B2 (en) | Advanced e-Fuse structure with hybrid metal controlled microstructure | |
US7026244B2 (en) | Low resistance and reliable copper interconnects by variable doping | |
US6756303B1 (en) | Diffusion barrier and method for its production | |
US20050224980A1 (en) | Interconnect adapted for reduced electron scattering | |
EP0419763A1 (en) | A stable interconnection metallization for VLSI devices including copper | |
US20230077760A1 (en) | Top via interconnects without barrier metal between via and above line | |
US20050064705A1 (en) | Method for producing thin metal-containing layers having a low electrical resistance | |
KR20110020484A (en) | Method for fabricating metal interconnction of semiconductor device | |
JPS5975660A (en) | Manufacture of semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: INFINEON TECHNOLOGIES AG, GERMANY Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:BARTH, HANS-JOACHIM;TEWS, HELMUT;REEL/FRAME:016415/0497 Effective date: 20050613 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- AFTER EXAMINER'S ANSWER OR BOARD OF APPEALS DECISION |