US20050012158A1 - Locos trench isolation structure - Google Patents

Locos trench isolation structure Download PDF

Info

Publication number
US20050012158A1
US20050012158A1 US10/899,609 US89960904A US2005012158A1 US 20050012158 A1 US20050012158 A1 US 20050012158A1 US 89960904 A US89960904 A US 89960904A US 2005012158 A1 US2005012158 A1 US 2005012158A1
Authority
US
United States
Prior art keywords
semiconductor substrate
top surface
trench
field oxide
microtrench
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/899,609
Inventor
Fernando Gonzalez
Mike Violette
Nanseng Jeng
Aftab Ahmad
Klaus Schuegraf
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Micron Technology Inc
Original Assignee
Micron Technology Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Micron Technology Inc filed Critical Micron Technology Inc
Priority to US10/899,609 priority Critical patent/US20050012158A1/en
Publication of US20050012158A1 publication Critical patent/US20050012158A1/en
Priority to US11/452,574 priority patent/US20060231902A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/76202Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/70Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
    • H01L21/71Manufacture of specific parts of devices defined in group H01L21/70
    • H01L21/76Making of isolation regions between components
    • H01L21/762Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
    • H01L21/76202Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO
    • H01L21/76221Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using a local oxidation of silicon, e.g. LOCOS, SWAMI, SILO with a plurality of successive local oxidation steps
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10TECHNICAL SUBJECTS COVERED BY FORMER USPC
    • Y10STECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y10S148/00Metal treatment
    • Y10S148/05Etch and refill

Definitions

  • the present invention relates to the formation of semiconductor devices.
  • the present invention relates to the formation of isolation trench structures for semiconductor devices.
  • the present invention relates to an inventive method for the formation of an inventive isolation microtrench at the edge of a field oxide region of a semiconductor device.
  • a substrate refers to one or more semiconductor layers or structures which includes active or operable portions of semiconductor devices.
  • semiconductor substrate is defined to mean any construction comprising semiconductive material, including but not limited to bulk semiconductive material such as a semiconductive wafer, either alone or in assemblies comprising other materials thereon, and semiconductive material layers, either alone or in assemblies comprising other materials.
  • substrate refers to any supporting structure including but not limited to the semiconductor substrates described above.
  • substrate assembly is intended herein to mean a semiconductor substrate having one or more layers or structures formed thereon.
  • the substrate assembly may be, by way of example and not by way of limitation, a semiconductor substrate such as, N-well or P-well doped silicon having a gate oxide layer over an active area of the semiconductor substrate, a field oxide layer adjacent to the gate oxide layer, and a microtrench positioned between the gate oxide layer and the field oxide layer.
  • the process of miniaturization entails shrinking the size of individual semiconductor devices to make room for more semiconductor devices on a given unit area.
  • problems of proper isolation between semiconductor devices arise.
  • isolation structures must also be reduced in size. Attempts to isolate semiconductor devices from each other are currently limited to photolithographic limits of about 0.35 microns for isolation structure widths.
  • an isolation trench on a semiconductor wafer by photolithography for example, the photoresist mask through which the isolation trench is etched generally utilizes a beam of light, such as ultraviolet (UV) light, to transfer a pattern through an imaging lens from a photolithographic template to a photoresist coating which has been applied to the structural layer being patterned.
  • the pattern of the photolithographic template includes opaque and transparent regions with selected shapes that match corresponding openings and intact portions intended to be formed into the photoresist coating.
  • the photolithographic template is conventionally designed by computer assisted drafting and is of a much larger size than the semiconductor wafer on which the photoresist coating is located.
  • Light is shone through the photolithographic template and is focused on the photoresist coating in a manner that reduces the pattern of the photolithographic template to the size of the photolithographic coating and that develops the portions of the photoresist coating that are unmasked and are intended to remain. The undeveloped portions are thereafter easily removed.
  • the resolution with which a pattern can be transferred to the photoresist coating from the photolithographic template is currently limited in commercial applications to widths of about 0.35 microns or greater.
  • the dimensions of the openings and intact regions of the photoresist mask, and consequently the dimensions of the shaped structures that are formed with the use of the photoresist mask are correspondingly limited.
  • Photolithographic resolution limits are thus a barrier to further miniaturization of integrated circuits. Accordingly, a need exists for an improved method of forming isolation trenches that have a size that is reduced from what can be formed with conventional photolithography.
  • Another problem that arises in isolation trench formation under current photolithographic limits is that with the limitations of trench widths, specific defects arise at the upper comers of the active areas.
  • One such defect is called a Kooi corner defect.
  • Removal of a Kooi defect requires growing a sacrificial oxide (SAC) and then subsequently removing it before a gate oxide can be grown over an active area.
  • SAC growth can destructively remove substantially all semiconductive material, such as silicon, down to or near the bottom of the trench that has just been fabricated, thereby neutralizing the effect of trench formation. It would be an advancement in the art to find a method to avoid this defect.
  • At the field edge of a LOCOS in silicon there is a stress-induced defect upon growth of the LOCOS.
  • the oxide thickness is thinner in a small space and thicker in a large space.
  • a microtrench that avoids both the Kooi defect and the problems associated with growing a LOCOS would therefore be an advancement in the art.
  • isolation trench formation that avoids the problems of the prior art such as alignment, photolithographic limitations, isolation trench filling that causes stress upon the active areas, and SAC processing that substantially neutralizes the effect of the isolation trench that is formed.
  • an isolation trench is formed in a semiconductor structure.
  • a semiconductor structure consists of a semiconductor substrate, a pad oxide layer, a nitride layer, and a mask that has been used to pattern the nitride layer.
  • the pad oxide layer is enlarged by local oxidation of silicon (LOCOS) to form a field oxide.
  • LOC local oxidation of silicon
  • An etchback is then carried out. The etchback causes a thin portion of the field oxide to recede such that a portion of the semiconductor substrate is exposed.
  • the exposed portion has a lateral dimension that is less than currently achievable dimensions using photolithography.
  • the inventive method etches through the exposed portion of the semiconductor substrate to form a microtrench.
  • the microtrench forms between the field oxide and the nitride layer.
  • the microtrench is next filled by oxide or nitride.
  • the field oxide is enlarged.
  • the enlarged field oxide encroaches downwardly into the semiconductor substrate, however, encroachment by the enlarged field oxide laterally into active areas is substantially resisted by the presence of the filled microtrench.
  • formation of the microtrench is carried out as set forth above, but the nitride layer is removed immediately following microtrench formation.
  • the pad oxide layer is stripped and a new oxide layer is regrown that substantially covers all exposed surfaces of the active areas of the semiconductor substrate. This means that the regrown oxide layer will encroach into all exposed surfaces of active areas that includes the microtrench.
  • microtrench formation is carried out by pattering the nitride layer and then by performing an etch upon the pad oxide layer.
  • Etching of the pad oxide layer is carried out as the pad oxide layer etches substantially uniformly at regions distant from the patterned nitride layer.
  • the etchant concentrates itself against the nitride layer where the nitride layer touches the pad oxide layer such that pad oxide layer etching is accelerated at the interface with the nitride layer. Because of accelerated etching at this location, a breach in the pad oxide layer forms before etching of the pad oxide layer has generally removed all of the pad oxide layer. Control of the inventive etching method allows for the width of the breach to be narrower than an area otherwise achievable by photolithography according to present photolithographic techniques.
  • a microtrench is etched through the breach into the semiconductor substrate.
  • a cover layer for example a nitride film, is formed both within the microtrench and upon the nitride layer.
  • a nitride spacer etch is then carried out to remove substantially all of the cover layer except for those portions that are within the microtrench and upon the side walls of nitride layer, thus forming a nitride isolation microtrench. Formation of a field oxide follows and encroachment of oxide into areas protected by the nitride isolation microtrench is resisted.
  • FIG. 1 is an elevational cross-section view of a semiconductor structure that comprises a semiconductor substrate, a pad oxide layer, a patterned nitride layer, and a mask.
  • FIG. 2 is an elevational cross-section view of the semiconductor structure depicted in FIG. 1 after further processing, wherein a field oxide has been grown upon exposed portions of the pad oxide layer, thereby substantially enlarging the thickness of the pad oxide layer at regions most distant from the nitride layer, and also thereby leaving a thin portion immediately touching the laterally exposed surface of the nitride layer.
  • FIG. 3 is an elevational cross-section view of the semiconductor structure depicted in FIG. 2 after further processing, wherein a selective etch of the field oxide has caused the thin portion of the field oxide to retract away from the laterally exposed surface of the nitride layer, thereby exposing a portion of the semiconductor substrate that has an exposed width that is smaller than an exposed width that would be accomplishable by current photolithographic techniques.
  • FIG. 4 illustrates an elevational cross-section view of the semiconductor structure depicted in FIG. 3 after further processing, wherein a microtrench has been etched into the semiconductor substrate and wherein the etch is self-aligned between the nitride layer and the field oxide at a width dimension that is smaller than that achievable by current photolithographic techniques.
  • FIG. 5 is an elevational cross-section view of the semiconductor structure depicted in FIG. 4 after further processing, wherein the microtrench has been filled with a cover layer comprising either a layer of oxide or nitride that is deposited by chemical vapor deposition (CVD), or a thermally grown layer of oxide or nitride, and in which a second etch has removed all of the cover layer except for those portions filling the microtrench and forming a spacer upon the nitride layer.
  • CVD chemical vapor deposition
  • FIG. 6 is an elevational cross-section view of the semiconductor structure depicted in FIG. 5 after further processing, wherein the field oxide has been enlarged after a LOCOS process and in which a cap oxide has been formed upon the upper surface of the nitride layer.
  • FIG. 7 is an elevational cross-section view of the semiconductor structure depicted in FIGS. 5 or 6 after further processing, wherein the cap oxide layer, the nitride layer, the pad oxide layer, and some of the portions of the nitride spacer have been removed by various steps, and wherein a gate oxide layer has been grown upon active areas of the semiconductor substrate thus forming a semiconductor structure with a nitride or oxide-filled microtrench.
  • FIG. 8 is an elevational cross-section view of the semiconductor structure depicted in FIG. 4 after further processing in an alternative embodiment of the present invention, wherein the nitride layer and optionally the pad oxide layer have been removed prior to filling of the microtrench.
  • FIG. 9 illustrates an elevational cross-section of the semiconductor structure depicted in FIG. 8 after further processing, wherein the microtrench has been filled with an oxide layer that may comprise a sacrificial oxide layer or a deposited oxide layer, or wherein the microtrench has been filled with a nitride layer that may comprise a sacrificial nitride layer or a deposited nitride layer.
  • FIG. 10 illustrates an elevational cross-section of the semiconductor structure depicted in FIG. 8 after further processing, wherein the optional sacrificial layer has been removed and a gate oxide layer has been grown upon the active area of the semiconductor substrate, thus forming isolation microtrench-isolated active areas with a gate oxide thereupon.
  • FIG. 11 illustrates an elevational cross-section of the semiconductor structure depicted in FIG. 1 after optional further processing, wherein a pad oxide layer etch that causes intensified etching effects against and next to the nitride layer has created a breach within the pad oxide layer at a width dimension smaller than that achievable by current photolithographic techniques.
  • FIG. 12 illustrates an elevational cross-section of the semiconductor structure depicted in FIG. 11 after further processing, wherein a microtrench has been etched into the semiconductor substrate and wherein the etch is self-aligned between the nitride layer and the edge of the unbreached portion of the pad oxide layer at a width dimension that is smaller than that achievable by current photolithographic techniques.
  • FIG. 13 is an elevational cross-section view of the semiconductor structure depicted in FIG. 12 after further processing, wherein the microtrench has been filled with a cover layer of either a CVD oxide or a nitride, or wherein the microtrench has been filled with a thermally grown oxide or nitride, and in which a second etch has removed all of the cover layer except for those portions filling the microtrench and forming a spacer upon the nitride layer.
  • FIG. 14 is an elevational cross-section view of the semiconductor structure depicted in FIG. 13 after further processing, wherein the field oxide has been enlarged after a LOCOS process.
  • FIG. 15 is an elevational cross-section view of the semiconductor structure depicted in FIG. 11 after further processing, wherein a microtrench that is shallower than that depicted in FIG. 12 has been etched and filled according the methods of the present invention.
  • FIG. 16 is an elevational cross-section view of the semiconductor structure depicted in FIG. 15 after further processing, wherein material has been removed from the microtrenches and replaced with another material of a composition different from that of the first material that previously filled the microtrenches.
  • the present invention relates to formation of isolation microtrenches in a width range that is smaller than that achievable by photolithographic techniques. This technology is particularly useful in fabricating from 64 meg to 4 gig DRAM devices.
  • a semiconductor structure 10 is shown as having a semiconductor substrate 12 , which is by way of non-limiting example an N-doped silicon material.
  • a pad oxide layer 14 on semiconductor substrate 12 acts as a stress reduction barrier.
  • a nitride layer 16 on pad oxide layer 14 has at least one lateral surface 20 thereon, and a mask 18 is also shown as having been used to pattern nitride layer 16 .
  • Nitride layer 16 also acts as an oxidation barrier for the portion of semiconductor substrate 12 over which it is disposed.
  • Pad oxide layer 14 is formed of an oxide in the thickness range of from about 30 ⁇ to about 300 ⁇ , preferably in the range of from about 60 ⁇ to about 250 ⁇ , more preferably in the range of from about 90 ⁇ to about 200 ⁇ , and most preferably in the range of less than 200 ⁇ .
  • Formation of an isolation microtrench by the inventive method is further illustrated in FIG. 2 , wherein pad oxide layer 14 has been enlarged by local oxidation of silicon (LOCOS) to form a first field oxide 22 .
  • First field oxide 22 comprises a thin portion 24 adjacent to and touching lateral surface 20 of nitride layer 16 , and a thick portion 26 that is generally at a location equidistant between neighboring patterned nitride layers 16 .
  • first field oxide 22 Following formation of first field oxide 22 , an etchback is carried out to expose a portion of semiconductor substrate 12 .
  • Etchback of first field oxide 22 illustrated in FIG. 3 , causes a retraction of thin portion 24 of first field oxide 22 to form an exposed substrate area 28 .
  • Retraction of thin portion 24 of first field oxide 22 can be controlled by the inventive method to achieve exposed substrate area 28 that has a lateral dimension L that is less than currently achievable dimensions using photolithography.
  • exposed substrate area 28 has a lateral dimension L that in a range from about 50 ⁇ to about 10,000 ⁇ . As such, semiconductor structure 10 is ready for an isolation microtrench etch.
  • FIG. 4 illustrates the results of an isolation microtrench etch according to the inventive method, wherein further processing of semiconductor structure 10 illustrated in FIG. 3 has been accomplished.
  • a microtrench 30 has formed between first field oxide 22 and nitride layer 16 .
  • An etch recipe for the isolation microtrench etch is selective to both first field oxide 22 and nitride layer 16 , thereby virtually etching only microtrench 30 and leaving first field oxide 22 and nitride layer 16 unetched.
  • a width dimension for a microtrench that is smaller than 50 ⁇ is achievable, but process limitations such as getting an oxide to fill into the narrow dimension of less than 50 ⁇ become difficult. Additionally, microtrenches having a width that is the diameter of large atoms may cause electricity to travel from the active area, through some dielectric materials that fill the microtrench, and into other regions of the semiconductor structure.
  • microtrench 30 it is an option of the inventive method to implant doping materials into the bottom of microtrench 30 to form a doped trench bottom 32 .
  • implantation in this manner may be done, for example, when microtrench 30 is relatively shallow compared to the ultimate thickness of the field oxides that are situated on opposite sides of active areas of semiconductor structure 10 .
  • the microtrench obtained by the inventive method overcomes the problems of the prior art of creating detrimental amounts of stress upon the semiconductive material of the active area, such as silicon.
  • the inventive microtrench and its method of making result in combined width and depth dimensions that are substantially less than that of prior art trench.
  • the inventive microtrench applies substantially no detrimental amount of stress upon the semiconductive material of the active area.
  • the inventive method can be used to form a microtrench having a width in a range from about 100 ⁇ to about 1,000 ⁇ and a depth in a range from about 0.1 microns to about 0.25 microns, where the microtrench is situated in between neighboring nitride layers 16 separated by about 0.3 microns. For such a microtrench, there will be substantially no detrimental stress.
  • a simple dimensional analysis of microtrench aspect ratio (trench depth divided by trench width) compared to the aspect ratio of the active area (active area height divided by active area width) will assist the fabricator in determining what microtrench width is limiting to prevent detrimental amounts of stress upon the semiconductive material of the active area. It is noted that this simple ratio causes both trench depth and active area height to be cancelled because they are the same.
  • a simple ratio of trench aspect ratio to active area aspect ratio comprises merely dividing one width by the other, for example dividing trench width by active area width. In the present invention it is considered to be a dimensional analysis guide for structures that avoid destructive stresses caused by trenches.
  • a microtrench in a structure with a 0.3 micron distance between two adjacent nitride layers, can be formed in an N-well region of a semiconductor substrate that has a width in a range from about 100 ⁇ to about 1,000 ⁇ , and a depth from about 0.1 microns to about 1 micron.
  • microtrench 30 has been filled.
  • Filling can be accomplished by deposition of a dielectric material within microtrench 30 .
  • a filled microtrench 34 has a nitride spacer 36 thereover in contact with lateral surfaces 20 of nitride layer 16 .
  • the accomplishment of filled microtrench 34 according to the depiction in FIG. 5 is done, by way of non-limiting example, by chemical vapor deposition (CVD) of an oxide material such as from tetraethyl ortho silicate (TEOS), followed by an anisotropic etch to remove substantially all CVD oxide upon first field oxide 22 and upon the upper surface 38 of nitride layer 16 .
  • CVD chemical vapor deposition
  • TEOS tetraethyl ortho silicate
  • the method of the present invention can be performed in an AME P5000 CVD chamber (available from Applied Materials Co., Santa Clara, Calif.).
  • a TEOS (tetraethoxysilane) based silicon dioxide film is formed within microtrench 30 by standard CVD processes in the CVD chamber.
  • standard CVD processes may include plasma enhanced CVD (PECVD), low pressure CVD (LPCVD), and thermal CVD (THCVD).
  • PECVD plasma enhanced CVD
  • LPCVD low pressure CVD
  • THCVD thermal CVD
  • the TEOS-based silicon dioxide film is formed by reacting TEOS and ozone in the CVD chamber, such as under the following conditions: 3900 sccm oxygen with 5% by weight ozone and 1500 sccm Helium saturated with TEOS (40° C.
  • TEOS temperature at 30 Torr and 400° C.
  • TEOS may be deposited in a vacuum process that may have a chamber pressure in a range from about 1,000 to 3,000 milliTorr.
  • a high density plasma oxide deposition may be done.
  • filled microtrench 34 may be a simple oxide or nitride growth to be grown selectively within microtrench 30 , whereby growth is chosen chemically to selectively grow upon the exposed surfaces of semiconductor substrate 12 within microtrench 30 .
  • first field oxide 22 is further grown to form a second field oxide 42 that comprises a thicker field oxide layer than first field oxide 22 .
  • Second field oxide 42 encroaches downwardly into semiconductor substrate 12 , however, encroachment of oxide into a semiconductor substrate active area 44 is substantially resisted by virtue of the presence of filled microtrench 34 .
  • FIG. 7 illustrates further processing of semiconductor structure 10 according to the inventive method, wherein a nitride etchback has removed nitride layer 16 .
  • the portions of filled microtrench 34 and spacer 36 may be partially removed or entirely removed as illustrated from left to right on opposite sides of dashed line D respectively in FIG. 7 .
  • filled microtrench 34 and spacer 36 are an oxide such as silicon dioxide
  • the etch recipe that removes substantially all of spacer 36 will also remove some of the exposed surface of second field oxide 42 as illustrated on the right side of dashed line D.
  • a sacrificial oxide (SAC) layer into active area 44 and then to strip it, for example, using a 100:1 HF:deionized water strip.
  • SAC sacrificial oxide
  • a simple strip of pad oxide layer 14 may be carried out.
  • a gate oxide layer 46 seen in FIG. 7 is grown.
  • formation of a SAC layer may be carried out simultaneously with formation of filled microtrench 34 , whereby a single oxidation is carried out, such as a thermal oxidation, followed by a strip of the SAC layer, optionally leaving the oxide in microtrench 30 , and finally the formation of gate oxide layer 46 .
  • microtrench 30 formation of microtrench 30 is carried out as illustrated in FIGS. 1-4 , however, following formation of microtrench 30 , nitride layer 16 is removed, for example by stripping. Stripping of nitride layer 16 is illustrated, as accomplished, in FIG. 8 .
  • pad oxide layer 14 is also stripped, as seen on the right side of dashed line D of FIG. 8 , and a new oxide layer 48 seen in FIG. 9 is regrown that substantially covers all exposed surfaces of active area 44 including within microtrench 30 .
  • nitride layer 16 is removed but pad oxide layer 14 is not.
  • new oxide layer 48 will encroach into active area 44 approximately up to one-half the thickness of new oxide layer 48 as it forms upon an upper surface 56 of active area 44 .
  • New oxide layer 48 may then be optionally removed by an etchback that is selective to active area 44 and semiconductor substrate 12 , and this etchback may be carried out to remove substantially only those portions of new oxide layer 48 that lie upon upper surface 56 , and not those portions that lie within microtrench 30 .
  • an etchback step may be carried out that removes substantially all of new oxide layer 48 , both those portions that lie upon the upper surface of second field oxide 42 and within microtrench 30 .
  • a nitride cover layer 58 is grown, deposited, or otherwise formed within microtrench 30 as a final isolation microtrench structure 34 . Further thermal processing of semiconductor structure 10 may then be carried out, for example, to form second field oxide 42 , and encroachment into active area 44 will be substantially resisted by the nitride material in microtrench 30 .
  • microtrench formation is carried out by forming nitride layer 16 with mask 18 and then by performing an etch upon pad oxide layer 14 .
  • the structure depicted in FIG. 1 is a proper starting point for this embodiment of the present invention.
  • Etching of pad oxide layer 14 is carried out according to the illustration depicted in FIG. 11 .
  • Etching of pad oxide layer 14 is carried out substantially uniformly at regions distant from lateral surface 20 of nitride layer 16 .
  • the etchant is preferably selective to nitride layer 16 and does not substantially etch nitride layer 16 , but rather concentrates the etch against lateral surface 20 of nitride layer 16 at the intersection with pad oxide layer 14 such that etching is accelerated at this location. Because of accelerated etching at this location, a breach having a width L forms in pad oxide layer 14 so as to form exposed substrate area 28 . Preferably, the breach will be formed before pad oxide layer 14 is substantially penetrated. Width L has a width in a range from about 50 ⁇ to about 10,000 ⁇ , preferably from about 100 ⁇ to about 2,000 ⁇ , and most preferably from about 500 ⁇ to about 1,000 ⁇ .
  • Control of the inventive etching method allows for the surface area of exposed substrate area 28 to be narrower than an exposed surface area otherwise achievable by conventional photolithography.
  • the etch technique of this embodiment allows for an etch recipe that is selective to both pad oxide layer 14 and nitride layer 16 . Although these are the only two surfaces that are initially exposed, once the breach is formed, accelerated etching occurs in silicon substrate 12 to form microtrench 30 .
  • a similar width L will be the width of microtrench 30 .
  • the foregoing etch can be precisely controlled by known principles of etching to form a breach of a desired aperture or width in pad oxide layer 14 .
  • the mean free path of etchant molecules between collisions is inversely proportional to the pressure.
  • the path distance between collisions is substantially less than the mean free path for the etchant molecules against nitride layer 16 that collide downwardly and toward pad oxide layer 14 and that strike against nitride layer 16 at a height above pad oxide layer 14 because etching in a rebound region of these etching molecules will be substantially intensified.
  • a breach of a desired aperture or width in pad oxide layer 14 can thus be formed by controlling temperature and pressure during the etch thereof.
  • a preferred alternative of this embodiment comprises exchanging the etch recipe from that which was employed to etch exposed surface area 28 to an etch recipe that is highly selective to pad oxide layer 14 and nitride layer 16 .
  • etching with a changed etch recipe will form a microtrench 30 , as seen in FIG. 12 , that is confined to the size of the breach that is entirely within exposed substrate area 28 as illustrated in FIG. 11 .
  • mask 18 is removed by conventional stripping.
  • thermal removal of mask 18 can be carried out simultaneously with the forming of filled microtrench 34 .
  • thermal processing effectively drives off mask 18 by causing the components of mask 18 to volatilize, while the enhanced temperatures and the presence of oxygen used for thermal mask removal cause oxidation within microtrench 30 .
  • removal of mask 18 is followed by oxidation that also forms an oxide cap 50 upon nitride layer 16 as analogously illustrated in FIG. 6 .
  • microtrench 30 is filled by the formation of a nitride layer (not shown) which is followed by an anisotropic spacer etch to form filled microtrench 34 and spacer 36 as seen in FIG. 7 .
  • a subsequent oxidation of semiconductor structure 10 allows for growth of pad oxide layer 14 into a field oxide region, such as first field oxide 22 seen in FIG. 14 .
  • Encroachment, however, of oxide into active area 44 is substantially resisted by virtue of formation of nitride cover layer 58 that form filled microtrench 34 .
  • first field oxide 22 encroaches substantially no deeper into semiconductor substrate 12 than the bottom of microtrench 30
  • formation of first field oxide 22 can be carried out without any substantial encroachment into active area 44 , as illustrated in FIG. 15 .
  • a dry etch decap may be carried out to remove any oxide, any nitride, or the like that may have formed upon upper surface 38 of nitride layer 16 as seen in FIG. 5 .
  • a wet nitride etch is carried out to substantially remove all exposed nitride upon semiconductor structure 10 , which includes the nitride in microtrench 30 and nitride layer 16 .
  • the wet nitride etch recipe is highly selective to first field oxide 22 and to pad oxide layer 14 .
  • an oxide may be grown in the stead of filled microtrench 34 to form a field oxide spacer 54 seen in FIG. 16 that substantially fills microtrench 30 and coats first field oxide 22 as it converts into second field oxide 42 .
  • field oxide spacer 54 Following formation of field oxide spacer 54 , a sacrificial oxide layer formation and removal technique may be carried out to remove pad oxide layer 14 , or a simple etchback may be carried out that removes incidental portions of second field oxide 42 and field oxide spacer 54 . Following these optional processes, gate oxide layer 46 may be formed to cover active area 44 .
  • a composite filled microtrench 34 and nitride spacer 36 may be fabricated, whether it be a self-aligned microtrench formed between an edge of first field oxide layer 22 and nitride layer 16 , or between pad oxide layer 14 and nitride layer 16 .
  • the inventive method may be practiced by forming a first cover layer comprising an oxide in microtrench 30 and upon nitride layer 16 , followed by an etch, for example a wet isotropic etch, that removes all of the oxide cover layer except for those portions within microtrench 30 .
  • a second cover layer comprising a nitride film is formed upon both nitride layer 16 and first field oxide 22 .
  • a second etch by way of non-limiting example an anisotropic etch, removes portions of the second cover layer to leave nitride spacer 36 above filled microtrench 34 and upon nitride layer 16 .
  • a composite nitride spacer 36 and filled microtrench 34 The purpose of forming a composite nitride spacer 36 and filled microtrench 34 is to achieve an easily formed isolation material in microtrench 30 , such as a thermal oxide that forms filled microtrench 34 , followed by a nitride cap comprising nitride spacer 36 as the material above filled microtrench 34 .
  • a nitride cap comprising nitride spacer 36 as the material above filled microtrench 34 .
  • Oxidide material through filled microtrench 34 which in this technique is an oxide, is substantially resisted by the nitride cap which is nitride spacer 36 above filled microtrench 34 .
  • etching may be carried out to either partially or to totally remove nitride spacer 36 following thermal processing.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Element Separation (AREA)

Abstract

A semiconductor structure pad oxide layer is enlarged by local oxidation of silicon to form a field oxide. An etchback causes the thinnest portions of the field oxide to recede such that a portion of the semiconductor substrate is exposed. An etch through the exposed portion of the semiconductor substrate forms a microtrench between the field oxide and the nitride layer with a lateral dimension that is less than that currently achievable by conventional photolithography. The microtrench is then filled by oxide or nitride growth or by deposition of a dielectric material. In another embodiment, formation of the microtrench is carried out as set forth above, but the nitride layer is removed immediately following trench formation. Alternatively, the pad oxide layer is stripped and a new oxide layer is regrown that substantially covers all exposed surfaces of active areas of the semiconductor substrate. The regrown oxide layer will encroach into all exposed surfaces of active areas and will grow also in the microtrench. Alternatively, the pad oxide layer is etched substantially uniformly at regions distant from nitride layer, whereas the etchant concentrates the etch against the nitride layer such that etching is accelerated at this location. Because of accelerated etching at this location, a breach in the pad oxide layer forms before etching of the pad oxide layer has been generally penetrated. The breach has a width of sub-photolithographic limits preparatory to formation of a microtrench thereunder.

Description

  • This application is a divisional of U.S. patent application Ser. No. 09/369,579, filed on Aug. 6, 1999, which is a divisional of U.S. patent application Ser. No. 08/916,475, filed on Aug. 22, 1997, now U.S. Pat. No. 6,090,685, all of which are incorporated herein by reference.
  • BACKGROUND OF THE INVENTION
  • 1. The Field of the Invention
  • The present invention relates to the formation of semiconductor devices. In particular, the present invention relates to the formation of isolation trench structures for semiconductor devices. More particularly, the present invention relates to an inventive method for the formation of an inventive isolation microtrench at the edge of a field oxide region of a semiconductor device.
  • 2. The Relevant Technology
  • In the microelectronics industry, a substrate refers to one or more semiconductor layers or structures which includes active or operable portions of semiconductor devices. In the context of this document, the term “semiconductor substrate” is defined to mean any construction comprising semiconductive material, including but not limited to bulk semiconductive material such as a semiconductive wafer, either alone or in assemblies comprising other materials thereon, and semiconductive material layers, either alone or in assemblies comprising other materials. The term substrate refers to any supporting structure including but not limited to the semiconductor substrates described above.
  • The term “substrate assembly” is intended herein to mean a semiconductor substrate having one or more layers or structures formed thereon. As such, the substrate assembly may be, by way of example and not by way of limitation, a semiconductor substrate such as, N-well or P-well doped silicon having a gate oxide layer over an active area of the semiconductor substrate, a field oxide layer adjacent to the gate oxide layer, and a microtrench positioned between the gate oxide layer and the field oxide layer.
  • In the microelectronics industry, the process of miniaturization entails shrinking the size of individual semiconductor devices to make room for more semiconductor devices on a given unit area. With miniaturization, problems of proper isolation between semiconductor devices arise. When miniaturization demands the shrinking of individual devices, isolation structures must also be reduced in size. Attempts to isolate semiconductor devices from each other are currently limited to photolithographic limits of about 0.35 microns for isolation structure widths.
  • To form, an isolation trench on a semiconductor wafer by photolithography, for example, the photoresist mask through which the isolation trench is etched generally utilizes a beam of light, such as ultraviolet (UV) light, to transfer a pattern through an imaging lens from a photolithographic template to a photoresist coating which has been applied to the structural layer being patterned. The pattern of the photolithographic template includes opaque and transparent regions with selected shapes that match corresponding openings and intact portions intended to be formed into the photoresist coating. The photolithographic template is conventionally designed by computer assisted drafting and is of a much larger size than the semiconductor wafer on which the photoresist coating is located. Light is shone through the photolithographic template and is focused on the photoresist coating in a manner that reduces the pattern of the photolithographic template to the size of the photolithographic coating and that develops the portions of the photoresist coating that are unmasked and are intended to remain. The undeveloped portions are thereafter easily removed.
  • The resolution with which a pattern can be transferred to the photoresist coating from the photolithographic template is currently limited in commercial applications to widths of about 0.35 microns or greater. In turn, the dimensions of the openings and intact regions of the photoresist mask, and consequently the dimensions of the shaped structures that are formed with the use of the photoresist mask, are correspondingly limited. Photolithographic resolution limits are thus a barrier to further miniaturization of integrated circuits. Accordingly, a need exists for an improved method of forming isolation trenches that have a size that is reduced from what can be formed with conventional photolithography.
  • The photolithography limit and accompanying problems of alignment and contamination are hindrances upon the ever-increasing pressure in the industry to miniaturize. Other problems that occur in isolation trench formation are, with trenches that are deep and wide in comparison to the size of the individual device that the trench is isolating, dielectric material such as thermal silicon dioxide that fills the trench tends to encroach upon the active area that the trench is supposed to isolate. Another problem is that wide and deep trenches tend to put a detrimental amount of stress upon the silicon of the active area that leads to defects such as delamination, fracture, and device failure.
  • Another problem that arises in isolation trench formation under current photolithographic limits is that with the limitations of trench widths, specific defects arise at the upper comers of the active areas. One such defect is called a Kooi corner defect. Removal of a Kooi defect requires growing a sacrificial oxide (SAC) and then subsequently removing it before a gate oxide can be grown over an active area. SAC growth can destructively remove substantially all semiconductive material, such as silicon, down to or near the bottom of the trench that has just been fabricated, thereby neutralizing the effect of trench formation. It would be an advancement in the art to find a method to avoid this defect. At the field edge of a LOCOS in silicon, there is a stress-induced defect upon growth of the LOCOS. The oxide thickness is thinner in a small space and thicker in a large space. Thus, with a small space, there exists difficulty in forming an isolation region because of the potential extent of growth of a LOCOS into the isolation region. A microtrench that avoids both the Kooi defect and the problems associated with growing a LOCOS would therefore be an advancement in the art.
  • What is needed is an inventive method of isolation trench formation that avoids the problems of the prior art such as alignment, photolithographic limitations, isolation trench filling that causes stress upon the active areas, and SAC processing that substantially neutralizes the effect of the isolation trench that is formed.
  • SUMMARY OF THE INVENTION
  • In a first embodiment of the present invention, an isolation trench is formed in a semiconductor structure. A semiconductor structure consists of a semiconductor substrate, a pad oxide layer, a nitride layer, and a mask that has been used to pattern the nitride layer. The pad oxide layer is enlarged by local oxidation of silicon (LOCOS) to form a field oxide. An etchback is then carried out. The etchback causes a thin portion of the field oxide to recede such that a portion of the semiconductor substrate is exposed. The exposed portion has a lateral dimension that is less than currently achievable dimensions using photolithography. The inventive method etches through the exposed portion of the semiconductor substrate to form a microtrench. The microtrench forms between the field oxide and the nitride layer. The microtrench is next filled by oxide or nitride.
  • Following formation of the filled microtrench, a subsequent oxidation is carried out whereby the field oxide is enlarged. The enlarged field oxide encroaches downwardly into the semiconductor substrate, however, encroachment by the enlarged field oxide laterally into active areas is substantially resisted by the presence of the filled microtrench.
  • In another embodiment of the present invention, formation of the microtrench is carried out as set forth above, but the nitride layer is removed immediately following microtrench formation. In a first alternative technique of this embodiment, the pad oxide layer is stripped and a new oxide layer is regrown that substantially covers all exposed surfaces of the active areas of the semiconductor substrate. This means that the regrown oxide layer will encroach into all exposed surfaces of active areas that includes the microtrench.
  • In yet another embodiment of the present invention, microtrench formation is carried out by pattering the nitride layer and then by performing an etch upon the pad oxide layer. Etching of the pad oxide layer is carried out as the pad oxide layer etches substantially uniformly at regions distant from the patterned nitride layer. During the pad oxide layer etch, the etchant concentrates itself against the nitride layer where the nitride layer touches the pad oxide layer such that pad oxide layer etching is accelerated at the interface with the nitride layer. Because of accelerated etching at this location, a breach in the pad oxide layer forms before etching of the pad oxide layer has generally removed all of the pad oxide layer. Control of the inventive etching method allows for the width of the breach to be narrower than an area otherwise achievable by photolithography according to present photolithographic techniques.
  • Following formation of the breach in the pad oxide layer, a microtrench is etched through the breach into the semiconductor substrate. A cover layer, for example a nitride film, is formed both within the microtrench and upon the nitride layer. A nitride spacer etch is then carried out to remove substantially all of the cover layer except for those portions that are within the microtrench and upon the side walls of nitride layer, thus forming a nitride isolation microtrench. Formation of a field oxide follows and encroachment of oxide into areas protected by the nitride isolation microtrench is resisted.
  • These and other features of the present invention will become more fully apparent from the following description and appended claims, or may be learned by the practice of the invention as set forth hereinafter.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • In order to illustrate the manner in which the above-recited and other advantages of the invention are obtained, a more particular description of the invention briefly described above will be rendered by reference to specific embodiments thereof which are illustrated in the appended drawings. Understanding that these drawings depict only typical embodiments of the invention and are not therefore to be considered limiting of its scope, the invention will be described and explained with additional specificity and detail through the use of the accompanying drawings in which:
  • FIG. 1 is an elevational cross-section view of a semiconductor structure that comprises a semiconductor substrate, a pad oxide layer, a patterned nitride layer, and a mask.
  • FIG. 2 is an elevational cross-section view of the semiconductor structure depicted in FIG. 1 after further processing, wherein a field oxide has been grown upon exposed portions of the pad oxide layer, thereby substantially enlarging the thickness of the pad oxide layer at regions most distant from the nitride layer, and also thereby leaving a thin portion immediately touching the laterally exposed surface of the nitride layer.
  • FIG. 3 is an elevational cross-section view of the semiconductor structure depicted in FIG. 2 after further processing, wherein a selective etch of the field oxide has caused the thin portion of the field oxide to retract away from the laterally exposed surface of the nitride layer, thereby exposing a portion of the semiconductor substrate that has an exposed width that is smaller than an exposed width that would be accomplishable by current photolithographic techniques.
  • FIG. 4 illustrates an elevational cross-section view of the semiconductor structure depicted in FIG. 3 after further processing, wherein a microtrench has been etched into the semiconductor substrate and wherein the etch is self-aligned between the nitride layer and the field oxide at a width dimension that is smaller than that achievable by current photolithographic techniques.
  • FIG. 5 is an elevational cross-section view of the semiconductor structure depicted in FIG. 4 after further processing, wherein the microtrench has been filled with a cover layer comprising either a layer of oxide or nitride that is deposited by chemical vapor deposition (CVD), or a thermally grown layer of oxide or nitride, and in which a second etch has removed all of the cover layer except for those portions filling the microtrench and forming a spacer upon the nitride layer.
  • FIG. 6 is an elevational cross-section view of the semiconductor structure depicted in FIG. 5 after further processing, wherein the field oxide has been enlarged after a LOCOS process and in which a cap oxide has been formed upon the upper surface of the nitride layer.
  • FIG. 7 is an elevational cross-section view of the semiconductor structure depicted in FIGS. 5 or 6 after further processing, wherein the cap oxide layer, the nitride layer, the pad oxide layer, and some of the portions of the nitride spacer have been removed by various steps, and wherein a gate oxide layer has been grown upon active areas of the semiconductor substrate thus forming a semiconductor structure with a nitride or oxide-filled microtrench.
  • FIG. 8 is an elevational cross-section view of the semiconductor structure depicted in FIG. 4 after further processing in an alternative embodiment of the present invention, wherein the nitride layer and optionally the pad oxide layer have been removed prior to filling of the microtrench.
  • FIG. 9 illustrates an elevational cross-section of the semiconductor structure depicted in FIG. 8 after further processing, wherein the microtrench has been filled with an oxide layer that may comprise a sacrificial oxide layer or a deposited oxide layer, or wherein the microtrench has been filled with a nitride layer that may comprise a sacrificial nitride layer or a deposited nitride layer.
  • FIG. 10 illustrates an elevational cross-section of the semiconductor structure depicted in FIG. 8 after further processing, wherein the optional sacrificial layer has been removed and a gate oxide layer has been grown upon the active area of the semiconductor substrate, thus forming isolation microtrench-isolated active areas with a gate oxide thereupon.
  • FIG. 11 illustrates an elevational cross-section of the semiconductor structure depicted in FIG. 1 after optional further processing, wherein a pad oxide layer etch that causes intensified etching effects against and next to the nitride layer has created a breach within the pad oxide layer at a width dimension smaller than that achievable by current photolithographic techniques.
  • FIG. 12 illustrates an elevational cross-section of the semiconductor structure depicted in FIG. 11 after further processing, wherein a microtrench has been etched into the semiconductor substrate and wherein the etch is self-aligned between the nitride layer and the edge of the unbreached portion of the pad oxide layer at a width dimension that is smaller than that achievable by current photolithographic techniques.
  • FIG. 13 is an elevational cross-section view of the semiconductor structure depicted in FIG. 12 after further processing, wherein the microtrench has been filled with a cover layer of either a CVD oxide or a nitride, or wherein the microtrench has been filled with a thermally grown oxide or nitride, and in which a second etch has removed all of the cover layer except for those portions filling the microtrench and forming a spacer upon the nitride layer.
  • FIG. 14 is an elevational cross-section view of the semiconductor structure depicted in FIG. 13 after further processing, wherein the field oxide has been enlarged after a LOCOS process.
  • FIG. 15 is an elevational cross-section view of the semiconductor structure depicted in FIG. 11 after further processing, wherein a microtrench that is shallower than that depicted in FIG. 12 has been etched and filled according the methods of the present invention.
  • FIG. 16 is an elevational cross-section view of the semiconductor structure depicted in FIG. 15 after further processing, wherein material has been removed from the microtrenches and replaced with another material of a composition different from that of the first material that previously filled the microtrenches.
  • DETAILED DESCRIPTION OF THE INVENTION
  • The present invention relates to formation of isolation microtrenches in a width range that is smaller than that achievable by photolithographic techniques. This technology is particularly useful in fabricating from 64 meg to 4 gig DRAM devices.
  • In a first embodiment of the present invention illustrated in FIG. 1, a semiconductor structure 10 is shown as having a semiconductor substrate 12, which is by way of non-limiting example an N-doped silicon material. A pad oxide layer 14 on semiconductor substrate 12 acts as a stress reduction barrier. A nitride layer 16 on pad oxide layer 14 has at least one lateral surface 20 thereon, and a mask 18 is also shown as having been used to pattern nitride layer 16. Nitride layer 16 also acts as an oxidation barrier for the portion of semiconductor substrate 12 over which it is disposed. Pad oxide layer 14 is formed of an oxide in the thickness range of from about 30 Å to about 300 Å, preferably in the range of from about 60 Å to about 250 Å, more preferably in the range of from about 90 Å to about 200 Å, and most preferably in the range of less than 200 Å.
  • Formation of an isolation microtrench by the inventive method is further illustrated in FIG. 2, wherein pad oxide layer 14 has been enlarged by local oxidation of silicon (LOCOS) to form a first field oxide 22. First field oxide 22 comprises a thin portion 24 adjacent to and touching lateral surface 20 of nitride layer 16, and a thick portion 26 that is generally at a location equidistant between neighboring patterned nitride layers 16.
  • Following formation of first field oxide 22, an etchback is carried out to expose a portion of semiconductor substrate 12. Etchback of first field oxide 22, illustrated in FIG. 3, causes a retraction of thin portion 24 of first field oxide 22 to form an exposed substrate area 28. Retraction of thin portion 24 of first field oxide 22 can be controlled by the inventive method to achieve exposed substrate area 28 that has a lateral dimension L that is less than currently achievable dimensions using photolithography. By the inventive method, exposed substrate area 28 has a lateral dimension L that in a range from about 50 Å to about 10,000 Å. As such, semiconductor structure 10 is ready for an isolation microtrench etch.
  • FIG. 4 illustrates the results of an isolation microtrench etch according to the inventive method, wherein further processing of semiconductor structure 10 illustrated in FIG. 3 has been accomplished. In FIG. 4, it can be seen that a microtrench 30 has formed between first field oxide 22 and nitride layer 16. An etch recipe for the isolation microtrench etch is selective to both first field oxide 22 and nitride layer 16, thereby virtually etching only microtrench 30 and leaving first field oxide 22 and nitride layer 16 unetched.
  • With the inventive method, a width dimension for a microtrench that is smaller than 50 Å is achievable, but process limitations such as getting an oxide to fill into the narrow dimension of less than 50 Å become difficult. Additionally, microtrenches having a width that is the diameter of large atoms may cause electricity to travel from the active area, through some dielectric materials that fill the microtrench, and into other regions of the semiconductor structure.
  • Depending upon the depth of microtrench 30, it is an option of the inventive method to implant doping materials into the bottom of microtrench 30 to form a doped trench bottom 32. Preferably, implantation in this manner may be done, for example, when microtrench 30 is relatively shallow compared to the ultimate thickness of the field oxides that are situated on opposite sides of active areas of semiconductor structure 10.
  • The microtrench obtained by the inventive method overcomes the problems of the prior art of creating detrimental amounts of stress upon the semiconductive material of the active area, such as silicon. The inventive microtrench and its method of making result in combined width and depth dimensions that are substantially less than that of prior art trench. Moreover, the inventive microtrench applies substantially no detrimental amount of stress upon the semiconductive material of the active area.
  • Various materials may be used in the method of the present invention depending upon the specific application. Where the oxidation barrier is nitride layer 16 and first field oxide 22 is a thermal silicon oxide, the inventive method can be used to form a microtrench having a width in a range from about 100 Å to about 1,000 Å and a depth in a range from about 0.1 microns to about 0.25 microns, where the microtrench is situated in between neighboring nitride layers 16 separated by about 0.3 microns. For such a microtrench, there will be substantially no detrimental stress.
  • A simple dimensional analysis of microtrench aspect ratio (trench depth divided by trench width) compared to the aspect ratio of the active area (active area height divided by active area width) will assist the fabricator in determining what microtrench width is limiting to prevent detrimental amounts of stress upon the semiconductive material of the active area. It is noted that this simple ratio causes both trench depth and active area height to be cancelled because they are the same. Thus, a simple ratio of trench aspect ratio to active area aspect ratio comprises merely dividing one width by the other, for example dividing trench width by active area width. In the present invention it is considered to be a dimensional analysis guide for structures that avoid destructive stresses caused by trenches. For example, in a structure with a 0.3 micron distance between two adjacent nitride layers, a microtrench can be formed in an N-well region of a semiconductor substrate that has a width in a range from about 100 Å to about 1,000 Å, and a depth from about 0.1 microns to about 1 micron.
  • The inventive method is further illustrated in FIG. 5, wherein microtrench 30 has been filled. Filling can be accomplished by deposition of a dielectric material within microtrench 30. A filled microtrench 34 has a nitride spacer 36 thereover in contact with lateral surfaces 20 of nitride layer 16. The accomplishment of filled microtrench 34 according to the depiction in FIG. 5 is done, by way of non-limiting example, by chemical vapor deposition (CVD) of an oxide material such as from tetraethyl ortho silicate (TEOS), followed by an anisotropic etch to remove substantially all CVD oxide upon first field oxide 22 and upon the upper surface 38 of nitride layer 16.
  • In one embodiment, the method of the present invention can be performed in an AME P5000 CVD chamber (available from Applied Materials Co., Santa Clara, Calif.). A TEOS (tetraethoxysilane) based silicon dioxide film is formed within microtrench 30 by standard CVD processes in the CVD chamber. Such standard CVD processes may include plasma enhanced CVD (PECVD), low pressure CVD (LPCVD), and thermal CVD (THCVD). The TEOS-based silicon dioxide film is formed by reacting TEOS and ozone in the CVD chamber, such as under the following conditions: 3900 sccm oxygen with 5% by weight ozone and 1500 sccm Helium saturated with TEOS (40° C. TEOS temperature), at 30 Torr and 400° C. Also, TEOS may be deposited in a vacuum process that may have a chamber pressure in a range from about 1,000 to 3,000 milliTorr. Alternatively, for TEOS formation, a high density plasma oxide deposition may be done. Alternatively, filled microtrench 34 may be a simple oxide or nitride growth to be grown selectively within microtrench 30, whereby growth is chosen chemically to selectively grow upon the exposed surfaces of semiconductor substrate 12 within microtrench 30.
  • Following formation of filled microtrench 34 with its optional formation of spacer 36 upon nitride layer 16, a subsequent oxidation, illustrated in FIG. 6, is carried out whereby first field oxide 22 is further grown to form a second field oxide 42 that comprises a thicker field oxide layer than first field oxide 22. Second field oxide 42 encroaches downwardly into semiconductor substrate 12, however, encroachment of oxide into a semiconductor substrate active area 44 is substantially resisted by virtue of the presence of filled microtrench 34.
  • FIG. 7 illustrates further processing of semiconductor structure 10 according to the inventive method, wherein a nitride etchback has removed nitride layer 16. Depending upon the etch recipe that is chosen, the portions of filled microtrench 34 and spacer 36 may be partially removed or entirely removed as illustrated from left to right on opposite sides of dashed line D respectively in FIG. 7. Where filled microtrench 34 and spacer 36 are an oxide such as silicon dioxide, the etch recipe that removes substantially all of spacer 36 will also remove some of the exposed surface of second field oxide 42 as illustrated on the right side of dashed line D.
  • Following removal of nitride layer 16, various processing options are available. Where substantial contamination or oxidation of semiconductor substrate 12 may have occurred, and particularly contamination of active area 44, it may be preferable to grow a sacrificial oxide (SAC) layer into active area 44 and then to strip it, for example, using a 100:1 HF:deionized water strip. Where contamination or oxidation has not required formation of a SAC layer, a simple strip of pad oxide layer 14 may be carried out. Following removal of pad oxide layer 14, whether by SAC growth or simple stripping thereof, a gate oxide layer 46 seen in FIG. 7 is grown. Additionally, formation of a SAC layer may be carried out simultaneously with formation of filled microtrench 34, whereby a single oxidation is carried out, such as a thermal oxidation, followed by a strip of the SAC layer, optionally leaving the oxide in microtrench 30, and finally the formation of gate oxide layer 46.
  • In yet another embodiment of the present invention, formation of microtrench 30 is carried out as illustrated in FIGS. 1-4, however, following formation of microtrench 30, nitride layer 16 is removed, for example by stripping. Stripping of nitride layer 16 is illustrated, as accomplished, in FIG. 8. In a first alternative of this embodiment of the present invention, pad oxide layer 14 is also stripped, as seen on the right side of dashed line D of FIG. 8, and a new oxide layer 48 seen in FIG. 9 is regrown that substantially covers all exposed surfaces of active area 44 including within microtrench 30. In a second alternative of this embodiment, nitride layer 16 is removed but pad oxide layer 14 is not. In either alternative of this embodiment, new oxide layer 48 will encroach into active area 44 approximately up to one-half the thickness of new oxide layer 48 as it forms upon an upper surface 56 of active area 44.
  • New oxide layer 48 may then be optionally removed by an etchback that is selective to active area 44 and semiconductor substrate 12, and this etchback may be carried out to remove substantially only those portions of new oxide layer 48 that lie upon upper surface 56, and not those portions that lie within microtrench 30.
  • Alternatively, as illustrated in FIG. 10, an etchback step may be carried out that removes substantially all of new oxide layer 48, both those portions that lie upon the upper surface of second field oxide 42 and within microtrench 30. In this alternative embodiment, a nitride cover layer 58 is grown, deposited, or otherwise formed within microtrench 30 as a final isolation microtrench structure 34. Further thermal processing of semiconductor structure 10 may then be carried out, for example, to form second field oxide 42, and encroachment into active area 44 will be substantially resisted by the nitride material in microtrench 30.
  • In yet another embodiment of the present invention, microtrench formation is carried out by forming nitride layer 16 with mask 18 and then by performing an etch upon pad oxide layer 14. The structure depicted in FIG. 1 is a proper starting point for this embodiment of the present invention. Etching of pad oxide layer 14 is carried out according to the illustration depicted in FIG. 11. Etching of pad oxide layer 14 is carried out substantially uniformly at regions distant from lateral surface 20 of nitride layer 16.
  • The etchant is preferably selective to nitride layer 16 and does not substantially etch nitride layer 16, but rather concentrates the etch against lateral surface 20 of nitride layer 16 at the intersection with pad oxide layer 14 such that etching is accelerated at this location. Because of accelerated etching at this location, a breach having a width L forms in pad oxide layer 14 so as to form exposed substrate area 28. Preferably, the breach will be formed before pad oxide layer 14 is substantially penetrated. Width L has a width in a range from about 50 Å to about 10,000 Å, preferably from about 100 Å to about 2,000 Å, and most preferably from about 500 Å to about 1,000 Å. Control of the inventive etching method allows for the surface area of exposed substrate area 28 to be narrower than an exposed surface area otherwise achievable by conventional photolithography. The etch technique of this embodiment allows for an etch recipe that is selective to both pad oxide layer 14 and nitride layer 16. Although these are the only two surfaces that are initially exposed, once the breach is formed, accelerated etching occurs in silicon substrate 12 to form microtrench 30. A similar width L will be the width of microtrench 30.
  • The foregoing etch can be precisely controlled by known principles of etching to form a breach of a desired aperture or width in pad oxide layer 14. Specifically, it is known that at constant temperature, the mean free path of etchant molecules between collisions is inversely proportional to the pressure. It is also known that the path distance between collisions is substantially less than the mean free path for the etchant molecules against nitride layer 16 that collide downwardly and toward pad oxide layer 14 and that strike against nitride layer 16 at a height above pad oxide layer 14 because etching in a rebound region of these etching molecules will be substantially intensified. Given the foregoing principles of etching, a breach of a desired aperture or width in pad oxide layer 14 can thus be formed by controlling temperature and pressure during the etch thereof.
  • Although etching of pad oxide layer 14 may continue after formation of exposed substrate area 28 with a single pad oxide layer 14 and nitride layer 16 using a selective etch recipe, as illustrated in FIG. 11, a preferred alternative of this embodiment comprises exchanging the etch recipe from that which was employed to etch exposed surface area 28 to an etch recipe that is highly selective to pad oxide layer 14 and nitride layer 16. As such, etching with a changed etch recipe will form a microtrench 30, as seen in FIG. 12, that is confined to the size of the breach that is entirely within exposed substrate area 28 as illustrated in FIG. 11.
  • Following formation of microtrench 30, mask 18 is removed by conventional stripping. As an alternative means of removing mask 18, thermal removal of mask 18 can be carried out simultaneously with the forming of filled microtrench 34. In this alternative technique, thermal processing effectively drives off mask 18 by causing the components of mask 18 to volatilize, while the enhanced temperatures and the presence of oxygen used for thermal mask removal cause oxidation within microtrench 30. In an alternative technique of this embodiment, removal of mask 18 is followed by oxidation that also forms an oxide cap 50 upon nitride layer 16 as analogously illustrated in FIG. 6.
  • Because oxidation within microtrench 30 can be followed by several steps of oxidation, for example SAC layer oxidation, encroachment into active area 44 may continue. In a preferred technique, microtrench 30 is filled by the formation of a nitride layer (not shown) which is followed by an anisotropic spacer etch to form filled microtrench 34 and spacer 36 as seen in FIG. 7. After formation of a nitride within microtrench 30, a subsequent oxidation of semiconductor structure 10 allows for growth of pad oxide layer 14 into a field oxide region, such as first field oxide 22 seen in FIG. 14. Encroachment, however, of oxide into active area 44 is substantially resisted by virtue of formation of nitride cover layer 58 that form filled microtrench 34.
  • Where microtrench 30 is shallow, meaning that first field oxide 22 encroaches substantially no deeper into semiconductor substrate 12 than the bottom of microtrench 30, formation of first field oxide 22 can be carried out without any substantial encroachment into active area 44, as illustrated in FIG. 15. Following formation of first field oxide 22, a dry etch decap may be carried out to remove any oxide, any nitride, or the like that may have formed upon upper surface 38 of nitride layer 16 as seen in FIG. 5.
  • Following a dry etch decap, a wet nitride etch is carried out to substantially remove all exposed nitride upon semiconductor structure 10, which includes the nitride in microtrench 30 and nitride layer 16. The wet nitride etch recipe is highly selective to first field oxide 22 and to pad oxide layer 14. With removal of all nitride within filled microtrench 34, an oxide may be grown in the stead of filled microtrench 34 to form a field oxide spacer 54 seen in FIG. 16 that substantially fills microtrench 30 and coats first field oxide 22 as it converts into second field oxide 42.
  • Following formation of field oxide spacer 54, a sacrificial oxide layer formation and removal technique may be carried out to remove pad oxide layer 14, or a simple etchback may be carried out that removes incidental portions of second field oxide 42 and field oxide spacer 54. Following these optional processes, gate oxide layer 46 may be formed to cover active area 44.
  • In microtrench formation according to the present invention, a composite filled microtrench 34 and nitride spacer 36 may be fabricated, whether it be a self-aligned microtrench formed between an edge of first field oxide layer 22 and nitride layer 16, or between pad oxide layer 14 and nitride layer 16. The inventive method may be practiced by forming a first cover layer comprising an oxide in microtrench 30 and upon nitride layer 16, followed by an etch, for example a wet isotropic etch, that removes all of the oxide cover layer except for those portions within microtrench 30. Following removal of the oxide cover layer except for those portions within microtrench 30, a second cover layer comprising a nitride film is formed upon both nitride layer 16 and first field oxide 22. A second etch, by way of non-limiting example an anisotropic etch, removes portions of the second cover layer to leave nitride spacer 36 above filled microtrench 34 and upon nitride layer 16.
  • The purpose of forming a composite nitride spacer 36 and filled microtrench 34 is to achieve an easily formed isolation material in microtrench 30, such as a thermal oxide that forms filled microtrench 34, followed by a nitride cap comprising nitride spacer 36 as the material above filled microtrench 34. With the nitride cap comprising nitride spacer 36 as the material above filled microtrench 34, further oxidation, for example of first field oxide 22 to form second field oxide 42, can be carried out. Encroachment into active area 44 by oxide material through filled microtrench 34, which in this technique is an oxide, is substantially resisted by the nitride cap which is nitride spacer 36 above filled microtrench 34. As in techniques set forth above, etching may be carried out to either partially or to totally remove nitride spacer 36 following thermal processing.
  • The present invention may be embodied in other specific forms without departing from its spirit or essential characteristics. The described embodiments are to be considered in all respects only as illustrative and not restrictive. The scope of the invention is, therefore, indicated by the appended claims and their combination in whole or in part rather than by the foregoing description. All changes that come within the meaning and range of equivalency of the claims are to be embraced within their scope.

Claims (16)

1. An isolation structure in a semiconductor structure that includes a pad oxide layer upon a semiconductor substrate and an oxidation barrier layer upon the pad oxide layer, wherein the oxidation barrier layer has a lateral surface thereon, the isolation structure comprising:
a trench extending between the oxidation barrier layer and a field oxide region in the semiconductor substrate, the trench being filled with a dielectric material comprising a nitride; and
a spacer comprising a dielectric material and situated on the lateral surface of the oxidation barrier layer.
2. The isolation structure of claim 1, further comprising a dopant at a bottom of the trench.
3. The isolation structure of claim 1, wherein:
the semiconductor substrate has a top surface;
the trench extends within the semiconductor substrate below the top surface of the semiconductor substrate; and
the trench has a maximum width of less than about 2,000 Å at an intersection with the top surface of the semiconductor substrate.
4. The isolation structure of claim 1, wherein the trench has a depth in a range from about 0.1 microns to about 1 micron.
5. The isolation structure of claim 1, wherein:
the trench has a maximum width at an intersection thereof with the top surface of the semiconductor substrate that is in a range from about 50 Å to about 10,000 Å.
6. The isolation structure of claim 3, wherein:
the intersection of the trench with the top surface of the semiconductor substrate has a first edge opposite a second edge;
the field oxide region is in contact with the first edge; and
a gate oxide layer is in contact with the second edge.
7. An isolation structure in a semiconductor structure that includes a pad oxide layer upon a semiconductor substrate having a top surface and an oxidation barrier layer upon the pad oxide layer, wherein the oxidation barrier layer has a lateral surface thereon, the isolation structure comprising:
a trench extending between the oxidation barrier layer and a field oxide region in the semiconductor substrate, the trench being filled with a first dielectric material comprising a nitride; and
a spacer composed of a second dielectric material, different than the first dielectric material, and situated on the lateral surface of the oxidation barrier layer.
8. The isolation structure of claim 7, wherein the second dielectric material comprises an oxide.
9. The isolation structure of claim 7, further comprising a dopant at a bottom of the trench.
10. The isolation structure of claim 7, wherein:
the trench extends within the semiconductor substrate below the top surface of the semiconductor substrate; and
the trench has a maximum width of less than about 2,000 Å at an intersection with the top surface of the semiconductor substrate.
11. The isolation structure of claim 7, wherein the first dielectric material extends above the top surface of the semiconductor substrate.
12. An isolation structure comprising:
a semiconductor substrate having first and second separate active regions each extending to a top surface of the semiconductor substrate;
a field oxide region having a convex top surface opposite a convex bottom surface, wherein:
the convex bottom surface extends within the semiconductor substrate below the top surface of the semiconductor substrate to a first depth;
the field oxide region is separated from the first and second separate active regions; and
the convex top surface extends above the top surface of the semiconductor substrate;
a first isolation trench filled with a dielectric material comprising a nitride, extending into the semiconductor substrate, and having a first spacer formed thereto, the first spacer extending above the top surface of the semiconductor substrate, wherein:
the first isolation trench has first and second opposite sides;
the first side of the first isolation trench makes contact with the field oxide region; and
the second side of the first isolation trench makes contact with the first active region; and
a second isolation trench filled with a dielectric material comprising a nitride, extending into the semiconductor substrate, and having a second spacer formed thereto, the second spacer extending above the top surface of the semiconductor substrate, wherein:
the second isolation trench has first and second opposite sides;
the first side of the second isolation trench makes contact with the field oxide region; and
the second side of the second isolation trench makes contact with the second active region.
13. An isolation structure, comprising:
a semiconductor substrate comprising a semiconductive material and having first and second separate active regions each extending to a top surface of the semiconductor substrate;
a field oxide region having opposite sides, a curved top surface, and a curved bottom surface, wherein:
the curved bottom surface projects within the semiconductor substrate below the top surface of the semiconductor substrate;
the field oxide region is separated from the first and second separate active regions; and
the curved top surface projects above the top surface of the semiconductor substrate;
a pair of nitride dielectric extensions each:
having opposite first and second sides;
projecting within and making contact with the semiconductive material of the semiconductor substrate below the top surface of the semiconductor substrate;
contacting a respective one of the active regions on the first side thereof;
being out of contact from one of the active regions on the second side thereof; and
projecting above the top surface of the semiconductor substrate; and
a pair of layers each of which:
is upon a respective one of the active regions; and
intersects a respective one of the dielectric extensions on one of the opposite sides of the field oxide region; wherein each of the dielectric extensions constitutes a structural barrier between the opposite first and second sides, thus preventing the contact with a respective one of the active regions and the field oxide region, and preventing the encroachment of material from the field oxide region into the respective active region.
14. An isolation structure including a semiconductor substrate having a plurality of active regions extending to a top surface of the semiconductor substrate, the isolation structure comprising:
a pair of dielectric trench structures each of which contacts one of the active regions and comprises a nitride, the trench structures extending both below and above the top surface of the semiconductor substrate and respectively lower and higher than a field oxide region within the semiconductor substrate, wherein the field oxide region is physically separate from the plurality of active regions, is longer than it is high, and has opposite sides each of which makes contact with a respective one of the trench structures; and
oxide layers upon the active regions and making contact with the field oxide region.
15. An isolation structure including a semiconductor substrate having a plurality of active regions and a top surface of the semiconductor substrate, the isolation structure comprising:
a pair of dielectric trench structures each of which:
has a top portion comprising a nitride upon a bottom portion comprising an oxide;
contacts one of the active regions;
extends below the top surface of the semiconductor substrate to a first depth; and
extends above the top surface of the semiconductor substrate to a first height;
a field oxide region extending into the semiconductor substrate to a second depth less than the first depth, wherein the field oxide region:
extends above the top surface of the semiconductor substrate to a second height;
is physically separate from the plurality of active regions;
is longer than it is high; and
has opposite sides each of which makes contact with the nitride of a respective one of the dielectric trench structures; and
oxide layers upon each of the active regions and making contact with the field oxide region.
16. The isolation structure of claim 15, wherein the first height is greater than the second height.
US10/899,609 1997-08-22 2004-07-27 Locos trench isolation structure Abandoned US20050012158A1 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US10/899,609 US20050012158A1 (en) 1997-08-22 2004-07-27 Locos trench isolation structure
US11/452,574 US20060231902A1 (en) 1997-08-22 2006-06-14 LOCOS trench isolation structures

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US08/916,475 US6090685A (en) 1997-08-22 1997-08-22 Method of forming a LOCOS trench isolation structure
US09/369,579 US6809395B1 (en) 1997-08-22 1999-08-06 Isolation structure having trench structures formed on both side of a locos
US10/899,609 US20050012158A1 (en) 1997-08-22 2004-07-27 Locos trench isolation structure

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/369,579 Division US6809395B1 (en) 1997-08-22 1999-08-06 Isolation structure having trench structures formed on both side of a locos

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US11/452,574 Division US20060231902A1 (en) 1997-08-22 2006-06-14 LOCOS trench isolation structures

Publications (1)

Publication Number Publication Date
US20050012158A1 true US20050012158A1 (en) 2005-01-20

Family

ID=25437332

Family Applications (4)

Application Number Title Priority Date Filing Date
US08/916,475 Expired - Lifetime US6090685A (en) 1997-08-22 1997-08-22 Method of forming a LOCOS trench isolation structure
US09/369,579 Expired - Fee Related US6809395B1 (en) 1997-08-22 1999-08-06 Isolation structure having trench structures formed on both side of a locos
US10/899,609 Abandoned US20050012158A1 (en) 1997-08-22 2004-07-27 Locos trench isolation structure
US11/452,574 Abandoned US20060231902A1 (en) 1997-08-22 2006-06-14 LOCOS trench isolation structures

Family Applications Before (2)

Application Number Title Priority Date Filing Date
US08/916,475 Expired - Lifetime US6090685A (en) 1997-08-22 1997-08-22 Method of forming a LOCOS trench isolation structure
US09/369,579 Expired - Fee Related US6809395B1 (en) 1997-08-22 1999-08-06 Isolation structure having trench structures formed on both side of a locos

Family Applications After (1)

Application Number Title Priority Date Filing Date
US11/452,574 Abandoned US20060231902A1 (en) 1997-08-22 2006-06-14 LOCOS trench isolation structures

Country Status (1)

Country Link
US (4) US6090685A (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060209292A1 (en) * 2004-09-14 2006-09-21 Dowski Edward R Jr Low height imaging system and associated methods
US7183216B2 (en) 2005-05-18 2007-02-27 Xerox Corporation Methods to form oxide-filled trenches
US20080217720A1 (en) * 2007-03-09 2008-09-11 Micron Technology, Inc. Dual isolation for image sensors
CN101976669A (en) * 2010-09-01 2011-02-16 旺宏电子股份有限公司 Memory cell, memory device and manufacturing method of memory cell
DE102019122453A1 (en) * 2019-08-21 2021-02-25 Infineon Technologies Austria Ag Semiconductor device containing trench electrode structures

Families Citing this family (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6090685A (en) * 1997-08-22 2000-07-18 Micron Technology Inc. Method of forming a LOCOS trench isolation structure
TW396508B (en) * 1999-01-05 2000-07-01 Mosel Vitelic Inc A method for forming trench isolation
US6413836B1 (en) * 2000-09-20 2002-07-02 Vanguard International Semiconductor Corporation Method of making isolation trench
US6861334B2 (en) * 2001-06-21 2005-03-01 Asm International, N.V. Method of fabricating trench isolation structures for integrated circuits using atomic layer deposition
US20060276043A1 (en) * 2003-03-21 2006-12-07 Johnson Mark A L Method and systems for single- or multi-period edge definition lithography
FR2879020B1 (en) * 2004-12-08 2007-05-04 Commissariat Energie Atomique METHOD OF ISOLATING PATTERNS FORMED IN THIN FILM OF OXYDABLE SEMICONDUCTOR MATERIAL
US7573108B2 (en) 2006-05-12 2009-08-11 Micron Technology, Inc Non-planar transistor and techniques for fabricating the same
US10529812B1 (en) * 2018-10-10 2020-01-07 Texas Instruments Incorporated Locos with sidewall spacer for transistors and other devices
US20200135898A1 (en) * 2018-10-30 2020-04-30 International Business Machines Corporation Hard mask replenishment for etching processes

Citations (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4390393A (en) * 1981-11-12 1983-06-28 General Electric Company Method of forming an isolation trench in a semiconductor substrate
US4853343A (en) * 1982-09-06 1989-08-01 Hitachi, Ltd. Method for fabricating a semiconductor integrated circuit device having thick oxide films and groove etch and refill
US4965221A (en) * 1989-03-15 1990-10-23 Micron Technology, Inc. Spacer isolation method for minimizing parasitic sidewall capacitance and creating fully recessed field oxide regions
US5028559A (en) * 1989-03-23 1991-07-02 Motorola Inc. Fabrication of devices having laterally isolated semiconductor regions
US5047117A (en) * 1990-09-26 1991-09-10 Micron Technology, Inc. Method of forming a narrow self-aligned, annular opening in a masking layer
US5096848A (en) * 1990-02-23 1992-03-17 Sharp Kabushiki Kaisha Method for forming semiconductor device isolating regions
US5120675A (en) * 1990-06-01 1992-06-09 Texas Instruments Incorporated Method for forming a trench within a semiconductor layer of material
US5229315A (en) * 1991-01-16 1993-07-20 Gold Star Electron Co., Ltd. Method for forming an isolated film on a semiconductor device
US5360753A (en) * 1992-09-25 1994-11-01 Samsung Electronics Co., Ltd. Manufacturing method for a semiconductor isolation region
US5372968A (en) * 1993-09-27 1994-12-13 United Microelectronics Corporation Planarized local oxidation by trench-around technology
US5436190A (en) * 1994-11-23 1995-07-25 United Microelectronics Corporation Method for fabricating semiconductor device isolation using double oxide spacers
US5455194A (en) * 1995-03-06 1995-10-03 Motorola Inc. Encapsulation method for localized oxidation of silicon with trench isolation
US5696021A (en) * 1993-08-31 1997-12-09 Sgs-Thomson Microelectronics, Inc. Method of making a field oxide isolation structure
US5756389A (en) * 1993-12-22 1998-05-26 Goldstar Electron Company, Ltd. Method for forming trench isolation for semiconductor device
US5866466A (en) * 1995-12-30 1999-02-02 Samsung Electronics Co., Ltd. Methods of fabricating trench isolation regions with risers
US5874347A (en) * 1994-11-23 1999-02-23 Electronics And Telecommunications Research Institute Method for fabricating field oxide isolation region for semiconductor devices

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5935445A (en) * 1982-08-24 1984-02-27 Nippon Telegr & Teleph Corp <Ntt> Manufacture of semiconductor device
US5358894A (en) * 1992-02-06 1994-10-25 Micron Technology, Inc. Oxidation enhancement in narrow masked field regions of a semiconductor wafer
US5674776A (en) * 1995-04-20 1997-10-07 Micron Technology, Inc. Semiconductor processing methods of forming field oxidation regions on a semiconductor substrate
US5681778A (en) * 1995-11-27 1997-10-28 Micron Technology, Inc. Semiconductor processing method of forming a buried contact and conductive line
US5654227A (en) * 1996-01-23 1997-08-05 Micron Technology, Inc. Method for local oxidation of silicon (LOCOS) field isolation
US6090685A (en) * 1997-08-22 2000-07-18 Micron Technology Inc. Method of forming a LOCOS trench isolation structure
US7198974B2 (en) * 2003-03-05 2007-04-03 Micron Technology, Inc. Micro-mechanically strained semiconductor film

Patent Citations (16)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4390393A (en) * 1981-11-12 1983-06-28 General Electric Company Method of forming an isolation trench in a semiconductor substrate
US4853343A (en) * 1982-09-06 1989-08-01 Hitachi, Ltd. Method for fabricating a semiconductor integrated circuit device having thick oxide films and groove etch and refill
US4965221A (en) * 1989-03-15 1990-10-23 Micron Technology, Inc. Spacer isolation method for minimizing parasitic sidewall capacitance and creating fully recessed field oxide regions
US5028559A (en) * 1989-03-23 1991-07-02 Motorola Inc. Fabrication of devices having laterally isolated semiconductor regions
US5096848A (en) * 1990-02-23 1992-03-17 Sharp Kabushiki Kaisha Method for forming semiconductor device isolating regions
US5120675A (en) * 1990-06-01 1992-06-09 Texas Instruments Incorporated Method for forming a trench within a semiconductor layer of material
US5047117A (en) * 1990-09-26 1991-09-10 Micron Technology, Inc. Method of forming a narrow self-aligned, annular opening in a masking layer
US5229315A (en) * 1991-01-16 1993-07-20 Gold Star Electron Co., Ltd. Method for forming an isolated film on a semiconductor device
US5360753A (en) * 1992-09-25 1994-11-01 Samsung Electronics Co., Ltd. Manufacturing method for a semiconductor isolation region
US5696021A (en) * 1993-08-31 1997-12-09 Sgs-Thomson Microelectronics, Inc. Method of making a field oxide isolation structure
US5372968A (en) * 1993-09-27 1994-12-13 United Microelectronics Corporation Planarized local oxidation by trench-around technology
US5756389A (en) * 1993-12-22 1998-05-26 Goldstar Electron Company, Ltd. Method for forming trench isolation for semiconductor device
US5436190A (en) * 1994-11-23 1995-07-25 United Microelectronics Corporation Method for fabricating semiconductor device isolation using double oxide spacers
US5874347A (en) * 1994-11-23 1999-02-23 Electronics And Telecommunications Research Institute Method for fabricating field oxide isolation region for semiconductor devices
US5455194A (en) * 1995-03-06 1995-10-03 Motorola Inc. Encapsulation method for localized oxidation of silicon with trench isolation
US5866466A (en) * 1995-12-30 1999-02-02 Samsung Electronics Co., Ltd. Methods of fabricating trench isolation regions with risers

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060209292A1 (en) * 2004-09-14 2006-09-21 Dowski Edward R Jr Low height imaging system and associated methods
US7453653B2 (en) 2004-09-14 2008-11-18 Omnivision Cdm Optics, Inc. Low height imaging system and associated methods
US8426789B2 (en) 2004-09-14 2013-04-23 Omnivision Technologies, Inc. Aspheric lens forming methods
US8563913B2 (en) 2004-09-14 2013-10-22 Omnivision Technologies, Inc. Imaging systems having ray corrector, and associated methods
US7183216B2 (en) 2005-05-18 2007-02-27 Xerox Corporation Methods to form oxide-filled trenches
US20080217720A1 (en) * 2007-03-09 2008-09-11 Micron Technology, Inc. Dual isolation for image sensors
US7642608B2 (en) 2007-03-09 2010-01-05 Aptina Imaging Corporation Dual isolation for image sensors
CN101976669A (en) * 2010-09-01 2011-02-16 旺宏电子股份有限公司 Memory cell, memory device and manufacturing method of memory cell
DE102019122453A1 (en) * 2019-08-21 2021-02-25 Infineon Technologies Austria Ag Semiconductor device containing trench electrode structures

Also Published As

Publication number Publication date
US20060231902A1 (en) 2006-10-19
US6090685A (en) 2000-07-18
US6809395B1 (en) 2004-10-26

Similar Documents

Publication Publication Date Title
US20060231902A1 (en) LOCOS trench isolation structures
US6174785B1 (en) Method of forming trench isolation region for semiconductor device
US6331469B1 (en) Trench isolation structure, semiconductor device having the same, and trench isolation method
KR100237275B1 (en) Process of fabricating semiconductor device having isolating oxide rising out of groove
KR20020045401A (en) Method of forming trench type isolation layer
JPH0526337B2 (en)
US6171929B1 (en) Shallow trench isolator via non-critical chemical mechanical polishing
KR100407567B1 (en) Trench Isolation Process Without Dent
KR100675962B1 (en) Shallow trench isolation filled with thermal oxide
KR20020042251A (en) Fabrication method of isolation structure for semiconductor device
US6124184A (en) Method for forming isolation region of semiconductor device
US6525393B1 (en) Semiconductor substrate having an isolation region
US7339253B2 (en) Retrograde trench isolation structures
US6391739B1 (en) Process of eliminating a shallow trench isolation divot
JP3283047B2 (en) Semiconductor device and method of manufacturing semiconductor device
JP2896072B2 (en) Method for forming field oxide film of semiconductor device
JP2955838B2 (en) Method for manufacturing semiconductor device
JP3844896B2 (en) Semiconductor device isolation structure and method of forming the same
US6444539B1 (en) Method for producing a shallow trench isolation filled with thermal oxide
US6169002B1 (en) Methods of forming trench isolation structures by etching back electrically insulating layers using etching masks
KR100429421B1 (en) Shallow Trench Forming Method for Semiconductor Isolation
JPH09289245A (en) Fabrication method of semiconductor device
KR0172240B1 (en) Method of separating element from semiconductor device
KR100800106B1 (en) Method for forming trench isolation layer in semiconductor device
JPH0258778B2 (en)

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION