US20040164332A1 - Methods of manufacturing low cross-talk electrically programmable resistance cross point memory structures - Google Patents

Methods of manufacturing low cross-talk electrically programmable resistance cross point memory structures Download PDF

Info

Publication number
US20040164332A1
US20040164332A1 US10/713,327 US71332703A US2004164332A1 US 20040164332 A1 US20040164332 A1 US 20040164332A1 US 71332703 A US71332703 A US 71332703A US 2004164332 A1 US2004164332 A1 US 2004164332A1
Authority
US
United States
Prior art keywords
bit
electrodes
perovskite material
bottom electrodes
memory
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/713,327
Other versions
US6858905B2 (en
Inventor
Sheng Hsu
Wei-Wei Zhuang
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Xenogenic Development LLC
Original Assignee
Sharp Laboratories of America Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Sharp Laboratories of America Inc filed Critical Sharp Laboratories of America Inc
Priority to US10/713,327 priority Critical patent/US6858905B2/en
Priority to US10/794,309 priority patent/US6925001B2/en
Publication of US20040164332A1 publication Critical patent/US20040164332A1/en
Application granted granted Critical
Publication of US6858905B2 publication Critical patent/US6858905B2/en
Assigned to SHARP LABORATORIES OF AMERICA, INC. reassignment SHARP LABORATORIES OF AMERICA, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: HSU, SHENG TENG, ZHUANG, WEI-WEI
Assigned to SHARP KABUSHIKI KAISHA reassignment SHARP KABUSHIKI KAISHA ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SHARP LABORATORIES OF AMERICA INC.
Assigned to INTELLECTUAL PROPERTIES I KFT. reassignment INTELLECTUAL PROPERTIES I KFT. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SHARP KABUSHIKI KAISHA
Assigned to XENOGENIC DEVELOPMENT LIMITED LIABILITY COMPANY reassignment XENOGENIC DEVELOPMENT LIMITED LIABILITY COMPANY ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: INTELLECTUAL PROPERTIES I KFT.
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B69/00Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/02Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements
    • G11C11/14Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using thin-film elements
    • G11C11/15Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using magnetic elements using thin-film elements using multiple magnetic layers
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • G11C11/5685Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using storage elements comprising metal oxide memory material, e.g. perovskites
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C13/00Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00
    • G11C13/0002Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements
    • G11C13/0007Digital stores characterised by the use of storage elements not covered by groups G11C11/00, G11C23/00, or G11C25/00 using resistive RAM [RRAM] elements comprising metal oxide memory material, e.g. perovskites
    • HELECTRICITY
    • H10SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
    • H10BELECTRONIC MEMORY DEVICES
    • H10B63/00Resistance change memory devices, e.g. resistive RAM [ReRAM] devices
    • H10B63/10Phase change RAM [PCRAM, PRAM] devices
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2213/00Indexing scheme relating to G11C13/00 for features not covered by this group
    • G11C2213/30Resistive cell, memory material aspects
    • G11C2213/31Material having complex metal oxide, e.g. perovskite structure
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2213/00Indexing scheme relating to G11C13/00 for features not covered by this group
    • G11C2213/70Resistive array aspects
    • G11C2213/77Array wherein the memory element being directly connected to the bit lines and word lines without any access device being used

Definitions

  • This invention relates to nonvolatile memory, and more particularly to a cross point structure utilizing electric pulse induced resistance change effects in magnetoresistive films.
  • CMR colossal magnetoresistance
  • HTSC high temperature superconductivity
  • the properties of materials having perovskite structures can be modified by applying one or more short electrical pulses to a thin film or bulk material.
  • the electric field strength or electric current density from the pulse, or pulses is sufficient to switch the physical state of the materials so as to modify the properties of the material.
  • the pulse is of low enough energy so as not to destroy, or significantly damage, the material.
  • Multiple pulses may be applied to the material to produce incremental changes in properties of the material.
  • One of the properties that can be changed is the resistance of the material.
  • the change may be at least partially reversible using pulses of opposite polarity from those used to induce the initial change.
  • a memory structure which comprises a substrate, a plurality of bottom electrodes overlying the substrate, a plurality of top electrodes overlying the bottom electrodes forming a cross point memory structure.
  • a perovskite material located at each cross point interposed between a top electrode and a bottom electrode, wherein the perovskite material acts as a bit.
  • Each bit may act as a variable resistor within a memory circuit.
  • a low cross talk memory structure is formed by depositing and patterning a conductive material over a substrate to form at least one bottom electrode.
  • a layer of insulating material such as silicon dioxide, is deposited over the substrate and the at least one bottom electrode. At least one contact opening is etched through the insulating material to the underlying bottom electrode.
  • a layer of perovskite material is deposited over the bottom electrode and the insulating material. The perovskite material is polished off of the surface of the insulating material so that perovskite material remains in the contact opening.
  • At least one top electrode is formed such that it crosses over the bottom electrode at the position of the perovskite material forming a cross point.
  • a memory circuit may be formed on the substrate prior to formation of the memory structure.
  • the memory circuit assists with the programming and read out of the memory structure. Forming the memory circuit prior to the memory structure reduces damage to the perovskite material due to additional subsequent processing following formation of the memory structure.
  • FIG. 1 is a cross-sectional view of a cross point memory structure during fabrication.
  • FIG. 2 is a cross-sectional view of a cross point memory structure during fabrication.
  • FIG. 3 is a cross-sectional view of a cross point memory structure during fabrication.
  • FIG. 4 is a cross-sectional view of a cross point memory structure during fabrication.
  • FIG. 5 is an isometric view of a cross point memory array area.
  • FIG. 6 is a schematic view of a memory readout circuit connected to a cross point memory array area.
  • FIG. 7 is a schematic view of a cross point memory device with readout circuit.
  • FIG. 1 shows a cross-sectional view of a cross point memory array area 10 following some initial processing.
  • the memory array area 10 comprises a substrate 12 with a bottom electrode 14 formed thereon.
  • a layer of oxide 16 which is between approximately 300 nm and 800 nm, is deposited over the substrate, planarized and etched to form openings 15 to allow access to the bottom electrode.
  • the thickness of the oxide over the bottom electrode is 50 nm to 600 nm depending on the material and the resistance desired.
  • the substrate 12 is any suitable substrate material, whether amorphous, polycrystalline or crystalline, such as LaAlO 3 , Si, TiN or other material.
  • the bottom electrodes 14 are made of conductive oxide or other conductive material.
  • the conductive material is a material, such as YBa 2 Cu 3 O 7 (YBCO), that allows the epitaxial growth of an overlying perovskite material.
  • the conductive material is platinum.
  • the bottom electrodes are a thickness in the range of between about 5 nm and about 500 nm. As shown, the bottom electrodes are deposited and patterned without first forming a trench and without polishing.
  • the perovskite material 17 is a material capable of having its resistivity changed in response to an electrical signal.
  • the perovskite material is preferably a colossal magnetoresistive (CMR) material or a high temperature superconducting (HTSC) material, for example Pr 0.7 Ca 0.3 MnO 3 (PCMO).
  • CMR colossal magnetoresistive
  • HTSC high temperature superconducting
  • Gd 0.7 Ca 0.3 BaCo 2 0 5+5 is another example of a suitable material.
  • the perovskite material is preferably between about 50 nm and 500 nm thick.
  • the perovskite material 17 can be deposited using any suitable deposition technique including pulsed laser deposition, rf-sputtering, e-beam evaporation, thermal evaporation, metal organic deposition, sol gel deposition, and metal organic chemical vapor deposition.
  • FIG. 3 shows the memory array area 10 following polishing of the perovskite material 17 .
  • the perovskite material is preferably polished using CMP.
  • FIG. 4 shows the memory array area 10 following deposition and patterning of top electrodes 18 .
  • the top electrodes 18 comprise a conductive material, preferably platinum, copper, silver, or gold.
  • the perovskite material that is now interposed between the bottom electrode 14 and one of the top electrodes 18 is now a resistive memory bit 22 .
  • FIG. 5 shows the cross point memory array area 10 .
  • the memory array area 10 comprises the substrate 12 with a plurality of bottom electrodes 14 formed thereon.
  • the bottom electrodes 14 are formed by forming a trench, depositing the conductive material and polishing the conductive material until level with the substrate. The polishing can be accomplished using chemical mechanical polishing (CMP) or other suitable means.
  • CMP chemical mechanical polishing
  • An oxide layer 16 has been deposited overlying the plurality of bottom electrodes 14 .
  • a plurality of top electrodes 18 overly the oxide layer 16 , and the perovskite material 17 such that each memory bits 22 is interposed between the bottom electrodes 14 and the top electrodes 18 .
  • a transparent region 20 (shown by a dashed circle) is used here to show the region as transparent for illustration purposes only, the material itself may or may not be transparent.
  • Each bit region corresponds to a cross point.
  • the oxide 16 is contiguous with the bit 22 .
  • the oxide acts as an isolation material to reduce, or eliminate, cross talk between bits. Although, for ease of explanation oxide is referred to, it would also be possible to use other suitable insultating materials instead.
  • the bit 22 acts as a variable resistor that can be changed between at least two resistivity values. Changes to the resistivity of the bit 22 are preferably reversible. The reversibility of the resistivity change may incorporate some hysteresis. For some applications, such as write once read many (WORM) the resistivity change need not be reversible at all.
  • WORM write once read many
  • the bit 22 has a cross sectional area of one micrometer by one micrometer and YBCO is used to form the bit 22 with a thickness of 60 nm, the high resistance state is approximately 170 M ⁇ and the low resistance state is approximately 10 M ⁇ .
  • the current through the bit will be approximately 6 nA for the high resistance state and approximately 100 nA for the low resistance state.
  • This example has been provided for illustration purposes only. The resistance values will change depending upon the thickness, the material, and the cross sectional area of the bit. The voltage applied across the bit will further affect the current through the bit.
  • the top electrodes 18 and the bottom electrodes 14 are each preferably substantially parallel rows.
  • the top electrodes 18 and the bottom electrodes 14 are arranged in a cross point arrangement such that they cross each other in a regular pattern.
  • a cross point refers to each position where a top electrode crosses a bottom electrode.
  • the top electrodes and the bottom electrodes are arranged at substantially 90 degrees with respect to each other.
  • the top electrodes and the bottom electrodes can each function as either word lines or bit lines as part of a cross point memory array.
  • FIG. 5 shows just the memory array area. It should be clear that in an actual device, the substrate 12 , the bottom electrodes 14 and the top electrodes 18 may extend well beyond the memory array area to other areas containing other device structures.
  • FIG. 6 a memory device 30 comprising the memory array area 10 connected to a memory circuit 32 is shown.
  • the memory circuit 32 comprises at least one bit pass transistor 34 connected to at least one load transistor 36 and at least one inverter 38 .
  • These structures are shown schematically, as the formation of the individual semiconductor elements are well known.
  • one, or more, of transistor structures, interconnects or other components of the memory circuit 32 may be formed prior to the formation of the memory array area 10 .
  • components of the memory circuit 32 prior to the memory array area 10 possible degradation of the perovskite material due to subsequent processing is reduced, or eliminated.
  • FIG. 7 shows a schematic diagram of a 16 bit, 4 ⁇ 4-memory array, memory block 30 .
  • the memory block 30 comprises the memory array area 10 connected to the memory circuit 32 .
  • the each bit is shown as being a bit resistor 52 connected between the lower electrodes 14 , which are also designated as bit lines B 1 through B 4 , and the upper electrodes 18 , which are also designated as word lines W 1 through W 4 .
  • the lower electrodes could be the word lines and the upper electrodes could be the bit lines.
  • the bit lines are connected to the memory circuit 32 .
  • the lower electrodes are bit lines, so the lower electrodes are connected to the memory circuit 32 .
  • the bit resistor 52 has a resistance that can be changed between at least two values, including a high resistance state and a low resistance state, in response to an electrical signal.
  • each bit line is connected to the bit pass transistor 34 .
  • the bit pass transistor 34 has a bit pass gate 64 .
  • the bit pass gate 64 contributes to determining which bit is being programmed or read out.
  • the bit pass transistor is connected to the load transistor 36 , which has a load gate 66 , and the inverter 38 .
  • the load transistor is used to determine which memory block is being programmed or read out.
  • the inverter is used in combination with the load transistor to set the output between two voltage levels, so that a binary state can be read out.
  • bit resistors 52 can be programmed and read. It may also be desirable to set all of the bit resistors 52 , especially those along a single word line, to the same resistance level either high resistance or low resistance. This may be used to produce a word erase or a block erase. For example, if n-channel transistors are used for the pass transistor and the load transistor, applying a negative voltage, or a plurality of negative voltage pulses, to a word line (e.g. W 1 ) and grounding the bit pass gate 64 and the load transistor gate 66 of the memory block 30 , sets all bit resistors 52 at the cross point of the word line to the same resistance state, either high resistance or low resistance. It would also be possible to use positive voltages at the word line, provided the bit pass gate and the load gate are properly biased to allow current to flow through the bit.
  • a word line e.g. W 1
  • p-channel transistors may be used for the bit pass transistor and the load transistor.
  • a positive voltage could be applied to the word line while grounding the bit pass gate and the load gate.
  • a negative voltage pulse may be used provided that a sufficiently negative voltage is applied to the bit pass gate and the load gate to allow current to flow through the bit.
  • the applied voltage, or the plurality of voltage pulses is preferably at a level that will not damage the perovskite material.
  • all bit resistors 52 at the cross point of the word line will be set to the high resistance level. If a single pulse is not sufficient to change the resistivity of the bit region, multiple voltage pulses, at a level lower than the level at which the perovskite material would be damaged, can be used to affect the change. By repeating the process with the remaining word lines, the entire memory block can be set to the same state.
  • the bit 50 can be programmed by applying an on voltage to the bit pass gate 64 , applying a second on voltage to the load gate 66 , and applying at least one programming voltage pulse to the word line.
  • the voltage pulse applied to the word line is the opposite polarity to the polarity used for the word, or block, erase, such that the resistivity of the bit resistor 52 is changed to the opposite resistivity state. If n-channel transistors are used as described above in one embodiment, the programming pulse will be positive and the resistance of the bit resistor 52 will preferably change from a high resistance state to a low resistance state.
  • bit pass gate 64 of any unselected bits and the load transistor gate 66 of any unselected memory blocks 30 are connected to ground. Any voltage at the cross point of the word line and bit line will be very small, such that no significant change in resistance will occur at unselected bits.
  • the polarity and the voltage applied at the word line, the bit pass gate, and the load gate can be selected depending on whether n-channel or p-channel transistors are used to obtain the desired behavior of the memory circuit.
  • the bit can be read.
  • a load voltage is applied to the load gate 66 .
  • the load voltage is smaller than the threshold voltage of the load transistor 36 .
  • the saturation current of the load transistor 36 is larger than the current flow through the bit resistor 52 when it is at a high resistance level.
  • the saturation current of the load transistor 36 is lower than the current flow through the bit resistor 52 when it is at a low resistance level.
  • the bit pass gate 64 is held at a voltage sufficient to allow current to flow through the bit pass transistor 34 , for example V cc .
  • a readout voltage is applied to the word line.
  • the voltage applied to the word line is preferably a pulse with a voltage lower than the critical voltage necessary to change the resistivity of the bit resistor 52 .
  • bit resistor 52 If the bit resistor 52 is at a high resistance state, the current flow through the bit resistor 52 is smaller than the saturation current of the load transistor 36 . The bit line voltage is then lower than the threshold voltage of an n-channel transistor at an input of the inverter 38 . The output voltage of the inverter is then equal to approximately its power supply voltage.
  • bit resistor 52 If the bit resistor 52 is at a low resistance state a large current tends to flow through the bit resistor. This large current is larger than the saturation current of the load transistor.
  • the bit line voltage is larger than the threshold voltage of an n-channel transistor at an input of the inverter 38 . The output voltage of the inverter is then equal to approximately zero volts, which corresponds to ground.
  • the current through the bit is expected to be between 6 nA and 100 nA.
  • the bias voltage applied at the load gate of the load transistor should be selected so that the saturation current of the load transistor is between 6 nA and 100 nA, for example 50 nA. If the resistance of the bit is high enough that the current through it is less than 50 nA current will not flow through the load transistor and the output of the inverter will go to the operation voltage, for example Vcc. If the resistance of the bit is low, so that more than 50 nA flow through it, the current will flow through the load transistor and the output of the inverter will go to approximately 0 volts, or ground. If it is desired to have the bit at high resistance correspond to 0 volts, and the bit at low resistance correspond to the operation voltage, an additional inverter can be added at the output of the inverter.

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Chemical & Material Sciences (AREA)
  • Materials Engineering (AREA)
  • Semiconductor Memories (AREA)
  • Hall/Mr Elements (AREA)
  • Mram Or Spin Memory Techniques (AREA)

Abstract

Low cross talk resistive cross point memory devices are provided, along with methods of manufacture and use. The memory device comprises a bit formed using a perovskite material interposed at a cross point of an upper electrode and lower electrode. Each bit has a resistivity that can change through a range of values in response to application of one, or more, voltage pulses. Voltage pulses may be used to increase the resistivity of the bit, decrease the resistivity of the bit, or determine the resistivity of the bit. Memory circuits are provided to aid in the programming and read out of the bit region.

Description

    BACKGROUND OF THE INVENTION
  • This invention relates to nonvolatile memory, and more particularly to a cross point structure utilizing electric pulse induced resistance change effects in magnetoresistive films. [0001]
  • Materials having a perovskite structure, among them colossal magnetoresistance (CMR) materials and high temperature superconductivity (HTSC) materials are materials that have electrical resistance characteristics that can be changed by external influences. [0002]
  • For instance, the properties of materials having perovskite structures, especially for CMR and HTSC materials, can be modified by applying one or more short electrical pulses to a thin film or bulk material. The electric field strength or electric current density from the pulse, or pulses, is sufficient to switch the physical state of the materials so as to modify the properties of the material. The pulse is of low enough energy so as not to destroy, or significantly damage, the material. Multiple pulses may be applied to the material to produce incremental changes in properties of the material. One of the properties that can be changed is the resistance of the material. The change may be at least partially reversible using pulses of opposite polarity from those used to induce the initial change. [0003]
  • SUMMARY OF THE INVENTION
  • Accordingly, a memory structure is provided, which comprises a substrate, a plurality of bottom electrodes overlying the substrate, a plurality of top electrodes overlying the bottom electrodes forming a cross point memory structure. A perovskite material located at each cross point interposed between a top electrode and a bottom electrode, wherein the perovskite material acts as a bit. Each bit may act as a variable resistor within a memory circuit. [0004]
  • A low cross talk memory structure is formed by depositing and patterning a conductive material over a substrate to form at least one bottom electrode. A layer of insulating material, such as silicon dioxide, is deposited over the substrate and the at least one bottom electrode. At least one contact opening is etched through the insulating material to the underlying bottom electrode. A layer of perovskite material is deposited over the bottom electrode and the insulating material. The perovskite material is polished off of the surface of the insulating material so that perovskite material remains in the contact opening. At least one top electrode is formed such that it crosses over the bottom electrode at the position of the perovskite material forming a cross point. [0005]
  • A memory circuit may be formed on the substrate prior to formation of the memory structure. The memory circuit assists with the programming and read out of the memory structure. Forming the memory circuit prior to the memory structure reduces damage to the perovskite material due to additional subsequent processing following formation of the memory structure. [0006]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a cross-sectional view of a cross point memory structure during fabrication. [0007]
  • FIG. 2 is a cross-sectional view of a cross point memory structure during fabrication. [0008]
  • FIG. 3 is a cross-sectional view of a cross point memory structure during fabrication. [0009]
  • FIG. 4 is a cross-sectional view of a cross point memory structure during fabrication. [0010]
  • FIG. 5 is an isometric view of a cross point memory array area. [0011]
  • FIG. 6 is a schematic view of a memory readout circuit connected to a cross point memory array area. [0012]
  • FIG. 7 is a schematic view of a cross point memory device with readout circuit.[0013]
  • DETAILED DESCRIPTION OF THE INVENTION
  • A method for forming a low cross talk resistive memory array is provided. FIG. 1 shows a cross-sectional view of a cross point [0014] memory array area 10 following some initial processing. The memory array area 10 comprises a substrate 12 with a bottom electrode 14 formed thereon. A layer of oxide 16, which is between approximately 300 nm and 800 nm, is deposited over the substrate, planarized and etched to form openings 15 to allow access to the bottom electrode. The thickness of the oxide over the bottom electrode is 50 nm to 600 nm depending on the material and the resistance desired.
  • The [0015] substrate 12 is any suitable substrate material, whether amorphous, polycrystalline or crystalline, such as LaAlO3, Si, TiN or other material.
  • The [0016] bottom electrodes 14 are made of conductive oxide or other conductive material. In a preferred embodiment, the conductive material is a material, such as YBa2Cu3O7 (YBCO), that allows the epitaxial growth of an overlying perovskite material. In another preferred embodiment, the conductive material is platinum. The bottom electrodes are a thickness in the range of between about 5 nm and about 500 nm. As shown, the bottom electrodes are deposited and patterned without first forming a trench and without polishing.
  • Referring now to FIG. 2, a layer of [0017] perovskite material 17 is deposited over the oxide 16 to fill the openings 15. The perovskite material 17 is a material capable of having its resistivity changed in response to an electrical signal. The perovskite material is preferably a colossal magnetoresistive (CMR) material or a high temperature superconducting (HTSC) material, for example Pr0.7Ca0.3MnO3 (PCMO). Another example of a suitable material is Gd0.7Ca0.3BaCo205+5. The perovskite material is preferably between about 50 nm and 500 nm thick. The perovskite material 17 can be deposited using any suitable deposition technique including pulsed laser deposition, rf-sputtering, e-beam evaporation, thermal evaporation, metal organic deposition, sol gel deposition, and metal organic chemical vapor deposition.
  • FIG. 3 shows the [0018] memory array area 10 following polishing of the perovskite material 17. The perovskite material is preferably polished using CMP.
  • FIG. 4 shows the [0019] memory array area 10 following deposition and patterning of top electrodes 18. The top electrodes 18 comprise a conductive material, preferably platinum, copper, silver, or gold. The perovskite material that is now interposed between the bottom electrode 14 and one of the top electrodes 18 is now a resistive memory bit 22.
  • FIG. 5 shows the cross point [0020] memory array area 10. The memory array area 10 comprises the substrate 12 with a plurality of bottom electrodes 14 formed thereon. To illustrate another embodiment, the bottom electrodes 14 are formed by forming a trench, depositing the conductive material and polishing the conductive material until level with the substrate. The polishing can be accomplished using chemical mechanical polishing (CMP) or other suitable means. An oxide layer 16 has been deposited overlying the plurality of bottom electrodes 14. A plurality of top electrodes 18 overly the oxide layer 16, and the perovskite material 17 such that each memory bits 22 is interposed between the bottom electrodes 14 and the top electrodes 18.
  • A transparent region [0021] 20 (shown by a dashed circle) is used here to show the region as transparent for illustration purposes only, the material itself may or may not be transparent. Each bit region corresponds to a cross point. The oxide 16 is contiguous with the bit 22. The oxide acts as an isolation material to reduce, or eliminate, cross talk between bits. Although, for ease of explanation oxide is referred to, it would also be possible to use other suitable insultating materials instead. The bit 22 acts as a variable resistor that can be changed between at least two resistivity values. Changes to the resistivity of the bit 22 are preferably reversible. The reversibility of the resistivity change may incorporate some hysteresis. For some applications, such as write once read many (WORM) the resistivity change need not be reversible at all.
  • For example, if the [0022] bit 22 has a cross sectional area of one micrometer by one micrometer and YBCO is used to form the bit 22 with a thickness of 60 nm, the high resistance state is approximately 170 MΩ and the low resistance state is approximately 10 MΩ. For a low voltage memory device, if the bit 22 is biased to 1 volt, the current through the bit will be approximately 6 nA for the high resistance state and approximately 100 nA for the low resistance state. This example has been provided for illustration purposes only. The resistance values will change depending upon the thickness, the material, and the cross sectional area of the bit. The voltage applied across the bit will further affect the current through the bit.
  • The [0023] top electrodes 18 and the bottom electrodes 14 are each preferably substantially parallel rows. The top electrodes 18 and the bottom electrodes 14 are arranged in a cross point arrangement such that they cross each other in a regular pattern. A cross point refers to each position where a top electrode crosses a bottom electrode. As shown, the top electrodes and the bottom electrodes are arranged at substantially 90 degrees with respect to each other. The top electrodes and the bottom electrodes can each function as either word lines or bit lines as part of a cross point memory array.
  • FIG. 5 shows just the memory array area. It should be clear that in an actual device, the [0024] substrate 12, the bottom electrodes 14 and the top electrodes 18 may extend well beyond the memory array area to other areas containing other device structures.
  • Referring now to FIG. 6, a [0025] memory device 30 comprising the memory array area 10 connected to a memory circuit 32 is shown. The memory circuit 32 comprises at least one bit pass transistor 34 connected to at least one load transistor 36 and at least one inverter 38. These structures are shown schematically, as the formation of the individual semiconductor elements are well known.
  • In a preferred embodiment of a method of making the [0026] memory device 30, one, or more, of transistor structures, interconnects or other components of the memory circuit 32 may be formed prior to the formation of the memory array area 10. By forming components of the memory circuit 32 prior to the memory array area 10, possible degradation of the perovskite material due to subsequent processing is reduced, or eliminated.
  • FIG. 7 shows a schematic diagram of a 16 bit, 4×4-memory array, [0027] memory block 30. The memory block 30 comprises the memory array area 10 connected to the memory circuit 32. In this schematic view the each bit is shown as being a bit resistor 52 connected between the lower electrodes 14, which are also designated as bit lines B1 through B4, and the upper electrodes 18, which are also designated as word lines W1 through W4. Alternatively, the lower electrodes could be the word lines and the upper electrodes could be the bit lines. The bit lines are connected to the memory circuit 32. As shown, the lower electrodes are bit lines, so the lower electrodes are connected to the memory circuit 32.
  • The [0028] bit resistor 52 has a resistance that can be changed between at least two values, including a high resistance state and a low resistance state, in response to an electrical signal.
  • Referring now to the [0029] memory circuit 32, each bit line is connected to the bit pass transistor 34. The bit pass transistor 34 has a bit pass gate 64. The bit pass gate 64 contributes to determining which bit is being programmed or read out. The bit pass transistor is connected to the load transistor 36, which has a load gate 66, and the inverter 38. The load transistor is used to determine which memory block is being programmed or read out. The inverter is used in combination with the load transistor to set the output between two voltage levels, so that a binary state can be read out.
  • Once a device is completed and in operation, it can be programmed and read. It may also be desirable to set all of the [0030] bit resistors 52, especially those along a single word line, to the same resistance level either high resistance or low resistance. This may be used to produce a word erase or a block erase. For example, if n-channel transistors are used for the pass transistor and the load transistor, applying a negative voltage, or a plurality of negative voltage pulses, to a word line (e.g. W1) and grounding the bit pass gate 64 and the load transistor gate 66 of the memory block 30, sets all bit resistors 52 at the cross point of the word line to the same resistance state, either high resistance or low resistance. It would also be possible to use positive voltages at the word line, provided the bit pass gate and the load gate are properly biased to allow current to flow through the bit.
  • In another embodiment, p-channel transistors may be used for the bit pass transistor and the load transistor. In which case a positive voltage could be applied to the word line while grounding the bit pass gate and the load gate. A negative voltage pulse may be used provided that a sufficiently negative voltage is applied to the bit pass gate and the load gate to allow current to flow through the bit. [0031]
  • The applied voltage, or the plurality of voltage pulses, is preferably at a level that will not damage the perovskite material. Preferably, all bit [0032] resistors 52 at the cross point of the word line will be set to the high resistance level. If a single pulse is not sufficient to change the resistivity of the bit region, multiple voltage pulses, at a level lower than the level at which the perovskite material would be damaged, can be used to affect the change. By repeating the process with the remaining word lines, the entire memory block can be set to the same state.
  • The bit [0033] 50 can be programmed by applying an on voltage to the bit pass gate 64, applying a second on voltage to the load gate 66, and applying at least one programming voltage pulse to the word line. The voltage pulse applied to the word line is the opposite polarity to the polarity used for the word, or block, erase, such that the resistivity of the bit resistor 52 is changed to the opposite resistivity state. If n-channel transistors are used as described above in one embodiment, the programming pulse will be positive and the resistance of the bit resistor 52 will preferably change from a high resistance state to a low resistance state.
  • The bit pass [0034] gate 64 of any unselected bits and the load transistor gate 66 of any unselected memory blocks 30 are connected to ground. Any voltage at the cross point of the word line and bit line will be very small, such that no significant change in resistance will occur at unselected bits.
  • As discussed above, the polarity and the voltage applied at the word line, the bit pass gate, and the load gate can be selected depending on whether n-channel or p-channel transistors are used to obtain the desired behavior of the memory circuit. [0035]
  • The bit can be read. A load voltage is applied to the [0036] load gate 66. The load voltage is smaller than the threshold voltage of the load transistor 36. In addition, at this load voltage the saturation current of the load transistor 36 is larger than the current flow through the bit resistor 52 when it is at a high resistance level. But, at this load voltage the saturation current of the load transistor 36 is lower than the current flow through the bit resistor 52 when it is at a low resistance level. The bit pass gate 64 is held at a voltage sufficient to allow current to flow through the bit pass transistor 34, for example Vcc. A readout voltage is applied to the word line. The voltage applied to the word line is preferably a pulse with a voltage lower than the critical voltage necessary to change the resistivity of the bit resistor 52.
  • If the [0037] bit resistor 52 is at a high resistance state, the current flow through the bit resistor 52 is smaller than the saturation current of the load transistor 36. The bit line voltage is then lower than the threshold voltage of an n-channel transistor at an input of the inverter 38. The output voltage of the inverter is then equal to approximately its power supply voltage.
  • If the [0038] bit resistor 52 is at a low resistance state a large current tends to flow through the bit resistor. This large current is larger than the saturation current of the load transistor. The bit line voltage is larger than the threshold voltage of an n-channel transistor at an input of the inverter 38. The output voltage of the inverter is then equal to approximately zero volts, which corresponds to ground.
  • Using the example discussed above, the current through the bit is expected to be between 6 nA and 100 nA. The bias voltage applied at the load gate of the load transistor should be selected so that the saturation current of the load transistor is between 6 nA and 100 nA, for example 50 nA. If the resistance of the bit is high enough that the current through it is less than 50 nA current will not flow through the load transistor and the output of the inverter will go to the operation voltage, for example Vcc. If the resistance of the bit is low, so that more than 50 nA flow through it, the current will flow through the load transistor and the output of the inverter will go to approximately 0 volts, or ground. If it is desired to have the bit at high resistance correspond to 0 volts, and the bit at low resistance correspond to the operation voltage, an additional inverter can be added at the output of the inverter. [0039]
  • Although a preferred embodiment, and other embodiments have been discussed above, the coverage is not limited to these specific embodiments. Rather, the claims shall determine the scope of the invention. [0040]

Claims (20)

What is claimed is:
1. A memory structure comprising;
a). a substrate;
b) a plurality of bottom electrodes overlying the substrate;
c) a plurality of top electrodes overlying the bottom electrodes, wherein the top electrodes cross over the bottom electrodes forming a cross point at each cross over location; and
d) a perovskite material interposed between the plurality of top electrodes and the plurality of bottom electrodes at each cross point.
2. The memory structure of claim 1, wherein the bottom electrodes comprise a bottom electrode material that allows for epitaxial formation of the perovskite material overlying the bottom electrodes.
3. The memory structure of claim 2, wherein the bottom electrode material is YBCO.
4. The memory structure of claim 1, wherein the bottom electrode material is platinum.
5. The memory structure of claim 1, wherein the active layer is a colossal magnetoresistance (CMR) material.
6. The memory structure of claim 1, wherein the active layer is Pr0.7Ca0.3MnO3 (PCMO).
7. The memory structure of claim 1, wherein the active layer is Gd0.7Ca0.3BaCo205+5.
8. A method of manufacturing a memory structure comprising the steps of:
a) providing a semiconductor substrate;
b) forming a plurality of bottom electrodes;
c) depositing an isolation material overlying the bottom electrodes;
d) etching an opening to the bottom electrodes;
e) depositing a layer of perovskite material overlying the bottom electrodes and the isolation material;
f) polishing the layer of perovskite material, whereby perovskite material remains in the openings to form resistive bits, and
g) forming a plurality of top electrodes overlying the layer of perovskite material.
9. The method of claim 8, wherein the bottom electrodes comprise a bottom electrode material that allows for epitaxial formation of the layer of perovskite material overlying the bottom electrodes.
10. The method of claim 9, wherein the bottom electrode material is YBCO.
11. The method of claim 8, wherein the bottom electrode material is platinum.
12. The method of claim 8, wherein the isolation material is silicon dioxide.
13. The method of claim 8, wherein the perovskite material is a colossal magnetoresistance (CMR) material.
14. The method of claim 8, wherein the perovskite material is Pr0.7Ca0.3MnO3 (PCMO).
15. The method of claim 8, wherein the perovskite material is Gd0.7Ca0.3BaCo205+5.
16. The method of claim 8, wherein the step of polishing the perovskite material comprises chemical mechanical polishing.
17. The method of claim 8, wherein the top electrodes overly the bottom electrodes forming a cross-point memory configuration.
18. The method of claim 8, further comprising forming a memory circuit prior to depositing the layer of perovskite material.
19. The method of claim 18, wherein the memory circuit comprises a bit pass transistor connected to an input of an inverter and a load transistor connected between the input of the inverter and ground.
20. The method of claim 19, wherein the bit pass transistor is an n-channel transistor and the load transistor is an n-channel transistor.
US10/713,327 2001-06-28 2003-11-13 Methods of manufacturing low cross-talk electrically programmable resistance cross point memory structures Expired - Lifetime US6858905B2 (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
US10/713,327 US6858905B2 (en) 2001-06-28 2003-11-13 Methods of manufacturing low cross-talk electrically programmable resistance cross point memory structures
US10/794,309 US6925001B2 (en) 2001-06-28 2004-03-03 Electrically programmable resistance cross point memory sensing method

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/893,830 US6693821B2 (en) 2001-06-28 2001-06-28 Low cross-talk electrically programmable resistance cross point memory
US10/713,327 US6858905B2 (en) 2001-06-28 2003-11-13 Methods of manufacturing low cross-talk electrically programmable resistance cross point memory structures

Related Parent Applications (2)

Application Number Title Priority Date Filing Date
US09/893,830 Division US6693821B2 (en) 2001-06-28 2001-06-28 Low cross-talk electrically programmable resistance cross point memory
US10/345,547 Continuation-In-Part US6861687B2 (en) 2001-06-28 2003-01-15 Electrically programmable resistance cross point memory structure

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/794,309 Continuation-In-Part US6925001B2 (en) 2001-06-28 2004-03-03 Electrically programmable resistance cross point memory sensing method

Publications (2)

Publication Number Publication Date
US20040164332A1 true US20040164332A1 (en) 2004-08-26
US6858905B2 US6858905B2 (en) 2005-02-22

Family

ID=25402175

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/893,830 Expired - Lifetime US6693821B2 (en) 2001-06-28 2001-06-28 Low cross-talk electrically programmable resistance cross point memory
US10/713,327 Expired - Lifetime US6858905B2 (en) 2001-06-28 2003-11-13 Methods of manufacturing low cross-talk electrically programmable resistance cross point memory structures

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/893,830 Expired - Lifetime US6693821B2 (en) 2001-06-28 2001-06-28 Low cross-talk electrically programmable resistance cross point memory

Country Status (4)

Country Link
US (2) US6693821B2 (en)
JP (2) JP2003068983A (en)
KR (1) KR100479012B1 (en)
TW (1) TW550764B (en)

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100128512A1 (en) * 2005-11-02 2010-05-27 Tetsuya Ohnishi Semiconductor memory device having cross-point structure
US20100321982A1 (en) * 2008-12-18 2010-12-23 Takeshi Takagi Nonvolatile storage device and method for writing into the same
US7932548B2 (en) 2006-07-14 2011-04-26 4D-S Pty Ltd. Systems and methods for fabricating self-aligned memory cell
US8308915B2 (en) 2006-09-14 2012-11-13 4D-S Pty Ltd. Systems and methods for magnetron deposition
US8395199B2 (en) 2006-03-25 2013-03-12 4D-S Pty Ltd. Systems and methods for fabricating self-aligned memory cell
US8454810B2 (en) 2006-07-14 2013-06-04 4D-S Pty Ltd. Dual hexagonal shaped plasma source
US8811061B2 (en) 2010-09-27 2014-08-19 Panasonic Corporation Memory device, semiconductor storage device, method for manufacturing memory device, and reading method for semiconductor storage device

Families Citing this family (121)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6759249B2 (en) * 2002-02-07 2004-07-06 Sharp Laboratories Of America, Inc. Device and method for reversible resistance change induced by electric pulses in non-crystalline perovskite unipolar programmable memory
US6778421B2 (en) * 2002-03-14 2004-08-17 Hewlett-Packard Development Company, Lp. Memory device array having a pair of magnetic bits sharing a common conductor line
US6798685B2 (en) * 2002-08-02 2004-09-28 Unity Semiconductor Corporation Multi-output multiplexor
US6970375B2 (en) * 2002-08-02 2005-11-29 Unity Semiconductor Corporation Providing a reference voltage to a cross point memory array
US7186569B2 (en) * 2002-08-02 2007-03-06 Unity Semiconductor Corporation Conductive memory stack with sidewall
US6834008B2 (en) * 2002-08-02 2004-12-21 Unity Semiconductor Corporation Cross point memory array using multiple modes of operation
US6917539B2 (en) * 2002-08-02 2005-07-12 Unity Semiconductor Corporation High-density NVRAM
US6831854B2 (en) * 2002-08-02 2004-12-14 Unity Semiconductor Corporation Cross point memory array using distinct voltages
US6850455B2 (en) * 2002-08-02 2005-02-01 Unity Semiconductor Corporation Multiplexor having a reference voltage on unselected lines
US6850429B2 (en) * 2002-08-02 2005-02-01 Unity Semiconductor Corporation Cross point memory array with memory plugs exhibiting a characteristic hysteresis
US7326979B2 (en) * 2002-08-02 2008-02-05 Unity Semiconductor Corporation Resistive memory device with a treated interface
US6753561B1 (en) 2002-08-02 2004-06-22 Unity Semiconductor Corporation Cross point memory array using multiple thin films
US7042035B2 (en) * 2002-08-02 2006-05-09 Unity Semiconductor Corporation Memory array with high temperature wiring
US7129531B2 (en) * 2002-08-08 2006-10-31 Ovonyx, Inc. Programmable resistance memory element with titanium rich adhesion layer
US6847047B2 (en) * 2002-11-04 2005-01-25 Advanced Micro Devices, Inc. Methods that facilitate control of memory arrays utilizing zener diode-like devices
JP4509467B2 (en) * 2002-11-08 2010-07-21 シャープ株式会社 Nonvolatile variable resistance element and storage device
JP4167513B2 (en) * 2003-03-06 2008-10-15 シャープ株式会社 Nonvolatile semiconductor memory device
JP2004273656A (en) * 2003-03-07 2004-09-30 Taiyo Yuden Co Ltd Epir element and semiconductor device using the same
US7063984B2 (en) * 2003-03-13 2006-06-20 Unity Semiconductor Corporation Low temperature deposition of complex metal oxides (CMO) memory materials for non-volatile memory integrated circuits
US6774004B1 (en) * 2003-03-17 2004-08-10 Sharp Laboratories Of America, Inc. Nano-scale resistance cross-point memory array
JP2005032401A (en) * 2003-06-17 2005-02-03 Sharp Corp Nonvolatile semiconductor memory, its write method and erase method
US20050041467A1 (en) * 2003-06-18 2005-02-24 Macronix International Co., Ltd. Chalcogenide memory
US7106120B1 (en) 2003-07-22 2006-09-12 Sharp Laboratories Of America, Inc. PCMO resistor trimmer
US6774054B1 (en) * 2003-08-13 2004-08-10 Sharp Laboratories Of America, Inc. High temperature annealing of spin coated Pr1-xCaxMnO3 thim film for RRAM application
US7029924B2 (en) * 2003-09-05 2006-04-18 Sharp Laboratories Of America, Inc. Buffered-layer memory cell
US6962648B2 (en) * 2003-09-15 2005-11-08 Global Silicon Net Corp. Back-biased face target sputtering
US6955992B2 (en) * 2003-09-30 2005-10-18 Sharp Laboratories Of America, Inc. One mask PT/PCMO/PT stack etching process for RRAM applications
US7881133B2 (en) 2003-11-11 2011-02-01 Samsung Electronics Co., Ltd. Method of managing a flash memory and the flash memory
US7009278B2 (en) * 2003-11-24 2006-03-07 Sharp Laboratories Of America, Inc. 3d rram
DE10355561A1 (en) * 2003-11-28 2005-06-30 Infineon Technologies Ag Semiconductor device with nonvolatile memories
WO2005066969A1 (en) * 2003-12-26 2005-07-21 Matsushita Electric Industrial Co., Ltd. Memory device, memory circuit and semiconductor integrated circuit having variable resistance
US7098043B2 (en) * 2004-01-15 2006-08-29 Sharp Laboratories Of America, Inc. PCMO spin-coat deposition
US7082052B2 (en) 2004-02-06 2006-07-25 Unity Semiconductor Corporation Multi-resistive state element with reactive metal
US20060171200A1 (en) 2004-02-06 2006-08-03 Unity Semiconductor Corporation Memory using mixed valence conductive oxides
JP2005243808A (en) 2004-02-25 2005-09-08 Sharp Corp Method for manufacturing semiconductor device
US7485937B2 (en) * 2004-03-05 2009-02-03 National Institute Of Advanced Industrial Science And Technology Tunnel junction device
JP4460363B2 (en) * 2004-06-08 2010-05-12 シャープ株式会社 Semiconductor device and manufacturing method thereof
JP4377751B2 (en) * 2004-06-10 2009-12-02 シャープ株式会社 Cross-point structure semiconductor memory device and manufacturing method thereof
US7084691B2 (en) * 2004-07-21 2006-08-01 Sharp Laboratories Of America, Inc. Mono-polarity switchable PCMO resistor trimmer
CN1914733A (en) 2004-09-14 2007-02-14 松下电器产业株式会社 Variable-resistance element and non-volatile memory using the same
US20060068099A1 (en) * 2004-09-30 2006-03-30 Sharp Laboratories Of America, Inc. Grading PrxCa1-xMnO3 thin films by metalorganic chemical vapor deposition
US7339813B2 (en) * 2004-09-30 2008-03-04 Sharp Laboratories Of America, Inc. Complementary output resistive memory cell
US20060081466A1 (en) * 2004-10-15 2006-04-20 Makoto Nagashima High uniformity 1-D multiple magnet magnetron source
US7425504B2 (en) * 2004-10-15 2008-09-16 4D-S Pty Ltd. Systems and methods for plasma etching
US20060081467A1 (en) * 2004-10-15 2006-04-20 Makoto Nagashima Systems and methods for magnetron deposition
JP4880894B2 (en) * 2004-11-17 2012-02-22 シャープ株式会社 Semiconductor memory device structure and manufacturing method thereof
JP4829502B2 (en) * 2005-01-11 2011-12-07 シャープ株式会社 Manufacturing method of semiconductor memory device
US11478152B2 (en) 2005-02-02 2022-10-25 Intuitive Surgical Operations, Inc. Electrophysiology mapping and visualization system
US8137333B2 (en) 2005-10-25 2012-03-20 Voyage Medical, Inc. Delivery of biological compounds to ischemic and/or infarcted tissue
US20080015569A1 (en) 2005-02-02 2008-01-17 Voyage Medical, Inc. Methods and apparatus for treatment of atrial fibrillation
US9510732B2 (en) 2005-10-25 2016-12-06 Intuitive Surgical Operations, Inc. Methods and apparatus for efficient purging
US10064540B2 (en) 2005-02-02 2018-09-04 Intuitive Surgical Operations, Inc. Visualization apparatus for transseptal access
US8078266B2 (en) 2005-10-25 2011-12-13 Voyage Medical, Inc. Flow reduction hood systems
JP2006229227A (en) * 2005-02-14 2006-08-31 Samsung Electronics Co Ltd Resistive memory element
US8270193B2 (en) 2010-01-29 2012-09-18 Unity Semiconductor Corporation Local bit lines and methods of selecting the same to access memory elements in cross-point arrays
US8937292B2 (en) 2011-08-15 2015-01-20 Unity Semiconductor Corporation Vertical cross point arrays for ultra high density memory applications
US20130082232A1 (en) 2011-09-30 2013-04-04 Unity Semiconductor Corporation Multi Layered Conductive Metal Oxide Structures And Methods For Facilitating Enhanced Performance Characteristics Of Two Terminal Memory Cells
US8565003B2 (en) 2011-06-28 2013-10-22 Unity Semiconductor Corporation Multilayer cross-point memory array having reduced disturb susceptibility
US8559209B2 (en) 2011-06-10 2013-10-15 Unity Semiconductor Corporation Array voltage regulating technique to enable data operations on large cross-point memory arrays with resistive memory elements
KR100719346B1 (en) 2005-04-19 2007-05-17 삼성전자주식회사 Resistive memory cell, method for forming the same and resistive memory array using the same
US7323349B2 (en) * 2005-05-02 2008-01-29 Sharp Laboratories Of America, Inc. Self-aligned cross point resistor memory array
JP4548211B2 (en) * 2005-05-16 2010-09-22 ソニー株式会社 Storage element manufacturing method and storage device manufacturing method
WO2007007608A1 (en) * 2005-07-12 2007-01-18 Sharp Kabushiki Kaisha Semiconductor memory device and its fabrication method
JP4635759B2 (en) * 2005-07-19 2011-02-23 ソニー株式会社 Storage element and storage device
JP2007042784A (en) * 2005-08-02 2007-02-15 Nippon Telegr & Teleph Corp <Ntt> Metal oxide element and manufacturing method thereof
US20070084716A1 (en) * 2005-10-16 2007-04-19 Makoto Nagashima Back-biased face target sputtering based high density non-volatile data storage
US20070084717A1 (en) * 2005-10-16 2007-04-19 Makoto Nagashima Back-biased face target sputtering based high density non-volatile caching data storage
US8221310B2 (en) 2005-10-25 2012-07-17 Voyage Medical, Inc. Tissue visualization device and method variations
US7236389B2 (en) * 2005-11-17 2007-06-26 Sharp Laboratories Of America, Inc. Cross-point RRAM memory array having low bit line crosstalk
US20070205096A1 (en) * 2006-03-06 2007-09-06 Makoto Nagashima Magnetron based wafer processing
WO2007102212A1 (en) * 2006-03-08 2007-09-13 Fujitsu Limited Resistive memory manufacturing method
JPWO2007105284A1 (en) * 2006-03-13 2009-07-23 富士通株式会社 Resistance change memory element and method of manufacturing resistance change memory element
US7576565B2 (en) * 2006-04-03 2009-08-18 Blaise Laurent Mouttet Crossbar waveform driver circuit
US20070231972A1 (en) * 2006-04-03 2007-10-04 Mouttet Blaise L Manufacture of programmable crossbar signal processor
US8183554B2 (en) * 2006-04-03 2012-05-22 Blaise Laurent Mouttet Symmetrical programmable memresistor crossbar structure
US20070233761A1 (en) * 2006-04-03 2007-10-04 Mouttet Blaise L Crossbar arithmetic processor
US9965251B2 (en) * 2006-04-03 2018-05-08 Blaise Laurent Mouttet Crossbar arithmetic and summation processor
US7302513B2 (en) * 2006-04-03 2007-11-27 Blaise Laurent Mouttet Programmable crossbar signal processor
US7763552B2 (en) * 2006-04-28 2010-07-27 Hewlett-Packard Development Company, L.P. Method of interconnect formation using focused beams
US9055906B2 (en) 2006-06-14 2015-06-16 Intuitive Surgical Operations, Inc. In-vivo visualization systems
US20080011603A1 (en) * 2006-07-14 2008-01-17 Makoto Nagashima Ultra high vacuum deposition of PCMO material
KR100755409B1 (en) * 2006-08-28 2007-09-04 삼성전자주식회사 Method of programing in resist memory device
US10004388B2 (en) 2006-09-01 2018-06-26 Intuitive Surgical Operations, Inc. Coronary sinus cannulation
WO2008028149A2 (en) 2006-09-01 2008-03-06 Voyage Medical, Inc. Electrophysiology mapping and visualization system
US20080097476A1 (en) 2006-09-01 2008-04-24 Voyage Medical, Inc. Precision control systems for tissue visualization and manipulation assemblies
US7524722B2 (en) * 2006-10-12 2009-04-28 Macronix International Co., Ltd. Resistance type memory device and fabricating method and operating method thereof
US9226648B2 (en) 2006-12-21 2016-01-05 Intuitive Surgical Operations, Inc. Off-axis visualization systems
US8085615B2 (en) 2006-12-29 2011-12-27 Spansion Llc Multi-state resistance changing memory with a word line driver for applying a same program voltage to the word line
US7960224B2 (en) * 2007-04-03 2011-06-14 Macronix International Co., Ltd. Operation method for multi-level switching of metal-oxide based RRAM
KR100852206B1 (en) * 2007-04-04 2008-08-13 삼성전자주식회사 Resist random access memory device and method for manufacturing the same
US8657805B2 (en) 2007-05-08 2014-02-25 Intuitive Surgical Operations, Inc. Complex shape steerable tissue visualization and manipulation catheter
US7768812B2 (en) 2008-01-15 2010-08-03 Micron Technology, Inc. Memory cells, memory cell programming methods, memory cell reading methods, memory cell operating methods, and memory devices
US8034655B2 (en) * 2008-04-08 2011-10-11 Micron Technology, Inc. Non-volatile resistive oxide memory cells, non-volatile resistive oxide memory arrays, and methods of forming non-volatile resistive oxide memory cells and memory arrays
US8211743B2 (en) 2008-05-02 2012-07-03 Micron Technology, Inc. Methods of forming non-volatile memory cells having multi-resistive state material between conductive electrodes
US8114468B2 (en) 2008-06-18 2012-02-14 Boise Technology, Inc. Methods of forming a non-volatile resistive oxide memory array
US8134137B2 (en) * 2008-06-18 2012-03-13 Micron Technology, Inc. Memory device constructions, memory cell forming methods, and semiconductor construction forming methods
US9343665B2 (en) 2008-07-02 2016-05-17 Micron Technology, Inc. Methods of forming a non-volatile resistive oxide memory cell and methods of forming a non-volatile resistive oxide memory array
US20100135061A1 (en) * 2008-12-02 2010-06-03 Shaoping Li Non-Volatile Memory Cell with Ferroelectric Layer Configurations
JP4770930B2 (en) * 2009-01-21 2011-09-14 ソニー株式会社 Cross-point type semiconductor memory device and manufacturing method thereof
CN102326253B (en) 2009-02-20 2014-06-25 株式会社村田制作所 Resistive memory element and use thereof
JP5459516B2 (en) 2009-02-20 2014-04-02 株式会社村田製作所 Resistance memory element and method of using the same
JP2011054873A (en) 2009-09-04 2011-03-17 Sony Corp Method of manufacturing nonvolatile memory element
US8638584B2 (en) * 2010-02-02 2014-01-28 Unity Semiconductor Corporation Memory architectures and techniques to enhance throughput for cross-point arrays
US8427859B2 (en) 2010-04-22 2013-04-23 Micron Technology, Inc. Arrays of vertically stacked tiers of non-volatile cross point memory cells, methods of forming arrays of vertically stacked tiers of non-volatile cross point memory cells, and methods of reading a data value stored by an array of vertically stacked tiers of non-volatile cross point memory cells
US8411477B2 (en) 2010-04-22 2013-04-02 Micron Technology, Inc. Arrays of vertically stacked tiers of non-volatile cross point memory cells, methods of forming arrays of vertically stacked tiers of non-volatile cross point memory cells, and methods of reading a data value stored by an array of vertically stacked tiers of non-volatile cross point memory cells
US8289763B2 (en) 2010-06-07 2012-10-16 Micron Technology, Inc. Memory arrays
US8351242B2 (en) 2010-09-29 2013-01-08 Micron Technology, Inc. Electronic devices, memory devices and memory arrays
JP2012084765A (en) * 2010-10-14 2012-04-26 Sony Corp Nonvolatile memory element and method for manufacturing the same
US8759809B2 (en) 2010-10-21 2014-06-24 Micron Technology, Inc. Integrated circuitry comprising nonvolatile memory cells having platelike electrode and ion conductive material layer
US8796661B2 (en) 2010-11-01 2014-08-05 Micron Technology, Inc. Nonvolatile memory cells and methods of forming nonvolatile memory cell
US8526213B2 (en) 2010-11-01 2013-09-03 Micron Technology, Inc. Memory cells, methods of programming memory cells, and methods of forming memory cells
US9454997B2 (en) 2010-12-02 2016-09-27 Micron Technology, Inc. Array of nonvolatile memory cells having at least five memory cells per unit cell, having a plurality of the unit cells which individually comprise three elevational regions of programmable material, and/or having a continuous volume having a combination of a plurality of vertically oriented memory cells and a plurality of horizontally oriented memory cells; array of vertically stacked tiers of nonvolatile memory cells
US8431458B2 (en) 2010-12-27 2013-04-30 Micron Technology, Inc. Methods of forming a nonvolatile memory cell and methods of forming an array of nonvolatile memory cells
US8791447B2 (en) 2011-01-20 2014-07-29 Micron Technology, Inc. Arrays of nonvolatile memory cells and methods of forming arrays of nonvolatile memory cells
US8488365B2 (en) 2011-02-24 2013-07-16 Micron Technology, Inc. Memory cells
US8537592B2 (en) 2011-04-15 2013-09-17 Micron Technology, Inc. Arrays of nonvolatile memory cells and methods of forming arrays of nonvolatile memory cells
US9117495B2 (en) 2011-06-10 2015-08-25 Unity Semiconductor Corporation Global bit line pre-charge circuit that compensates for process, operating voltage, and temperature variations
US10566056B2 (en) 2011-06-10 2020-02-18 Unity Semiconductor Corporation Global bit line pre-charge circuit that compensates for process, operating voltage, and temperature variations
US8891276B2 (en) 2011-06-10 2014-11-18 Unity Semiconductor Corporation Memory array with local bitlines and local-to-global bitline pass gates and gain stages
EP3107102A1 (en) * 2015-06-18 2016-12-21 EM Microelectronic-Marin SA Memory circuit
US10261977B2 (en) * 2017-05-04 2019-04-16 University Of Rochester Resistive memory accelerator

Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3838405A (en) * 1973-10-03 1974-09-24 Ibm Non-volatile diode cross point memory array
US5410504A (en) * 1994-05-03 1995-04-25 Ward; Calvin B. Memory based on arrays of capacitors
US5640343A (en) * 1996-03-18 1997-06-17 International Business Machines Corporation Magnetic memory array using magnetic tunnel junction devices in the memory cells
US5792569A (en) * 1996-03-19 1998-08-11 International Business Machines Corporation Magnetic devices and sensors based on perovskite manganese oxide materials
US6204139B1 (en) * 1998-08-25 2001-03-20 University Of Houston Method for switching the properties of perovskite materials used in thin film resistors
US6531371B2 (en) * 2001-06-28 2003-03-11 Sharp Laboratories Of America, Inc. Electrically programmable resistance cross point memory

Family Cites Families (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH02285593A (en) * 1989-04-26 1990-11-22 Mitsubishi Electric Corp Non-volatile semiconductor storage
JPH0418753A (en) * 1990-05-11 1992-01-22 Olympus Optical Co Ltd Ferroelectric memory
JPH04344383A (en) * 1991-05-22 1992-11-30 Mitsubishi Electric Corp Magnetic thin film memory and its read-out method
JP3086043B2 (en) * 1992-01-21 2000-09-11 シャープ株式会社 Semiconductor read-only memory sense amplifier circuit
TW287313B (en) * 1995-02-20 1996-10-01 Matsushita Electric Ind Co Ltd
US5712612A (en) * 1996-01-02 1998-01-27 Hewlett-Packard Company Tunneling ferrimagnetic magnetoresistive sensor
US5894447A (en) * 1996-09-26 1999-04-13 Kabushiki Kaisha Toshiba Semiconductor memory device including a particular memory cell block structure
US5991193A (en) * 1997-12-02 1999-11-23 International Business Machines Corporation Voltage biasing for magnetic ram with magnetic tunnel memory cells
JP3593472B2 (en) * 1998-06-30 2004-11-24 株式会社東芝 Magnetic element, magnetic memory and magnetic sensor using the same
US6128214A (en) 1999-03-29 2000-10-03 Hewlett-Packard Molecular wire crossbar memory
JP4327942B2 (en) * 1999-05-20 2009-09-09 Tdk株式会社 Thin film piezoelectric element
JP4491870B2 (en) * 1999-10-27 2010-06-30 ソニー株式会社 Driving method of nonvolatile memory
KR100366702B1 (en) * 2000-02-03 2003-01-08 삼성전자 주식회사 Magnetic random access memory with circuits for write and read using magnetic tunnel junction (MTJ) devices

Patent Citations (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3838405A (en) * 1973-10-03 1974-09-24 Ibm Non-volatile diode cross point memory array
US5410504A (en) * 1994-05-03 1995-04-25 Ward; Calvin B. Memory based on arrays of capacitors
US5640343A (en) * 1996-03-18 1997-06-17 International Business Machines Corporation Magnetic memory array using magnetic tunnel junction devices in the memory cells
US5792569A (en) * 1996-03-19 1998-08-11 International Business Machines Corporation Magnetic devices and sensors based on perovskite manganese oxide materials
US6204139B1 (en) * 1998-08-25 2001-03-20 University Of Houston Method for switching the properties of perovskite materials used in thin film resistors
US6531371B2 (en) * 2001-06-28 2003-03-11 Sharp Laboratories Of America, Inc. Electrically programmable resistance cross point memory

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100128512A1 (en) * 2005-11-02 2010-05-27 Tetsuya Ohnishi Semiconductor memory device having cross-point structure
US8395199B2 (en) 2006-03-25 2013-03-12 4D-S Pty Ltd. Systems and methods for fabricating self-aligned memory cell
US7932548B2 (en) 2006-07-14 2011-04-26 4D-S Pty Ltd. Systems and methods for fabricating self-aligned memory cell
US8367513B2 (en) 2006-07-14 2013-02-05 4D-S Pty Ltd. Systems and methods for fabricating self-aligned memory cell
US8454810B2 (en) 2006-07-14 2013-06-04 4D-S Pty Ltd. Dual hexagonal shaped plasma source
US8308915B2 (en) 2006-09-14 2012-11-13 4D-S Pty Ltd. Systems and methods for magnetron deposition
US20100321982A1 (en) * 2008-12-18 2010-12-23 Takeshi Takagi Nonvolatile storage device and method for writing into the same
US8125817B2 (en) 2008-12-18 2012-02-28 Panasonic Corporation Nonvolatile storage device and method for writing into the same
US8811061B2 (en) 2010-09-27 2014-08-19 Panasonic Corporation Memory device, semiconductor storage device, method for manufacturing memory device, and reading method for semiconductor storage device

Also Published As

Publication number Publication date
US6858905B2 (en) 2005-02-22
JP2003068983A (en) 2003-03-07
US20030001178A1 (en) 2003-01-02
JP2010114457A (en) 2010-05-20
TW550764B (en) 2003-09-01
KR20030003025A (en) 2003-01-09
US6693821B2 (en) 2004-02-17
KR100479012B1 (en) 2005-03-30

Similar Documents

Publication Publication Date Title
US6693821B2 (en) Low cross-talk electrically programmable resistance cross point memory
US6531371B2 (en) Electrically programmable resistance cross point memory
US6569745B2 (en) Shared bit line cross point memory array
EP2204813B1 (en) Non-volatile programmable memory
US7045840B2 (en) Nonvolatile semiconductor memory device comprising a variable resistive element containing a perovskite-type crystal structure
US7884349B2 (en) Selection device for re-writable memory
US6473332B1 (en) Electrically variable multi-state resistance computing
US7149108B2 (en) Memory array of a non-volatile RAM
US7439082B2 (en) Conductive memory stack with non-uniform width
US20050230724A1 (en) 3D cross-point memory array with shared connections
EP1562235B1 (en) Semiconductor memory device and its manufacturing method
US20040228172A1 (en) Conductive memory stack with sidewall
US20040160817A1 (en) Non-volatile memory with a single transistor and resistive memory element
US6925001B2 (en) Electrically programmable resistance cross point memory sensing method
US20180090543A1 (en) High density cross point resistive memory structures and methods for fabricating the same

Legal Events

Date Code Title Description
STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: SHARP LABORATORIES OF AMERICA, INC., WASHINGTON

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HSU, SHENG TENG;ZHUANG, WEI-WEI;REEL/FRAME:028528/0970

Effective date: 20010628

AS Assignment

Owner name: SHARP KABUSHIKI KAISHA, JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SHARP LABORATORIES OF AMERICA INC.;REEL/FRAME:028539/0112

Effective date: 20120712

FPAY Fee payment

Year of fee payment: 8

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

AS Assignment

Owner name: INTELLECTUAL PROPERTIES I KFT., HUNGARY

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SHARP KABUSHIKI KAISHA;REEL/FRAME:029586/0108

Effective date: 20120924

AS Assignment

Owner name: XENOGENIC DEVELOPMENT LIMITED LIABILITY COMPANY, D

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:INTELLECTUAL PROPERTIES I KFT.;REEL/FRAME:029638/0239

Effective date: 20120926

FPAY Fee payment

Year of fee payment: 12