US20030117354A1 - Power generator circuit, generating method thereof, and liquid crystal display device - Google Patents

Power generator circuit, generating method thereof, and liquid crystal display device Download PDF

Info

Publication number
US20030117354A1
US20030117354A1 US10/303,826 US30382602A US2003117354A1 US 20030117354 A1 US20030117354 A1 US 20030117354A1 US 30382602 A US30382602 A US 30382602A US 2003117354 A1 US2003117354 A1 US 2003117354A1
Authority
US
United States
Prior art keywords
level
power generator
clock
circuit
generator circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/303,826
Inventor
Toshikazu Maekawa
Yoshiharu Nakajima
Shintarou Morita
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US10/303,826 priority Critical patent/US20030117354A1/en
Publication of US20030117354A1 publication Critical patent/US20030117354A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
    • G09G3/36Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
    • G09G3/36Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
    • G09G3/3611Control of matrices with row and column drivers
    • G09G3/3696Generation of voltages supplied to electrode drivers
    • GPHYSICS
    • G02OPTICS
    • G02FOPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
    • G02F1/00Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
    • G02F1/01Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour 
    • G02F1/13Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour  based on liquid crystals, e.g. single liquid crystal display cells
    • G02F1/133Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
    • HELECTRICITY
    • H02GENERATION; CONVERSION OR DISTRIBUTION OF ELECTRIC POWER
    • H02MAPPARATUS FOR CONVERSION BETWEEN AC AND AC, BETWEEN AC AND DC, OR BETWEEN DC AND DC, AND FOR USE WITH MAINS OR SIMILAR POWER SUPPLY SYSTEMS; CONVERSION OF DC OR AC INPUT POWER INTO SURGE OUTPUT POWER; CONTROL OR REGULATION THEREOF
    • H02M3/00Conversion of dc power input into dc power output
    • H02M3/02Conversion of dc power input into dc power output without intermediate conversion into ac
    • H02M3/04Conversion of dc power input into dc power output without intermediate conversion into ac by static converters
    • H02M3/06Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using resistors or capacitors, e.g. potential divider
    • H02M3/07Conversion of dc power input into dc power output without intermediate conversion into ac by static converters using resistors or capacitors, e.g. potential divider using capacitors charged and discharged alternately by semiconductor devices with control electrode, e.g. charge pumps
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2310/00Command of the display device
    • G09G2310/02Addressing, scanning or driving the display screen or processing steps related thereto
    • G09G2310/0264Details of driving circuits
    • G09G2310/0289Details of voltage level shifters arranged for use in a driving circuit
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G2330/00Aspects of power supply; Aspects of display protection and defect management
    • G09G2330/02Details of power systems and of start or stop of display operation
    • GPHYSICS
    • G09EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
    • G09GARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
    • G09G3/00Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
    • G09G3/20Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
    • G09G3/34Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
    • G09G3/36Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
    • G09G3/3611Control of matrices with row and column drivers
    • G09G3/3674Details of drivers for scan electrodes

Definitions

  • the present invention relates to a power generator circuit and generation method for generating a positive or negative power supply voltage, an active matrix type liquid crystal display device (LCD) and relates in particular to a liquid crystal display integrated-with-drive circuit.
  • LCD liquid crystal display integrated-with-drive circuit
  • VL low voltage
  • VD center value
  • VH high voltage
  • the power generator circuit of this invention has a structure comprised of a first clamping means to clamp the high level or low level of a clock pulse having a phase opposite the phase of the input clock to a reference voltage level at (or lower than) ground level or to a positive reference voltage level, a second clamping means to clamp the high level or low level of a clock pulse having a positive phase versus the phase of the input clock to a reference voltage level at (or lower than) ground level or to a positive reference voltage level, and a sampling means to sample the high level or low level of the clamped output of the first clamping means, and the high level or low level of the clamped output of the second clamping means.
  • This power generator circuit is formed on the panel (circuit board) of the liquid crystal display integrated-with-drive circuit.
  • the high or low level of a clock having a reversed or positive phase versus the input clock is clamped to a reference voltage level at (or below) ground level or to a positive reference voltage level, and by sampling the high level or low level side of the positive phase clamped clock at the low level or high level of the reversed phase of the clamped clock, a negative power supply voltage with respect to the reference level is generated when clamped at the high level of the clock, and a positive power supply voltage higher than the power supply voltage by an amount equal to the reference voltage level is generated when clamped at the low level of the clock.
  • FIG. 1 is a block diagram of the overall structure of the active matrix liquid crystal display device of the first embodiment of this invention
  • FIG. 2 is a block diagram of the structure of the shift register comprising the vertical driver of the first embodiment
  • FIG. 3 is a drawing showing the scan pulses prior to and after passing through the level shift circuit
  • FIG. 4 is circuit diagram showing the structure of the level shift circuit
  • FIG. 5 is a block diagram showing the structure of the negative power generator circuit
  • FIG. 6 is a circuit diagram showing the first working example of the clamp circuit and sampling switch comprising the negative power generator circuit
  • FIG. 7 is a waveform chart showing the simulation results
  • FIG. 8 is circuit diagram showing the first variation of the negative power generator circuit
  • FIG. 9 is a block diagram showing the structure of the liquid crystal display device mounted with the first variation of the negative power generator circuit
  • FIG. 10 is a circuit diagram showing the second variation of the negative power generator circuit
  • FIG. 11 is a circuit diagram showing the third variation of the negative power generator circuit
  • FIG. 12 is a circuit diagram showing the second working example of the clamp circuit and sampling switch
  • FIG. 13 is a circuit diagram showing the third working example of the clamp circuit and sampling switch
  • FIG. 14 is a block diagram showing the structure of the active matrix liquid crystal display device mounted with the negative power generator circuit of the first embodiment
  • FIG. 15 is a block diagram showing the structure of the active matrix liquid crystal display device of the second embodiment of this invention.
  • FIG. 16 is a block diagram showing the structure of the shift register comprising the vertical driver of the second embodiment
  • FIG. 17 is a waveform chart of the scan pulses before and after passing through the level shift circuit
  • FIG. 18 is a block diagram showing the structure of the positive power generator circuit
  • FIG. 19 is a circuit diagram showing a working example of the clamp circuit and sampling switch comprising the positive power generator circuit
  • FIG. 20 is a circuit diagram showing a variation of the positive power generator circuit
  • FIG. 21 is block diagram showing the structure of the active matrix liquid crystal display device mounted with a variation of the positive power generator circuit
  • FIG. 22 is block diagram showing the structure of the active matrix liquid crystal display device mounted with the positive power generator circuit of the second embodiment
  • FIG. 23A is a chart showing the relation of the drive voltage of the liquid crystal display device and the amplitude of the video signal
  • FIG. 23B is a graph showing relation of the input video signal and the contrast
  • FIG. 24 is a circuit diagram of the equalizer circuit for the pixels
  • FIG. 25 is a waveform drawing illustrating the principle how a leak luminance spot occurs.
  • FIG. 26 is a diagram showing the characteristics of the pixel transistor.
  • FIG. 1 is a block diagram of the overall structure of the active matrix liquid crystal display device of the first embodiment of this invention.
  • a pixel 11 comprises an effective pixel area 12 arrayed in a two-dimensional matrix.
  • the pixel 11 is comprisedby a thin film transistor (TFT) 13 as the pixel transistor made for instance of polysilicon, a liquid crystal cell 14 with a pixel electrode connected to the drain of this thin film transistor 13 , and an auxiliary capacitor 15 with one electrode connected to the drain electrode of the thin film transistor 13 .
  • TFT thin film transistor
  • the gate electrode made for instance of molybdenum, of the thin film transistor 13 is connected to a gate line (scan line) 16
  • the source electrode made for instance from aluminum is connected to the source line (signal line) 17
  • the other electrode of the auxiliary capacitor 15 and the other electrode of the liquid crystal cell 14 are connected to a common line 18 made for instance of molybdenum and from which a common voltage VCOM is supplied.
  • a horizontal driver 19 is installed for instance on the upper side of the effective pixel area 12
  • a vertical driver (scan driver) 20 is, for instance installed on the left side.
  • the horizontal driver 19 operates on a timing signal such as the horizontal clock HCK, and with the input video signal as a reference, performs dot sequential drive of written data onto each pixel 1 .
  • the vertical driver 20 operates based on a timing signal such as the vertical clock VCK and sequentially drives each pixel 11 in line units.
  • the horizontal driver 19 and the vertical driver 20 are integrated with the glass substrate (hereafter referred to as the LCD panel) 21 and the effective pixel area 12 utilizing a polysilicon thin film transistor.
  • a drive circuit containing the horizontal driver 19 and the vertical driver 20 is thus formed on the LCD panel 21 along with the effective pixel area 12 to comprise the liquid crystal display integrated-with-drive circuit.
  • the negative power generator circuit 22 is integrated with the LCD panel 21 utilizing a polysilicon thin film transistor.
  • the negative power generator 22 is incorporated into the embodiment to generate a negative voltage for supply to a drive circuit such as the vertical driver 20 .
  • a clock faster (higher frequency) than the vertical clock VCK input to the vertical driver 20 such as horizontal clock HCK input to the horizontal driver 20 is used as the input, and the negative power supply voltage is generated based on this horizontal clock HCK.
  • This negative power supply voltage is supplied to the second negative power supply line at the output stage of the vertical driver 20 .
  • the input clock for the negative power generator 22 is not limited to the timing clock input to the horizontal driver 10 , and other clocks utilized in supply of a negative power supply may also be used.
  • FIG. 2 is a block diagram of a typical structure of the shift register comprising the vertical driver 20 of the active matrix liquid crystal display device of the first embodiment, and shows the structure of the transfer stage which is the shift register as well as its output stage.
  • the n-th transfer stage (register) 23 along with using the positive power supply vdd and the first negative power supply vss 1 (ground in this example) as the drive voltage, shifting the shift pulse Vn ⁇ 1 supplied from the previous stage (n ⁇ 1), and supplying the shift pulse Vn thus obtained, to the next stage (n+1), also outputs in synchronization with this shift pulse, the scan pulses va, vax having mutually opposite phases.
  • the scan pulses va, vax are supplied to the level shift circuit 24 .
  • the level shift circuit 24 utilizes the positive voltage vdd and the second negative power supply voltage vss 2 (vss 2 ⁇ vss 1 ) generated by the previously related negative power supply voltage circuit 22 , as the drive voltage and as shown by the waveform (b) of FIG. 3, level shifts (performs level conversion) the amplitude vss 1 through vdd of the scan pulses va, vax, to the scan pulse vb amplitude.
  • the scan pulse vb drives the nth gate line (scan line) 16 of the effective pixel area 12 (see FIG. 1) by way of the buffer 25 operated by the positive voltage vdd and the second negative power supply voltage vss 2 .
  • the structure of the level shift circuit 24 is shown in FIG. 4.
  • This level shift circuit 24 is comprised of a CMOS latch cell 26 and a CMOS inverter 27 .
  • the CMOS latch cell 26 is comprised of a P-channel MOS transistor (hereafter simply listed as PMOS) Qp 11 having a gate input by the inverted scan pulse vax and a source connected to the positive power supply vdd; a PMOS transistor Qp 12 with a source connected to the positive power supply VDD and a gate input by the scan pulse va; an N-channel MOS (hereafter simply listed as NMOS) transistor Qn 11 that, along with having a drain connected to the PMOS transistor Qp 11 also has a source connected to the second negative power supply vss 2 and further has a gate connected to the PMOS transistor Qp 12 ; and an NMOS transistor Qn 12 having a drain commonly connected to the PMOS transistor Qp 12 , a source connected to the second negative power supply vss 2 and further has a gate connected to the drain of the PMOS transistor Qp 11 .
  • PMOS P-channel MOS transistor
  • the CMOS inverter 27 is comprised of a PMOS transistor Qp 13 having a gate connected to the output end of the CMOS latch cell 26 , namely connected to the common connection point of the drain of the NMOS transistor Qn 12 and the PMOS transistor Qp 12 , and having a source connected to the positive power supply vdd; and comprised of an NMOS transistor Qn 13 having a gate and drain respectively connected in common with the transistor Qp 13 and having a source connected to the second negative power supply vss 2 ; and scan pulses from the common drain connection point of the PMOS transistor Qp 13 and the NMOS transistor Qn 13 drive the gate line 16 of the effective pixel area 12 .
  • FIG. 5 is a block diagram showing the structure of the negative power generator circuit 22 .
  • the negative power generator circuit 22 of this structure has the inverters 31 , 32 to invert the input clocks and again perform inversion, condensers (filters) 33 , 34 to cut the direct current component of the inverted outputs from these inverters 31 , 32 , clamping circuits 35 , 36 to clamp the outputs from these condensers 33 , 34 to a reference voltage level below ground level (ground level, in this example), and a sampling switch 37 to sample the clamped outputs of the clamping circuit 36 based on the clamped output of the clamping circuit 35 , and a negative voltage ⁇ vdd is obtained from the circuit output terminal 38 .
  • ground level ground level
  • a clock having an amplitude from 0 to vdd volts, such as the horizontal clock HCK is input to the vertical driver 19 (See FIG. 1).
  • This input clock is inverted in the inverter 31 and afterwards inverted once again.
  • the respective inverted clocks for the inverter 31 , 32 in other words the inverted phase of the clock and the positive phase of the clocks for the input clock are passed through the condensers (filters) 33 , 34 and their direct DC components removed.
  • the respective high level (hereafter listed as “H” level) of the clocks that passed through the condensers (filters) 33 , 34 are clamped at a reference voltage level within ground level (for instance, ground level of 0 volts).
  • the clamped outputs of the clamping circuits 35 , 36 thus have an amplitude from ⁇ vdd to 0 volts and further have mutually opposite phases, as clearly shown by the waveform in the drawing.
  • the clamped output of the low level side of the clamping circuit 35 is output or in other words, ⁇ vdd is output. This voltage is output from the circuit output terminal 38 as the negative power supply voltage ⁇ vdd.
  • FIG. 6 A circuit diagram of the first working example of the clamping circuits 35 , 36 and the sampling switch 37 is shown in FIG. 6. Sections in this figure identical to FIG. 5 are shown with the same reference numerals.
  • the clamp circuit 35 is comprised of a PMOS transistor Qp 31 connected between the output end of the condenser 33 and ground having a gate connected to the output end of the condenser 34 .
  • the clamp circuit 36 is comprised of a PMOS transistor Qp 32 connected between the output end of the condenser 34 and ground, and further having a gate connected to the output end of the condenser 33 .
  • the sampling switch 37 is comprised of an NMOS transistor Qn 31 connected between the output end of condenser 34 and the circuit output terminal 38 and having a gate connected to the output end of the condenser 33 .
  • the PMOS transistor Qp 32 When the voltage potential of the node A is pulled to ground potential, the PMOS transistor Qp 32 also turns on The voltage potential of node B then starts to be pulled to the minus side by the PMOS transistor Qp 32 turning on and the voltage potential at node B lowers even further. The voltage potential of the node A further approaches ground level when the voltage potential drops on node B. This process is repeated so that by this positive feedback, the “H” level (vdd level) of the node A is clamped at zero (0) volts. The output of the clamping circuit 35 thus has an amplitude between ⁇ vdd and zero volts, and clock has a reverse phase clock versus the input clock.
  • the PMOS transistor Qp 31 When the voltage potential of the node B is pulled to ground potential, the PMOS transistor Qp 31 also turns on. The voltage potential of node A then starts to be pulled to the minus side by the PMOS transistor Qp 31 turning on and the voltage potential at node A lowers even further. The voltage potential of the node B further approaches ground level when the voltage potential drops on node A. This process is repeated so that by this positive feedback, the “H” level of the node B is clamped at zero (0) volts. The output of the clamping circuit 36 thus has an amplitude between ⁇ vdd and zero volts, and has a positive phase clock versus the input clock.
  • the NMOS transistor Qn 31 turns on so that the clamped output of node A and the reverse phase of the clamped output of node B, or in other words, a “L” level ( ⁇ vdd) is output. Also, when the voltage potential of node A is “L” level or in other words ⁇ vdd, the NMOS transistor Qn 31 turns off so that ⁇ vdd is output unchanged.
  • v (y) is the positive phase clock with respect to the input clock
  • v (z) is the positive phase clock with respect to the input clock
  • v (xa) is the positive phase clamped output with respect to the input clock
  • v (xb) is the reverse phase clamped output with respect to the input clock
  • ⁇ vdd shows the respective waveforms of each negative power supply voltage.
  • FIG. 8 is circuit diagram showing the first variation of the negative power generator circuit 22 .
  • the first variation has a fixed voltage means, such as a Zener diode 39 connected between the output terminal 38 and ground.
  • a Zener diode 39 When the negative power generator circuit 22 of this first variation is mounted in the liquid crystal display integrated-with-drive circuit, the Zener diode 39 must be attached outside the LCD panel 21 as shown in FIG. 9.
  • the voltage of the negative power supply ⁇ vdd is determined by the Zener diode 39 so that the desired voltage for the negative power supply vdd can be set easily and a stable voltage obtained by selecting an appropriate Zener diode voltage.
  • the fixed voltage means is not limited to use only of a Zener diode and for instance, a bipolar diode or a MOS diode may be used.
  • FIG. 10 is a circuit diagram showing the second variation of the negative power generator circuit 22 .
  • the negative power generator circuit 22 in this second variation is a circuit comprised of the inverters 31 , 32 each utilizing a CMOS inverter. This circuit configuration has basically the same circuit operation as in FIG. 6.
  • FIG. 11 is a circuit diagram showing the third variation of the negative power generator circuit 22 .
  • the negative power generator circuit 22 in this third variation is a circuit comprised of the inverters 31 , 32 each utilizing a CMOS inverter and further comprised of the condensers 33 , 34 formed by the NMOS transistors Qn 32 , Qn 33 .
  • the voltage of the input terminal (node a) of the condenser 33 must always be higher than the voltage at the output terminal (node b) of the condenser 33 so that the channel of the NMOS transistor is always connected in the orientation shown in the figure. Since the voltage potential of node a′ and node b′ are also the same on the condenser 34 side, the NMOS transistor Qn 33 connections are also the same as for the NMOS transistor Qn 33 .
  • the condensers 33 and 34 can also be formed by (depression) MOS transistors.
  • FIG. 12 is a circuit diagram showing the second working example of the clamping circuits 35 , 36 and sampling switch 37 .
  • sections identical to FIG. 5 are shown with the same reference numerals.
  • a clamping circuit 35 is comprised of an NMOS transistor Qn 34 connected between the output end (node b) of the condenser 33 and ground, and having a gate connected to the input end (node a) of the condenser 33 .
  • a clamping circuit 36 is comprised of an NMOS transistor Qn 35 connected between the output end (node b′) of the condenser 34 and ground, and having a gate connected to the input end (node a′) of the condenser 34 .
  • a sampling circuit 37 is comprised of an NMOS transistor Qn 36 connected between node b′ and the circuit output terminal 38 , and having a gate connected to node b.
  • a reverse phase clock as a clamped output of the clamping circuit 35 can be obtained versus an input clock having an amplitude from ⁇ vdd to zero (0) volts, the same as when performing clamping in the first working example based on the other (complementary) clock, and a positive phase clock can be obtained as a clamped output of the clamping circuit 36 , versus an input clock having an amplitude from ⁇ vdd to zero (0) volts.
  • FIG. 13 is a circuit diagram showing the third working example of the clamping circuits 35 , 36 and sampling switch 37 .
  • sections identical to FIG. 12 are shown with the same reference numerals.
  • the clamping circuit 35 is comprised of an NMOS transistor Qn 34 connected between the output end (node b) of the condenser 33 and ground, and having a gate connected to the input end (node a) of the condenser 33 .
  • a clamping circuit 36 is comprised of an NMOS transistor Qn 35 and a PMOS transistor Qp 33 connected in serial between the output end (node b′) of the condenser 34 and ground. The gate of the PMOS transistor Qp 33 is connected to the node b, and the gate of the NMOS transistor Qn 35 is connected to the node a′.
  • a pulse (clock pulse) with a polarity opposite that of node b, is applied to the gate of the NMOS transistor Qn 35 , to allow the “H” level of node b′ to be clamped at a sufficiently low impedance.
  • the description of the embodiment for the negative power generator 22 of this invention utilized a liquid crystal display integrated-with-drive circuit having a horizontal driver 19 and a vertical driver 20 integrated (on-chip) along with the effective pixel area 12 , onto the LCD panel 21 .
  • this invention is not limited to this arrangement and is applicable to a liquid crystal display integrated-with-drive circuit having the horizontal driver 19 mounted exterior to the chip and the vertical driver 20 mounted on the chip.
  • FIG. 14 is a block diagram showing the structure of the active matrix liquid crystal display device mounted with the negative power generator circuit of the first embodiment.
  • the horizontal driver 19 is comprised of a horizontal shift register 191 , a sampling & first latch circuit 192 , a second latch circuit 193 , a level shifter 194 as well as a DA (digital/analog) converter 195 .
  • a horizontal start pulse HST and a horizontal clock pulse HCK are applied to the horizontal shift register 191 as horizontal transfer pulses.
  • the horizontal shift register 191 responds to the horizontal start pulse HST and performs horizontal scanning by outputting shift pulses from each stage at the period of the horizontal clock HCK.
  • the sampling & first latch circuit 192 responds to the shift pulses output from the horizontal shift register 191 , and sequentially samples the digital data, and further latches the sampled data in each source line (column line) of the effective pixel area 12 .
  • the latched data corresponding to each source line latched by the sampling & first latch circuit 192 is re-latched by the second latch circuit 193 every 1H (H is the horizontal scanning period) in response to a latch signal supplied in the 1H period.
  • the level shifter 194 level shifts (level conversion) the latch data that was re-latched by the second latch circuit 193 , to a specified signal level, and supplies this level-shifted signal to the DA converter 195 .
  • the DA converter 195 converts the digital data that was level-shifted in the level shifter 194 , to an analog signal for each source line of the effective pixel area 12 , and supplies this analog signal to the corresponding source line.
  • a reference voltage selector type DA converter is utilized as the DA converter 195 to receive the data that was level-shifted by the level shifter 194 , select the target reference voltage from among several contrast (gradient) reference voltages, and output the selected reference voltage to the corresponding source line.
  • the liquid crystal display device configured as above, utilizes a common voltage VCOM (See FIG. 1) inverted every 1H, as a VCOM inverted drive voltage.
  • VCOM common voltage
  • MOS transistors are utilized as the analog switch for selecting the reference voltage
  • the DA converter 195 for selecting a reference voltage for example, in a range of 0 volts to 5 volts
  • the threshold voltage Vthp of the PMOS transistor and the threshold voltage Vthn of the NMOS transistor are set to obtain a dynamic range for the selected reference voltage
  • the “L” level of the selected data signal must be 0 ⁇ Vthp or less
  • the “H” level must be 5 volts+Vthn or more.
  • the amplitude of the select data signal must therefore be set lower in the reference voltage range by an amount equal to the PMOS transistor threshold voltage Vthp, and must be set higher in the range (0 volts ⁇ Vthp, through 5 volts+Vthn, in the above example) by an amount equal to the NMOS transistor voltage Vthn, so that a level shifter 194 is installed in the prestage of the DA converter 195 .
  • This level shifter 194 must utilize a negative power supply for the reasons given next.
  • a negative power generator 22 is incorporated into the LCD panel 21 so that the negative voltage generated by the negative power generator 22 is supplied to the level shifter 194 .
  • a negative power generator 22 there is no need to install a negative power generator 22 outside of the LCD panel 21 and the burden of set design can therefore be reduced by a corresponding amount.
  • FIG. 15 is a block diagram showing the structure of the active matrix liquid crystal display device of the second embodiment of this invention.
  • the pixel 51 in FIG. 15 comprises an effective pixel area 52 arrayed in a two-dimensional matrix.
  • the pixel 51 is comprised of a thin film transistor 53 , a liquid crystal cell 54 with a pixel electrode connected to the drain electrode of the thin film transistor 53 , and an auxiliary capacitor 55 with one electrode connected to the drain electrode of the thin film transistor 53 .
  • the thin film transistor 53 of each pixel 51 has a gate electrode connected to the gate line (scan line) 56 , and also has a source electrode connected to the source line (signal line) 57 .
  • the opposing electrode of the liquid cell 54 and the other electrode of the auxiliary capacitor 55 are connected to the common line 58 from which the common voltage VCOM is supplied.
  • a horizontal driver 59 is installed for instance on the upper side of the effective pixel area 52
  • a vertical driver (scan driver) 60 is installed for instance on the left side.
  • the horizontal driver 59 operates based on a timing signal such as the horizontal clock HCK, and performs dot sequential writing of the actual data onto each pixel 51 based on the input video signal (Video Sig.).
  • the vertical driver 60 operates based on a timing signal such as the vertical clock VCK, and sequentially drives each pixel 51 in line units.
  • the horizontal driver 59 and the vertical driver 60 are integrated onto the LCD panel 61 and the effective pixel area 52 utilizing polysilicon thin film transistors.
  • a liquid crystal display integrated-with-drive circuit is comprised, formed on the LCD panel 61 along with the effective pixel area 52 and the drive circuit containing the horizontal driver 59 and the vertical driver 60 .
  • a positive voltage power generator circuit 62 is integrated onto the LCD panel 61 utilizing the polysilicon thin film transistors.
  • An internal positive voltage power generator circuit 62 supplies the generated positive voltage to a drive circuit such as the vertical driver 60 .
  • a clock is input to the vertical driver 60 that is faster (has a higher frequency) than the vertical clock VCK, such as the horizontal clock HCK input to the horizontal driver 59 , and a positive voltage generated based on this horizontal clock HCK, this positive voltage is then supplied to the second positive power supply line for the output stage of the vertical driver 60 .
  • the input clock for the positive voltage supply generator circuit 62 is not limited to the timing clock input to the horizontal driver 59 , and a clock utilized in supply of another positive voltage may be utilized.
  • FIG. 16 is a block diagram showing the structure of the shift register comprising the vertical driver 60 for the active matrix display device of the second embodiment. This figure shows the structure of the shift register transfer (register) stages and their output stages.
  • the nth transfer stage (register) 63 utilizes a first positive voltage supply vdd 1 and a negative power supply vss (ground in this example) as the drive voltage and besides shifting the shift pulse Vn ⁇ 1 obtained from the previous stage (n ⁇ 1) and supplying the shift pulse Vn thus obtained to the next stage (n+1), also outputs the mutually complementary scan pulses va, vax in synchronization with this shift pulse.
  • the amplitude of these scan pulses va, vax as clearly shown in the waveform (a) in FIG. 17 is from vss to vdd 1 .
  • the scan pulses va, vax are supplied to the level shift circuit 64 .
  • the level shift circuit 64 utilizes the negative power supply vss and the previously mentioned second positive power supply vdd 2 (vdd 1 ⁇ vdd 2 ) generated by the positive voltage power generator circuit 62 as a drive voltage and as shown in waveform (b) of FIG. 17, performs a level shift (level conversion) of the scan pulses va, vax at an amplitude from vss to vdd 1 , to the scan pulse vb with an amplitude from vss to vdd 2 .
  • This scan pulse vb drives the nth line of the gate line (scan line) 56 of the effective pixel area 52 (See FIG. 15) by way of the buffer 65 operating on the second positive power supply vdd 2 and the negative power supply vss.
  • FIG. 4 The circuit configuration shown in FIG. 4, in other words, a circuit structure having a CMOS latch cell and CMOS inverter is used as the level shift circuit 64 .
  • the second negative power supply vss 2 in FIG. 4 has been changed to the negative power supply vss and the positive power supply vdd has been changed to the second positive power supply vdd 2 .
  • the amplitude of the scan pulses (gate select pulse) applied to the gate line 56 can be increased even without raising the power supply voltage of the LCD panel 61 so that even if transistors with poor device characteristics such as the thin film transistor 53 are utilized, a sufficiently large voltage can be applied between the source and gate of the applicable transistor so that the thin film transistor 53 can be reliably turned on.
  • a scan pulse with a large amplitude can be applied to the gate line 56 even if the write times on the left side and right side of the LCD panel 61 are different. Further, since even the thin film transistor 53 for pixels having a short write time on the right side of the panel can be turned on reliably, the writing onto the pixels can be sufficiently performed. A difference between the left side and right side of the LCD panel 61 in luminance that accompanies the difference in write times can therefore be avoided.
  • FIG. 18 is a block diagram showing the structure of the positive power generator circuit 62 .
  • the positive power generator circuit 62 has the inverters 71 , 72 to invert the input clock and again perform inversion, the condensers (filters) 73 , 74 to remove the direct current component of each inverted output from the inverters 71 , 72 the clamping circuits 75 , 76 to clamp the outputs of the condensers 71 , 72 to a positive reference voltage level (in this example, power supply voltage level vdd), and a sampling switch 77 to sample the clamped output of the clamping circuit 76 based on the clamped output of the clamping circuit 75 , and in this structure, the positive power supply voltage 2vdd from the circuit output terminal 78 is output as the second positive power supply voltage vdd 2 .
  • a clock having an amplitude from 0 volts to vdd such as the horizontal clock HCK
  • This input clock is inverted by the inverter 71 and then further inverted by the inverter 72 .
  • the inverted clocks of the inverters 71 , 72 or in other words, the reverse phase clock and the positive phase clock with respect to the input clock, are passed through the condensers (filters) 73 , 74 and their direct current components removed.
  • Each clock passing through the condenser 73 , 74 is then clamped by the power supply voltage vdd, at its respective “L” level by the clamping circuits 75 , 76 .
  • the clamped outputs of the clamping circuits 75 , 76 therefore have an amplitude between vdd to 2vdd and mutually opposite phases as clearly shown in the waveform.
  • the sampling switch 77 turns on at the “L” level clamp output of the clamping circuit 75 or in other words, is turned on by vdd, so that the “H” level of the clamped output of the clamping circuit 76 , or in other words 2vdd, is output.
  • This “H” level clamped output from the clamping circuit 76 is output from the circuit output terminal 78 as the positive supply voltage 2vdd.
  • FIG. 19 is a circuit diagram showing a first working example of the clamping circuits 75 , 76 and sampling switch 77 . Sections in the figure, identical to FIG. 18 have the same reference numerals.
  • the clamping circuit 75 is comprised of an NMOS transistor Qn 71 connected between the output electrode of the condenser 73 and the power supply vdd, and having a gate connected to the output electrode of the condenser 74 .
  • the clamping circuit 76 is comprised of an NMOS transistor Qn 72 connected between the output end of the condenser 74 and the power supply vdd, and having a gate connected to the output end of the condenser 73 .
  • the sampling switch 77 is comprised of a PMOS transistor Q 71 connected between the output end of the condenser 74 and the circuit output terminal 78 and having a gate connected to the output end of the condenser 73 .
  • the NMOS transistor Qn 72 When the voltage potential at node A is pulled to the power supply vdd side, the NMOS transistor Qn 72 also turns on. The voltage potential of node B of the NMOS transistor Qn 72 then starts to pull to the plus side at this point and the voltage potential of node B increases further. When the voltage potential of node B increases, the voltage potential of node A approaches even further to the vdd power supply side.
  • the above operation repeats in a so-called positive feedback process so that the “L” level (0 volts) of node A is clamped at the power supply voltage level vdd.
  • the clamped output of the clamping circuit 75 thus becomes a clock with a reverse phase versus the input clock having an amplitude from vdd to 2vdd.
  • the NMOS transistor Qn 71 When the voltage potential of node B is pulled to the power supply vdd side, the NMOS transistor Qn 71 also turns on. The node A voltage potential of the NMOS transistor Qn 71 then starts to pull to the plus side and the voltage potential of node A rises even further. When the voltage potential of node A rises, the voltage potential of node B approaches the power supply vdd side even further. The “L” level of the node B is clamped at the power supply voltage level vdd by this positive feedback. The clamped output of the clamping circuit 76 thus has a positive phase clock versus the input clock having an amplitude of vdd to 2vdd.
  • FIG. 20 is a circuit diagram showing a first variation of the positive power generator circuit 26 . Sections in the figure identical to FIG. 19 are shown with the same reference numerals.
  • a fixed voltage means is comprised for instance of a Zener diode 79 connected between the circuit output terminal 78 and the power supply vdd.
  • the voltage of the positive power supply voltage 2vdd will be determined by the Zener diode 79 voltage so that the desired voltage of the positive power supply voltage 2vdd can be stably acquired and easily set with this fixed voltage means by selecting an applicable Zener diode voltage.
  • this fixed voltage means is not limited to a Zener diode, and a bipolar diode or MOS diode may also be utilized.
  • FIG. 10 Another variation of the positive power generator circuit 62 is shown by a variation having the same structure as the negative power supply circuit 22 shown in FIG. 10 and FIG. 11.
  • the clamping circuits 75 , 76 and the sampling switch 77 may have the same circuit structure as shown in FIG. 12 and FIG. 13.
  • each MOS transistor comprising the clamping circuits 75 , 76 and the sampling switches 77 , utilize transistors having reversed conduction versus the clamping circuits 35 , 36 and the sampling switch 37 , and further the ground has been substituted with the power supply vdd.
  • FIG. 22 is block diagram showing another example of the structure of the active matrix liquid crystal display device. Sections in the figure identical to FIG. 15 have the same reference numerals.
  • the vertical driver 59 is comprised of a horizontal shift register 591 , a sampling & first latch circuit 592 , a second latch circuit 593 , a level shifter 594 and a DA converter 595 .
  • the circuits 591 through 595 have the same functions as the circuits 191 through 195 of FIG. 14. A detailed description is omitted since these circuits are redundant.
  • a VCOM inverted drive is utilized to invert the common voltage VCOM. (see FIG. 15) each 1H period.
  • MOS transistors when MOS transistors are utilized as the analog switches for selecting a reference voltage for instance, in a range of 0 volts to 5 volts in the DA converter 595 and a PMOS transistor threshold voltage of Vthp and NMOS transistor threshold voltage of Vthn are set in order to maintain a dynamic range for that selected reference voltage, the “L” level of the selected data signal must be 0 volts Vthp or less, and the “H” level must be 5 volts+Vthn or more.
  • the amplitude of the select data signal must therefore be set lower in the reference voltage range by an amount equal to the PMOS transistor threshold voltage Vthp, and must be set higher in the range (0 volts ⁇ Vthp, through 5 volts+Vthn) by an amount equal to the NMOS transistor voltage Vthn, so that a level shifter 595 is installed in the prestage of the DA converter 595 .
  • This level shifter 594 must utilize a positive power supply for the reasons given next.
  • a positive power generator 62 is incorporated into the LCD panel 61 so that the positive voltage generated by the positive power generator circuit 62 is supplied to the level shifter 594 .
  • the burden of set design can therefore be reduced by a corresponding amount.
  • the explanation of the first embodiment utilized an example incorporating a negative power generator circuit 22
  • the explanation of the second embodiment utilized an example incorporating a positive power generator 62 however, a structure incorporating both a negative power generator circuit 22 and a positive power generator 62 may also be used.
  • the liquid crystal display device incorporating a positive power generator circuit for generating a positive power supply voltage
  • the amplitude of the gate select pulses can be increased even without raising the power supply voltage of the LCD panel
  • the writing onto a pixel can be sufficiently performed even in a short time, so that no difference in luminance will occur when using the dot sequential scanning method, even if the write times on the left side and the write side of the LCD panel are different, and a good image quality can be obtained.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Chemical & Material Sciences (AREA)
  • Computer Hardware Design (AREA)
  • Theoretical Computer Science (AREA)
  • Power Engineering (AREA)
  • Nonlinear Science (AREA)
  • Mathematical Physics (AREA)
  • Optics & Photonics (AREA)
  • Control Of Indicators Other Than Cathode Ray Tubes (AREA)
  • Liquid Crystal Display Device Control (AREA)
  • Liquid Crystal (AREA)
  • Electric Clocks (AREA)

Abstract

A power generator circuit, generation method, and liquid crystal display (LCD) wherein the power generator circuit does not require the design of a set when a negative or positive power generator circuit is installed outside the LCD panel. In a liquid crystal display integrated-with-drive circuit, a positive or negative power generator circuit is incorporated into the LCD panel and supplies a positive or negative voltage to a vertical driver circuit.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0001]
  • The present invention relates to a power generator circuit and generation method for generating a positive or negative power supply voltage, an active matrix type liquid crystal display device (LCD) and relates in particular to a liquid crystal display integrated-with-drive circuit. [0002]
  • 2. Description of the Related Art [0003]
  • In recent years, many demands have been made for liquid crystal display devices operating on a low voltage, and having high image quality and high performance such as high contrast. These demands for high contrast and for low voltage operation however, generally conflict with each other. In other words, the video signal amplitude input to the liquid crystal display LCD has to be increased in order to increase the contrast. As a result, the voltage for driving the LCD becomes higher so that low voltage operation cannot be achieved. Conversely, attenuating the video signal amplitude to achieve low voltage operation has the effect of reducing the contrast (See FIG. 23A and FIG. 23B). [0004]
  • Whereupon, in order to simultaneously satisfy the dual requirements of high contrast and low voltage operation, a method was employed that lowered the low voltage (VL) of the video signal as much as possible (in other words, to nearly ground potential), lowered the center value (VD) of the video signal, and also lowered the high voltage (VH) of the video signal while raising the dynamic range of the video signal. [0005]
  • However, when this method is employed, in the pixel transistor of the equalizer circuit shown in FIG. 24, when the threshold voltage Vth of a [0006] pixel transistor 101 holding the high voltage (VH) of the video signal, approaches the depression, and the scan line (gate line) 102 is zero (0) volts and the source line 103 is at a low level (hereafter listed as “L” level), then the pixel transistor 101 may leak as shown in FIG. 25, forming a so-called leak luminance spot. An example of this characteristic of the pixel transistor 101 is shown in FIG. 26.
  • The above mentioned method was therefore not employed up until now and either high contrast or low voltage operation was selected for use on a case-by-case basis. However, it is known that if the “L” level of the [0007] scan line 102 can be set a minus (negative) value, then an ample margin versus these leak luminance spots can be obtained. However, to obtain this minus (negative) value, a negative power generator circuit must be provided to set the scan line 102 to a minus (negative) value. In the related art, this negative power generator circuit had to be installed outside the LCD panel creating the additional burden of set design.
  • Also, in the case of an LCD using the dot sequential scanning method, the problem arose of different write times onto the pixel during horizontal scanning at the scanning start side (for instance, the left side of the panel) and the scanning end side (for instance, the right side of the panel). In other words, with a panel write time of about 1H (approximately 63 μsec) on the left side of the panel, a write time of several seconds (for instance 5 μsec) was needed to extinguish the gate select pulse, immediately after write was finished on the right side of the panel. [0008]
  • Therefore, in an LCD using the dot sequential scanning method, when a transistor having poor device characteristics was utilized as the [0009] pixel transistor 101, the write times on the left side and right side of the panel were different, because of the short write time on the right side of the panel, so that the pixel transistor 101 could not turn off sufficiently. Writing omissions therefore occurred so that the luminance was different on the right and left sides of the panel, in turn creating the problem of poor image quality.
  • SUMMARY OF THE INVENTION
  • In view of the above problems with the related art, it is therefore an object of the present invention to provide a power supply generation method, a power generator circuit with a simple structure for generating a power supply voltage, and a liquid crystal display device (LCD) that along with having an expanded dynamic range for the input signal, has good image quality and does not require the installation of a power generator circuit outside the LCD panel section. [0010]
  • The power generator circuit of this invention has a structure comprised of a first clamping means to clamp the high level or low level of a clock pulse having a phase opposite the phase of the input clock to a reference voltage level at (or lower than) ground level or to a positive reference voltage level, a second clamping means to clamp the high level or low level of a clock pulse having a positive phase versus the phase of the input clock to a reference voltage level at (or lower than) ground level or to a positive reference voltage level, and a sampling means to sample the high level or low level of the clamped output of the first clamping means, and the high level or low level of the clamped output of the second clamping means. This power generator circuit is formed on the panel (circuit board) of the liquid crystal display integrated-with-drive circuit. [0011]
  • In the above mentioned power generator circuit and liquid crystal display device, the high or low level of a clock having a reversed or positive phase versus the input clock is clamped to a reference voltage level at (or below) ground level or to a positive reference voltage level, and by sampling the high level or low level side of the positive phase clamped clock at the low level or high level of the reversed phase of the clamped clock, a negative power supply voltage with respect to the reference level is generated when clamped at the high level of the clock, and a positive power supply voltage higher than the power supply voltage by an amount equal to the reference voltage level is generated when clamped at the low level of the clock.[0012]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • Preferred embodiments of the present invention will be described in detail based on the following, wherein: [0013]
  • FIG. 1 is a block diagram of the overall structure of the active matrix liquid crystal display device of the first embodiment of this invention; [0014]
  • FIG. 2 is a block diagram of the structure of the shift register comprising the vertical driver of the first embodiment; [0015]
  • FIG. 3 is a drawing showing the scan pulses prior to and after passing through the level shift circuit; [0016]
  • FIG. 4 is circuit diagram showing the structure of the level shift circuit; [0017]
  • FIG. 5 is a block diagram showing the structure of the negative power generator circuit; [0018]
  • FIG. 6 is a circuit diagram showing the first working example of the clamp circuit and sampling switch comprising the negative power generator circuit; [0019]
  • FIG. 7 is a waveform chart showing the simulation results; [0020]
  • FIG. 8 is circuit diagram showing the first variation of the negative power generator circuit; [0021]
  • FIG. 9 is a block diagram showing the structure of the liquid crystal display device mounted with the first variation of the negative power generator circuit; [0022]
  • FIG. 10 is a circuit diagram showing the second variation of the negative power generator circuit; [0023]
  • FIG. 11 is a circuit diagram showing the third variation of the negative power generator circuit; [0024]
  • FIG. 12 is a circuit diagram showing the second working example of the clamp circuit and sampling switch; [0025]
  • FIG. 13 is a circuit diagram showing the third working example of the clamp circuit and sampling switch; [0026]
  • FIG. 14 is a block diagram showing the structure of the active matrix liquid crystal display device mounted with the negative power generator circuit of the first embodiment; [0027]
  • FIG. 15 is a block diagram showing the structure of the active matrix liquid crystal display device of the second embodiment of this invention; [0028]
  • FIG. 16 is a block diagram showing the structure of the shift register comprising the vertical driver of the second embodiment; [0029]
  • FIG. 17 is a waveform chart of the scan pulses before and after passing through the level shift circuit; [0030]
  • FIG. 18 is a block diagram showing the structure of the positive power generator circuit; [0031]
  • FIG. 19 is a circuit diagram showing a working example of the clamp circuit and sampling switch comprising the positive power generator circuit; [0032]
  • FIG. 20 is a circuit diagram showing a variation of the positive power generator circuit; [0033]
  • FIG. 21 is block diagram showing the structure of the active matrix liquid crystal display device mounted with a variation of the positive power generator circuit; [0034]
  • FIG. 22 is block diagram showing the structure of the active matrix liquid crystal display device mounted with the positive power generator circuit of the second embodiment; [0035]
  • FIG. 23A is a chart showing the relation of the drive voltage of the liquid crystal display device and the amplitude of the video signal, and FIG. 23B is a graph showing relation of the input video signal and the contrast; [0036]
  • FIG. 24 is a circuit diagram of the equalizer circuit for the pixels; [0037]
  • FIG. 25 is a waveform drawing illustrating the principle how a leak luminance spot occurs; and [0038]
  • FIG. 26 is a diagram showing the characteristics of the pixel transistor.[0039]
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • A detailed description of the embodiments of this invention is next explained while referring to the accompanying drawings. FIG. 1 is a block diagram of the overall structure of the active matrix liquid crystal display device of the first embodiment of this invention. [0040]
  • In FIG. 1, a pixel [0041] 11 comprises an effective pixel area 12 arrayed in a two-dimensional matrix. In this effective pixel area 12, the pixel 11 is comprisedbya thin film transistor (TFT) 13 as the pixel transistor made for instance of polysilicon, a liquid crystal cell 14 with a pixel electrode connected to the drain of this thin film transistor 13, and an auxiliary capacitor 15 with one electrode connected to the drain electrode of the thin film transistor 13.
  • In this pixel structure, in the [0042] thin film transistor 13 of the pixel 11, the gate electrode made for instance of molybdenum, of the thin film transistor 13 is connected to a gate line (scan line) 16, the source electrode made for instance from aluminum is connected to the source line (signal line) 17. The other electrode of the auxiliary capacitor 15 and the other electrode of the liquid crystal cell 14 are connected to a common line 18 made for instance of molybdenum and from which a common voltage VCOM is supplied.
  • A [0043] horizontal driver 19 is installed for instance on the upper side of the effective pixel area 12, and a vertical driver (scan driver) 20 is, for instance installed on the left side. The horizontal driver 19 operates on a timing signal such as the horizontal clock HCK, and with the input video signal as a reference, performs dot sequential drive of written data onto each pixel 1. The vertical driver 20 operates based on a timing signal such as the vertical clock VCK and sequentially drives each pixel 11 in line units.
  • The [0044] horizontal driver 19 and the vertical driver 20 are integrated with the glass substrate (hereafter referred to as the LCD panel) 21 and the effective pixel area 12 utilizing a polysilicon thin film transistor. A drive circuit containing the horizontal driver 19 and the vertical driver 20 is thus formed on the LCD panel 21 along with the effective pixel area 12 to comprise the liquid crystal display integrated-with-drive circuit. Also, in this embodiment, the negative power generator circuit 22 is integrated with the LCD panel 21 utilizing a polysilicon thin film transistor.
  • The [0045] negative power generator 22 is incorporated into the embodiment to generate a negative voltage for supply to a drive circuit such as the vertical driver 20. A clock faster (higher frequency) than the vertical clock VCK input to the vertical driver 20, such as horizontal clock HCK input to the horizontal driver 20 is used as the input, and the negative power supply voltage is generated based on this horizontal clock HCK. This negative power supply voltage is supplied to the second negative power supply line at the output stage of the vertical driver 20. The input clock for the negative power generator 22 is not limited to the timing clock input to the horizontal driver 10, and other clocks utilized in supply of a negative power supply may also be used.
  • FIG. 2 is a block diagram of a typical structure of the shift register comprising the [0046] vertical driver 20 of the active matrix liquid crystal display device of the first embodiment, and shows the structure of the transfer stage which is the shift register as well as its output stage.
  • The n-th transfer stage (register) [0047] 23, along with using the positive power supply vdd and the first negative power supply vss1 (ground in this example) as the drive voltage, shifting the shift pulse Vn−1 supplied from the previous stage (n−1), and supplying the shift pulse Vn thus obtained, to the next stage (n+1), also outputs in synchronization with this shift pulse, the scan pulses va, vax having mutually opposite phases. The amplitude of these scan pulses va, vax as can be clearly seen in the waveform (a) of FIG. 3, is vss1 through vdd.
  • The scan pulses va, vax are supplied to the [0048] level shift circuit 24. The level shift circuit 24 utilizes the positive voltage vdd and the second negative power supply voltage vss2 (vss2<vss1) generated by the previously related negative power supply voltage circuit 22, as the drive voltage and as shown by the waveform (b) of FIG. 3, level shifts (performs level conversion) the amplitude vss1 through vdd of the scan pulses va, vax, to the scan pulse vb amplitude. The scan pulse vb drives the nth gate line (scan line) 16 of the effective pixel area 12 (see FIG. 1) by way of the buffer 25 operated by the positive voltage vdd and the second negative power supply voltage vss2.
  • The structure of the [0049] level shift circuit 24 is shown in FIG. 4. This level shift circuit 24 is comprised of a CMOS latch cell 26 and a CMOS inverter 27.
  • The [0050] CMOS latch cell 26 is comprised of a P-channel MOS transistor (hereafter simply listed as PMOS) Qp11 having a gate input by the inverted scan pulse vax and a source connected to the positive power supply vdd; a PMOS transistor Qp12 with a source connected to the positive power supply VDD and a gate input by the scan pulse va; an N-channel MOS (hereafter simply listed as NMOS) transistor Qn11 that, along with having a drain connected to the PMOS transistor Qp11 also has a source connected to the second negative power supply vss2 and further has a gate connected to the PMOS transistor Qp12; and an NMOS transistor Qn12 having a drain commonly connected to the PMOS transistor Qp12, a source connected to the second negative power supply vss2 and further has a gate connected to the drain of the PMOS transistor Qp11.
  • The [0051] CMOS inverter 27 is comprised of a PMOS transistor Qp13 having a gate connected to the output end of the CMOS latch cell 26, namely connected to the common connection point of the drain of the NMOS transistor Qn12 and the PMOS transistor Qp12, and having a source connected to the positive power supply vdd; and comprised of an NMOS transistor Qn13 having a gate and drain respectively connected in common with the transistor Qp13 and having a source connected to the second negative power supply vss2; and scan pulses from the common drain connection point of the PMOS transistor Qp13 and the NMOS transistor Qn13 drive the gate line 16 of the effective pixel area 12.
  • In the above related liquid crystal display integrated-with-drive circuit, since a [0052] negative power generator 22 is incorporated into the LCD panel 21 to supply the negative power supply voltage generated by this negative power generator 22 to the vertical driver 20, there is therefore no need to install a negative voltage generator circuit exterior to the LCD panel 21, making the task of set design easier. Also, the timing range of the input signal can be expanded without raising the power supply voltage of the LCD panel 21 and furthermore, good image quality (in particular, contrast) can be obtained.
  • FIG. 5 is a block diagram showing the structure of the negative [0053] power generator circuit 22. The negative power generator circuit 22 of this structure has the inverters 31, 32 to invert the input clocks and again perform inversion, condensers (filters) 33, 34 to cut the direct current component of the inverted outputs from these inverters 31, 32, clamping circuits 35, 36 to clamp the outputs from these condensers 33, 34 to a reference voltage level below ground level (ground level, in this example), and a sampling switch 37 to sample the clamped outputs of the clamping circuit 36 based on the clamped output of the clamping circuit 35, and a negative voltage −vdd is obtained from the circuit output terminal 38.
  • The circuit operation of the above configuration of the negative [0054] power generator circuit 22 is next explained.
  • In this negative [0055] power generator circuit 22, a clock having an amplitude from 0 to vdd volts, such as the horizontal clock HCK is input to the vertical driver 19 (See FIG. 1). This input clock is inverted in the inverter 31 and afterwards inverted once again. The respective inverted clocks for the inverter 31, 32, in other words the inverted phase of the clock and the positive phase of the clocks for the input clock are passed through the condensers (filters) 33, 34 and their direct DC components removed.
  • The respective high level (hereafter listed as “H” level) of the clocks that passed through the condensers (filters) [0056] 33, 34 are clamped at a reference voltage level within ground level (for instance, ground level of 0 volts). The clamped outputs of the clamping circuits 35, 36 thus have an amplitude from −vdd to 0 volts and further have mutually opposite phases, as clearly shown by the waveform in the drawing. Then, at the sampling switch 37 turning on at zero (0) volts, or in other words, reaching the “H” level of the clamped output of the clamping circuit 35, the clamped output of the low level side of the clamping circuit 35 is output or in other words, −vdd is output. This voltage is output from the circuit output terminal 38 as the negative power supply voltage −vdd.
  • A circuit diagram of the first working example of the clamping [0057] circuits 35, 36 and the sampling switch 37 is shown in FIG. 6. Sections in this figure identical to FIG. 5 are shown with the same reference numerals.
  • The [0058] clamp circuit 35 is comprised of a PMOS transistor Qp31 connected between the output end of the condenser 33 and ground having a gate connected to the output end of the condenser 34. The clamp circuit 36 is comprised of a PMOS transistor Qp32 connected between the output end of the condenser 34 and ground, and further having a gate connected to the output end of the condenser 33. The sampling switch 37 is comprised of an NMOS transistor Qn31 connected between the output end of condenser 34 and the circuit output terminal 38 and having a gate connected to the output end of the condenser 33.
  • The circuit operation of the clamping [0059] circuits 35, 36 as well as the sampling switch 37 are described next.
  • First of all, when the positive phase of the clock is at “L” level versus the input clock, the direct current components of the positive phase clock are removed by the [0060] condenser 34, and the voltage potential of the output end of the condenser 34 (hereafter node B) swings somewhat to the minus side. The PMOS transistor Qp31 is thus turned on. The PMOS transistor Qp31 then starts to pull the voltage potential at the output of the condenser 33 (hereafter referred to as node A) to ground potential.
  • When the voltage potential of the node A is pulled to ground potential, the PMOS transistor Qp[0061] 32 also turns on The voltage potential of node B then starts to be pulled to the minus side by the PMOS transistor Qp32 turning on and the voltage potential at node B lowers even further. The voltage potential of the node A further approaches ground level when the voltage potential drops on node B. This process is repeated so that by this positive feedback, the “H” level (vdd level) of the node A is clamped at zero (0) volts. The output of the clamping circuit 35 thus has an amplitude between −vdd and zero volts, and clock has a reverse phase clock versus the input clock.
  • However, when the reverse phase of the clock is at “L” level with respect to the input clock, the direct current components of the reverse phase clock are removed by the [0062] condenser 33, and the voltage potential at the node B swings somewhat to the minus side. The PMOS transistor Qp32 is thus made to turn on. The voltage potential of the node B then starts to be pulled towards ground potential by the PMOS transistor Qp32.
  • When the voltage potential of the node B is pulled to ground potential, the PMOS transistor Qp[0063] 31 also turns on. The voltage potential of node A then starts to be pulled to the minus side by the PMOS transistor Qp31 turning on and the voltage potential at node A lowers even further. The voltage potential of the node B further approaches ground level when the voltage potential drops on node A. This process is repeated so that by this positive feedback, the “H” level of the node B is clamped at zero (0) volts. The output of the clamping circuit 36 thus has an amplitude between −vdd and zero volts, and has a positive phase clock versus the input clock.
  • Then, when the node A voltage potential is at “H” level, or in other words zero (0) volts, the NMOS transistor Qn[0064] 31 turns on so that the clamped output of node A and the reverse phase of the clamped output of node B, or in other words, a “L” level (−vdd) is output. Also, when the voltage potential of node A is “L” level or in other words −vdd, the NMOS transistor Qn31 turns off so that −vdd is output unchanged.
  • In this way, since a positive feedback is applied when clamping is performed by the clamping [0065] circuits 35, 36 based on the other (complementary) input clock, the outputs are securely clamped to a reference level (ground level in this example) and a negative power supply voltage −vdd can be generated at the applicable reference voltage potential level.
  • The results of the simulation are shown in FIG. 7. In this figure, v (y) is the positive phase clock with respect to the input clock, v (z) is the positive phase clock with respect to the input clock, v (xa) is the positive phase clamped output with respect to the input clock, v (xb) is the reverse phase clamped output with respect to the input clock, and −vdd shows the respective waveforms of each negative power supply voltage. [0066]
  • FIG. 8 is circuit diagram showing the first variation of the negative [0067] power generator circuit 22. In the figure, sections identical to FIG. 6 are shown with the same reference numerals. The first variation has a fixed voltage means, such as a Zener diode 39 connected between the output terminal 38 and ground. When the negative power generator circuit 22 of this first variation is mounted in the liquid crystal display integrated-with-drive circuit, the Zener diode 39 must be attached outside the LCD panel 21 as shown in FIG. 9.
  • By connecting the Zener diode between the [0068] circuit output terminal 38 and ground in this way, the voltage of the negative power supply −vdd is determined by the Zener diode 39 so that the desired voltage for the negative power supply vdd can be set easily and a stable voltage obtained by selecting an appropriate Zener diode voltage. The fixed voltage means is not limited to use only of a Zener diode and for instance, a bipolar diode or a MOS diode may be used.
  • FIG. 10 is a circuit diagram showing the second variation of the negative [0069] power generator circuit 22. In the figure, sections identical to FIG. 6 are shown with the same reference numerals. The negative power generator circuit 22 in this second variation is a circuit comprised of the inverters 31, 32 each utilizing a CMOS inverter. This circuit configuration has basically the same circuit operation as in FIG. 6.
  • FIG. 11 is a circuit diagram showing the third variation of the negative [0070] power generator circuit 22. In the figure, sections identical to FIG. 10 are shown with the same reference numerals. The negative power generator circuit 22 in this third variation is a circuit comprised of the inverters 31, 32 each utilizing a CMOS inverter and further comprised of the condensers 33, 34 formed by the NMOS transistors Qn32, Qn33.
  • In this circuit configuration, the voltage of the input terminal (node a) of the [0071] condenser 33 must always be higher than the voltage at the output terminal (node b) of the condenser 33 so that the channel of the NMOS transistor is always connected in the orientation shown in the figure. Since the voltage potential of node a′ and node b′ are also the same on the condenser 34 side, the NMOS transistor Qn33 connections are also the same as for the NMOS transistor Qn33. The condensers 33 and 34 can also be formed by (depression) MOS transistors.
  • In the above described first working example (FIG. 6) as well as the variations (FIG. 8, FIG. 10, FIG. 11), the positive phase clock and the reverse phase clock clamping of the other (complementary) clock was performed based on the reverse phase clock and the positive phase clock but positive phase clock and reverse phase clock clamping can also be performed based on its own clock. This clock clamping is explained below in the second working example. [0072]
  • FIG. 12 is a circuit diagram showing the second working example of the clamping [0073] circuits 35, 36 and sampling switch 37. In the figure, sections identical to FIG. 5 are shown with the same reference numerals.
  • A [0074] clamping circuit 35 is comprised of an NMOS transistor Qn34 connected between the output end (node b) of the condenser 33 and ground, and having a gate connected to the input end (node a) of the condenser 33. A clamping circuit 36 is comprised of an NMOS transistor Qn35 connected between the output end (node b′) of the condenser 34 and ground, and having a gate connected to the input end (node a′) of the condenser 34. A sampling circuit 37 is comprised of an NMOS transistor Qn36 connected between node b′ and the circuit output terminal 38, and having a gate connected to node b.
  • Thus, even if positive phase clock and reverse phase clock clamping is performed based on its own (autonomous) clock in this way, a reverse phase clock as a clamped output of the clamping [0075] circuit 35, can be obtained versus an input clock having an amplitude from −vdd to zero (0) volts, the same as when performing clamping in the first working example based on the other (complementary) clock, and a positive phase clock can be obtained as a clamped output of the clamping circuit 36, versus an input clock having an amplitude from −vdd to zero (0) volts.
  • FIG. 13 is a circuit diagram showing the third working example of the clamping [0076] circuits 35, 36 and sampling switch 37. In the figure, sections identical to FIG. 12 are shown with the same reference numerals.
  • The [0077] clamping circuit 35 is comprised of an NMOS transistor Qn34 connected between the output end (node b) of the condenser 33 and ground, and having a gate connected to the input end (node a) of the condenser 33. A clamping circuit 36 is comprised of an NMOS transistor Qn35 and a PMOS transistor Qp33 connected in serial between the output end (node b′) of the condenser 34 and ground. The gate of the PMOS transistor Qp33 is connected to the node b, and the gate of the NMOS transistor Qn35 is connected to the node a′.
  • In the circuit configuration of the third working example, a pulse (clock pulse) with a polarity opposite that of node b, is applied to the gate of the NMOS transistor Qn[0078] 35, to allow the “H” level of node b′ to be clamped at a sufficiently low impedance.
  • In the above mentioned working examples 2 and 3, the same as in the first working example, variations can be applied such as connecting a Zener diode between the [0079] circuit output terminal 38 and ground, comprising the inverters 31, 32 of CMOS inverters, and comprising the condensers 33, 34 of MOS capacitors.
  • The description of the embodiment for the [0080] negative power generator 22 of this invention utilized a liquid crystal display integrated-with-drive circuit having a horizontal driver 19 and a vertical driver 20 integrated (on-chip) along with the effective pixel area 12, onto the LCD panel 21. However this invention is not limited to this arrangement and is applicable to a liquid crystal display integrated-with-drive circuit having the horizontal driver 19 mounted exterior to the chip and the vertical driver 20 mounted on the chip.
  • The example applied to this embodiment further described the negative voltage generated by the [0081] negative power generator 22 as supplied to the vertical driver 20, however this invention is not limited to this arrangement and is also applicable to other circuits requiring supply of a negative voltage from a liquid crystal display integrated-with-drive circuit having a negative power supply. An applicable example is described below.
  • FIG. 14 is a block diagram showing the structure of the active matrix liquid crystal display device mounted with the negative power generator circuit of the first embodiment. In the figure, sections identical to FIG. 1 are shown with the same reference numerals. In the liquid crystal display integrated-with-drive circuit of this example, the [0082] horizontal driver 19 is comprised of a horizontal shift register 191, a sampling & first latch circuit 192, a second latch circuit 193, a level shifter 194 as well as a DA (digital/analog) converter 195.
  • In the [0083] horizontal driver 19, a horizontal start pulse HST and a horizontal clock pulse HCK are applied to the horizontal shift register 191 as horizontal transfer pulses. When these pulses are applied, the horizontal shift register 191 responds to the horizontal start pulse HST and performs horizontal scanning by outputting shift pulses from each stage at the period of the horizontal clock HCK. The sampling & first latch circuit 192 responds to the shift pulses output from the horizontal shift register 191, and sequentially samples the digital data, and further latches the sampled data in each source line (column line) of the effective pixel area 12.
  • The latched data corresponding to each source line latched by the sampling & first latch circuit [0084] 192, is re-latched by the second latch circuit 193 every 1H (H is the horizontal scanning period) in response to a latch signal supplied in the 1H period. The level shifter 194 level shifts (level conversion) the latch data that was re-latched by the second latch circuit 193, to a specified signal level, and supplies this level-shifted signal to the DA converter 195.
  • The [0085] DA converter 195, converts the digital data that was level-shifted in the level shifter 194, to an analog signal for each source line of the effective pixel area 12, and supplies this analog signal to the corresponding source line. A reference voltage selector type DA converter is utilized as the DA converter 195 to receive the data that was level-shifted by the level shifter 194, select the target reference voltage from among several contrast (gradient) reference voltages, and output the selected reference voltage to the corresponding source line.
  • The liquid crystal display device configured as above, utilizes a common voltage VCOM (See FIG. 1) inverted every 1H, as a VCOM inverted drive voltage. In the liquid crystal device utilizing the VCOM inverted drive, when MOS transistors are utilized as the analog switch for selecting the reference voltage, in the [0086] DA converter 195 for selecting a reference voltage for example, in a range of 0 volts to 5 volts, and when the threshold voltage Vthp of the PMOS transistor and the threshold voltage Vthn of the NMOS transistor are set to obtain a dynamic range for the selected reference voltage, then the “L” level of the selected data signal must be 0−Vthp or less, and the “H” level must be 5 volts+Vthn or more.
  • The amplitude of the select data signal must therefore be set lower in the reference voltage range by an amount equal to the PMOS transistor threshold voltage Vthp, and must be set higher in the range (0 volts−Vthp, through 5 volts+Vthn, in the above example) by an amount equal to the NMOS transistor voltage Vthn, so that a [0087] level shifter 194 is installed in the prestage of the DA converter 195. This level shifter 194 must utilize a negative power supply for the reasons given next.
  • As shown in FIG. 14, in the above example, a [0088] negative power generator 22 is incorporated into the LCD panel 21 so that the negative voltage generated by the negative power generator 22 is supplied to the level shifter 194. In this way, by incorporating a negative power generator 22, there is no need to install a negative power generator 22 outside of the LCD panel 21 and the burden of set design can therefore be reduced by a corresponding amount.
  • The above example, described a case applicable to a liquid crystal display integrated-with-drive circuit, however this invention is not limited to application to a liquid crystal display integrated-with-drive circuit and can also be applied to all devices requiring a negative power supply voltage. [0089]
  • FIG. 15 is a block diagram showing the structure of the active matrix liquid crystal display device of the second embodiment of this invention. [0090]
  • The [0091] pixel 51 in FIG. 15 comprises an effective pixel area 52 arrayed in a two-dimensional matrix. In this effective pixel area 52, the pixel 51 is comprised of a thin film transistor 53, a liquid crystal cell 54 with a pixel electrode connected to the drain electrode of the thin film transistor 53, and an auxiliary capacitor 55 with one electrode connected to the drain electrode of the thin film transistor 53.
  • In the pixel structure, the [0092] thin film transistor 53 of each pixel 51 has a gate electrode connected to the gate line (scan line) 56, and also has a source electrode connected to the source line (signal line) 57. The opposing electrode of the liquid cell 54 and the other electrode of the auxiliary capacitor 55 are connected to the common line 58 from which the common voltage VCOM is supplied.
  • A [0093] horizontal driver 59 is installed for instance on the upper side of the effective pixel area 52, and a vertical driver (scan driver) 60 is installed for instance on the left side. The horizontal driver 59 operates based on a timing signal such as the horizontal clock HCK, and performs dot sequential writing of the actual data onto each pixel 51 based on the input video signal (Video Sig.). The vertical driver 60 operates based on a timing signal such as the vertical clock VCK, and sequentially drives each pixel 51 in line units.
  • The [0094] horizontal driver 59 and the vertical driver 60 are integrated onto the LCD panel 61 and the effective pixel area 52 utilizing polysilicon thin film transistors. In this way, a liquid crystal display integrated-with-drive circuit is comprised, formed on the LCD panel 61 along with the effective pixel area 52 and the drive circuit containing the horizontal driver 59 and the vertical driver 60. Also in this embodiment, a positive voltage power generator circuit 62 is integrated onto the LCD panel 61 utilizing the polysilicon thin film transistors.
  • An internal positive voltage [0095] power generator circuit 62 supplies the generated positive voltage to a drive circuit such as the vertical driver 60. A clock is input to the vertical driver 60 that is faster (has a higher frequency) than the vertical clock VCK, such as the horizontal clock HCK input to the horizontal driver 59, and a positive voltage generated based on this horizontal clock HCK, this positive voltage is then supplied to the second positive power supply line for the output stage of the vertical driver 60. The input clock for the positive voltage supply generator circuit 62 is not limited to the timing clock input to the horizontal driver 59, and a clock utilized in supply of another positive voltage may be utilized.
  • FIG. 16 is a block diagram showing the structure of the shift register comprising the [0096] vertical driver 60 for the active matrix display device of the second embodiment. This figure shows the structure of the shift register transfer (register) stages and their output stages.
  • In FIG. 16, the nth transfer stage (register) [0097] 63 utilizes a first positive voltage supply vdd1 and a negative power supply vss (ground in this example) as the drive voltage and besides shifting the shift pulse Vn−1 obtained from the previous stage (n−1) and supplying the shift pulse Vn thus obtained to the next stage (n+1), also outputs the mutually complementary scan pulses va, vax in synchronization with this shift pulse. The amplitude of these scan pulses va, vax as clearly shown in the waveform (a) in FIG. 17 is from vss to vdd1.
  • The scan pulses va, vax are supplied to the [0098] level shift circuit 64. The level shift circuit 64 utilizes the negative power supply vss and the previously mentioned second positive power supply vdd2 (vdd1<vdd2) generated by the positive voltage power generator circuit 62 as a drive voltage and as shown in waveform (b) of FIG. 17, performs a level shift (level conversion) of the scan pulses va, vax at an amplitude from vss to vdd1, to the scan pulse vb with an amplitude from vss to vdd2. This scan pulse vb drives the nth line of the gate line (scan line) 56 of the effective pixel area 52 (See FIG. 15) by way of the buffer 65 operating on the second positive power supply vdd2 and the negative power supply vss.
  • The circuit configuration shown in FIG. 4, in other words, a circuit structure having a CMOS latch cell and CMOS inverter is used as the [0099] level shift circuit 64. However, the second negative power supply vss2 in FIG. 4 has been changed to the negative power supply vss and the positive power supply vdd has been changed to the second positive power supply vdd2.
  • As related above, in the liquid crystal display integrated-with-drive circuit, by incorporating the positive voltage [0100] power generator circuit 62 into the LCD panel 61, and supplying the positive voltage generated by the positive voltage power generator circuit 62 to the vertical driver 60, there is no need to install a positive power generator circuit outside of the LCD panel 61 so that the task of set design can be considerably alleviated.
  • The amplitude of the scan pulses (gate select pulse) applied to the [0101] gate line 56 can be increased even without raising the power supply voltage of the LCD panel 61 so that even if transistors with poor device characteristics such as the thin film transistor 53 are utilized, a sufficiently large voltage can be applied between the source and gate of the applicable transistor so that the thin film transistor 53 can be reliably turned on.
  • Thus, in a liquid crystal display device using the dot sequential scanning method, a scan pulse with a large amplitude can be applied to the [0102] gate line 56 even if the write times on the left side and right side of the LCD panel 61 are different. Further, since even the thin film transistor 53 for pixels having a short write time on the right side of the panel can be turned on reliably, the writing onto the pixels can be sufficiently performed. A difference between the left side and right side of the LCD panel 61 in luminance that accompanies the difference in write times can therefore be avoided.
  • FIG. 18 is a block diagram showing the structure of the positive [0103] power generator circuit 62. The positive power generator circuit 62 has the inverters 71, 72 to invert the input clock and again perform inversion, the condensers (filters) 73, 74 to remove the direct current component of each inverted output from the inverters 71, 72 the clamping circuits 75, 76 to clamp the outputs of the condensers 71, 72 to a positive reference voltage level (in this example, power supply voltage level vdd), and a sampling switch 77 to sample the clamped output of the clamping circuit 76 based on the clamped output of the clamping circuit 75, and in this structure, the positive power supply voltage 2vdd from the circuit output terminal 78 is output as the second positive power supply voltage vdd2.
  • The circuit operation of the positive [0104] power generator circuit 62 will be described next.
  • In this positive [0105] power generator circuit 62, a clock having an amplitude from 0 volts to vdd, such as the horizontal clock HCK, is input to the horizontal driver 59 (See FIG. 15). This input clock is inverted by the inverter 71 and then further inverted by the inverter 72. The inverted clocks of the inverters 71,72 or in other words, the reverse phase clock and the positive phase clock with respect to the input clock, are passed through the condensers (filters) 73,74 and their direct current components removed.
  • Each clock passing through the [0106] condenser 73, 74 is then clamped by the power supply voltage vdd, at its respective “L” level by the clamping circuits 75, 76. The clamped outputs of the clamping circuits 75, 76 therefore have an amplitude between vdd to 2vdd and mutually opposite phases as clearly shown in the waveform. The sampling switch 77 turns on at the “L” level clamp output of the clamping circuit 75 or in other words, is turned on by vdd, so that the “H” level of the clamped output of the clamping circuit 76, or in other words 2vdd, is output. This “H” level clamped output from the clamping circuit 76 is output from the circuit output terminal 78 as the positive supply voltage 2vdd.
  • FIG. 19 is a circuit diagram showing a first working example of the clamping [0107] circuits 75, 76 and sampling switch 77. Sections in the figure, identical to FIG. 18 have the same reference numerals.
  • The [0108] clamping circuit 75 is comprised of an NMOS transistor Qn71 connected between the output electrode of the condenser 73 and the power supply vdd, and having a gate connected to the output electrode of the condenser 74. The clamping circuit 76 is comprised of an NMOS transistor Qn72 connected between the output end of the condenser 74 and the power supply vdd, and having a gate connected to the output end of the condenser 73. The sampling switch 77 is comprised of a PMOS transistor Q71 connected between the output end of the condenser 74 and the circuit output terminal 78 and having a gate connected to the output end of the condenser 73.
  • The circuit operation of the clamping [0109] circuits 75, 76 as well as the sampling switch 77 is described next.
  • When the positive phase of the clock is at “H” level with respect to the input clock, the direct current components of that positive phase clock are eliminated in the [0110] condenser 74, and the voltage potential at the output end (hereafter called node B) of the condenser 74 swings somewhat to the plus side. The NMOS transistor Qn71 then turns on, and the voltage potential of the output end (hereafter called node A) of the condenser 73 the NMOS transistor Qn71 starts to be pulled to the power supply vdd side.
  • When the voltage potential at node A is pulled to the power supply vdd side, the NMOS transistor Qn[0111] 72 also turns on. The voltage potential of node B of the NMOS transistor Qn72 then starts to pull to the plus side at this point and the voltage potential of node B increases further. When the voltage potential of node B increases, the voltage potential of node A approaches even further to the vdd power supply side. The above operation repeats in a so-called positive feedback process so that the “L” level (0 volts) of node A is clamped at the power supply voltage level vdd. The clamped output of the clamping circuit 75 thus becomes a clock with a reverse phase versus the input clock having an amplitude from vdd to 2vdd.
  • When the reverse phase of the clock is at “L” level with respect to the input clock, the direct current components of this reverse phase clock are cut (eliminated) by the [0112] condenser 73 so that the voltage potential of node A swings somewhat to the plus side, and as a result, the NMOS transistor Qn72 turns on. When the NMOS transistor Qn72 turns on, the voltage potential of node B of the NMOS transistor Qn72 starts to pull to the power supply vdd side.
  • When the voltage potential of node B is pulled to the power supply vdd side, the NMOS transistor Qn[0113] 71 also turns on. The node A voltage potential of the NMOS transistor Qn71 then starts to pull to the plus side and the voltage potential of node A rises even further. When the voltage potential of node A rises, the voltage potential of node B approaches the power supply vdd side even further. The “L” level of the node B is clamped at the power supply voltage level vdd by this positive feedback. The clamped output of the clamping circuit 76 thus has a positive phase clock versus the input clock having an amplitude of vdd to 2vdd.
  • When the voltage potential of node A is a “L” level, or in other words at vdd, the PMOS transistor Qp[0114] 71 turns on so that the clamped output of the reverse phase of node B and the clamped output of node A, in other words “H” level (2vdd) is output. Also, when the voltage potential of node A is a “H” level, or in other words at 2vdd, the PMOS transistor Qn71 turns off so that the 2vdd is output as is.
  • In this way, positive feedback is applied by performing a clamping operation with the clamping [0115] circuits 75,76 based each other's input clock so that the reference voltage level is securely clamped (in this example, at the positive power supply voltage level vdd), and a power supply voltage 2vdd can be generated which is twice the level of the applicable reference voltage level.
  • FIG. 20 is a circuit diagram showing a first variation of the positive [0116] power generator circuit 26. Sections in the figure identical to FIG. 19 are shown with the same reference numerals. In the first variation, a fixed voltage means, is comprised for instance of a Zener diode 79 connected between the circuit output terminal 78 and the power supply vdd.
  • When the positive [0117] power generator circuit 62 of this first variation is mounted in the liquid crystal display integrated-with-drive circuit, then the Zener diode 79 is mounted outside of the LCD panel 51.
  • Thus, by connecting the [0118] Zener diode 79 between the circuit output terminal 78 and the power supply vdd, the voltage of the positive power supply voltage 2vdd will be determined by the Zener diode 79 voltage so that the desired voltage of the positive power supply voltage 2vdd can be stably acquired and easily set with this fixed voltage means by selecting an applicable Zener diode voltage. Further, this fixed voltage means is not limited to a Zener diode, and a bipolar diode or MOS diode may also be utilized.
  • Another variation of the positive [0119] power generator circuit 62 is shown by a variation having the same structure as the negative power supply circuit 22 shown in FIG. 10 and FIG. 11. The clamping circuits 75, 76 and the sampling switch 77 may have the same circuit structure as shown in FIG. 12 and FIG. 13. In this case, each MOS transistor comprising the clamping circuits 75, 76 and the sampling switches 77, utilize transistors having reversed conduction versus the clamping circuits 35, 36 and the sampling switch 37, and further the ground has been substituted with the power supply vdd.
  • The above embodiment was explained by utilizing an example in which the liquid crystal display integrated-with-drive circuit was mounted (on-chip) with the positive [0120] power generator circuit 62 along with the horizontal driver 59 and vertical driver 60 onto the LCD panel 71 with effective pixel area 52, however this invention is not limited to this arrangement, and is also applicable to a liquid crystal display integrated-with-drive circuit having the vertical driver 59 off-chip, and the vertical driver 60 on-chip.
  • An example was further utilized whereby the positive voltage generated in the positive [0121] power generator circuit 62 was supplied to the vertical driver 60 however this invention is not limited to this example and is also applicable to other circuits requiring the supply of a positive voltage from the power supply of the liquid crystal display integrated-with-drive circuit.
  • FIG. 22 is block diagram showing another example of the structure of the active matrix liquid crystal display device. Sections in the figure identical to FIG. 15 have the same reference numerals. [0122]
  • In the liquid crystal display integrated-with-drive circuit of this example, the [0123] vertical driver 59 is comprised of a horizontal shift register 591, a sampling & first latch circuit 592, a second latch circuit 593, a level shifter 594 and a DA converter 595. In the horizontal driver 59, the circuits 591 through 595 have the same functions as the circuits 191 through 195 of FIG. 14. A detailed description is omitted since these circuits are redundant.
  • In the structure of the liquid crystal display device, a VCOM inverted drive is utilized to invert the common voltage VCOM. (see FIG. 15) each 1H period. In the liquid crystal display device utilizing this VCOM inverted drive, when MOS transistors are utilized as the analog switches for selecting a reference voltage for instance, in a range of 0 volts to 5 volts in the [0124] DA converter 595 and a PMOS transistor threshold voltage of Vthp and NMOS transistor threshold voltage of Vthn are set in order to maintain a dynamic range for that selected reference voltage, the “L” level of the selected data signal must be 0 volts Vthp or less, and the “H” level must be 5 volts+Vthn or more.
  • The amplitude of the select data signal must therefore be set lower in the reference voltage range by an amount equal to the PMOS transistor threshold voltage Vthp, and must be set higher in the range (0 volts−Vthp, through 5 volts+Vthn) by an amount equal to the NMOS transistor voltage Vthn, so that a [0125] level shifter 595 is installed in the prestage of the DA converter 595. This level shifter 594 must utilize a positive power supply for the reasons given next.
  • In this above example as shown in FIG. 22, a [0126] positive power generator 62 is incorporated into the LCD panel 61 so that the positive voltage generated by the positive power generator circuit 62 is supplied to the level shifter 594. In this way, by incorporating a positive power generator 62, there is no need to install a positive power generator 62 outside of the LCD panel 61 and the burden of set design can therefore be reduced by a corresponding amount.
  • The above example, described a case applicable to a liquid crystal display integrated-with-drive circuit, however this invention is not limited to application to a liquid crystal display integrated-with-drive circuit and can also be applied to all devices requiring a positive power supply voltage. [0127]
  • The explanation of the first embodiment utilized an example incorporating a negative [0128] power generator circuit 22, and the explanation of the second embodiment utilized an example incorporating a positive power generator 62 however, a structure incorporating both a negative power generator circuit 22 and a positive power generator 62 may also be used.
  • In the liquid crystal display integrated-with-drive circuit according to the invention as described above, by incorporating a power generator circuit into the LCD panel, and supplying the voltage generated by the voltage power generator circuit to the drive circuit, there is no need to install a power generator circuit outside of the LCD panel so that the task of set design can be considerably alleviated. Also, in the liquid crystal display device incorporating a negative power generator circuit for generating a negative voltage, the dynamic range of the input signal can be expanded without raising the panel power supply voltage, and good image quality (especially contrast) can be obtained. [0129]
  • Also, in the liquid crystal display device incorporating a positive power generator circuit for generating a positive power supply voltage, since the amplitude of the gate select pulses can be increased even without raising the power supply voltage of the LCD panel, the writing onto a pixel can be sufficiently performed even in a short time, so that no difference in luminance will occur when using the dot sequential scanning method, even if the write times on the left side and the write side of the LCD panel are different, and a good image quality can be obtained. [0130]

Claims (18)

What is claimed is:
1. A power generator circuit comprising:
first clamping means to clamp the high level or low level of a clock pulse having a phase opposite the phase of the input clock to a reference voltage within ground level or to a positive reference voltage;
second clamping means to clamp the high level or low level of a clock pulse having a positive phase versus the input clock phase to a reference voltage within ground level or to a positive reference voltage level; and
sampling means to sample the high level or low level of the clamped output of the first clamping means, and the high level or low level of the clamped output of the second clamping means.
2. A power generator circuit as claimed in claim 1 wherein said power generator circuit has a first and second condenser in the pre-stage of said first and said second clamping means to cut the respective direct current components of said reverse phase clock and said positive phase clock.
3. A power generator circuit as claimed in claim 1 wherein said power generator circuit has a fixed voltage means connected between the output end of said sampling means and a point at the reference voltage within ground level or a point at a positive reference voltage level.
4. A power generator circuit as claimed in claim 1 wherein said first clamping means performs clamping based on the input clock of said second clamping means, and said second clamping means performs clamping based on the input clock of said first clamping means.
5. A power generator circuit as claimed in claim 1 wherein said first and said second clamping means perform clamping based on their own respective input clocks.
6. A power generation method wherein the high level or the low level of the positive phase or reverse phase of each clock with respect to the input clock is clamped at a reference voltage level within ground level or a positive reference voltage level and, the low level or the high level of the clamped positive phase clock is sampled at the high level or the low level of the clamped reverse phase clock.
7. A power generation method as claimed in claim 6 wherein the respective direct current components of said forward and reverse phase clocks are cut prior to clamping of said forward and reverse phase clock.
8. A liquid crystal display device having a pixel area and at least a drive circuit containing a vertical driver integrated onto the same board of polysilicon wherein, the power generator circuit for generating the power supply voltage is incorporated onto said board.
9. A liquid crystal display device as claimed in claim 8 wherein said power generator circuit supplies the generated power supply voltage to said drive circuit.
10. A liquid crystal display device as claimed in claim 9 wherein said power generator circuit supplies the generated power supply voltage to said vertical driver.
11. A liquid crystal display device as claimed in claim 10 wherein said power generator circuit generates a power supply voltage based on a clock at a frequency higher than the vertical clock utilizing said vertical driver.
12. A liquid crystal display device as claimed in claim 11 wherein said power generator circuit generates a power supply voltage based on a horizontal clock utilizing a horizontal driver containing said driver circuit.
13. A liquid crystal display device as claimed in claim 9 wherein said drive circuit has a sampling latch circuit to synchronize the digital data with the horizontal scanning and perform sequential sample latching, a relatch circuit to perform re-latching at 1H (H is horizontal scanning period) periods of data latched by the sampling latch circuit, a level shifter to convert the level of the data re-latched by the latch circuit, a DA (digital/analog) converter to receive the data level-converted by the level shifter and select the desired reference voltage from among several contrast (gradient) reference voltages and output the selected reference voltage; and said power generator circuit supplies the generated power supply voltage to said level shifter.
14. A liquid crystal display device as claimed in claim 8 wherein said power generator circuit has a first clamping means to clamp the high level or low level of a clock pulse having a phase opposite the phase of the input clock to a reference voltage within ground level or to a positive reference voltage, a second clamping means to clamp the high level or low level of a clock pulse having a positive phase versus the input clock phase to a reference voltage within ground level or to a positive reference voltage level, and a sampling means to sample the high level or low level of the clamped output of the first clamping means, and the high level or low level of the clamped output of the second clamping means.
15. A liquid crystal display device as claimed in claim 14 wherein said power generator circuit has a first and second condenser in the pre-stage of said first and said second clamping means to cut the respective direct current components of said reverse phase clock and said positive phase clock.
16. A liquid crystal display device as claimed in claim 14 wherein said power generator circuit has a fixed voltage means connected between the output end of said sampling means and a point at the reference voltage within ground level or a point at a positive reference voltage level.
17. A liquid crystal display device as claimed in claim 8 wherein said first clamping means performs clamping based on the input clock of said second clamping means, and said second clamping means performs clamping based on the input clock of said first clamping means.
17. A liquid crystal display device as claimed in claim 8 wherein said first and said second clamping means perform clamping based on their own respective input clocks.
US10/303,826 1999-02-18 2002-11-26 Power generator circuit, generating method thereof, and liquid crystal display device Abandoned US20030117354A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/303,826 US20030117354A1 (en) 1999-02-18 2002-11-26 Power generator circuit, generating method thereof, and liquid crystal display device

Applications Claiming Priority (6)

Application Number Priority Date Filing Date Title
JP3941399 1999-02-18
JPP11-039413 1999-02-18
JPP11-367235 1999-12-24
JP36723599A JP4576652B2 (en) 1999-02-18 1999-12-24 Liquid crystal display
US09/501,307 US6509894B1 (en) 1999-02-18 2000-02-10 Power generator circuit, generating method thereof, and liquid crystal display device
US10/303,826 US20030117354A1 (en) 1999-02-18 2002-11-26 Power generator circuit, generating method thereof, and liquid crystal display device

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/501,307 Division US6509894B1 (en) 1999-02-18 2000-02-10 Power generator circuit, generating method thereof, and liquid crystal display device

Publications (1)

Publication Number Publication Date
US20030117354A1 true US20030117354A1 (en) 2003-06-26

Family

ID=26378795

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/501,307 Expired - Lifetime US6509894B1 (en) 1999-02-18 2000-02-10 Power generator circuit, generating method thereof, and liquid crystal display device
US10/303,826 Abandoned US20030117354A1 (en) 1999-02-18 2002-11-26 Power generator circuit, generating method thereof, and liquid crystal display device

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/501,307 Expired - Lifetime US6509894B1 (en) 1999-02-18 2000-02-10 Power generator circuit, generating method thereof, and liquid crystal display device

Country Status (4)

Country Link
US (2) US6509894B1 (en)
EP (1) EP1030288B1 (en)
JP (1) JP4576652B2 (en)
KR (1) KR100648139B1 (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070040795A1 (en) * 2005-08-22 2007-02-22 Hyun-Su Lee Liquid crystal display device and method of driving the same
US20080303756A1 (en) * 2005-12-22 2008-12-11 Cambridge Display Technology Limited Passive Matrix Display Drivers
US20090046085A1 (en) * 2007-06-29 2009-02-19 Sony Corporation Display apparatus, driving method for display apparatus and electronic apparatus
US20100128012A1 (en) * 2007-09-11 2010-05-27 Takaji Numao Display device,it's driving circuit, and driving method

Families Citing this family (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP4576652B2 (en) * 1999-02-18 2010-11-10 ソニー株式会社 Liquid crystal display
JP2001183702A (en) * 1999-12-27 2001-07-06 Matsushita Electric Ind Co Ltd Liquid crystal display device
US20040027508A1 (en) * 2000-11-08 2004-02-12 Takashi Akiyama Liquid crystal display apparatus
JP2002251174A (en) * 2000-11-22 2002-09-06 Hitachi Ltd Display device
JP2002175049A (en) * 2000-12-06 2002-06-21 Sony Corp Active matrix display and portable terminal using the same
TW529003B (en) * 2000-12-06 2003-04-21 Sony Corp Power voltage conversion circuit and its control method, display device and portable terminal apparatus
JP4654509B2 (en) * 2000-12-07 2011-03-23 ソニー株式会社 Power supply voltage conversion circuit, control method therefor, display device and portable terminal
US6662178B2 (en) * 2001-03-21 2003-12-09 Knowledge Management Objects, Llc Apparatus for and method of searching and organizing intellectual property information utilizing an IP thesaurus
KR100747684B1 (en) * 2001-08-14 2007-08-08 엘지.필립스 엘시디 주식회사 Power of sequence for apparatus and driving for method thereof
JP3944394B2 (en) 2002-01-08 2007-07-11 株式会社日立製作所 Display device
US7138993B2 (en) * 2002-02-19 2006-11-21 Kopin Corporation LCD with integrated switches for DC restore
TWI261216B (en) * 2002-04-19 2006-09-01 Fujitsu Hitachi Plasma Display Predrive circuit, drive circuit and display device
JP4350463B2 (en) * 2002-09-02 2009-10-21 キヤノン株式会社 Input circuit, display device, and information display device
TWI282539B (en) * 2003-05-01 2007-06-11 Hannstar Display Corp A control circuit for a common line
JP4147480B2 (en) * 2003-07-07 2008-09-10 ソニー株式会社 Data transfer circuit and flat display device
JP4513289B2 (en) * 2003-08-22 2010-07-28 セイコーエプソン株式会社 ELECTRO-OPTICAL DEVICE, ELECTRONIC DEVICE, AND POWER CONTROL METHOD FOR ELECTRO-OPTICAL DEVICE
US6927475B2 (en) * 2003-11-19 2005-08-09 Taiwan Semiconductor Manufacturing Co., Ltd. Power generator and method for forming same
KR101023722B1 (en) 2004-03-29 2011-03-25 엘지디스플레이 주식회사 Driving Circuit of Shift Registers
TWI250719B (en) * 2004-04-02 2006-03-01 Au Optronics Corp DC-DC converter
US7564440B2 (en) * 2005-01-18 2009-07-21 Tpo Displays Corp. Shift register unit
US7443202B2 (en) * 2006-06-02 2008-10-28 Semiconductor Energy Laboratory Co., Ltd. Semiconductor device and electronic apparatus having the same
JP5671916B2 (en) * 2010-09-29 2015-02-18 大日本印刷株式会社 Shift register
CN107968566B (en) * 2017-12-20 2020-04-07 上海艾为电子技术股份有限公司 Power supply conversion circuit
US10826388B2 (en) * 2018-12-11 2020-11-03 Texas Instruments Incorporated Charge pump circuits

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4307333A (en) * 1980-07-29 1981-12-22 Sperry Corporation Two way regulating circuit
US4581546A (en) * 1983-11-02 1986-04-08 Inmos Corporation CMOS substrate bias generator having only P channel transistors in the charge pump
US4961007A (en) * 1988-12-08 1990-10-02 Mitsubishi Denki Kabushiki Kaisha Substrate bias potential generator of a semiconductor integrated circuit device and a generating method therefor
US5003197A (en) * 1989-01-19 1991-03-26 Xicor, Inc. Substrate bias voltage generating and regulating apparatus
US5940058A (en) * 1996-11-08 1999-08-17 Seiko Epson Corporation Clamp and gamma correction circuit, and image display apparatus and electronic machine employing the same
US5940055A (en) * 1996-03-15 1999-08-17 Samsung Electronics Co., Ltd. Liquid crystal displays with row-selective transmittance compensation and methods of operation thereof
US6040827A (en) * 1996-07-11 2000-03-21 Hitachi, Ltd. Driver circuit, driver integrated circuit, and display device and electronic device using the driver circuit and driver integrated circuit
US6509894B1 (en) * 1999-02-18 2003-01-21 Sony Corporation Power generator circuit, generating method thereof, and liquid crystal display device

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5220534A (en) 1990-07-31 1993-06-15 Texas Instruments, Incorporated Substrate bias generator system
JP2999328B2 (en) * 1992-04-28 2000-01-17 シャープ株式会社 Active matrix substrate
JP3135810B2 (en) 1995-01-31 2001-02-19 シャープ株式会社 Image display device
JP4036923B2 (en) 1997-07-17 2008-01-23 株式会社半導体エネルギー研究所 Display device and drive circuit thereof

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4307333A (en) * 1980-07-29 1981-12-22 Sperry Corporation Two way regulating circuit
US4581546A (en) * 1983-11-02 1986-04-08 Inmos Corporation CMOS substrate bias generator having only P channel transistors in the charge pump
US4961007A (en) * 1988-12-08 1990-10-02 Mitsubishi Denki Kabushiki Kaisha Substrate bias potential generator of a semiconductor integrated circuit device and a generating method therefor
US5003197A (en) * 1989-01-19 1991-03-26 Xicor, Inc. Substrate bias voltage generating and regulating apparatus
US5940055A (en) * 1996-03-15 1999-08-17 Samsung Electronics Co., Ltd. Liquid crystal displays with row-selective transmittance compensation and methods of operation thereof
US6040827A (en) * 1996-07-11 2000-03-21 Hitachi, Ltd. Driver circuit, driver integrated circuit, and display device and electronic device using the driver circuit and driver integrated circuit
US5940058A (en) * 1996-11-08 1999-08-17 Seiko Epson Corporation Clamp and gamma correction circuit, and image display apparatus and electronic machine employing the same
US6509894B1 (en) * 1999-02-18 2003-01-21 Sony Corporation Power generator circuit, generating method thereof, and liquid crystal display device

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20070040795A1 (en) * 2005-08-22 2007-02-22 Hyun-Su Lee Liquid crystal display device and method of driving the same
US20080303756A1 (en) * 2005-12-22 2008-12-11 Cambridge Display Technology Limited Passive Matrix Display Drivers
US8427402B2 (en) * 2005-12-22 2013-04-23 Cambridge Display Technology Limited Passive matrix display drivers
US20090046085A1 (en) * 2007-06-29 2009-02-19 Sony Corporation Display apparatus, driving method for display apparatus and electronic apparatus
US8976103B2 (en) * 2007-06-29 2015-03-10 Japan Display West Inc. Display apparatus, driving method for display apparatus and electronic apparatus
US9460677B2 (en) 2007-06-29 2016-10-04 Japan Display Inc. Display apparatus, driving method for display apparatus and electronic apparatus
US20100128012A1 (en) * 2007-09-11 2010-05-27 Takaji Numao Display device,it's driving circuit, and driving method
US8115757B2 (en) 2007-09-11 2012-02-14 Sharp Kabushiki Kaisha Display device, it's driving circuit, and driving method

Also Published As

Publication number Publication date
KR20000058088A (en) 2000-09-25
JP4576652B2 (en) 2010-11-10
EP1030288A1 (en) 2000-08-23
JP2000305504A (en) 2000-11-02
EP1030288A3 (en) 2000-12-06
KR100648139B1 (en) 2006-11-24
US6509894B1 (en) 2003-01-21
EP1030288B1 (en) 2015-01-28

Similar Documents

Publication Publication Date Title
US6509894B1 (en) Power generator circuit, generating method thereof, and liquid crystal display device
EP1030288A2 (en) Power generator circuit, power generating method and liquid crystal display device using the circuit and/or the method
US7190342B2 (en) Shift register and display apparatus using same
US7812804B2 (en) Drive circuit for display apparatus and display apparatus
US7400320B2 (en) Digital/analog converter circuit, level shift circuit, shift register utilizing level shift circuit, sampling latch circuit, latch circuit and liquid crystal display device incorporating the same
US8102357B2 (en) Display device
US7239179B2 (en) Level conversion circuit, power supply voltage generation circuit, shift circuit, shift register circuit, and display apparatus
JP5350141B2 (en) Level shift circuit
US12073804B2 (en) Signal level shift conversion circuit for display driver and display device converting input voltage signal at synchronized timing
JP2009015286A (en) Image display device and drive circuit
US7760845B2 (en) Shift register for a liquid crystal display
US6275210B1 (en) Liquid crystal display device and driver circuit thereof
JP2009152754A (en) Level shifting circuit, and driver and display using it
TWI415083B (en) A semiconductor integrated circuit and a semiconductor integrated circuit for driving a liquid crystal display
US6392627B1 (en) Liquid crystal display device and driver circuit thereof
US20100321360A1 (en) Differential signal receiving circuit and display apparatus
EP0726558B1 (en) A circuit for driving a thin film transistor liquid crystal display
KR0181641B1 (en) Tachi voltage output circuit and liquid crystal display driving circuit
JPH11134893A (en) Shift register and driving circuit of matrix-type liquid crystal display device using the shift register
EP1975912A1 (en) Display device and electronic apparatus
WO2005004102A1 (en) Data transferring circuit and flat display device
JP5246726B2 (en) Shift register circuit and display device
KR100707022B1 (en) Liquid Crystal Display
KR20050054333A (en) Shift register circuit and driving method thereof
KR101073263B1 (en) Shift register and method for driving the same

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION