US20030057475A1 - Non-volatile semiconductor memory device - Google Patents
Non-volatile semiconductor memory device Download PDFInfo
- Publication number
- US20030057475A1 US20030057475A1 US09/456,873 US45687399A US2003057475A1 US 20030057475 A1 US20030057475 A1 US 20030057475A1 US 45687399 A US45687399 A US 45687399A US 2003057475 A1 US2003057475 A1 US 2003057475A1
- Authority
- US
- United States
- Prior art keywords
- layer
- silicon nitride
- floating gate
- silicon oxide
- oxide layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 37
- 239000010410 layer Substances 0.000 claims abstract description 260
- 229910052581 Si3N4 Inorganic materials 0.000 claims abstract description 93
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims abstract description 93
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims abstract description 55
- 229910052814 silicon oxide Inorganic materials 0.000 claims abstract description 55
- 239000011229 interlayer Substances 0.000 claims abstract description 31
- 239000000758 substrate Substances 0.000 claims abstract description 22
- 238000005229 chemical vapour deposition Methods 0.000 claims abstract description 16
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 claims abstract description 12
- 239000001257 hydrogen Substances 0.000 claims abstract description 12
- 229910052739 hydrogen Inorganic materials 0.000 claims abstract description 12
- 238000003949 trap density measurement Methods 0.000 claims abstract description 11
- 239000007789 gas Substances 0.000 claims description 13
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 claims description 12
- 229910052757 nitrogen Inorganic materials 0.000 claims description 12
- 229910052710 silicon Inorganic materials 0.000 claims description 10
- 238000000034 method Methods 0.000 description 34
- 230000005684 electric field Effects 0.000 description 23
- 238000001912 gas jet deposition Methods 0.000 description 19
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 14
- 230000000694 effects Effects 0.000 description 13
- 230000001747 exhibiting effect Effects 0.000 description 9
- 230000008878 coupling Effects 0.000 description 8
- 238000010168 coupling process Methods 0.000 description 8
- 238000005859 coupling reaction Methods 0.000 description 8
- 241000293849 Cordylanthus Species 0.000 description 7
- 230000006870 function Effects 0.000 description 5
- 238000007254 oxidation reaction Methods 0.000 description 5
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 4
- 230000007547 defect Effects 0.000 description 4
- 238000002955 isolation Methods 0.000 description 4
- 239000010703 silicon Substances 0.000 description 4
- QGZKDVFQNNGYKY-UHFFFAOYSA-N Ammonia Chemical compound N QGZKDVFQNNGYKY-UHFFFAOYSA-N 0.000 description 3
- 230000004888 barrier function Effects 0.000 description 3
- 238000002513 implantation Methods 0.000 description 3
- 230000007246 mechanism Effects 0.000 description 2
- 150000004767 nitrides Chemical class 0.000 description 2
- 230000003647 oxidation Effects 0.000 description 2
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 2
- 230000008569 process Effects 0.000 description 2
- 230000001603 reducing effect Effects 0.000 description 2
- BLRPTPMANUNPDV-UHFFFAOYSA-N Silane Chemical compound [SiH4] BLRPTPMANUNPDV-UHFFFAOYSA-N 0.000 description 1
- 229910021529 ammonia Inorganic materials 0.000 description 1
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 description 1
- 230000000903 blocking effect Effects 0.000 description 1
- 239000000969 carrier Substances 0.000 description 1
- 239000012159 carrier gas Substances 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 230000007423 decrease Effects 0.000 description 1
- 238000000151 deposition Methods 0.000 description 1
- MROCJMGDEKINLD-UHFFFAOYSA-N dichlorosilane Chemical compound Cl[SiH2]Cl MROCJMGDEKINLD-UHFFFAOYSA-N 0.000 description 1
- 238000000605 extraction Methods 0.000 description 1
- 239000001301 oxygen Substances 0.000 description 1
- 229910052760 oxygen Inorganic materials 0.000 description 1
- 230000003449 preventive effect Effects 0.000 description 1
- 230000000452 restraining effect Effects 0.000 description 1
- 239000002356 single layer Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B69/00—Erasable-and-programmable ROM [EPROM] devices not provided for in groups H10B41/00 - H10B63/00, e.g. ultraviolet erasable-and-programmable ROM [UVEPROM] devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/41—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
- H01L29/423—Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
- H01L29/42312—Gate electrodes for field effect devices
- H01L29/42316—Gate electrodes for field effect devices for field-effect transistors
- H01L29/4232—Gate electrodes for field effect devices for field-effect transistors with insulated gate
- H01L29/42324—Gate electrodes for transistors with a floating gate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/401—Multistep manufacturing processes
- H01L29/4011—Multistep manufacturing processes for data storage electrodes
- H01L29/40114—Multistep manufacturing processes for data storage electrodes the electrodes comprising a conductor-insulator-conductor-insulator-semiconductor structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/51—Insulating materials associated therewith
- H01L29/511—Insulating materials associated therewith with a compositional variation, e.g. multilayer structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/51—Insulating materials associated therewith
- H01L29/511—Insulating materials associated therewith with a compositional variation, e.g. multilayer structures
- H01L29/513—Insulating materials associated therewith with a compositional variation, e.g. multilayer structures the variation being perpendicular to the channel plane
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/788—Field effect transistors with field effect produced by an insulated gate with floating gate
- H01L29/7881—Programmable transistors with only two possible levels of programmation
Definitions
- the present invention relates to a non-volatile semiconductor memory device including a memory cell having a stacked gate structure.
- a non-volatile semiconductor memory device uses a memory cell structure on which a floating gate is provided through a tunnel insulating layer on a semiconductor substrate, and a control gate is stacked thereon through an inter-layer insulating layer.
- the inter-layer insulating layer of this memory cell normally involves the use of a so-called ONO (Oxide-Nitride-Oxide) structure composed of a silicon oxide layer, a silicon nitride layer and a silicon oxide layer.
- ONO Oxide-Nitride-Oxide
- FIGS. 4A and 4B show sections, taken in two directions orthogonal to each other, of the memory cell structure described above. Normally in a flash memory, the control gate of the a plurality of memory cells are consecutively arranged and serve as word lines.
- FIG. 4A is the section in the direction parallel to a direction of the word line.
- An element isolation insulating layer 2 is provided on a p-type silicon substrate 1 , and a floating gate 4 is provided through a tunnel insulating layer 3 on a device region defined by the element isolation insulating layer 2 .
- a floating gate 4 is provided through a tunnel insulating layer 3 on a device region defined by the element isolation insulating layer 2 .
- an ONO layer 5 is provided on the floating gate 4 as an inter-layer insulating layer including a silicon oxide layer 5 a, a silicon nitride layer 5 b and a silicon oxide layer 5 c which are stacked in this sequence.
- a control gate 6 is provided on the ONO layer 5 .
- Source/drain diffused layers 7 , 8 are provided in self-alignment with the control gate 6 .
- the ONO layer 5 functions to prevent electric charges accumulated in the floating gate 3 from leaking out during a writing process to the memory cell, and, because of a necessity for confining the electric charges within the floating gate 4 over a long period of time, is required to exhibit a high insulating property.
- the floating gate retains electrons. In an electron accumulating state, however, a comparatively weak electric field (a self electric field) generated by the electrons is applied to the ONO layer 5 .
- Te silicon oxide layer 5 a, on the side of the floating gate 4 , of the ONO layer 5 if a layer thickness thereof is 5-6 nm, works as a Fowler-Nordheim type tunnel current conductive mechanism, wherein the electric current flowing with a low electric field is extremely small. Further, a barrier height of the silicon oxide layer 5 a with respect to silicon is as high as 3.2 eV. Accordingly, if the silicon oxide layer 5 has no defect and there is no electric field enhancement effect based on a two-dimensional configuration of the floating gate 4 , only the silicon oxide layer 5 a must be capable of sufficiently retaining the electrons for a long time. In fact, however, there exist the defect and the two-dimensional electric field enhancement effect, and hence the ONO layer is used.
- the two-dimensional electric field enhancement effect is typified by, for example, as indicated by a broken line A in FIG. 4A, an electric field enhancement at an edge which is obtained by forming the floating gate 4 in pattern.
- an electric field enhancement caused by a rugged area formed on the surface of the floating gate 4 when the silicon oxide layer 5 a is formed by thermal oxidation.
- the silicon nitride layer 5 b of the ONO layer 5 contains much of trap level, and trapping occurs even when the electric current flows due to the electric field enhancement and acts to relieve the electric field, thereby restraining a leak of the electric charges from the oxide layer 5 a surrounding the floating gate. If the oxide layer 5 a has a defect, the same mechanism works. This is the reason why the silicon nitride layer 5 b is used.
- the upper and lower silicon oxide layers 5 a, 5 c of the ONO layer 5 are each required to have a thickness of 5-6 nm for exhibiting functions of relieving the electric field and preventing the leak.
- the silicon nitride layer 5 b has a thickness on the order of 10 nm (converted into 5 nm in the case of the oxide layer). Hence, an equivalent oxide thickness of the ONO layer 5 is 15-16 nm thick.
- the memory cell it is desirable for enabling the memory cell to operate at a low voltage that a capacitance coupling between the control gate and the floating gate be large. It is desirable for attaining this that the ONO layer be as thin as possible. If the layer thickness is thinned down to a limit thereof, it can be thinned totally down to approximately 14 nm as an equivalent oxide thickness. However, further thinning of the layer becomes difficult.
- a bird's beak B intrudes in a portion between the floating gate 4 and the control gate 6 from a side surface.
- the bird's beak decreases the capacitance coupling between the control gate 6 and the floating gate 4 .
- the silicon oxide layer 5 a disposed directly on the floating gate is provided by a CVD (Chemical Vapor Deposition) method, a characteristic of density thereof is inferior to a thermal oxide layer, and hence oxygen diffuses fast within the layer, with the result that a large bird's beak occurs.
- the silicon oxide layer formed by the CVD method might be used more often than by the thermal oxidation, and therefore, in such a case, the intrusion of the bird's beak turns out a problem.
- a silicon nitride layer having a trap level density well lower than that of a silicon nitride layer formed by a normal CVD (Chemical Vapor Deposition), especially LPCVD (Low Pressure Chemical Vapor Deposition) method is provided in the inter-layer insulating layer, whereby a large capacitance coupling between a control gate and a floating gate can be ensured by making an effective thickness of an oxide layer smaller than in the prior art while exhibiting an electric field relieving effect and a lead reducing effect.
- CVD Chemical Vapor Deposition
- LPCVD Low Pressure Chemical Vapor Deposition
- FIGS. 1A and 1B are sectional views each showing a memory cell structure in a first embodiment of the present invention
- FIG. 2 is a sectional view showing a memory cell structure in a second embodiment of the present invention.
- FIGS. 3 A- 3 D are sectional views showing a structure of an inter-layer insulating layer of the memory cell in a third embodiment of the present invention.
- FIGS. 4A and 4B are sectional views each showing a memory cell structure of a non-volatile memory in the prior art.
- FIGS. 1A and 1B are sectional views taken in direction orthogonal to each other, showing a memory cell structure of a non-volatile semiconductor memory device in a first embodiment of the present invention.
- An element isolation insulating layer 12 is provided on a p-type silicon substrate 11 , and a floating gate 14 composed of a polycrystalline silicon layer is provided through a tunnel insulating layer 13 on a device area defined by the element isolation insulating layer 12 .
- the tunnel insulating layer 13 is classified as a silicon oxide layer.
- a control gate 16 composed of a polycrystalline silicon layer is stacked on the floating gate 14 via an inter-layer insulating layer 15 .
- Source/drain diffused layers 17 , 18 are so provided on the substrate as to be self-aligned with the control gate 16 .
- the inter-layer insulating layer 15 includes a silicon oxide layer 15 a contiguous to the floating gate 14 , and double-layered silicon nitride layers 15 b , 15 c provided thereon.
- the first silicon nitride layer 15 b is provided by a normal CVD method, especially low pressure (LP) CVD method
- the second silicon nitride layer 15 c is provided by a JVD (Jet vapor Deposition) method.
- the second silicon nitride layer 15 c is well lower in trap level density than the first silicon nitride layer 15 b and has a less leak current at a low electric field region.
- the silicon oxide layer 15 a is a thermal oxide layer obtained by thermally oxidating the floating gate 14 , or a silicon oxide layer based on the LPCVD method.
- the first silicon nitride layer 15 b is formed by the LPCVD method, wherein dichlorosilane (SiH 2 C 12 ) and ammonia (NH 4 ) are used as raw gases.
- the second silicon nitride layer 15 c is formed such that active Si and N are generated by plasma-decomposing a silane-series gas (e.g., SiH 4 ) supplied together with a carrier gas such as He etc.
- a silane-series gas e.g., SiH 4
- a quantity of hydrogen content of the first silicon nitride layer 15 b deposited by the LPCVD method is 10 21 /cm 3 or more, while a quantity of hydrogen content of the second silicon nitride layer 15 c deposited by the JVD method is 10 19 /cm 3 or less.
- This difference in quantity of hydrogen content therebetween correlates to magnitudes of the trap level densities of those two layers, and, in other words, the silicon nitride layer having a less quantity of hydrogen content, which is deposited by the JVD method, exhibits a low trap level density and has a smaller leak current at the low electric field region.
- silicon nitride layers deposited by other deposition methods may also be used on condition that those layers have a quantity of hydrogen content which is as small as the silicon nitride layer deposited by the JVD method, and exhibit a low trap level density.
- the silicon nitride layer 15 a In the single layer 15 c of the silicon nitride layer deposited by the JVD method, Frenkel-Poole type current, though not so much as the silicon nitride layer deposited by the LPCVD method, flows across the low electric field region, and hence this layer 15 is hard to be used solely as an inter-layer insulating layer. Further, the silicon nitride layer has a lower barrier height with respect to silicon than the silicon oxide layer, and is therefore insufficient as a barrier against a release of the electrons from the floating gate. Accordingly, it is required for forming the inter-layer insulating layer that the silicon oxide layer 15 a be disposed just on, e.g., the floating gate 14 . The silicon oxide layer 15 a requires a thickness on the order of 5-6 nm for keeping a sufficient dielectric strength.
- This first silicon nitride layer 15 b provided based on the LPCVD method is needed for preventing the lead as well as for obtaining the electric field relieving effect. That is, the first silicon nitride layer 15 b exhibits a high trap density and a Frenkel-Poole type electric conductive characteristic. In this Frenkel-Poole type electric conduction, the current in a high electric field region is small, and the current becomes hard to flow through a layer containing a trap because of the carriers being trapped even when the current flows therethrough at an initial stage. Therefore, the first silicon nitride layer 15 b restrains an increase in the leak current due to the electric field enhancement at the edge taking a two-dimensional configuration of the floating gate 14 .
- the thickness of the silicon nitride layer 15 b be over 6 nm. It is also preferable for ensuring a large capacitance coupling that the above thickness be under 10 nm, to be specific, on the order of 8 nm.
- the second silicon nitride layer 15 c based on the JVD method functions to restrain the hole implantation from the control gate 16 .
- the first silicon nitride layer 15 b based on the LPCVD method is easy to flow the Frenkel-Poole type Hall current. If the silicon nitride layer 15 b is contiguous directly to the control gate 6 , as described above, the large leak current flows due to the hole implantation from the control gate 16 in such an operation mode that the control gate 16 comes to have a positive bias.
- the second silicon nitride layer 15 c based on the JVD method has an extremely low trap density and effectively restrains the hole implantation from the control gate 16 .
- the second silicon nitride layer 15 c be over 6 nm thick. It is also preferable for ensuring a large capacitance coupling that the thickness thereof be under 10 nm.
- the thickness of the silicon oxide layer 15 a is set to 6 nm, and the thicknesses pf the silicon nitride layers 15 a, 15 b are each set to 6 nm (3 nm in the conversion of the oxide layer), and the effective thickness of the oxide layer is 12 nm. Accordingly, the layer can be made thinner than in a case of using the conventional ONO structure, and besides the sufficient electric field relieving effect can be obtained.
- the silicon nitride layer 15 c is the uppermost layer of the inter-layer insulating layer 15 , and therefore it is feasible to restrain the intrusion of the bird's beak when effecting the post-oxidation.
- FIG. 2 shows, corresponding to FIG. 1B, a memory cell structure in a second embodiment of the present invention.
- the inter-layer insulating layer 15 is double-layered including two layers, i.e., from the side of the floating gate 14 , the silicon oxide layer 15 a and the silicon nitride layer 15 c based on the JVD method which has a low trap density and a hydrogen content quantity on the order of 10 19 /cm 3 or less.
- the silicon nitride layer 15 b based on the LPCVD method and exhibiting the Frenkel-Poole type conduction is disposed in the middle of the interlayer-insulating layer 15 . If not operated with a high electric field, however, the silicon nitride layer 15 b is not necessarily used. Namely, as shown in FIG. 2, for the purpose of blocking a defect in the lowermost silicon oxide layer 15 a, the insulating layer may take a double-layered structure consisting of the silicon oxide layer 15 a ad the silicon nitride layer 15 c based on the JVD method and exhibiting the low trap density.
- the effect produced by use of the silicon nitride layer can not be expected due to a large quantity of holes injected from the control gate only with the double-layered structure of the silicon oxide layer and the silicon nitride layer.
- the silicon nitride layer based on, e.g., the JVD method there is almost no hole conduction, and hence the above effect can be sufficiently obtained even with the double-layered structure.
- the silicon nitride layer formed by the JVD method and having a hydrogen content quantity on the order of 10 19 /cm 3 or less is provided keeping its thickness as thin as approximately 3 nm directly on the floating gate (i.e., the lowermost layer of the inter-layer insulating layer) or just under the control gate (viz., the uppermost layer of the inter-layer insulating layer). If a layer based on the normal LPCVD method and exhibiting a high trap density is used as this silicon nitride layer, a threshold value of the memory cell might become unstable due to the trap and release of the electric charges within the layer. If the silicon nitride layer deposed by the JVD method and having a low trap density is used, however, the instability of the threshold value never occurs.
- FIGS. 3 A- 3 D show an extraction of only the structure of the inter-layer insulating layer in the third embodiment.
- FIG. 3A shows an example in which a silicon nitride layer 15 d based on the JVD method is added as a layer contiguous to the floating gate 14 to a structure of the inter-layer insulating layer 15 in FIG. 15.
- a similar silicon nitride layer 15 c serving as a layer contiguous to the control gate 16 is also provided, and the silicon oxide layer 15 a is interposed between the nitride layers 15 c and 15 d, thereby structuring the inter-layer insulating layer 15 .
- FIG. 3B shows an example in which the silicon nitride layer 15 d formed by the JVD method is likewise added as a layer contiguous to the floating gate 14 to the structure of the inter-layer insulating layer 15 in FIG. 1.
- the similar silicon nitride layer 15 c serving as a layer contiguous to the control gate 16 is also provided, and a stacked layer of the silicon oxide layer 15 a and the silicon nitride layer 15 b formed by the LPCVD method, is interposed between the nitride layers 15 c and 15 d.
- FIG. 3C shows an example in which the silicon nitride layer 15 d formed by the JVD method is likewise added as a layer contiguous to the floating gate 14 to a normal-ONO-structured inter-layer insulating layer 150 . More specifically, the stacked layer 150 consisting of the silicon oxide layer, the silicon nitride layer based on the LPCVD method and the silicon oxide layer, is superposed further on the silicon nitride layer 15 d.
- FIG. 3D shows an example in which silicon nitride layers 15 d, 15 e formed by the JVD method are stacked as layers contiguous to the floating gate 14 and the control gate 16 , on the normal NON-structured inter-layer insulating layer 150 . That is, the silicon nitride layer 15 e is superposed further on the NON structured inter-layer insulating layer 150 .
- the third embodiment also exhibits the same effects.
- the silicon nitride layer having the trap level that is well lower than that of the silicon nitride layer based on the normal LPCVD method is provided in the inter-layer insulating layer of the non-volatile memory cell having the stacked gate structure, whereby the large capacitance coupling between the control gate and the floating gate can be ensured by making the effective thickness of the oxide layer smaller than in the priori art while exhibiting the electric field relieving effect and the effect of reducing the leak.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Ceramic Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Non-Volatile Memory (AREA)
- Semiconductor Memories (AREA)
Abstract
A non-volatile semiconductor memory device according to the present invention has a semiconductor substrate and a memory cell having a floating gate provided through a tunnel insulating layer on the semiconductor substrate, and a control gate provided through an inter-layer insulting layer on said floating gate. The inter-insulating layer includes a silicon oxide layer contiguous to said floating gate, a first silicon nitride layer provided by a CVD method on the silicon oxide layer and a second silicon nitride layer provided on said first silicon nitride layer and having a lower trap density than that of the first silicon nitride layer. The inter-insulating layer may includes a silicon oxide layer contiguous to said floating gate and a silicon oxide layer deposited on said silicon oxide layer and having a quantity of hydrogen content on the order of 1019/cm3 or less. The inter-insulating layer also may includes a silicon oxide layer serving as a layer contiguous to at least one of the floating gate and the control gate, and having a lower trap density than that of a silicon nitride layer formed by a CVD method.
Description
- 1. Field of the Invention
- The present invention relates to a non-volatile semiconductor memory device including a memory cell having a stacked gate structure.
- 2. Description of the Background Art
- What has hitherto been known as a non-volatile semiconductor memory device uses a memory cell structure on which a floating gate is provided through a tunnel insulating layer on a semiconductor substrate, and a control gate is stacked thereon through an inter-layer insulating layer. The inter-layer insulating layer of this memory cell normally involves the use of a so-called ONO (Oxide-Nitride-Oxide) structure composed of a silicon oxide layer, a silicon nitride layer and a silicon oxide layer.
- FIGS. 4A and 4B show sections, taken in two directions orthogonal to each other, of the memory cell structure described above. Normally in a flash memory, the control gate of the a plurality of memory cells are consecutively arranged and serve as word lines. FIG. 4A is the section in the direction parallel to a direction of the word line.
- An element
isolation insulating layer 2 is provided on a p-type silicon substrate 1, and afloating gate 4 is provided through atunnel insulating layer 3 on a device region defined by the elementisolation insulating layer 2. Provided on thefloating gate 4 is anONO layer 5 as an inter-layer insulating layer including asilicon oxide layer 5 a, asilicon nitride layer 5 b and asilicon oxide layer 5 c which are stacked in this sequence. Further, acontrol gate 6 is provided on theONO layer 5. Source/drain diffusedlayers 7, 8 are provided in self-alignment with thecontrol gate 6. - The
ONO layer 5 functions to prevent electric charges accumulated in the floatinggate 3 from leaking out during a writing process to the memory cell, and, because of a necessity for confining the electric charges within the floatinggate 4 over a long period of time, is required to exhibit a high insulating property. In the normal flash memory, the floating gate retains electrons. In an electron accumulating state, however, a comparatively weak electric field (a self electric field) generated by the electrons is applied to theONO layer 5. - Te
silicon oxide layer 5 a, on the side of thefloating gate 4, of theONO layer 5, if a layer thickness thereof is 5-6 nm, works as a Fowler-Nordheim type tunnel current conductive mechanism, wherein the electric current flowing with a low electric field is extremely small. Further, a barrier height of thesilicon oxide layer 5 a with respect to silicon is as high as 3.2 eV. Accordingly, if thesilicon oxide layer 5 has no defect and there is no electric field enhancement effect based on a two-dimensional configuration of thefloating gate 4, only thesilicon oxide layer 5 a must be capable of sufficiently retaining the electrons for a long time. In fact, however, there exist the defect and the two-dimensional electric field enhancement effect, and hence the ONO layer is used. - The two-dimensional electric field enhancement effect is typified by, for example, as indicated by a broken line A in FIG. 4A, an electric field enhancement at an edge which is obtained by forming the
floating gate 4 in pattern. Further, there is an electric field enhancement caused by a rugged area formed on the surface of thefloating gate 4 when thesilicon oxide layer 5 a is formed by thermal oxidation. Thesilicon nitride layer 5 b of theONO layer 5 contains much of trap level, and trapping occurs even when the electric current flows due to the electric field enhancement and acts to relieve the electric field, thereby restraining a leak of the electric charges from theoxide layer 5 a surrounding the floating gate. If theoxide layer 5 a has a defect, the same mechanism works. This is the reason why thesilicon nitride layer 5 b is used. - Incidentally, when the memory cell operates, and when in a state of the electrons being held by the floating gate, a positive bias is applied to the
control gate 6. It is known that a large leak current flows to the silicon nitride layer through the trap level by a hole conduction. Accordingly, supposing that thecontrol gate 6 is provided directly on thesilicon nitride layer 5 b, the holes from thecontrol gate 6 are injected, and therefore an dielectric strength is unable to be kept well. Thesilicon oxide layer 5 c is provided upward in order to restrain the holes from being injected from thecontrol gate 6. - The upper and lower
silicon oxide layers ONO layer 5 are each required to have a thickness of 5-6 nm for exhibiting functions of relieving the electric field and preventing the leak. Thesilicon nitride layer 5 b has a thickness on the order of 10 nm (converted into 5 nm in the case of the oxide layer). Hence, an equivalent oxide thickness of theONO layer 5 is 15-16 nm thick. - There arise the following problems inherent in the inter-layer insulating layer based on the ONO structure described above.
- First, it is desirable for enabling the memory cell to operate at a low voltage that a capacitance coupling between the control gate and the floating gate be large. It is desirable for attaining this that the ONO layer be as thin as possible. If the layer thickness is thinned down to a limit thereof, it can be thinned totally down to approximately 14 nm as an equivalent oxide thickness. However, further thinning of the layer becomes difficult.
- Second, in the ONO layer, in a post-oxidating step after gate definition processing, as shown in FIG. 4B, a bird's beak B intrudes in a portion between the
floating gate 4 and thecontrol gate 6 from a side surface. The bird's beak decreases the capacitance coupling between thecontrol gate 6 and thefloating gate 4. Especially when thesilicon oxide layer 5 a disposed directly on the floating gate is provided by a CVD (Chemical Vapor Deposition) method, a characteristic of density thereof is inferior to a thermal oxide layer, and hence oxygen diffuses fast within the layer, with the result that a large bird's beak occurs. In the case of obtaining the silicon oxide layer at a low process temperature, the silicon oxide layer formed by the CVD method might be used more often than by the thermal oxidation, and therefore, in such a case, the intrusion of the bird's beak turns out a problem. - It is therefore a primary object of the present invention to provide a non-volatile semiconductor memory device including an inter-layer insulating layer, which is capable of ensuring even a large capacitance coupling between a control gate and a floating gate while securing an electric field relieving effect and a leak preventive function.
- According to the present invention, a silicon nitride layer having a trap level density well lower than that of a silicon nitride layer formed by a normal CVD (Chemical Vapor Deposition), especially LPCVD (Low Pressure Chemical Vapor Deposition) method, is provided in the inter-layer insulating layer, whereby a large capacitance coupling between a control gate and a floating gate can be ensured by making an effective thickness of an oxide layer smaller than in the prior art while exhibiting an electric field relieving effect and a lead reducing effect. Furthermore, if such a silicon nitride layer is disposed contiguously to the control gate or the floating gate, an intrusion of a bird's beak can be restrained from occurring in a post-oxidation step, and it is therefore feasible to ensure the large capacitance coupling between the control gate and the floating gate.
- FIGS. 1A and 1B are sectional views each showing a memory cell structure in a first embodiment of the present invention;
- FIG. 2 is a sectional view showing a memory cell structure in a second embodiment of the present invention;
- FIGS.3A-3D are sectional views showing a structure of an inter-layer insulating layer of the memory cell in a third embodiment of the present invention; and
- FIGS. 4A and 4B are sectional views each showing a memory cell structure of a non-volatile memory in the prior art.
- Embodiments of the present invention will hereinafter be described with reference to the accompanying drawings.
- First Embodiment
- FIGS. 1A and 1B are sectional views taken in direction orthogonal to each other, showing a memory cell structure of a non-volatile semiconductor memory device in a first embodiment of the present invention. An element
isolation insulating layer 12 is provided on a p-type silicon substrate 11, and afloating gate 14 composed of a polycrystalline silicon layer is provided through atunnel insulating layer 13 on a device area defined by the elementisolation insulating layer 12. Thetunnel insulating layer 13 is classified as a silicon oxide layer. Acontrol gate 16 composed of a polycrystalline silicon layer is stacked on the floatinggate 14 via aninter-layer insulating layer 15. Source/drain diffusedlayers control gate 16. - The
inter-layer insulating layer 15 includes asilicon oxide layer 15 a contiguous to the floatinggate 14, and double-layered silicon nitride layers 15 b, 15 c provided thereon. The firstsilicon nitride layer 15 b is provided by a normal CVD method, especially low pressure (LP) CVD method, and the secondsilicon nitride layer 15 c is provided by a JVD (Jet vapor Deposition) method. The secondsilicon nitride layer 15 c is well lower in trap level density than the firstsilicon nitride layer 15 b and has a less leak current at a low electric field region. - Specifically, the
silicon oxide layer 15 a is a thermal oxide layer obtained by thermally oxidating the floatinggate 14, or a silicon oxide layer based on the LPCVD method. The firstsilicon nitride layer 15 b is formed by the LPCVD method, wherein dichlorosilane (SiH2C12) and ammonia (NH4) are used as raw gases. The secondsilicon nitride layer 15 c is formed such that active Si and N are generated by plasma-decomposing a silane-series gas (e.g., SiH4) supplied together with a carrier gas such as He etc. and a gas (e.g., N2) containing nitrogen by microwave electric power, and supplied and deposited by the JVD method on the surface of the substrate disposed within a chamber. It has already been reported that the silicon nitride layer exhibiting a low trap level density is obtained by the JVD method (refer to, e.g., Applied Surfaces Science 177/118 (1997) 259-267). Herein, a quantity of hydrogen content of the firstsilicon nitride layer 15 b deposited by the LPCVD method is 1021/cm3 or more, while a quantity of hydrogen content of the secondsilicon nitride layer 15 c deposited by the JVD method is 1019/cm3 or less. This difference in quantity of hydrogen content therebetween correlates to magnitudes of the trap level densities of those two layers, and, in other words, the silicon nitride layer having a less quantity of hydrogen content, which is deposited by the JVD method, exhibits a low trap level density and has a smaller leak current at the low electric field region. - Note that the silicon nitride layers deposited by other deposition methods may also be used on condition that those layers have a quantity of hydrogen content which is as small as the silicon nitride layer deposited by the JVD method, and exhibit a low trap level density.
- Next, the reason why a structure of the inter-layer insulating
layer 15 described above will be specifically elucidated as well as explaining a preferable thickness of each layer. - In the
single layer 15 c of the silicon nitride layer deposited by the JVD method, Frenkel-Poole type current, though not so much as the silicon nitride layer deposited by the LPCVD method, flows across the low electric field region, and hence thislayer 15 is hard to be used solely as an inter-layer insulating layer. Further, the silicon nitride layer has a lower barrier height with respect to silicon than the silicon oxide layer, and is therefore insufficient as a barrier against a release of the electrons from the floating gate. Accordingly, it is required for forming the inter-layer insulating layer that thesilicon oxide layer 15 a be disposed just on, e.g., the floatinggate 14. Thesilicon oxide layer 15 a requires a thickness on the order of 5-6 nm for keeping a sufficient dielectric strength. - This first
silicon nitride layer 15 b provided based on the LPCVD method is needed for preventing the lead as well as for obtaining the electric field relieving effect. That is, the firstsilicon nitride layer 15 b exhibits a high trap density and a Frenkel-Poole type electric conductive characteristic. In this Frenkel-Poole type electric conduction, the current in a high electric field region is small, and the current becomes hard to flow through a layer containing a trap because of the carriers being trapped even when the current flows therethrough at an initial stage. Therefore, the firstsilicon nitride layer 15 b restrains an increase in the leak current due to the electric field enhancement at the edge taking a two-dimensional configuration of the floatinggate 14. It is preferable for exhibiting the sufficient electric field relieving effect that the thickness of thesilicon nitride layer 15 b be over 6 nm. It is also preferable for ensuring a large capacitance coupling that the above thickness be under 10 nm, to be specific, on the order of 8 nm. - The second
silicon nitride layer 15 c based on the JVD method functions to restrain the hole implantation from thecontrol gate 16. Namely, the firstsilicon nitride layer 15 b based on the LPCVD method is easy to flow the Frenkel-Poole type Hall current. If thesilicon nitride layer 15 b is contiguous directly to thecontrol gate 6, as described above, the large leak current flows due to the hole implantation from thecontrol gate 16 in such an operation mode that thecontrol gate 16 comes to have a positive bias. The secondsilicon nitride layer 15 c based on the JVD method has an extremely low trap density and effectively restrains the hole implantation from thecontrol gate 16. It is preferable for exhibiting this function that the secondsilicon nitride layer 15 c be over 6 nm thick. It is also preferable for ensuring a large capacitance coupling that the thickness thereof be under 10 nm. Specifically, for example, the thickness of thesilicon oxide layer 15 a is set to 6 nm, and the thicknesses pf the silicon nitride layers 15 a, 15 b are each set to 6 nm (3 nm in the conversion of the oxide layer), and the effective thickness of the oxide layer is 12 nm. Accordingly, the layer can be made thinner than in a case of using the conventional ONO structure, and besides the sufficient electric field relieving effect can be obtained. Further, thesilicon nitride layer 15 c is the uppermost layer of the inter-layer insulatinglayer 15, and therefore it is feasible to restrain the intrusion of the bird's beak when effecting the post-oxidation. - Second Embodiment
- FIG. 2 shows, corresponding to FIG. 1B, a memory cell structure in a second embodiment of the present invention.
- In the second embodiment of the present invention, the inter-layer insulating
layer 15 is double-layered including two layers, i.e., from the side of the floatinggate 14, thesilicon oxide layer 15 a and thesilicon nitride layer 15 c based on the JVD method which has a low trap density and a hydrogen content quantity on the order of 1019/cm3 or less. - In the first embodiment, the
silicon nitride layer 15 b based on the LPCVD method and exhibiting the Frenkel-Poole type conduction, is disposed in the middle of the interlayer-insulatinglayer 15. If not operated with a high electric field, however, thesilicon nitride layer 15 b is not necessarily used. Namely, as shown in FIG. 2, for the purpose of blocking a defect in the lowermostsilicon oxide layer 15 a, the insulating layer may take a double-layered structure consisting of thesilicon oxide layer 15 a ad thesilicon nitride layer 15 c based on the JVD method and exhibiting the low trap density. - In the case of the silicon nitride layer formed by the normal LPCVD method and containing much of trap, the effect produced by use of the silicon nitride layer can not be expected due to a large quantity of holes injected from the control gate only with the double-layered structure of the silicon oxide layer and the silicon nitride layer. When using the silicon nitride layer based on, e.g., the JVD method, there is almost no hole conduction, and hence the above effect can be sufficiently obtained even with the double-layered structure.
- Third Embodiment
- For preventing the bird's beak from intruding into the inter-layer insulting layer due to the post-oxidation, the silicon nitride layer formed by the JVD method and having a hydrogen content quantity on the order of 1019/cm3 or less, is provided keeping its thickness as thin as approximately 3 nm directly on the floating gate (i.e., the lowermost layer of the inter-layer insulating layer) or just under the control gate (viz., the uppermost layer of the inter-layer insulating layer). If a layer based on the normal LPCVD method and exhibiting a high trap density is used as this silicon nitride layer, a threshold value of the memory cell might become unstable due to the trap and release of the electric charges within the layer. If the silicon nitride layer deposed by the JVD method and having a low trap density is used, however, the instability of the threshold value never occurs.
- FIGS.3A-3D show an extraction of only the structure of the inter-layer insulating layer in the third embodiment.
- FIG. 3A shows an example in which a
silicon nitride layer 15 d based on the JVD method is added as a layer contiguous to the floatinggate 14 to a structure of the inter-layer insulatinglayer 15 in FIG. 15. A similarsilicon nitride layer 15 c serving as a layer contiguous to thecontrol gate 16 is also provided, and thesilicon oxide layer 15 a is interposed between the nitride layers 15 c and 15 d, thereby structuring the inter-layer insulatinglayer 15. - FIG. 3B shows an example in which the
silicon nitride layer 15 d formed by the JVD method is likewise added as a layer contiguous to the floatinggate 14 to the structure of the inter-layer insulatinglayer 15 in FIG. 1. In this case also, the similarsilicon nitride layer 15 c serving as a layer contiguous to thecontrol gate 16 is also provided, and a stacked layer of thesilicon oxide layer 15 a and thesilicon nitride layer 15 b formed by the LPCVD method, is interposed between the nitride layers 15 c and 15 d. - FIG. 3C shows an example in which the
silicon nitride layer 15 d formed by the JVD method is likewise added as a layer contiguous to the floatinggate 14 to a normal-ONO-structured inter-layer insulatinglayer 150. More specifically, thestacked layer 150 consisting of the silicon oxide layer, the silicon nitride layer based on the LPCVD method and the silicon oxide layer, is superposed further on thesilicon nitride layer 15 d. - FIG. 3D shows an example in which silicon nitride layers15 d, 15 e formed by the JVD method are stacked as layers contiguous to the floating
gate 14 and thecontrol gate 16, on the normal NON-structured inter-layer insulatinglayer 150. That is, thesilicon nitride layer 15 e is superposed further on the NON structured inter-layerinsulating layer 150. - The third embodiment also exhibits the same effects.
- According to the present invention, the silicon nitride layer having the trap level that is well lower than that of the silicon nitride layer based on the normal LPCVD method, is provided in the inter-layer insulating layer of the non-volatile memory cell having the stacked gate structure, whereby the large capacitance coupling between the control gate and the floating gate can be ensured by making the effective thickness of the oxide layer smaller than in the priori art while exhibiting the electric field relieving effect and the effect of reducing the leak.
Claims (18)
1. A non-volatile semiconductor memory device comprising:
a semiconductor substrate; and
a memory cell having a floating gate provided through a tunnel insulating layer on said semiconductor substrate, and a control gate provided through an inter-layer insulting layer on said floating gate,
wherein said inter-insulating layer includes:
a silicon oxide layer contiguous to said floating gate;
a first silicon nitride layer provided by a CVD method on said silicon oxide layer; and
a second silicon nitride layer provided on said first silicon nitride layer and having a lower trap density than that of said first silicon nitride layer.
2. A non-volatile semiconductor memory device according to claim 1 , wherein said second silicon nitride layer is formed by carrying, over a surface of said substrate, active Si and N obtained by plasma-decomposing at least a silane-series gas and a gas containing nitrogen.
3. A non-volatile semiconductor memory device according to claim 1 , wherein a quantity of hydrogen content of said first silicon nitride layer is 1021/cm3 or more.
4. A non-volatile semiconductor memory device according to claim 1 , wherein a quantity of hydrogen content of said second silicon nitride layer is 1019/cm3 or less.
5. A non-volatile semiconductor memory device comprising:
a semiconductor substrate; and
a memory cell having a floating gate provided through a tunnel insulating layer on said semiconductor substrate, and a control gate provided through an inter-layer insulting layer on said floating gate,
wherein said inter-insulating layer includes:
a silicon oxide layer contiguous to said floating gate; and
a silicon nitride layer deposited on said silicon oxide layer and having a lower trap density than that of said silicon nitride layer formed by a CVD method.
6. A non-volatile semiconductor memory device according to claim 5 , wherein said silicon oxide layer is deposited by carrying, over a surface of said substrate, active Si and N obtained by plasma-decomposing at least a silane-series gas and a gas containing nitrogen.
7. A non-volatile semiconductor memory device comprising:
a semiconductor substrate; and
a memory cell having a floating gate provided through a tunnel insulating layer on said semiconductor substrate, and a control gate provided through an inter-layer insulting layer on said floating gate,
wherein said inter-insulating layer includes:
a silicon oxide layer contiguous to said floating gate; and
a silicon oxide layer deposited on said silicon oxide layer and having a quantity of hydrogen content on the order of 1019/cm3 or less.
8. A non-volatile semiconductor memory device according to claim 7 , wherein said silicon oxide layer is deposited by carrying, over a surface of said substrate, active Si and N obtained by plasma-decomposing at least a silane-series gas and a gas containing nitrogen.
9. A non-volatile semiconductor memory device comprising:
a semiconductor substrate; and
a memory cell having a floating gate provided through a tunnel insulating layer on said semiconductor substrate, and a control gate provided through an inter-layer insulting layer on said floating gate,
wherein said inter-insulating layer includes:
a silicon oxide layer serving as a layer contiguous to at least one of said floating gate and said control gate, and having a lower trap density than that of a silicon nitride layer formed by a CVD method.
10. A non-volatile semiconductor memory device according to claim 9 , wherein said silicon nitride layer is formed by carrying, over a surface of said substrate, active Si and N obtained by plasma-decomposing at least a silane-series gas and a gas containing nitrogen.
11. A non-volatile semiconductor memory device according to claim 9 , wherein said silicon nitride layers are so double-layered as to be contiguous to both of said floating gate and said control gate, and
a silicon oxide layer is interposed in between said double-layered silicon nitride layers.
12. A non-volatile semiconductor memory device according to claim 9 , wherein said silicon nitride layers are so double-layered as to be contiguous to both of said floating gate and said control gate, and
a stacked layer consisting of a silicon oxide layer and a silicon nitride layer formed by a CVD method is interposed in between said double-layered silicon nitride layers.
13. A non-volatile semiconductor memory device according to claim 9 , wherein said silicon nitride layer is provided only on the side contiguous to said floating gate, and
a silicon oxide layer and a stacked layer consisting of a silicon nitride layer and a silicon oxide layer which are formed by the CVD method, are provided on said silicon nitride layer.
14. A non-volatile semiconductor memory device comprising:
a semiconductor substrate; and
a memory cell having a floating gate provided through a tunnel insulating layer on said semiconductor substrate, and a control gate provided through an inter-layer insulting layer on said floating gate,
wherein said inter-insulating layer includes:
a silicon oxide layer serving as a layer contiguous to at least one of said floating gate and said control gate, and having a quantity of hydrogen content on the order of 1019/cm3 or less.
15. A non-volatile semiconductor memory device according to claim 14 , wherein said silicon nitride layer is formed by carrying, over a surface of said substrate, active Si and N obtained by plasma-decomposing at least a silane-series gas and a gas containing nitrogen.
16. A non-volatile semiconductor memory device according to claim 14 , wherein said silicon nitride layers are so double-layered as to be contiguous to both of said floating gate and said control gate, and
a silicon oxide layer is interposed in between said double-layered silicon nitride layers.
17. A non-volatile semiconductor memory device according to claim 14 , wherein said silicon nitride layers are so double-layered as to be contiguous to both of said floating gate and said control gate, and
a stacked layer consisting of a silicon oxide layer and a silicon nitride layer formed by a CVD method is interposed in between said double-layered silicon nitride layers.
18. A non-volatile semiconductor memory device according to claim 14 , wherein said silicon nitride layer is provided only on the side contiguous to said floating gate, and
a silicon oxide layer and a stacked layer consisting of a silicon nitride layer and a silicon oxide layer which are formed by the CVD method, are provided on said silicon nitride layer.
Priority Applications (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/454,316 US20030205753A1 (en) | 1998-12-09 | 2003-06-03 | Non-volatile semiconductor memory device |
US10/933,035 US7101749B2 (en) | 1998-12-09 | 2004-09-01 | Non-volatile semiconductor memory device |
US11/458,330 US20060244046A1 (en) | 1998-12-09 | 2006-07-18 | Non-Volatile Semiconductor Memory Device |
US11/458,324 US20060249781A1 (en) | 1998-12-09 | 2006-07-18 | Non-Volatile Semiconductor Memory Device |
US11/458,317 US20060249780A1 (en) | 1998-12-09 | 2006-07-18 | Non-Volatile Semiconductor Memory Device |
US12/049,148 US7479430B2 (en) | 1998-12-09 | 2008-03-14 | Non-volatile semiconductor memory device |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP10-350232/1998 | 1998-12-09 | ||
JP35023298A JP4342621B2 (en) | 1998-12-09 | 1998-12-09 | Nonvolatile semiconductor memory device |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/454,316 Continuation US20030205753A1 (en) | 1998-12-09 | 2003-06-03 | Non-volatile semiconductor memory device |
Publications (1)
Publication Number | Publication Date |
---|---|
US20030057475A1 true US20030057475A1 (en) | 2003-03-27 |
Family
ID=18409123
Family Applications (7)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/456,873 Abandoned US20030057475A1 (en) | 1998-12-09 | 1999-12-08 | Non-volatile semiconductor memory device |
US10/454,316 Abandoned US20030205753A1 (en) | 1998-12-09 | 2003-06-03 | Non-volatile semiconductor memory device |
US10/933,035 Expired - Fee Related US7101749B2 (en) | 1998-12-09 | 2004-09-01 | Non-volatile semiconductor memory device |
US11/458,324 Abandoned US20060249781A1 (en) | 1998-12-09 | 2006-07-18 | Non-Volatile Semiconductor Memory Device |
US11/458,330 Abandoned US20060244046A1 (en) | 1998-12-09 | 2006-07-18 | Non-Volatile Semiconductor Memory Device |
US11/458,317 Abandoned US20060249780A1 (en) | 1998-12-09 | 2006-07-18 | Non-Volatile Semiconductor Memory Device |
US12/049,148 Expired - Fee Related US7479430B2 (en) | 1998-12-09 | 2008-03-14 | Non-volatile semiconductor memory device |
Family Applications After (6)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/454,316 Abandoned US20030205753A1 (en) | 1998-12-09 | 2003-06-03 | Non-volatile semiconductor memory device |
US10/933,035 Expired - Fee Related US7101749B2 (en) | 1998-12-09 | 2004-09-01 | Non-volatile semiconductor memory device |
US11/458,324 Abandoned US20060249781A1 (en) | 1998-12-09 | 2006-07-18 | Non-Volatile Semiconductor Memory Device |
US11/458,330 Abandoned US20060244046A1 (en) | 1998-12-09 | 2006-07-18 | Non-Volatile Semiconductor Memory Device |
US11/458,317 Abandoned US20060249780A1 (en) | 1998-12-09 | 2006-07-18 | Non-Volatile Semiconductor Memory Device |
US12/049,148 Expired - Fee Related US7479430B2 (en) | 1998-12-09 | 2008-03-14 | Non-volatile semiconductor memory device |
Country Status (3)
Country | Link |
---|---|
US (7) | US20030057475A1 (en) |
JP (1) | JP4342621B2 (en) |
KR (1) | KR100406226B1 (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040256660A1 (en) * | 2003-05-27 | 2004-12-23 | Yoshio Ozawa | Semiconductor device and method of manufacturing the same |
Families Citing this family (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4696383B2 (en) * | 2001-03-28 | 2011-06-08 | ソニー株式会社 | Method for manufacturing nonvolatile semiconductor memory device |
DE10228768A1 (en) * | 2001-06-28 | 2003-01-16 | Samsung Electronics Co Ltd | Non-volatile floating trap storage device comprises a semiconductor substrate, a tunnel insulation layer on the substrate, a charge storage layer, a barrier insulation layer, and a gate electrode |
KR100466190B1 (en) * | 2002-06-29 | 2005-01-13 | 주식회사 하이닉스반도체 | Method for manufacturing flash memory device |
KR100607346B1 (en) * | 2005-01-13 | 2006-07-31 | 주식회사 하이닉스반도체 | Method of manufacturing a flash memory device |
KR100623177B1 (en) * | 2005-01-25 | 2006-09-13 | 삼성전자주식회사 | Dielectric structure having a high dielectric constant, method of forming the dielectric structure, non-volatile semiconductor memory device including the dielectric structure, and method of manufacturing the non-volatile semiconductor memory device |
JP4734019B2 (en) * | 2005-04-26 | 2011-07-27 | 株式会社東芝 | Semiconductor memory device and manufacturing method thereof |
US8022465B2 (en) * | 2005-11-15 | 2011-09-20 | Macronrix International Co., Ltd. | Low hydrogen concentration charge-trapping layer structures for non-volatile memory |
US7960774B2 (en) * | 2005-12-05 | 2011-06-14 | Electronics And Telecommunications Research Institute | Memory devices including dielectric thin film and method of manufacturing the same |
KR101432766B1 (en) * | 2006-05-26 | 2014-08-21 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Semiconductor device and manufacturing method thereof |
JP4580899B2 (en) | 2006-06-08 | 2010-11-17 | 株式会社東芝 | Semiconductor memory device and manufacturing method thereof |
JP4331189B2 (en) | 2006-09-20 | 2009-09-16 | 株式会社東芝 | Nonvolatile semiconductor memory |
JP2008098510A (en) * | 2006-10-13 | 2008-04-24 | Toshiba Corp | Nonvolatile semiconductor storage device |
US20080157181A1 (en) * | 2006-12-28 | 2008-07-03 | Hynix Semiconductor Inc. | Non-volatile memory device and fabrication method thereof |
KR101402102B1 (en) * | 2007-03-23 | 2014-05-30 | 가부시키가이샤 한도오따이 에네루기 켄큐쇼 | Manufacturing method of semiconductor device |
JP5408930B2 (en) | 2007-08-31 | 2014-02-05 | 株式会社半導体エネルギー研究所 | Method for manufacturing semiconductor device |
JP2010283127A (en) * | 2009-06-04 | 2010-12-16 | Toshiba Corp | Semiconductor device and method of manufacturing the same |
CN102024821B (en) * | 2009-09-18 | 2012-08-22 | 中芯国际集成电路制造(上海)有限公司 | Non-volatile memory device as well as non-volatile memory and manufacturing method thereof |
JP5499811B2 (en) * | 2010-03-19 | 2014-05-21 | 富士通株式会社 | Capacitor and semiconductor device |
JP5331141B2 (en) * | 2011-02-25 | 2013-10-30 | 株式会社東芝 | Method for manufacturing nonvolatile semiconductor memory device |
US20150008428A1 (en) | 2013-07-08 | 2015-01-08 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing semiconductor device |
US9666697B2 (en) * | 2013-07-08 | 2017-05-30 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing semiconductor device including an electron trap layer |
US9449853B2 (en) | 2013-09-04 | 2016-09-20 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing semiconductor device comprising electron trap layer |
Family Cites Families (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS58106873A (en) | 1981-12-18 | 1983-06-25 | Seiko Epson Corp | Manufacture of semiconductor device |
JPH07118511B2 (en) | 1989-01-17 | 1995-12-18 | 株式会社東芝 | Nonvolatile semiconductor memory device |
JP2667605B2 (en) | 1991-02-21 | 1997-10-27 | 株式会社東芝 | Nonvolatile semiconductor memory device and method of manufacturing the same |
US5793081A (en) | 1994-03-25 | 1998-08-11 | Nippon Steel Corporation | Nonvolatile semiconductor storage device and method of manufacturing |
JP3600326B2 (en) * | 1994-09-29 | 2004-12-15 | 旺宏電子股▲ふん▼有限公司 | Nonvolatile semiconductor memory device and manufacturing method thereof |
US5731238A (en) * | 1996-08-05 | 1998-03-24 | Motorola Inc. | Integrated circuit having a jet vapor deposition silicon nitride film and method of making the same |
US6074917A (en) * | 1998-06-16 | 2000-06-13 | Advanced Micro Devices, Inc. | LPCVD oxide and RTA for top oxide of ONO film to improve reliability for flash memory devices |
US6368919B2 (en) * | 1999-01-19 | 2002-04-09 | Micron Technology, Inc. | Method and composite for decreasing charge leakage |
-
1998
- 1998-12-09 JP JP35023298A patent/JP4342621B2/en not_active Expired - Fee Related
-
1999
- 1999-12-08 US US09/456,873 patent/US20030057475A1/en not_active Abandoned
- 1999-12-08 KR KR10-1999-0055653A patent/KR100406226B1/en not_active IP Right Cessation
-
2003
- 2003-06-03 US US10/454,316 patent/US20030205753A1/en not_active Abandoned
-
2004
- 2004-09-01 US US10/933,035 patent/US7101749B2/en not_active Expired - Fee Related
-
2006
- 2006-07-18 US US11/458,324 patent/US20060249781A1/en not_active Abandoned
- 2006-07-18 US US11/458,330 patent/US20060244046A1/en not_active Abandoned
- 2006-07-18 US US11/458,317 patent/US20060249780A1/en not_active Abandoned
-
2008
- 2008-03-14 US US12/049,148 patent/US7479430B2/en not_active Expired - Fee Related
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040256660A1 (en) * | 2003-05-27 | 2004-12-23 | Yoshio Ozawa | Semiconductor device and method of manufacturing the same |
US20060131641A1 (en) * | 2003-05-27 | 2006-06-22 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
US7081386B2 (en) * | 2003-05-27 | 2006-07-25 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufactuing the same |
US20080119021A1 (en) * | 2003-05-27 | 2008-05-22 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
US7541233B2 (en) | 2003-05-27 | 2009-06-02 | Kabushiki Kaisha Toshiba | Semiconductor device and method of manufacturing the same |
US7612401B2 (en) | 2003-05-27 | 2009-11-03 | Kabushiki Kaisha Toshiba | Non-volatile memory cell |
Also Published As
Publication number | Publication date |
---|---|
JP4342621B2 (en) | 2009-10-14 |
US20050029579A1 (en) | 2005-02-10 |
KR100406226B1 (en) | 2003-11-19 |
US20030205753A1 (en) | 2003-11-06 |
US20060249781A1 (en) | 2006-11-09 |
US7101749B2 (en) | 2006-09-05 |
US20060249780A1 (en) | 2006-11-09 |
US20080182374A1 (en) | 2008-07-31 |
JP2000174149A (en) | 2000-06-23 |
US20060244046A1 (en) | 2006-11-02 |
KR20000047981A (en) | 2000-07-25 |
US7479430B2 (en) | 2009-01-20 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7479430B2 (en) | Non-volatile semiconductor memory device | |
US8304352B2 (en) | Method of manufacturing a semiconductor device | |
US6677200B2 (en) | Method of forming non-volatile memory having floating trap type device | |
US6784481B2 (en) | Flash memory device with isolation regions and a charge storage dielectric layer formed only on an active region | |
US5304829A (en) | Nonvolatile semiconductor device | |
US7915156B2 (en) | Semiconductor memory device and method for manufacturing the same | |
US7084037B2 (en) | Semiconductor device and method of manufacturing the same | |
JPH03181178A (en) | Nonvolatile semiconductor memory device and its manufacture | |
KR100949231B1 (en) | Nonvolatile semiconductor memory device and method of manufacturing the same | |
KR19980053143A (en) | Semiconductor memory device and manufacturing method thereof | |
US6204125B1 (en) | Method of forming a gate in a stack gate flash EEPROM cell | |
US9349876B2 (en) | Nonvolatile semiconductor memory | |
US6608347B2 (en) | Semiconductor device and method of manufacturing the same | |
US5319230A (en) | Non-volatile storage device | |
US7586137B2 (en) | Non-volatile memory device and method of fabricating the same | |
US6228715B1 (en) | Semiconductor memory device and method of manufacturing thereof | |
US6551867B1 (en) | Non-volatile semiconductor memory device and method for manufacturing the same | |
JPH05267684A (en) | Nonvolatile storage element | |
EP0383011B1 (en) | Semiconductor non-volatile memory device | |
JP2001015619A (en) | Manufacture of nonvolatile semiconductor memory device | |
US7138679B2 (en) | Semiconductor memory device | |
US7443000B2 (en) | Semiconductor device having sidewall portion with silicon nitride film formed above layer and separated from region above primary insulating film via oxide film, where the portion is formed on sidewall of gate electrode | |
JP2005210139A (en) | Nonvolatile semiconductor storage device | |
US7692237B2 (en) | Semiconductor memory device | |
JP2005159383A (en) | Nonvolatile semiconductor memory device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: KABUSHIKI KAISHA TOSHIBA, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MORI, SEIICHI;REEL/FRAME:010453/0182 Effective date: 19991206 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |