US20020145472A1 - Single-bit sigma-delta modulated fractional-N frequency synthesizer - Google Patents

Single-bit sigma-delta modulated fractional-N frequency synthesizer Download PDF

Info

Publication number
US20020145472A1
US20020145472A1 US09/973,072 US97307201A US2002145472A1 US 20020145472 A1 US20020145472 A1 US 20020145472A1 US 97307201 A US97307201 A US 97307201A US 2002145472 A1 US2002145472 A1 US 2002145472A1
Authority
US
United States
Prior art keywords
output
accumulator
fractional
sigma
circuit
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US09/973,072
Inventor
Lee-Sang Oh
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Samsung Electronics Co Ltd
Original Assignee
Samsung Electronics Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Samsung Electronics Co Ltd filed Critical Samsung Electronics Co Ltd
Assigned to SAMSUNG ELECTRONICS CO.,LTD reassignment SAMSUNG ELECTRONICS CO.,LTD ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: OH, LEE-SANG
Publication of US20020145472A1 publication Critical patent/US20020145472A1/en
Priority to US10/638,529 priority Critical patent/US6844836B1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/16Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M7/00Conversion of a code where information is represented by a given sequence or number of digits to a code where the same, similar or subset of information is represented by a different sequence or number of digits
    • H03M7/30Compression; Expansion; Suppression of unnecessary data, e.g. redundancy reduction
    • H03M7/3002Conversion to or from differential modulation
    • H03M7/3004Digital delta-sigma modulation
    • H03M7/3006Compensating for, or preventing of, undesired influence of physical parameters
    • H03M7/3011Compensating for, or preventing of, undesired influence of physical parameters of non-linear distortion, e.g. by temporarily adapting the operation upon detection of instability conditions
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/16Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop
    • H03L7/18Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop
    • H03L7/197Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division
    • H03L7/1974Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division for fractional frequency division
    • H03L7/1976Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division for fractional frequency division using a phase accumulator for controlling the counter or frequency divider
    • H03L7/1978Indirect frequency synthesis, i.e. generating a desired one of a number of predetermined frequencies using a frequency- or phase-locked loop using a frequency divider or counter in the loop a time difference being used for locking the loop, the counter counting between numbers which are variable in time or the frequency divider dividing by a factor variable in time, e.g. for obtaining fractional frequency division for fractional frequency division using a phase accumulator for controlling the counter or frequency divider using a cycle or pulse removing circuit
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M7/00Conversion of a code where information is represented by a given sequence or number of digits to a code where the same, similar or subset of information is represented by a different sequence or number of digits
    • H03M7/30Compression; Expansion; Suppression of unnecessary data, e.g. redundancy reduction
    • H03M7/3002Conversion to or from differential modulation
    • H03M7/3004Digital delta-sigma modulation
    • H03M7/3015Structural details of digital delta-sigma modulators
    • H03M7/302Structural details of digital delta-sigma modulators characterised by the number of quantisers and their type and resolution
    • H03M7/3024Structural details of digital delta-sigma modulators characterised by the number of quantisers and their type and resolution having one quantiser only
    • H03M7/3028Structural details of digital delta-sigma modulators characterised by the number of quantisers and their type and resolution having one quantiser only the quantiser being a single bit one
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M7/00Conversion of a code where information is represented by a given sequence or number of digits to a code where the same, similar or subset of information is represented by a different sequence or number of digits
    • H03M7/30Compression; Expansion; Suppression of unnecessary data, e.g. redundancy reduction
    • H03M7/3002Conversion to or from differential modulation
    • H03M7/3004Digital delta-sigma modulation
    • H03M7/3015Structural details of digital delta-sigma modulators
    • H03M7/3031Structural details of digital delta-sigma modulators characterised by the order of the loop filter, e.g. having a first order loop filter in the feedforward path
    • H03M7/3033Structural details of digital delta-sigma modulators characterised by the order of the loop filter, e.g. having a first order loop filter in the feedforward path the modulator having a higher order loop filter in the feedforward path, e.g. with distributed feedforward inputs
    • H03M7/304Structural details of digital delta-sigma modulators characterised by the order of the loop filter, e.g. having a first order loop filter in the feedforward path the modulator having a higher order loop filter in the feedforward path, e.g. with distributed feedforward inputs with distributed feedback, i.e. with feedback paths from the quantiser output to more than one filter stage

Definitions

  • the present invention generally relates to frequency synthesizers and to modulator circuits used in frequency synthesizers, and more particularly, the present invention relates to sigma-delta modulated fractional-N frequency synthesizers.
  • Wireless communications terminals commonly utilize radio-frequency (RF) frequency synthesizers to achieve programmable channel selection.
  • RF frequency synthesizers To operate, for example, in the high-speed environment dictated by the CDMA-2000 1X standard, the RF frequency synthesizer should preferably exhibit a settling time of less than 500 ⁇ s, a frequency resolution of 10 KHz, and a phase noise of less than 135 dBc/Hz at about 1MHz offset frequency.
  • conventional RF frequency synthesizers are not ideally suited to meet these preferred characteristics associated with the CDMA-2000 1X standard.
  • FIGS. 7 - 10 illustrate a sigma-delta controlled fractional-N frequency synthesizer as is described in Norman M. Filiol et al., “An Agile ISM Band Frequency Synthesizer with Built-In GMSK Data Modulation,” IEEE JSSC, vol. 33, pp. 998-1008, July 1998, the entirety of which is incorporated herein by reference.
  • Sigma-delta modulation of fractional-N frequency synthesizers is also described in [1] Philip S. Gaskell et al., U.S. Patent No. 5 , 079 , 521 , issued Jan. 7, 1992; [2] Thomas A.D. Riley et al., U.S. Pat. No.
  • a target frequency ⁇ target is fed to the input of the sigma-delta modulator 702 in the form of a digital word.
  • a modulated output bit stream b(t) is applied to and controls the operation of the dual-modulus divider 704 contained in the feedback of a phase-locked-loop (PLL).
  • the PLL includes the divider 704 , a phase detector 706 , a loop filter 708 , and a voltage-controlled-oscillator (VCO) 710 .
  • VCO voltage-controlled-oscillator
  • the average value of b(t) corresponds to the division ratio required to output the desired output frequency ⁇ out .
  • the dual-modulus divider 704 outputs a phase control signal ⁇ d , which is the N or N+ 1 (depending on b(t)) divided output frequency ⁇ out .
  • the phase control signal ⁇ d is applied the phase detector 706 , which compares the phase control signalfd with an input reference signal ⁇ d.
  • phase detector 706 The signal provided at the output of phase detector 706 is proportional to the phase difference between the reference signal ⁇ ref and the phase control signal ⁇ d .
  • This signal is filtered by the (low pass) loop filter 708 , resulting in a normaly d.c. voltage, and applied to control the VCO 701 which generates the output frequency ⁇ out.
  • FIG. 8 is a functional block diagram of the dual-modulus divider 704 shown in FIG. 7.
  • the input b(t) to the divider is a single-bit control which allows 0 or 2 rad of phase (0 or 1 period of the VCO 710 ) to be subtracted every reference cycle from the input signal ⁇ out .
  • the subtraction is followed by a fixed divide by N as shown, resulting in the phase control signal ⁇ d.
  • Sigma-delta modulators achieve high resolution from a single-bit quantizer through the use of noise-shaping and oversampling techniques. Higher order modulators have fewer limit cycle tones, and higher in-band signal-to-noise ratios. When designing higher order sigma-delta modulators, stability becomes a concern due to high-order feedback around the loop.
  • An alternative to this approach is to use a MASH architecture.
  • a MASH architecture sigma-delta modulator is shown in FIG. 9.
  • the modulator is a cascade of first-order sigma-delta modulators.
  • the quantization error of each stage is fed forward to the next stage, whose output bitstream is a sigma-delta quantized estimate of the error from the previous stage.
  • the outputs are then combined in a noise-shaping block which cancels the noise from the first n-1 stages, producing a multi-bit output which has nth-order noise shaping given as
  • N ( z ) (1+z +1 ) n .
  • n denotes the order or number of stages.
  • An advantage of this modulator architecture resides in its stability since no nth-order feedback is present and the first-order stages are stable.
  • a primary disadvantage resides in its multi-bit output, making multi-modulus divider necessary in the feedback of the synthesizer PLL.
  • the performance of the previously proposed fractional-N frequency synthesizers is generally unsatisfactory with respect to out-of-band phase noise at around 1 MHz offset or in obtaining an accurate frequency resolution of 10 kHz.
  • the synthesizer exhibit large spurs of ⁇ 40dBc under particular operating conditions, resulting in roadblocks to their actual use. It is inferred that this is because the nonlinearity of a PFD or a multi-modulus divider occurring in an actual PLL does not comport with the high linearity of the PLL which is required in using a multi-bit modulator and a MASH-type modulator.
  • the previous synthesizers suffer large spurs at a particular operating condition that results from nonlinearity in the phase-frequency detector and the multi-modulus divider when multi-bit modulators and MASH-type modulators are used as a fractional division controller in PLL.
  • conventional RF frequency synthesizers are not ideally suited to meet these preferred characteristics associated with the CDMA-2000 1X standard.
  • a fractional-N frequency synthesizer includes a voltage-controlled oscillator, a dual-modulus divider which divides an output frequency of the voltage-controlled oscillator according to a fractional control input, and a phase comparator which compares a phase of an output of the dual-modulus divider with a phase of a reference frequency, where an output of the phase comparator controls an input of the voltage-controlled oscillator.
  • the synthesizer further includes a sigma-delta modulator which has a single-bit output, and a bit converter which converts the single-bit output of the sigma-delta modulator to the fractional control input applied to the dual-modulus divider.
  • a fractional-N frequency synthesizer includes a voltage-controlled oscillator, a dual-modulus divider which divides an output frequency of the voltage-controlled oscillator according to a fractional control input, a phase comparator which compares a phase of an output of the dual-modulus divider with a phase of a reference frequency, where an output of the phase comparator is coupled to a control input of the voltage-controlled oscillator, and a sigma-delta modulator which has a single-bit output.
  • the sigma-delta modulator includes a cascade accumulator circuit which includes n accumulator stages, where n is an integer of at least 2 , and a quantizer circuit which quantizes an output of the cascade accumulator circuit to generate the single-bit output.
  • the output of the quantizer is fed back to each of the n accumulator stages, and a noise transfer function of the sigma-delta modulator is H(z), where
  • H ( z ) (1 ⁇ Z ⁇ 1 ) n /(1+p 1 Z ⁇ 1+p 2 Z ⁇ 2 . . . +p n , Z ⁇ n )
  • a fractional-N frequency synthesizer includes a voltage-controlled oscillator, a dual-modulus divider which divides an output frequency of the voltage-controlled oscillator according to a fractional control input, a phase comparator which compares a phase of an output of the dual-modulus divider with a phase of a reference frequency, where an output of the phase comparator is coupled to a control input of the voltage-controlled oscillator, and a sigma-delta modulator which has a single-bit output.
  • the sigma-delta modulator includes a cascaded accumulator circuit which includes n accumulator stages, where n is an integer of at least 2.
  • Each of the n accumulator stages includes a coefficient generation circuit which selectively outputs a coefficient b n an adder having a first input which is connected to an input or to an output of a prior accumulator stage, and a second input which receives the coefficient value b n from the coefficient generation circuit, and an accumulator which receives an output of the adder.
  • the sigma-delta modulator further includes a quantizer circuit which quantizes an output of a last one of the n accumulator stages to generate the single-bit output, where the output of the quantizer is fed back to control the coefficient generation circuit of each of the n accumulator stages.
  • a sigma-delta modulator includes a cascade accumulator circuit which includes n accumulator stages, where n is an integer of at least 2, and a quantizer circuit which quantizes an output of the cascade accumulator circuit. An output of the quantizer is fed back to each of the n accumulator stages, and a noise transfer of the sigma-delta modulator is H(z), where
  • H ( z ) (1 ⁇ Z ⁇ 1 ) n /(1+p 1 Z ⁇ 1 +p 2 Z ⁇ 2 . . . +p n Z ⁇ n )
  • a sigma-delta modulator includes a cascaded accumulator circuit which includes n accumulator stages, where n is an integer of at least 2.
  • Each of the n accumulator stages includes a coefficient generation circuit which selectively output a coefficient b n an adder having a first input which is connected to an input or to an output of a prior accumulator stage, and a second input which receives the coefficient value b n from the coefficient generation circuit, and an accumulator which receives an output of the adder.
  • the sigma-delta modulator also includes a quantizer circuit which quantizes an output of a last one of the n accumulator stages, where the output of the quantizer is a single-bit output, and where the output of the quantizer is fed back to control the coefficient generation circuit of each of the n accumulator stages.
  • FIG. 1 illustrates the architecture of a fractional-N frequency synthesizer according to an embodiment of the present invention
  • FIG. 2 is a functional block diagram of a single-bit, 4 th -order sigma-delta modulator according to an embodiment of the present invention
  • FIG. 3 is a functional block diagram of a single-bit, 4 th -order sigma-delta modulator according to another embodiment of the present invention.
  • FIG. 4 is a graph of a measure signal-to-noise ratio of the sigma-delta modulator
  • FIG. 5 is a graph of a measured voltage-controlled-oscillator output spectrum
  • FIG. 6 is a graph of a measured single-sideband phase noise
  • FIG. 7 illustrates a conventional frequency synthesizer having a dual-modulus divider controlled by a sigma-delta modulator
  • FIG. 8 shows a functional block diagram of the dual-modulus divider of FIG. 7;
  • FIG. 9 illustrates a conventional MASH sigma-delta modulator
  • FIG. 1 An illustrative architectural diagram of a fractional-N frequency synthesizer of an embodiment of the present invention is shown in FIG. 1.
  • the synthesizer includes a dual-modulus prescaler 102 , a programmable main counter 106 , a programmable swallow counter 104 , a modulus control circuit 108 , a reference divider 110 , a phase/frequency detector (PFD) 1 12 , a charge pump 1 14 , a bit converter 1 16 , and a digital sigma-delta modulator 118 .
  • the dual-modulus divider precaler 102
  • the dual-modulus divider is employed to minimize the influence of non-linearity occurring in the PLL and to facilitate implementation at low power.
  • the synthesizer is effectively configured as a combination of a dual-modulus pulse-swallowed frequency synthesizer, which is widely used in integer-N PLL, and the digital sigma-delta modulator 118 and bit converter 116 .
  • the division ratio is p+1 at A(1/ ⁇ ref ) the reference period, and the division ratio is p at (B-A)(1/ ⁇ ref ) the reference period.
  • the relationship generally between ⁇ vco and ⁇ ref is as follows:
  • B, p and A indicate the value of the main counter 106 , the modulus of the prescaler 102 , and the value of the swallow counter 104 , respectively.
  • the digital sigma-delta modulator 118 is comprised of a quantizer circuit 220 and a cascaded accumulator circuit which includes an overflow detector (OFD) 218 and four ( 4 ) accumulator stages 202 , 204 , 206 and 208 .
  • Each of the accumulator stages is made up of a coefficient generation circuit 212 which selectively outputs a coefficient b n , an adder 214 having a first input which is connected to an input or to an output of a prior accumulator stage, and a second input which receives the coefficient value b n from the coefficient generation circuit, and an accumulator 216 which receives an output of the adder 214 .
  • Additional a n coefficient circuits may also be provided as shown.
  • the overflow detector 218 operates when the magnitude of the modulator input, k/b1, greatly exceeds 0.5, in which case all accumulators are reset to 0.
  • the quantizer 220 quantizes the output of the final stage 208 , whereby the a noise transfer function of the sigma-delta modulator 118 becomes H(z), where
  • the modulator 118 is connected to the dual-modulus divider circuitry through a simple bit converter 116 .
  • the bit converter converts the outputs 0 and 1 of the modulator 118 into 1 and ⁇ 1, respectively, and provides the results to programmed input terminals of the counters 104 and 106 .
  • the dual-modulus divider sums the results provided by the bit converter and divides the prescaler output by the summed value while performing a pulse-swallow function.
  • the output of the single-bit modulator controlling the dual-modulus divider is helpful to avoid the nonlinearity problem described previously.
  • a sigma-delta modulator effectively thrusts quantization noise occurring during digitization to high frequency.
  • low frequency noise is substantially decreased, and by the same amount, a high frequency noise is increased, as compared with the case of no noise shaping.
  • High frequency noise can be simply removed by performing low-pass filtering thereafter. Consequently, a signal-to-noise ratio (S/N) is increased.
  • S/N signal-to-noise ratio
  • divider noise has a low-pass characteristic in the PLL, the shaped high frequency noise occurring in the sigma-delta modulator is spontaneously removed from the PLL.
  • a fractional value having a high S/N can be obtained when a long-term average is taken.
  • the fractional value that is, an effective division ratio, .f, is described previously and given as
  • f k/62976 for ⁇ 31488 ⁇ k ⁇ 31488.
  • k/bl is restricted to - 0 . 5 - 0 . 5 for a stable operation.
  • the feedback constant b 1 is given as an invariable number, and this can be implemented by a simple multiplexer.
  • a MASH modulator requires complex hardware when the denominator b1 is not the multiple of 2. Accordingly, the present invention is advantageous in that less hardware is required when the denominator b1 is not the multiple of 2, as compared with conventional techniques.
  • NTF noise transfer function
  • the NTF of an n-th order MASH modulator widely used in conventional fractional-N frequency synthesizers has a high pass characteristic and is expressed as 1+z +1 ) n .
  • the NTF of a modulator according to the present invention is (1+z +1 ) n / D ( z ), where D(z) is the n-th order polynomial of z +1 .
  • a Butterworth polynomial having a corner frequency is usually employed for stable design.
  • the NTF of a conventional MASH modulator is (1+Z +1 ) 4
  • the NTF of a modulator according to the present invention is
  • the modulator of the present invention has a noise power which is 16 times lower than the MASH-type modulator at a high offset frequency, so that phase noise is reduced to one sixteenth compared to the conventional MASH-type modulator when the modulator of the present invention is applied to a PLL.
  • FIG. 4 illustrates the S/N measured from the output of a modulator according to the present invention.
  • a comer frequency is set to 0.04 times a comparison frequency. It can be confirmed that noise power is not remarkably increased and is constant after passing a comer frequency. Contrasting FIG. 10, where a frequency continuously increases without a comer frequency in the MASH-type modulator, it is clear that the modulator according to the present invention advantageously reduces phase noise at a high offset frequency.
  • the modulator according to the present invention accurately realizes 10 KHz frequency resolution, thereby decreasing frequency errors in terminals. This is because minimum frequency resolution is set to a comparison frequency divided by b1. For example, when a comparison frequency is 9.84 MHz, minimum frequency resolution is 10 KHz/64.
  • the hardware of the modulator of the present invention is relatively simple. An inter-stage scaling coefficient a i can be set to the reciprocal of a multiple of 2 in order to avoid use of a multiplier and implement the modulator through only simple bit-shift operations. Since the modulator has a structure making possible lower bit truncation permitted through dynamic range simulation, the hardware may be simplified.
  • a feedback coefficient bi is a constant so that the modulator can be implemented using a simple multiplexer, thereby decreasing load on the hardware.
  • the modulator according to the present invention does not have a significant adverse effect on S/N, makes bit truncation possible, does not need a multiplier, and can be implemented by an adder, register and a simple multiplexer, thereby simplifying hardware. Since a high order modulator is used, the present invention exhibits excellent idling tone performance. Therefore, a modulator according to the present invention does not need the LSB dithering that is required for a conventional MASH-type modulator.
  • the experiment was carried out in a 12 kHz-bandwidth PLL loop in which an external 33 MHz/V VCO, a 3 rd -order passive LPF, and the PFD comparison frequency were used.
  • the external LPF had one zero and three poles including two out-of-band poles.
  • the reference and fractional spurs are less than +68dBc.
  • the in-band VCO phase noises are the same for both integer and fractional operations, and relatively flat with +84 dBc/Hz. This means that the sigma-delta modulator does not affect the in-band phase noise characteristic of the synthesizer.
  • Phase noise at 1.2 MHz offset is +139dBc/Hz.
  • the phase noise floor from 200 MHz to 800 MHz is due to residual sigma-delta quantization noise.
  • the rise at a lower frequency around 1 kHz may be from noises of the VCO.
  • a fractional-N frequency synthesizer has the following advantages.
  • frequency resolution may be easily changed by adjusting the feedback coefficient b1 of the modulator, which in turn is achieved by simply changing hardware. When fr/b1 is set to a rational multiple of 10 kHz, a resolution of 10 klz can be easily obtained.
  • bit optimization can be achieved in the hardware, thereby decreasing the overall hardware size.

Landscapes

  • Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Compression, Expansion, Code Conversion, And Decoders (AREA)
  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)

Abstract

A fractional-N frequency synthesizer includes a voltage-controlled oscillator, a dual-modulus divider which divides an output frequency of the voltage-controlled oscillator according to a fractional control input, and a phase comparator which compares a phase of an output of the dual-modulus divider with a phase of a reference frequency, where an output of the phase comparator controls an input of the voltage-controlled oscillator. The synthesizer further includes a sigma-delta modulator which has a single-bit output, and a bit converter which converts the single-bit output of the sigma-delta modulator to the fractional control input applied to the dual-modulus divider.

Description

    BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0001]
  • The present invention generally relates to frequency synthesizers and to modulator circuits used in frequency synthesizers, and more particularly, the present invention relates to sigma-delta modulated fractional-N frequency synthesizers. [0002]
  • This is a counterpart of, and claims priority to, Korean Application No. P2000-0059408, filed Oct. 10, 2000, the entirety of which is incorporated herein by reference. [0003]
  • 2. Background of the Invention [0004]
  • There is increasing demand for a variety of real-time multimedia wireless services, including real-time video, internet access, and so on. These necessitate high-speed connections with the wireless or mobile communication terminals. Reflective of this trend towards higher transmission speeds, the standard CDMA-2000 1X (2.5G) is configured such that 144-kbps data service is available at existing CDMA/PCS bands. [0005]
  • Wireless communications terminals commonly utilize radio-frequency (RF) frequency synthesizers to achieve programmable channel selection. To operate, for example, in the high-speed environment dictated by the CDMA-2000 1X standard, the RF frequency synthesizer should preferably exhibit a settling time of less than 500 μs, a frequency resolution of 10 KHz, and a phase noise of less than 135 dBc/Hz at about 1MHz offset frequency. As discussed below, conventional RF frequency synthesizers are not ideally suited to meet these preferred characteristics associated with the CDMA-2000 1X standard. [0006]
  • FIGS. [0007] 7-10 illustrate a sigma-delta controlled fractional-N frequency synthesizer as is described in Norman M. Filiol et al., “An Agile ISM Band Frequency Synthesizer with Built-In GMSK Data Modulation,” IEEE JSSC, vol. 33, pp. 998-1008, July 1998, the entirety of which is incorporated herein by reference. Sigma-delta modulation of fractional-N frequency synthesizers is also described in [1] Philip S. Gaskell et al., U.S. Patent No. 5,079,521, issued Jan. 7, 1992; [2] Thomas A.D. Riley et al., U.S. Pat. No. 5,781,044, issued Jul. 14, 1998; [3] Thomas A.D. Riley, U.S. Pat. No. 4,965,531, [4] Brian Miller et al., “A Multiple Modulator Fractional Divider,” IEEE Trans. Instrument and Measurement, vol. 40, no. 3, pp. 578-583, Jun. 1991; [5] Terrance P. Kenny et al., “Design and Realization of a Digital Delta Sigma Modulator for Fractional-n Frequency Synthesis,” IEEE Trans. Vehicular Tech., vol. 48, no. 2, pp. 510-521, Mar. 1999; and [6] Woogeun Rhee et al., “A 1.1 GHz CMOS Fractional-N Frequency Synthesizer with a 3b 3rd-Order Delta Sigma Modulator,” ISSCC 2000, pp. 198-199, 2000. The entirety of each of these documents is incorporated herein by reference.
  • Referring to FIG. 7, a target frequency ƒtargetis fed to the input of the sigma-[0008] delta modulator 702 in the form of a digital word. A modulated output bit stream b(t) is applied to and controls the operation of the dual-modulus divider 704 contained in the feedback of a phase-locked-loop (PLL). The PLL includes the divider 704, a phase detector 706, a loop filter 708, and a voltage-controlled-oscillator (VCO) 710.
  • The average value of b(t) corresponds to the division ratio required to output the desired output frequency ƒ[0009] out. The dual-modulus divider 704 outputs a phase control signal ƒd, which is the N or N+1 (depending on b(t)) divided output frequency ƒout. The phase control signal ƒd is applied the phase detector 706, which compares the phase control signalfd with an input reference signal ƒd.
  • The signal provided at the output of [0010] phase detector 706 is proportional to the phase difference between the reference signal ƒref and the phase control signal ƒd. This signal is filtered by the (low pass) loop filter 708, resulting in a normaly d.c. voltage, and applied to control the VCO 701 which generates the output frequency ƒout.
  • FIG. 8 is a functional block diagram of the dual-[0011] modulus divider 704 shown in FIG. 7. The input b(t) to the divider is a single-bit control which allows 0 or 2 rad of phase (0 or 1 period of the VCO 710) to be subtracted every reference cycle from the input signal ƒout. The subtraction is followed by a fixed divide by N as shown, resulting in the phase control signal ƒd.
  • Sigma-delta modulators achieve high resolution from a single-bit quantizer through the use of noise-shaping and oversampling techniques. Higher order modulators have fewer limit cycle tones, and higher in-band signal-to-noise ratios. When designing higher order sigma-delta modulators, stability becomes a concern due to high-order feedback around the loop. An alternative to this approach is to use a MASH architecture. [0012]
  • A MASH architecture sigma-delta modulator is shown in FIG. 9. In this case, the modulator is a cascade of first-order sigma-delta modulators. The quantization error of each stage is fed forward to the next stage, whose output bitstream is a sigma-delta quantized estimate of the error from the previous stage. The outputs are then combined in a noise-shaping block which cancels the noise from the first n-1 stages, producing a multi-bit output which has nth-order noise shaping given as [0013]
  • N(z)=(1+z+1)n.
  • Here, n denotes the order or number of stages. FIG. 10 illustrates the frequency spectrum of a fourth-order (n=4) MASH modulator. [0014]
  • An advantage of this modulator architecture resides in its stability since no nth-order feedback is present and the first-order stages are stable. A primary disadvantage resides in its multi-bit output, making multi-modulus divider necessary in the feedback of the synthesizer PLL. [0015]
  • Moreover, the performance of the previously proposed fractional-N frequency synthesizers is generally unsatisfactory with respect to out-of-band phase noise at around 1 MHz offset or in obtaining an accurate frequency resolution of 10 kHz. Further, the synthesizer exhibit large spurs of −40dBc under particular operating conditions, resulting in roadblocks to their actual use. It is inferred that this is because the nonlinearity of a PFD or a multi-modulus divider occurring in an actual PLL does not comport with the high linearity of the PLL which is required in using a multi-bit modulator and a MASH-type modulator. Furthermore, the previous synthesizers suffer large spurs at a particular operating condition that results from nonlinearity in the phase-frequency detector and the multi-modulus divider when multi-bit modulators and MASH-type modulators are used as a fractional division controller in PLL. For at least these reasons, conventional RF frequency synthesizers are not ideally suited to meet these preferred characteristics associated with the CDMA-2000 1X standard. [0016]
  • SUMMARY OF THE INVENTION
  • It is an objective of the present invention to provide a frequency synthesizer, and a sigma-delta modulator therefor, which allows for a fine frequency resolution and a fast settling time, and which reduces phase noise and suppresses reference spurs. [0017]
  • It is another objective of the present invention to provide a frequency synthesizer, and a sigma-delta modulator therefore, which allows for an accurate frequency resolution of 10 kHz, while maintaining a fast settling time, reduced phase noise, and suppressed reference spurs. [0018]
  • It is still another objective of the present invention to provide a frequency synthesizer, and a sigma-delta modulator therefor, which meets or exceeds the performance specifications of CDMA2000 1X. [0019]
  • According to one aspect of the invention, a fractional-N frequency synthesizer includes a voltage-controlled oscillator, a dual-modulus divider which divides an output frequency of the voltage-controlled oscillator according to a fractional control input, and a phase comparator which compares a phase of an output of the dual-modulus divider with a phase of a reference frequency, where an output of the phase comparator controls an input of the voltage-controlled oscillator. The synthesizer further includes a sigma-delta modulator which has a single-bit output, and a bit converter which converts the single-bit output of the sigma-delta modulator to the fractional control input applied to the dual-modulus divider. [0020]
  • According to another aspect of the present invention, a fractional-N frequency synthesizer includes a voltage-controlled oscillator, a dual-modulus divider which divides an output frequency of the voltage-controlled oscillator according to a fractional control input, a phase comparator which compares a phase of an output of the dual-modulus divider with a phase of a reference frequency, where an output of the phase comparator is coupled to a control input of the voltage-controlled oscillator, and a sigma-delta modulator which has a single-bit output. The sigma-delta modulator includes a cascade accumulator circuit which includes n accumulator stages, where n is an integer of at least [0021] 2, and a quantizer circuit which quantizes an output of the cascade accumulator circuit to generate the single-bit output. The output of the quantizer is fed back to each of the n accumulator stages, and a noise transfer function of the sigma-delta modulator is H(z), where
  • H(z)=(1−Z−1)n/(1+p1Z−1+p 2Z−2. . . +pn, Z−n)
  • and where p[0022] 1. . . pnare real number coefficients.
  • According to still another aspect of the present invention, a fractional-N frequency synthesizer includes a voltage-controlled oscillator, a dual-modulus divider which divides an output frequency of the voltage-controlled oscillator according to a fractional control input, a phase comparator which compares a phase of an output of the dual-modulus divider with a phase of a reference frequency, where an output of the phase comparator is coupled to a control input of the voltage-controlled oscillator, and a sigma-delta modulator which has a single-bit output. The sigma-delta modulator includes a cascaded accumulator circuit which includes n accumulator stages, where n is an integer of at least 2. Each of the n accumulator stages includes a coefficient generation circuit which selectively outputs a coefficient b[0023] n an adder having a first input which is connected to an input or to an output of a prior accumulator stage, and a second input which receives the coefficient value bn from the coefficient generation circuit, and an accumulator which receives an output of the adder. The sigma-delta modulator further includes a quantizer circuit which quantizes an output of a last one of the n accumulator stages to generate the single-bit output, where the output of the quantizer is fed back to control the coefficient generation circuit of each of the n accumulator stages.
  • According to yet another aspect of the present invention, a sigma-delta modulator includes a cascade accumulator circuit which includes n accumulator stages, where n is an integer of at least 2, and a quantizer circuit which quantizes an output of the cascade accumulator circuit. An output of the quantizer is fed back to each of the n accumulator stages, and a noise transfer of the sigma-delta modulator is H(z), where [0024]
  • H(z)=(1−Z−1)n/(1+p1Z−1+p2Z−2 . . . +pnZ−n)
  • and where p[0025] 1. . . pn are real number coefficients.
  • According to another aspect of the present invention, a sigma-delta modulator includes a cascaded accumulator circuit which includes n accumulator stages, where n is an integer of at least 2. Each of the n accumulator stages includes a coefficient generation circuit which selectively output a coefficient b[0026] n an adder having a first input which is connected to an input or to an output of a prior accumulator stage, and a second input which receives the coefficient value bn from the coefficient generation circuit, and an accumulator which receives an output of the adder. The sigma-delta modulator also includes a quantizer circuit which quantizes an output of a last one of the n accumulator stages, where the output of the quantizer is a single-bit output, and where the output of the quantizer is fed back to control the coefficient generation circuit of each of the n accumulator stages.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The above and other objectives and advantages of the present invention will become readily apparent from the detailed description that follows, with reference to the accompanying drawings, in which: [0027]
  • FIG. 1 illustrates the architecture of a fractional-N frequency synthesizer according to an embodiment of the present invention; [0028]
  • FIG. 2 is a functional block diagram of a single-bit, 4[0029] th-order sigma-delta modulator according to an embodiment of the present invention;
  • FIG. 3 is a functional block diagram of a single-bit, 4[0030] th-order sigma-delta modulator according to another embodiment of the present invention;
  • FIG. 4 is a graph of a measure signal-to-noise ratio of the sigma-delta modulator; [0031]
  • FIG. 5 is a graph of a measured voltage-controlled-oscillator output spectrum; [0032]
  • FIG. 6 is a graph of a measured single-sideband phase noise; [0033]
  • FIG. 7 illustrates a conventional frequency synthesizer having a dual-modulus divider controlled by a sigma-delta modulator; [0034]
  • FIG. 8 shows a functional block diagram of the dual-modulus divider of FIG. 7; [0035]
  • FIG. 9 illustrates a conventional MASH sigma-delta modulator; and [0036]
  • FIG. 10 illustrates the frequency spectrum of a fourth-order (n=4) MASH modulator.[0037]
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • An illustrative architectural diagram of a fractional-N frequency synthesizer of an embodiment of the present invention is shown in FIG. 1. The synthesizer includes a dual-[0038] modulus prescaler 102, a programmable main counter 106, a programmable swallow counter 104, a modulus control circuit 108, a reference divider 110, a phase/frequency detector (PFD) 1 12, a charge pump 1 14, a bit converter 1 16, and a digital sigma-delta modulator 118. Here, instead of a multi-modulus divider, the dual-modulus divider (prescaler 102) is employed to minimize the influence of non-linearity occurring in the PLL and to facilitate implementation at low power.
  • The synthesizer is effectively configured as a combination of a dual-modulus pulse-swallowed frequency synthesizer, which is widely used in integer-N PLL, and the digital sigma-[0039] delta modulator 118 and bit converter 116. Generally, in operation, the division ratio is p+1 at A(1/ƒref) the reference period, and the division ratio is p at (B-A)(1/ƒref) the reference period. As such, the relationship generally between ƒvco and ƒref is as follows:
  • ƒ vco =(Bp+A)ƒref
  • where B, p and A indicate the value of the [0040] main counter 106, the modulus of the prescaler 102, and the value of the swallow counter 104, respectively.
  • Referring now to FIG. 2, the digital sigma-[0041] delta modulator 118 functions as a fractional division controller and is manifested in this embodiment as a single-bit 4th-order (n=4) sigma-delta modulator having MSB (most significant bit) feedback. It is noted that the order n (i.e., the number of stages) can be decreased or increased depending on usage.
  • More particularly, the digital sigma-[0042] delta modulator 118 is comprised of a quantizer circuit 220 and a cascaded accumulator circuit which includes an overflow detector (OFD) 218 and four (4) accumulator stages 202, 204, 206 and 208. Each of the accumulator stages is made up of a coefficient generation circuit 212 which selectively outputs a coefficient bn, an adder 214 having a first input which is connected to an input or to an output of a prior accumulator stage, and a second input which receives the coefficient value bn from the coefficient generation circuit, and an accumulator 216 which receives an output of the adder 214. Additional an coefficient circuits may also be provided as shown.
  • The overflow detector [0043] 218 operates when the magnitude of the modulator input, k/b1, greatly exceeds 0.5, in which case all accumulators are reset to 0.
  • The [0044] quantizer 220 quantizes the output of the final stage 208, whereby the a noise transfer function of the sigma-delta modulator 118 becomes H(z), where
  • H(z)=(1−Z)n/(1+p 1Z−1. . . +pnZ−n)
  • and where p[0045] 1. . . pn are real number coefficients.
  • Referring again to FIG. 1, the [0046] modulator 118 according to the present embodiment is connected to the dual-modulus divider circuitry through a simple bit converter 116. The bit converter converts the outputs 0 and 1 of the modulator 118 into 1 and −1, respectively, and provides the results to programmed input terminals of the counters 104 and 106. The dual-modulus divider sums the results provided by the bit converter and divides the prescaler output by the summed value while performing a pulse-swallow function.
  • When a fractional-N frequency synthesizer according to the present invention forms a loop and is in a locked state, the VCO outputs a stable N.f times the comparison frequency, where N=Bp+A and f=k/b1, and where B, p and A denote the value of the [0047] main counter 106, the modulus of the prescaler 102, and the value of the swallow counter 104, respectively. B and A are integers and can be externally programmed. “k/b1” is a functional term, and the denominator b1 is fixed in the hardware. Frequency resolution can be easily adjusted by adjusting the denominator b1 and the fractional value of the comparison frequency fr can be adjusted by adjusting “k” which can be externally programmed.
  • The output of the single-bit modulator controlling the dual-modulus divider is helpful to avoid the nonlinearity problem described previously. Generally, a sigma-delta modulator effectively thrusts quantization noise occurring during digitization to high frequency. As a result, low frequency noise is substantially decreased, and by the same amount, a high frequency noise is increased, as compared with the case of no noise shaping. High frequency noise can be simply removed by performing low-pass filtering thereafter. Consequently, a signal-to-noise ratio (S/N) is increased. Since divider noise has a low-pass characteristic in the PLL, the shaped high frequency noise occurring in the sigma-delta modulator is spontaneously removed from the PLL. As a result, a fractional value having a high S/N can be obtained when a long-term average is taken. The fractional value, that is, an effective division ratio, .f, is described previously and given as [0048]
  • f=k/b1 for −b{fraction (1/2)}<k<b{fraction (1/2)}
  • For example, when b1−62976, f=k/62976 for −31488<k<31488. Here, k/bl is restricted to -[0049] 0.5 - 0.5 for a stable operation. As described above, the feedback constant b 1 is given as an invariable number, and this can be implemented by a simple multiplexer. On the contrary, a MASH modulator requires complex hardware when the denominator b1 is not the multiple of 2. Accordingly, the present invention is advantageous in that less hardware is required when the denominator b1 is not the multiple of 2, as compared with conventional techniques.
  • To demonstrate the advantages of the present invention in view of phase noise at a high offset frequency, the noise transfer function (NTF) of the modulator will be described. The NTF of an n-th order MASH modulator widely used in conventional fractional-N frequency synthesizers has a high pass characteristic and is expressed as 1+z[0050] +1)n. Meanwhile, the NTF of a modulator according to the present invention is (1+z+1)n/D(z), where D(z) is the n-th order polynomial of z+1. A Butterworth polynomial having a corner frequency is usually employed for stable design. For comparison, when n=4, the NTF of a conventional MASH modulator is (1+Z+1)4, and the NTF of a modulator according to the present invention is
  • (1−z−1)4/D(z).
  • When a frequency approaches {fraction ([0051] 1/2)} of the clock frequency of a modulator (z=1 ), according to the present invention, loop gain approaches 0 since the frequency has passed beyond a comer frequency. So, quantization noise is directly output without being filtered, and noise transfer gain is 1. On the other hand, in a conventional MASH method, it can be easily seen from the NTF equation that noise transfer gain is 16. When it is assumed that the same quantization noise is exerted on a 4th-order modulator according to the present invention and a MASH-type 4th-order modulator, the modulator of the present invention has a noise power which is 16 times lower than the MASH-type modulator at a high offset frequency, so that phase noise is reduced to one sixteenth compared to the conventional MASH-type modulator when the modulator of the present invention is applied to a PLL.
  • FIG. 4 illustrates the S/N measured from the output of a modulator according to the present invention. Here, a comer frequency is set to 0.04 times a comparison frequency. It can be confirmed that noise power is not remarkably increased and is constant after passing a comer frequency. Contrasting FIG. 10, where a frequency continuously increases without a comer frequency in the MASH-type modulator, it is clear that the modulator according to the present invention advantageously reduces phase noise at a high offset frequency. [0052]
  • Moreover, the modulator according to the present invention accurately realizes 10 KHz frequency resolution, thereby decreasing frequency errors in terminals. This is because minimum frequency resolution is set to a comparison frequency divided by b1. For example, when a comparison frequency is 9.84 MHz, minimum frequency resolution is 10 KHz/64. Also, the hardware of the modulator of the present invention is relatively simple. An inter-stage scaling coefficient a[0053] i can be set to the reciprocal of a multiple of 2 in order to avoid use of a multiplier and implement the modulator through only simple bit-shift operations. Since the modulator has a structure making possible lower bit truncation permitted through dynamic range simulation, the hardware may be simplified. In addition, a feedback coefficient bi is a constant so that the modulator can be implemented using a simple multiplexer, thereby decreasing load on the hardware. As described above, the modulator according to the present invention does not have a significant adverse effect on S/N, makes bit truncation possible, does not need a multiplier, and can be implemented by an adder, register and a simple multiplexer, thereby simplifying hardware. Since a high order modulator is used, the present invention exhibits excellent idling tone performance. Therefore, a modulator according to the present invention does not need the LSB dithering that is required for a conventional MASH-type modulator.
  • FIG. 5 shows the measured VCO output spectrum at 1628.52 MHz (N.f=165.5; b1=62976). The experiment was carried out in a 12 kHz-bandwidth PLL loop in which an external 33 MHz/V VCO, a 3[0054] rd-order passive LPF, and the PFD comparison frequency were used. The external LPF had one zero and three poles including two out-of-band poles. The reference and fractional spurs are less than +68dBc.
  • The measured single-sideband (SSB) phase noise at 1643.28 MHz (N.f=167.0) is shown in FIG. 6, including its integer-N result for comparison. For fair comparison, the same division ratio was used with the difference being whether the modulator is active or not. The in-band VCO phase noises are the same for both integer and fractional operations, and relatively flat with +84 dBc/Hz. This means that the sigma-delta modulator does not affect the in-band phase noise characteristic of the synthesizer. Phase noise at 1.2 MHz offset is +139dBc/Hz. The phase noise floor from 200 MHz to 800 MHz is due to residual sigma-delta quantization noise. The rise at a lower frequency around 1 kHz may be from noises of the VCO. [0055]
  • In short, a fractional-N frequency synthesizer according to the present invention has the following advantages. First, the present invention exhibits a dulling effect with respect to the nonlinearity of the PLL in the given range of normal operation, so it is not characterized by large spurs. Second, the present invention can decrease phase noise by 10 dB or more at a high frequency (out-of-band). Accordingly, the present invention easily satisfies the out-of-band phase noise condition regulated for CDMA2000. Third, frequency resolution may be easily changed by adjusting the feedback coefficient b1 of the modulator, which in turn is achieved by simply changing hardware. When fr/b1 is set to a rational multiple of 10 kHz, a resolution of 10 klz can be easily obtained. Fourth, bit optimization can be achieved in the hardware, thereby decreasing the overall hardware size. Fifth, since the present invention exhibits satisfactory idling-tone performance when using a high order modulator, a separate LSB dithering circuit is not necessary, thereby simplifying the hardware. Sixth, by using a sigma-delta modulator as a fractional division controller, fractional spurs can be decreased when a PLL loop is formed, and a reference spur is advantageously suppressed. [0056]
  • In the drawings and specification, typical preferred embodiments of the invention are disclosed and, although specific terms are employed, they are used in a generic and descriptive sense only and not for purposes of limitation. It will be understood by those skilled in the art that various changes in form and details may be made to the described embodiments without departing from the spirit and scope of the invention as defined by the appended claims. As one example only, it will be appreciated that the sigma-delta modulator of FIG. 2 may be configured in different ways to obtain the same or similar results, such as the configuration of the single-bit, 4th-order sigma-delta modulator shown in FIG. 3. [0057]

Claims (25)

What is claimed is:
1. A fractional-N frequency synthesizer, comprising:
a voltage-controlled oscillator;
a dual-modulus divider which divides an output frequency of said voltage-controlled oscillator according to a fractional control input;
a phase comparator which compares a phase of an output of said dual-modulus divider with a phase of a reference frequency, wherein an output of said phase comparator controls an input of said voltage-controlled oscillator;
a sigma-delta modulator which has a single-bit output;
a bit converter which converts the single-bit output of the sigma-delta modulator to the fractional control input applied to the dual-modulus divider.
2. The fractional-N frequency synthesizer as claimed in claim 1, wherein the dual-modulus divider comprises:
a prescaler which receives an output of the voltage controlled oscillator;
a modulus control circuit which controls an operation of the prescaler;
a main counter and a swallow counter each having inputs coupled to an output of the prescaler, and each having a programmed input terminal which receives the fractional control input from the bit converter, and each having outputs coupled to an input of the modulus control circuit.
3. The fractional-N frequency synthesizer as claimed in claim 1, wherein the sigma-delta modulator comprises (a) a cascaded accumulator circuit which includes n accumulator stages, where n is an integer of at least 2, and (b) a quantizer circuit which quantizes an output of the cascade accumulator circuit to generate the single-bit output of the sigma-delta modulator;
wherein an output of the quantizer is fed back to each of the n accumulator stages, and wherein a noise transfer function of the sigma-delta modulator is H(z), where
H(z)=(1−Z−1)n/(1+p 1Z−1+p 2 Z 2. . . +pnZ+n)
and where p1. . .pn are real number coefficients.
4. The fractional-N frequency synthesizer as claimed in claim 3, wherein n is 4.
5. The fractional-N frequency synthesizer circuit as claimed in claim 1, wherein said sigma-delta modulator comprises:
a cascaded accumulator circuit which includes n accumulator stages, where n is an integer of at least 2, and wherein each of said n accumulator stages comprises (a) a coefficient generation circuit which selectively outputs a coefficient bn, (b) an adder having a first input which is connected to an input or to an output of a prior accumulator stage, and a second input which receives the coefficient value bn from the coefficient generation circuit, and (c) an accumulator which receives an output of the adder,
a quantizer circuit which quantizes an output of a last one of the n accumulator stages, wherein the output of the quantizer is a single-bit output, and wherein the output of the quantizer is fed back to control the coefficient generation circuit of each of the n accumulator stages.
6. The fractional-N frequency synthesizer as claimed in claim 5, wherein a noise transfer function of the sigma-delta modulator is H(z), where
H(z)=(1−Z−1)n/(1+p 1Z−2. . . +p2Z−2. . . +pnZ−n)
and where p1. . .pn are real number coefficients.
7. The fractional-N frequency synthesizer as claimed in claim 6, wherein n is 4.
8. A fractional-N frequency synthesizer as claimed in claim 6, further comprising interstage coefficient weighting circuits which selectively supply weighting coefficients a(n−)1. . . an between consecutive accumulator stages of the cascaded accumulator circuit, respectively.
9. A fractional-N frequency synthesizer, comprising:
a voltage-controlled oscillator;
a dual-modulus divider which divides an out put frequency of said voltage-controlled oscillator according to a fractional control input;
a phase comparator which compares a phase of an output of said dual-modulus divider with a phase of a reference frequency, wherein an output of said phase comparator is coupled to a control input of said voltage-controlled oscillator;
a sigma-delta modulator which has a single-bit output and which comprises (a) a cascade accumulator circuit which includes n accumulator stages, where n is an integer of at least 2, and (b) a quantizer circuit which quantizes an output of the cascade accumulator circuit to generate the single-bit output;
wherein an output of the quantizer is fed back to each of the n accumulator stages, and wherein a noise transfer function of the sigma-delta modulator is H(z), where
H(z)=(1−Z−1)n/(1+p1Z−1 +p2Z−2. . . +pnZ−n)
and where P1. . . pn are real number coefficients.
10. The fractional-N frequency synthesizer as claimed in claim 9, wherein the dual-modulus divider comprises:
a prescaler which receives an output of the voltage controlled oscillator;
a modulus control circuit which controls an operation of the prescaler;
a main counter and a swallow counter each having inputs coupled to an output of the prescaler, and each having a programmed input terminal which receives the fractional control input from the bit converter, and each having outputs coupled to an input of the modulus control circuit.
11. The fractional-N frequency synthesizer as claimed in claim 9, wherein each of the accumulator stages includes an adder and an accumulator, and wherein the output of the quantizer is connected to an input of the adder of each accumulator stage. SEC. 778
12. The fractional-N frequency synthesizer as claimed in claim 11, wherein n is 4.
13. A fractional-N frequency synthesizer, comprising:
a voltage-controlled oscillator;
a dual-modulus divider which divides an output frequency of said voltage-controlled oscillator according to a fractional control input;
a phase comparator which compares a phase of an output of said dual-modulus divider with a phase of a reference frequency, wherein an output of said phase comparator is coupled to a control input of said voltage-controlled oscillator;
a sigma-delta modulator which has a single-bit output and which comprises:
(a) a cascaded accumulator circuit which includes n accumulator stages, where n is an integer of at least 2, and wherein each of said n accumulator stages comprises (a) a coefficient generation circuit which selectively output a coefficient bn(b) an adder having a first input which is connected to an input or to an output of a prior accumulator stage, and a second input which receives the coefficient value bn from the coefficient generation circuit, and (c) an accumulator which receives an output of the adder, and
(b) a quantizer circuit which quantizes an output of a last one of the n accumulator stages to generate the single-bit output, wherein the output of the quantizer is fed back to control the coefficient generation circuit of each of the n accumulator stages.
14. The fractional-N frequency synthesizer as claimed in claims, wherein the dual-modulus divider comprises:
a prescaler which receives an output of the voltage controlled oscillator;
a modulus control circuit which controls an operation of the prescaler;
a main counter and a swallow counter each having inputs coupled to an output of the prescaler, and each having a programmed input terminal which receives the fractional control input from the bit converter, and each having outputs coupled to an input of the modulus control circuit.
15. A fractional-N frequency synthesizer as claimed in claim 13, wherein anoise transfer function of the sigma-delta modulator is H(z), where
H(z)=(1−Z−1)n/(1+p1Z−2. . .+pnZ−n)
and where p`. . . pa are real number coefficients.
16. The fractional-N frequency synthesizer as claimed in claim 15, wherein n is 4.
17. The fractional-N frequency synthesizer as claimed in claim 11, further comprising interstage coefficient weighting circuits which selectively supply weighting coefficients a(n+)1. . . an between consecutive accumulator stages of the cascaded accumulator circuit, respectively.
18. A sigma-delta modulator, comprising:
cascade accumulator circuit which includes n accumulator stages, where n is an integer of at least 2; and
a quantizer circuit which quantizes an output of the cascade accumulator circuit;
wherein an output of the quantizer is fed back to each of the n accumulator stages; and
wherein a noise transfer function of the sigma-delta modulator is H(z), where
H(z)=(1−Z−1/n(1+P1Z−2. . . +pnZ−n)
and where p1. . . pn are real number coefficients.
19. A sigma-delta modulator as claimed in claim 18, wherein each of the accumulator stages includes an adder and an accumulator, and wherein the output of the quantizer is connected to an input of the adder of each accumulator stage.
20. A sigma-delta modulator as claimed in claim 19, wherein n is 4.
21. A sigma-delta modulator as claimed in claim 18, wherein the quantizer has a single-bit output.
22. A sigma-delta modulator, comprising: cascaded accumulator circuit which includes n accumulator stages, where n is an integer of at least 2, and wherein each of said n accumulator stages comprises (a) a coefficient generation circuit which selectively output a coefficient bn (b) an adder having a first input which is connected to an input or to an output of a prior accumulator stage, and a second input which receives the coefficient value bn from the coefficient generation circuit, and (c) an accumulator which receives an output of the adder,
a quantizer circuit which quantizes an output of a last one of the n accumulator stages, wherein the output of the quantizer is a single-bit output, and wherein the output of the quantizer is fed back to control the coefficient generation circuit of each of the n accumulator stages.
23. The sigma-delta modulator as claimed in claim 22, wherein a noise transfer function of the sigma-delta modulator is H(z), where
H(z)=(1−Z−1)n/(1+p1Z−1+p2Z−2. . . +pnZ−n )
and where p1. . . pn are real number coefficients.
24. The sigma-delta modulator as claimed in claim 23, wherein n is 4.
25. A sigma-delta modulator as claimed in claim 23, further comprising interstage coefficient generation circuits which selectively generate coefficients a(n+)1. . . an and which are connected between consecutive accumulator stages of the cascaded accumulator circuit, respectively.
US09/973,072 2000-10-10 2001-10-10 Single-bit sigma-delta modulated fractional-N frequency synthesizer Abandoned US20020145472A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/638,529 US6844836B1 (en) 2000-10-10 2003-08-12 Single-bit sigma-delta modulated fractional-N frequency synthesizer

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR1020000059408A KR100346839B1 (en) 2000-10-10 2000-10-10 Fractional-N frequency synthesizer using sigma-delta modulator and method thereof
KRP2000-0059408 2000-10-10

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/638,529 Division US6844836B1 (en) 2000-10-10 2003-08-12 Single-bit sigma-delta modulated fractional-N frequency synthesizer

Publications (1)

Publication Number Publication Date
US20020145472A1 true US20020145472A1 (en) 2002-10-10

Family

ID=19692669

Family Applications (2)

Application Number Title Priority Date Filing Date
US09/973,072 Abandoned US20020145472A1 (en) 2000-10-10 2001-10-10 Single-bit sigma-delta modulated fractional-N frequency synthesizer
US10/638,529 Expired - Lifetime US6844836B1 (en) 2000-10-10 2003-08-12 Single-bit sigma-delta modulated fractional-N frequency synthesizer

Family Applications After (1)

Application Number Title Priority Date Filing Date
US10/638,529 Expired - Lifetime US6844836B1 (en) 2000-10-10 2003-08-12 Single-bit sigma-delta modulated fractional-N frequency synthesizer

Country Status (5)

Country Link
US (2) US20020145472A1 (en)
KR (1) KR100346839B1 (en)
DE (1) DE10149593B4 (en)
FR (1) FR2815194B1 (en)
NL (1) NL1019145C2 (en)

Cited By (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030227301A1 (en) * 2002-06-11 2003-12-11 Lee Jung-Hyun Frequency synthesizer for reducing noise
US20040101080A1 (en) * 2002-11-22 2004-05-27 Samsung Electronics Co., Ltd. Sigma-delta modulator and fractional-N frequency synthesizer comprising same
EP1556952A2 (en) * 2002-10-25 2005-07-27 GCT Semiconductor, Inc. System and method for suppressing noise in a phase-locked loop circuit
WO2005096502A1 (en) * 2004-04-02 2005-10-13 Kaben Research Inc. Multiple stage delta sigma modulators
EP1751866A1 (en) * 2004-05-12 2007-02-14 Harris Corporation Apparatus and method for a programmable clock generator
US20090167366A1 (en) * 2007-12-27 2009-07-02 Himax Technologies Limited Audio clock regenerator with precise parameter transformer
US20090322438A1 (en) * 2008-06-30 2009-12-31 Ronen Kronfeld Extended multi-modulus prescaler
US9444465B1 (en) * 2015-03-23 2016-09-13 Peregrine Semiconductor Corporation Low phase noise frequency divider
CN109039340A (en) * 2018-06-14 2018-12-18 东南大学 A kind of multi-stage noise shaping modulator
US10965297B1 (en) 2020-03-03 2021-03-30 Samsung Electronics Co., Ltd Sigma-delta modulation quantization error reduction technique for fractional-N phase-locked loop (PLL)
CN113672030A (en) * 2021-07-06 2021-11-19 平头哥(杭州)半导体有限公司 Data transmission rate generator and related apparatus and method

Families Citing this family (26)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100398048B1 (en) * 2001-12-11 2003-09-19 한국전자통신연구원 Structure of a delta-sigma fractional divider
US20030198311A1 (en) * 2002-04-19 2003-10-23 Wireless Interface Technologies, Inc. Fractional-N frequency synthesizer and method
DE10234993B4 (en) 2002-07-31 2006-02-23 Advanced Micro Devices, Inc., Sunnyvale Accumulator controlled digital frequency divider in a phase-locked loop
KR100492690B1 (en) 2002-11-04 2005-06-07 매그나칩 반도체 유한회사 PLL having prescaler
US7071787B2 (en) * 2002-11-22 2006-07-04 Tektronix, Inc. Method and apparatus for the reduction of phase noise
KR100506058B1 (en) 2002-11-28 2005-08-05 매그나칩 반도체 유한회사 Phase Locked Loop having Voltage Controlled Oscillator dividing frequency
DE10257185B3 (en) * 2002-12-06 2004-02-05 Infineon Technologies Ag Phase-locked loop with sigma-delta modulator having feedback path representing complex transmission function in Laplace plane
DE102004006995B4 (en) * 2004-02-12 2007-05-31 Infineon Technologies Ag Digital phase-locked loop for sub-μ technologies
US7253671B2 (en) * 2004-06-28 2007-08-07 Intelliserv, Inc. Apparatus and method for compensating for clock drift in downhole drilling components
KR100644816B1 (en) * 2004-12-14 2006-11-15 한국전자통신연구원 Low-power low-phase noise sigma-delta fractional-N frequency synthesizer using phase-locked loop
US7369001B2 (en) 2005-02-14 2008-05-06 Samsung Electronics Co., Ltd. Frequency synthesizer having variable frequency resolution, and fractional-N frequency synthesizing method using sigma-delta modulation of frequency control pulses
KR100684053B1 (en) * 2005-02-14 2007-02-16 삼성전자주식회사 Frequency Synthesizer using Sigma-Delta Modulator, and Fractional-N Frequency Synthesizing Method
TWI323566B (en) * 2005-08-18 2010-04-11 Realtek Semiconductor Corp Fractional frequency synthesizer and phase-locked loop utilizing fractional frequency synthesizer and method thereof
US7187313B1 (en) * 2005-10-31 2007-03-06 Mediatek Inc. Fractional-N frequency synthesizer with sigma-delta modulator for variable reference frequencies
US7482885B2 (en) * 2005-12-29 2009-01-27 Orca Systems, Inc. Method of frequency synthesis for fast switching
US7519349B2 (en) * 2006-02-17 2009-04-14 Orca Systems, Inc. Transceiver development in VHF/UHF/GSM/GPS/bluetooth/cordless telephones
US7680227B2 (en) * 2006-03-02 2010-03-16 Broadcom Corporation Method and system for filter calibration using fractional-N frequency synthesized signals
JP3914257B1 (en) * 2006-10-10 2007-05-16 株式会社アドバンテスト Sigma delta modulator and fractional frequency synthesizer
JP4827764B2 (en) * 2007-02-20 2011-11-30 富士通セミコンダクター株式会社 Fractional frequency division PLL device and control method thereof
US20080258942A1 (en) * 2007-04-23 2008-10-23 Infineon Technologies Ag Sigma-delta multiplier, phase-locked loop with extended tuning range and methods for generating rf signals
US7538706B2 (en) * 2007-09-25 2009-05-26 Mediatek Inc. Mash modulator and frequency synthesizer using the same
KR100955873B1 (en) * 2007-12-20 2010-05-04 한국과학기술원 All-Digital Phase Locked Loop For Reduced Spur and Method of Generating an Oscillation Signal Using the Same
DE102011053121B4 (en) 2011-08-30 2016-02-04 Imst Gmbh Extended delta-sigma-tau modulator circuit for a fractional-N PLL frequency synthesizer circuit
DE202011108969U1 (en) 2011-12-10 2012-02-02 Imst Gmbh Synchronously modulated full digital delta-sigma modulator circuit
DE102011120769B4 (en) 2011-12-10 2018-09-20 Imst Gmbh Synchronously modulated full-digital delta-sigma modulator circuit
FR3032072B1 (en) * 2015-01-23 2018-05-11 Commissariat A L'energie Atomique Et Aux Energies Alternatives FREQUENCY SYNTHESIS DEVICE WITH RETROACTIVE LOOP

Family Cites Families (30)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4184068A (en) * 1977-11-14 1980-01-15 Harris Corporation Full binary programmed frequency divider
JPH01126023A (en) * 1987-11-11 1989-05-18 Hitachi Ltd Radio equipment for simultaneous transmission and reception communication
US5012244A (en) 1989-10-27 1991-04-30 Crystal Semiconductor Corporation Delta-sigma modulator with oscillation detect and reset circuit
GB2238434B (en) * 1989-11-22 1994-03-16 Stc Plc Frequency synthesiser
US4965531A (en) * 1989-11-22 1990-10-23 Carleton University Frequency synthesizers having dividing ratio controlled by sigma-delta modulator
US5198817A (en) 1990-04-26 1993-03-30 Hughes Aircraft Company High-order sigma-delta analog-to-digital converter
US5091706A (en) * 1990-05-24 1992-02-25 Emhiser Research Limited Phase locked loop with D.C. modulation and use in receiver
US5093632A (en) 1990-08-31 1992-03-03 Motorola, Inc. Latched accumulator fractional n synthesis with residual error reduction
US5070310A (en) 1990-08-31 1991-12-03 Motorola, Inc. Multiple latched accumulator fractional N synthesis
US5196850A (en) 1991-11-13 1993-03-23 Crystal Semiconductor Fourth order digital delta-sigma modulator
US5414424A (en) * 1993-08-26 1995-05-09 Advanced Micro Devices, Inc. Fourth-order cascaded sigma-delta modulator
CA2123477A1 (en) * 1994-05-12 1995-11-13 Thomas Atkin Denning Riley Delta-sigma fractional-n frequency synthesizer and frequency discriminator suitable for use therein
US5654711A (en) * 1995-06-07 1997-08-05 Asahi Kasei Microsystems Ltd. Analog-to-digital converter with local feedback
JP3468964B2 (en) * 1996-01-29 2003-11-25 富士通株式会社 PLL frequency synthesizer circuit, comparison frequency divider, and swallow counter
DE19640072C2 (en) * 1996-09-28 2003-10-23 Rohde & Schwarz Frequency synthesizer working according to the principle of fractional frequency synthesis
US6008703A (en) * 1997-01-31 1999-12-28 Massachusetts Institute Of Technology Digital compensation for wideband modulation of a phase locked loop frequency synthesizer
US5757301A (en) 1997-05-01 1998-05-26 National Science Council Instability recovery method for sigma-delta modulators
US5949361A (en) 1997-05-12 1999-09-07 The United States Of America Represented By The Secretary Of The Navy Multi-stage delta sigma modulator with one or more high order sections
US5903194A (en) 1997-08-05 1999-05-11 Rockwell Science Center, Inc. Digital phase modulation of frequency synthesizer using modulated fractional division
US6094569A (en) * 1997-08-12 2000-07-25 U.S. Philips Corporation Multichannel radio device, a radio communication system, and a fractional division frequency synthesizer
US6044124A (en) * 1997-08-22 2000-03-28 Silicon Systems Design Ltd. Delta sigma PLL with low jitter
US6047029A (en) * 1997-09-16 2000-04-04 Telefonaktiebolaget Lm Ericsson Post-filtered delta sigma for controlling a phase locked loop modulator
US6061008A (en) 1997-12-19 2000-05-09 Rockwell Science Center, Inc. Sigma-delta-sigma modulator for high performance analog-to-digital and digital-to-analog conversion
KR100266746B1 (en) * 1998-03-16 2000-09-15 윤종용 Low phase noise cmos fractional-n frequency synthesizer for wireless communications
US6008704A (en) 1998-06-09 1999-12-28 Rockwell Collins, Inc. Fractional frequency synthesizer with modulation linearizer
DE19930168C2 (en) * 1999-06-30 2001-07-19 Infineon Technologies Ag Circuit arrangement for a frequency divider
US6594330B1 (en) * 1999-10-26 2003-07-15 Agere Systems Inc. Phase-locked loop with digitally controlled, frequency-multiplying oscillator
US6313773B1 (en) 2000-01-26 2001-11-06 Sonic Innovations, Inc. Multiplierless interpolator for a delta-sigma digital to analog converter
US6433643B1 (en) 2000-02-22 2002-08-13 Rockwell Collins, Inc. Reduced latency differentiator
US6385276B1 (en) * 2001-06-12 2002-05-07 Rf Micro Devices, Inc. Dual-modulus prescaler

Cited By (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6870409B2 (en) * 2002-06-11 2005-03-22 Samsung Electronics Co., Ltd. Frequency synthesizer for reducing noise
US20030227301A1 (en) * 2002-06-11 2003-12-11 Lee Jung-Hyun Frequency synthesizer for reducing noise
JP2006504352A (en) * 2002-10-25 2006-02-02 ジーシーティー セミコンダクター インコーポレイテッド System and method for suppressing noise in PLL circuit
JP4754825B2 (en) * 2002-10-25 2011-08-24 ジーシーティー セミコンダクター インコーポレイテッド System and method for suppressing noise in PLL circuit
EP1556952A2 (en) * 2002-10-25 2005-07-27 GCT Semiconductor, Inc. System and method for suppressing noise in a phase-locked loop circuit
EP1556952A4 (en) * 2002-10-25 2005-12-21 Gct Semiconductor Inc System and method for suppressing noise in a phase-locked loop circuit
US7526055B2 (en) * 2002-11-22 2009-04-28 Samsung Electronics Co., Ltd. Sigma-delta modulator and fractional-N frequency synthesizer comprising same
US20040101080A1 (en) * 2002-11-22 2004-05-27 Samsung Electronics Co., Ltd. Sigma-delta modulator and fractional-N frequency synthesizer comprising same
US7324030B2 (en) 2004-04-02 2008-01-29 Kaben Wireless Silicon Inc. Multiple stage delta sigma modulators
WO2005096502A1 (en) * 2004-04-02 2005-10-13 Kaben Research Inc. Multiple stage delta sigma modulators
EP1751866A4 (en) * 2004-05-12 2007-08-29 Harris Corp Apparatus and method for a programmable clock generator
EP1751866A1 (en) * 2004-05-12 2007-02-14 Harris Corporation Apparatus and method for a programmable clock generator
US20090167366A1 (en) * 2007-12-27 2009-07-02 Himax Technologies Limited Audio clock regenerator with precise parameter transformer
US8441575B2 (en) * 2007-12-27 2013-05-14 Himax Technologies Limited Audio clock regenerator with precise parameter transformer
US7983378B2 (en) * 2008-06-30 2011-07-19 Intel Corporation Extended multi-modulus prescaler
US20090322438A1 (en) * 2008-06-30 2009-12-31 Ronen Kronfeld Extended multi-modulus prescaler
US9444465B1 (en) * 2015-03-23 2016-09-13 Peregrine Semiconductor Corporation Low phase noise frequency divider
CN109039340A (en) * 2018-06-14 2018-12-18 东南大学 A kind of multi-stage noise shaping modulator
US10965297B1 (en) 2020-03-03 2021-03-30 Samsung Electronics Co., Ltd Sigma-delta modulation quantization error reduction technique for fractional-N phase-locked loop (PLL)
CN113672030A (en) * 2021-07-06 2021-11-19 平头哥(杭州)半导体有限公司 Data transmission rate generator and related apparatus and method

Also Published As

Publication number Publication date
FR2815194A1 (en) 2002-04-12
US6844836B1 (en) 2005-01-18
DE10149593A1 (en) 2002-06-20
KR20020028418A (en) 2002-04-17
DE10149593B4 (en) 2007-07-19
KR100346839B1 (en) 2002-08-03
NL1019145C2 (en) 2004-09-22
NL1019145A1 (en) 2002-04-11
FR2815194B1 (en) 2005-05-27

Similar Documents

Publication Publication Date Title
US6844836B1 (en) Single-bit sigma-delta modulated fractional-N frequency synthesizer
Miller et al. A multiple modulator fractional divider
USRE40424E1 (en) Structure of delta-sigma fractional type divider
JP4536734B2 (en) Digital phase synchronization circuit suitable for sub-μ technology
US6236703B1 (en) Fractional-N divider using a delta-sigma modulator
JP4275502B2 (en) Fractional N frequency synthesizer and fractional N frequency synthesizer method
US7068110B2 (en) Phase error cancellation
US7279990B2 (en) Sigma-delta modulator for PLL circuits
US6944257B2 (en) Phase error cancellation circuit and method for fractional frequency dividers and circuits incorporating same
US7538703B2 (en) Sigma-delta modulation with minimized noise and fractional-N phase-locked loop including the same
US7176821B1 (en) Reduced area digital sigma-delta modulator
WO2006065482A2 (en) Method and apparatus for variable sigma-delta modulation
JPH04212522A (en) Frequency synthesizer
Galton Delta-sigma fractional-N phase-locked loops
US6756927B2 (en) Sigma-delta programming device for a PLL frequency synthesizer, configuration using the sigma-delta programming device, PLL frequency device, and method for programming a programmable device
Riley et al. A hybrid/spl Delta//spl Sigma/fractional-N frequency synthesizer
JP3461799B2 (en) Delta-sigma modulation type fractional frequency division PLL frequency synthesizer
Lee et al. A 17 mW, 2.5 GHz fractional-N frequency synthesizer for CDMA-2000
Hussein et al. Fractional-N frequency synthesizer for wireless communications
WO2008047333A2 (en) A delta-sigma modulator
Reddy Noise shaping with sigma delta modulators in fractional-N synthesizers
Lee et al. A fractional-N frequency synthesizer with a 3-bit 4 th order Σ-Δ modulator
CA2267496C (en) A fractional-n divider using a delta-sigma modulator
KR100638894B1 (en) Programable frequency divider using sigma-delta modulator
Teodoru Δ-Σ Modulators in Frequency Synthsizers

Legal Events

Date Code Title Description
AS Assignment

Owner name: SAMSUNG ELECTRONICS CO.,LTD, KOREA, REPUBLIC OF

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:OH, LEE-SANG;REEL/FRAME:012797/0130

Effective date: 20020412

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION