US20020145196A1 - Cross guard-ring structure to protect the chip crack in low dielectric constant and copper process - Google Patents
Cross guard-ring structure to protect the chip crack in low dielectric constant and copper process Download PDFInfo
- Publication number
- US20020145196A1 US20020145196A1 US09/835,012 US83501201A US2002145196A1 US 20020145196 A1 US20020145196 A1 US 20020145196A1 US 83501201 A US83501201 A US 83501201A US 2002145196 A1 US2002145196 A1 US 2002145196A1
- Authority
- US
- United States
- Prior art keywords
- guard ring
- structure according
- vias
- rectangle
- gap
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/564—Details not otherwise provided for, e.g. protection against moisture
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/5329—Insulating materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12044—OLED
Definitions
- Integrated circuits are manufactured as assemblies of the various devices, such as transistors that make up a chip and many chips are included on a single wafer.
- the individual devices such as the transistors
- they must be connected together and packaged onto the suitable circuit board to perform the desired circuit functions.
- the moisture induced chip cracking often occurs during the packaging process.
- the packaging process for example during the reflow soldering process, the chip is exposed to a higher temperature of about 215-260° C. As a result the moisture from the ambient will concentrate on the boundary surface between the chip pad and molding resin and flashes into steam under the high temperature.
- organic dielectric materials such as polyimides, polybenzocyclobutanes (BCBs) and poly(arylene ethers) have drawn considerable interest for their low dielectric constant properties thus reduce signal delays.
- BCBs polybenzocyclobutanes
- poly(arylene ethers) have drawn considerable interest for their low dielectric constant properties thus reduce signal delays.
- one problem is that they are hygroscopic so they tend to be permeable to moisture and other contaminants. This permeability problem is particularly detrimental to Cu wiring which can oxidize in the presence of moisture.
- ions such as iron, copper, sodium, and/or potassium ions among others can corrode the Cu wiring.
- ions such as iron and copper can potentially migrate to the semiconductor where they form fast moving suicides which may destroy the device.
- One scheme is to use the inorganic dielectric materials such as silicon oxide and silicon nitride material as barrier layers in order to protect the organic dielectric material from moisture and other contaminants.
- the inorganic and organic dielectric materials are very fragile. The fragileness is the main problem because of the thermal stress caused due to the packaging process as described above, can easily crack the said dielectric layers and thus chip crack occurs. As a result, moisture and other contaminants can easily penetrate through the crack lines into the chip and may destroy the device.
- the present invention provides a cross guard ring structure which serves to protect the chip from cracking so that penetration of moisture into the chip can be effectively prevented. Therefore the reliability of the device can be enhanced.
- the present invention provides a cross guard ring structure along the edge of a semiconductor chip structure so that the chip structure is protected from chip crack during the packaging process.
- the present invention provides a cross guard ring structure so that the above objectives and other objects are met.
- guard rings along the edge of an IC chip so that the chip can be effectively protected from cracking due to thermal stress which is induced due to the packaging process.
- the present invention provides a cross guard ring structure.
- a first guard ring, a second guard ring and a third guard ring are formed and concentrically positioned along the edge of a semiconductor chip, as shown in FIG. 1.
- Each guard ring comprises several rectangle shaped copper vias which are positioned along the edge of the chip structure, wherein each copper via is separated from an adjacent copper via by a gap.
- each copper via of the second guard ring is positioned opposite the said gap of the first guard ring and are crossed over and have some overlay with copper vias of the first guard ring which are separated by the said gap as shown in FIG. 2.
- the third guard ring is position with respect to the second guard ring. The first guard ring, the second guard ring and the third guard ring are separated from each other by a space.
- cross guard ring structure is positioned along the edge of a semiconductor chip, therefore chip crack due to thermal stress can be effectively prevented.
- FIG. 1 is a schematic top view showing a structure of guard rings that are placed along the edge of a typical IC chip including vias and interconnect structures and organic dielectric inter-layers, in accordance with the present invention.
- the present invention provides a cross guard ring structure comprising a first guard ring 110 , a second guard ring 120 and a third guard ring 130 formed and concentrically positioned along the edge of a typical semiconductor chip 100 .
- the first guard ring 110 is positioned in such a manner that it surrounds or encloses the second guard ring 120 and the third guard ring 130 , wherein the second cross guard ring 120 surrounds or encloses the third cross guard ring 130 .
- the first, the second and third cross guard rings 110 , 120 , and 130 are concentrically positioned along the edge of the semiconductor chip 100 .
- the semiconductor chip 100 comprises at least an active device including a semiconductor substrate; an organic dielectric interconnect structure formed on the said substrate, wherein said organic dielectric interconnect structure contains metallic vias, lines and pads embedded in one or more layers, where said metallic pads serve to make contact with a next level package by means of solder balls, wire bonding or TAB connections.
- the lines, vias and pads are composed of conductive metals including, but not limited to: copper, tungsten, chromium, aluminum, silver, gold, platinum, and alloys thereof. Of these conductive metals, it is highly preferred that at least the majority of the metallic lines be composed of copper. Metals used for these conductive connections to the next level are well known to those skilled in the art and can be pure metals as well as metal alloys with or without lead. The connection is formed using techniques well known to those skilled in the art.
- the said first, second and third guard ring comprises of vias of any shape. Even though a rectangle shaped vias is preferable, however the shape of the vias may include other shapes such as a square, a triangle, a rhombus, an ellipsoid, an oval, a circle, a T, and a hexagonal.
- the material of the via is selected from a group comprising copper, aluminum, tungsten, titanium, silver, gold, and alloys thereof.
- each rectangle via is separated from an adjacent rectangle via by a gap 102 , the gap width is preferably about 2-4 ⁇ m. This gap 102 can release some stress.
- the rectangle vias of the second guard 120 is similarly positioned with a gap 122 , the gap width is preferably about 2-4 ⁇ m in between two adjacent rectangle vias. This gap 122 can release some stress.
- the rectangle vias of the third guard ring 130 are positioned with a gap 132 , the gap width is preferably about 2-4 ⁇ m in between two adjacent rectangle vias. This gap 132 can release some stress.
- each copper via has a dimension with a length of about 6-10 ⁇ m, preferably 8 ⁇ m and a width of about 0.5-1 ⁇ m.
- the length profile of each rectangle via is positioned parallel to the chip 100 .
- each rectangle via of the second guard ring 120 is positioned opposite the said gap 102 of the first guard ring 110 and are crossed over and have some overlay 108 with rectangle vias of the first guard ring 110 which are separated by the said gap 102 as shown in FIG. 2.
- the third guard ring 130 is position with respect to the second guard ring 120 .
- cross guard ring structure is fabricated using techniques well known to those skilled in the art.
- the great advantage of fabricating the guard ring structure of the present invention is, and also as it will be understood by those skilled in the art that it can be fabricated simultaneously during the fabrication of the semiconductor chip and requires no extra process step. Therefore the production through-put is unaffected.
Landscapes
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
A structure of a cross guard ring along the edge of a semiconductor chip is disclosed. A first guard ring, a second guard ring and a third guard ring are formed along the edge of a semiconductor chip. Each guard ring comprises several rectangle shaped vias which are positioned along the edge of the chip structure, wherein each rectangle via is separated from an adjacent rectangle via by a gap. Further, each rectangle via of the second guard ring is positioned opposite the said gap of the first guard ring and are crossed over and have some overlay with rectangle vias of the first guard ring which are separated by the said gap as shown in FIG. 2. Similarly the third guard ring is positioned with respect to the second guard ring.
Description
- This application claims the priority benefit of Taiwan application serial no. 90108503, filed on Apr. 10, 2001.
- 1. Filed of Invention
- The present invention relates generally to semiconductor and more specifically to a cross guard-ring structure.
- 2. Description of Related Art
- Integrated circuits are manufactured as assemblies of the various devices, such as transistors that make up a chip and many chips are included on a single wafer. In the process of manufacturing integrated circuits, after the individual devices, such as the transistors, have been fabricated in the silicon substrate, they must be connected together and packaged onto the suitable circuit board to perform the desired circuit functions. However one problem is the moisture induced chip cracking often occurs during the packaging process. During the packaging process, for example during the reflow soldering process, the chip is exposed to a higher temperature of about 215-260° C. As a result the moisture from the ambient will concentrate on the boundary surface between the chip pad and molding resin and flashes into steam under the high temperature. Because the adhesion there is usually poor and also because the plastic section over and under the chip/lead frame surfaces are very thin, the steam pressure is sufficient to rupture the thinner packages. As a result, cracking of the chip occurs. Consequently, moisture will penetrate into the chip and if the internal circuitry of the chip are unprotected from moisture, the moisture would corrode the wiring and interconnect structures. As a result the resistance of the wiring structure increases. Because the resistance is increased, the RC delay time is therefore increased, therefore the operating speed is reduced. Eventually the functionality of the device ceases.
- Presently in IC manufacturing, the wiring in chip level interconnects and the device itself are normally protected from moisture by various layers of inorganic dielectrics consisting of oxides or nitrides such as silicon nitride and/or silicon oxide. In addition to being effective as moisture barrier layers, inorganic dielectrics are also excellent barriers against the migration of ions which can be present as contaminants or in processing fluids such as etching solutions. Such ions may corrode the metal wiring as well as migrate to the semiconductor itself wherein the migrating ions may form fast moving suicides which essentially destroy the semiconductor device.
- Recently, organic dielectric materials such as polyimides, polybenzocyclobutanes (BCBs) and poly(arylene ethers) have drawn considerable interest for their low dielectric constant properties thus reduce signal delays. But one problem is that they are hygroscopic so they tend to be permeable to moisture and other contaminants. This permeability problem is particularly detrimental to Cu wiring which can oxidize in the presence of moisture. In addition, ions such as iron, copper, sodium, and/or potassium ions among others can corrode the Cu wiring. Furthermore, ions such as iron and copper can potentially migrate to the semiconductor where they form fast moving suicides which may destroy the device. One scheme is to use the inorganic dielectric materials such as silicon oxide and silicon nitride material as barrier layers in order to protect the organic dielectric material from moisture and other contaminants. However one problem with the inorganic and organic dielectric materials is that they are very fragile. The fragileness is the main problem because of the thermal stress caused due to the packaging process as described above, can easily crack the said dielectric layers and thus chip crack occurs. As a result, moisture and other contaminants can easily penetrate through the crack lines into the chip and may destroy the device.
- In view of the drawbacks mentioned hereinabove it is therefore highly desirable to provide a protective structure which can effectively prevent the chip crack so that moisture and/or ions can be effectively prevented from penetrating to the Cu wiring of such IC interconnect structures. Thus the reliability of the device can be enhanced.
- The present invention provides a cross guard ring structure which serves to protect the chip from cracking so that penetration of moisture into the chip can be effectively prevented. Therefore the reliability of the device can be enhanced.
- The present invention provides a cross guard ring structure along the edge of a semiconductor chip structure so that the chip structure is protected from chip crack during the packaging process.
- The present invention provides a cross guard ring structure so that the above objectives and other objects are met.
- These and other objects and advantages are achieved in the present invention by placing guard rings along the edge of an IC chip so that the chip can be effectively protected from cracking due to thermal stress which is induced due to the packaging process.
- Specifically, the present invention provides a cross guard ring structure. A first guard ring, a second guard ring and a third guard ring are formed and concentrically positioned along the edge of a semiconductor chip, as shown in FIG. 1. Each guard ring comprises several rectangle shaped copper vias which are positioned along the edge of the chip structure, wherein each copper via is separated from an adjacent copper via by a gap. Further, each copper via of the second guard ring is positioned opposite the said gap of the first guard ring and are crossed over and have some overlay with copper vias of the first guard ring which are separated by the said gap as shown in FIG. 2. Similarly the third guard ring is position with respect to the second guard ring. The first guard ring, the second guard ring and the third guard ring are separated from each other by a space.
- It is to be understood by those skilled in the art that because the cross guard ring structure is positioned along the edge of a semiconductor chip, therefore chip crack due to thermal stress can be effectively prevented.
- It is to be further understood by those skilled in the art that because chip crack can be effectively prevented by positioning a cross guard ring structure along the edge of a semiconductor chip, therefore moisture and other contaminants cannot penetrate into the chip which would otherwise corrode the wiring and interconnect structure present therein and destroy the functionality of the semiconductor chip. Thus the reliability of the semiconductor device can be substantially enhanced.
- It is understood that the foregoing general description and the following detailed description are exemplary, but are not restrictive, of the present invention.
- FIG. 1 is a schematic top view showing a structure of guard rings that are placed along the edge of a typical IC chip including vias and interconnect structures and organic dielectric inter-layers, in accordance with the present invention.
- FIG. 2 is a schematic magnified cross-sectional top view of three guard rings structure comprising rectangle vias, showing arrangement or positioning of the rectangle vias in accordance with the present invention.
- Reference will be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
- It is to be understood that the foregoing general description and the following detailed description are exemplary, and are intended to provide further explanation of the invention as claimed.
- Referring to FIG. 1, the present invention provides a cross guard ring structure comprising a
first guard ring 110, asecond guard ring 120 and athird guard ring 130 formed and concentrically positioned along the edge of atypical semiconductor chip 100. Thefirst guard ring 110 is positioned in such a manner that it surrounds or encloses thesecond guard ring 120 and thethird guard ring 130, wherein the secondcross guard ring 120 surrounds or encloses the thirdcross guard ring 130. In other words, the first, the second and thirdcross guard rings semiconductor chip 100. Thesemiconductor chip 100 comprises at least an active device including a semiconductor substrate; an organic dielectric interconnect structure formed on the said substrate, wherein said organic dielectric interconnect structure contains metallic vias, lines and pads embedded in one or more layers, where said metallic pads serve to make contact with a next level package by means of solder balls, wire bonding or TAB connections. Such organic dielectric materials are permeable to moisture and ion migration; they are well known to those skilled in the art and include materials, such as, but not limited to: diamond like carbon (DLC), fluorinated DLC, sesquisiloxanes (HSSQ), methyl sesquisiloxanes (MSSQ), polyimides, parylene-N, benzocyclobutanes, fluorinated polyimides, poly(arylene ethers), parylene-F, Teflon AF, poly(naphthalenes), poly(norbonenes), foams of polyimides, xerogels, porous PTFE, and porous MSSQ. The lines, vias and pads are composed of conductive metals including, but not limited to: copper, tungsten, chromium, aluminum, silver, gold, platinum, and alloys thereof. Of these conductive metals, it is highly preferred that at least the majority of the metallic lines be composed of copper. Metals used for these conductive connections to the next level are well known to those skilled in the art and can be pure metals as well as metal alloys with or without lead. The connection is formed using techniques well known to those skilled in the art. - Referring to FIG. 2, the said first, second and third guard ring comprises of vias of any shape. Even though a rectangle shaped vias is preferable, however the shape of the vias may include other shapes such as a square, a triangle, a rhombus, an ellipsoid, an oval, a circle, a T, and a hexagonal. Preferably, the material of the via is selected from a group comprising copper, aluminum, tungsten, titanium, silver, gold, and alloys thereof.
- Now, referring to only the
first guard ring 110, each rectangle via is separated from an adjacent rectangle via by agap 102, the gap width is preferably about 2-4 μm. Thisgap 102 can release some stress. Likewise the rectangle vias of thesecond guard 120 is similarly positioned with agap 122, the gap width is preferably about 2-4 μm in between two adjacent rectangle vias. Thisgap 122 can release some stress. Similarly the rectangle vias of thethird guard ring 130 are positioned with agap 132, the gap width is preferably about 2-4 μm in between two adjacent rectangle vias. Thisgap 132 can release some stress. - The
first guard ring 110 and thesecond guard ring 120 are separated by aspace 106, the space width is preferably about 2-4 μm. Similarly, thesecond guard ring 120 and thethird guard rung 130 are separated by aspace 126, the space width is preferably about 2-4 μm. Thesespaces - Preferably, each copper via has a dimension with a length of about 6-10 μm, preferably 8 μm and a width of about 0.5-1 μm. Preferably, the length profile of each rectangle via is positioned parallel to the
chip 100. Further, each rectangle via of thesecond guard ring 120 is positioned opposite the saidgap 102 of thefirst guard ring 110 and are crossed over and have someoverlay 108 with rectangle vias of thefirst guard ring 110 which are separated by the saidgap 102 as shown in FIG. 2. Similarly thethird guard ring 130 is position with respect to thesecond guard ring 120. - In the event a crack occurs due to a thermal stress, the crack line can extend only up to the rectangle via, because the rectangle via is much stronger it is not cracked, thus the rectangle via can effectively resist the crack. And in the event when a crack occurs in the
gap 102 in between two adjacent rectangle vias of the first guard ring, since a rectangle via of thesecond guard ring 120 is positioned opposite the saidgap 102 and partly overlays the rectangle vias of thefirst guard ring 110, as a result, the crack line can extend only up to the copper via of thesecond guard ring 120 and similarly, the crack line cannot extend beyond the copper via of thesecond guard ring 120. Therefore, the cross guard rings effectively resist the cracking of thechip 100. Because the crack line cannot extend beyond the copper vias of the cross guard ring structure, the internal circuitry of thechip 100 can be well protected from cracking. Thus moisture and other contaminants cannot penetrate into thechip 100 which would otherwise destroy the device. - It should be understood that cross guard ring structure is fabricated using techniques well known to those skilled in the art. The great advantage of fabricating the guard ring structure of the present invention is, and also as it will be understood by those skilled in the art that it can be fabricated simultaneously during the fabrication of the semiconductor chip and requires no extra process step. Therefore the production through-put is unaffected.
- As stated above, the cross guard ring structure prevents moisture and/or ions from penetrating into the final IC interconnect structure. The moisture prevention is exemplified by the fact that IC structures containing the cross guard ring structure exhibit no water uptake. Ion migration prevention is manifested by the fact that the Cu wiring does not significantly corrode upon extended use of the IC structure.
- The above preferred embodiment is given to illustrate the scope and spirit of the present invention. Because this is given for illustrative purposes only, the invention embodied therein should not be limited thereto.
- While the best mode utilizes copper as the material for constructing the cross guard ring structure, it should be understood that other materials such as aluminum, silver, gold, tantalum, titanium, tungsten and alloys thereof may be used to practice the present invention.
- While the best mode utilizes a rectangular shaped via for constructing the cross guard ring structure, it should be understood that any other shaped vias may be used to practice the present invention.
- While the invention has been described in conjunction with a specific best mode, it is to be understood that many alternatives, modifications, and variations will be apparent to those skilled in the art in light of the a foregoing description. Accordingly, it is intended to embrace all such alternatives, modifications, and variations which fall within the spirit and scope of the included claims. All matters set forth herein or shown in the accompanying drawings are to be interpreted in an illustrative and non-limiting sense.
- It is to be understood that the foregoing general description and the following detailed description are exemplary, and are intended to provide further explanation of the invention as claimed.
Claims (16)
1. A cross guard ring structure formed along the edge of a semiconductor chip, the structure comprising:
a first guard ring;
a second guard ring; and
a third guard ring, wherein the first guard ring, the second guard ring and the third guard ring are formed and concentrically positioned along the edge of the semiconductor chip;
2. The structure according to claim 1 , wherein the first, the second, and the third guard rings comprises vias.
3. The structure according to claim 2 , wherein the material of the vias is selected from a group consisting of copper, aluminum, silver, gold, tantalum, titanium, tungsten and alloys thereof.
4. The structure according to claim 2 , wherein the material of the vias is copper.
5. The structure according to claim 2 , wherein the shape of the vias include a rectangle, a square, a triangle, a rhombus, an oval, a circle, an ellipsoid, a T, and a hexagonal.
6. The structure according to claim 2 , wherein the shape of the vias include a rectangle shape.
7. The structure according to claim 6 , wherein the dimension of the rectangle via includes a length of about 6-10 μm, and a width of about 0.5-2 μm.
8. The structure according to claim 6 , wherein the length profile of the rectangle vias are positioned parallel to the semiconductor chip.
9. The structure according to claim 6 , wherein each rectangle via of the first guard ring is separated from an adjacent rectangle via by a gap, wherein the width of said gap is about 2-4 μm.
10. The structure according to claim 6 , wherein each rectangle via of the second guard ring is separated from an adjacent rectangle via by a gap, wherein the width of said gap is about 2-4 μm.
11. The structure according to claim 6 , wherein each rectangle via of the third guard ring is separated from an adjacent rectangle via by a gap, wherein the width of said gap is about 2-4 μm.
12. The structure according to claim 6 , wherein each rectangle via of the second guard ring is positioned opposite the said gap of the first guard ring and are crossed over and have some overlay with the rectangle vias of the first guard ring which are separated by the said gap, wherein the rectangle vias of the third guard ring is also similarly positioned with respect to the second guard ring.
13. The structure according to claim 1 , wherein the first guard ring is separated from the second guard ring by a space, wherein the width of said space is about 2-4 μm.
14. The structure according to claim 1 , wherein the second guard ring is separated from the third guard ring by a space, wherein the width of said space is about 2-4 μm.
15. The structure according to claim 1 , wherein the semiconductor chip comprises at least one dielectric interconnect structure, wherein the dielectric interconnect structure includes at least one dielectric layer having one or more layers of metallic vias, lines and pads embedded therein, said metallic vias, lines and pads are composed of a conductive metal selective from the group consisting of copper, tungsten, chromium, aluminum, silver, gold, platinum, and alloys thereof, wherein said metallic pads are used for connection to a next level package bonding.
16. The structure according to claim 14 , wherein the material of the dielectric layer is selected from a group consisting of carbon (DLC), fluorinated DLC, sesquisiloxanes (HSSQ), methyl sesquisiloxanes (MSSQ), polyimides, parylene-N, benzocyclobutanes, fluorinated polyimides, poly(arylene ethers), parylene-F, Teflon AF, poly(naphthalenes), poly(norbonenes), foams of polyimides, xerogels, porous PTFE, and porous MSSQ.
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW90108503 | 2001-04-10 | ||
TW090108503A TW497207B (en) | 2001-04-10 | 2001-04-10 | Guard ring structure |
Publications (2)
Publication Number | Publication Date |
---|---|
US6455910B1 US6455910B1 (en) | 2002-09-24 |
US20020145196A1 true US20020145196A1 (en) | 2002-10-10 |
Family
ID=21677902
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/835,012 Expired - Fee Related US6455910B1 (en) | 2001-04-10 | 2001-04-13 | Cross guard-ring structure to protect the chip crack in low dielectric constant and copper process |
Country Status (2)
Country | Link |
---|---|
US (1) | US6455910B1 (en) |
TW (1) | TW497207B (en) |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050110151A1 (en) * | 2002-11-15 | 2005-05-26 | Itaru Tamura | Semiconductor device |
US20050167824A1 (en) * | 2004-01-30 | 2005-08-04 | Chartered Semiconductor Manufacturing Ltd. | Integrated circuit with protective moat |
WO2005074402A2 (en) * | 2004-02-10 | 2005-08-18 | Cyrips Pte Ltd | An integrated circuit |
US20100001405A1 (en) * | 2008-07-01 | 2010-01-07 | XMOS Ltd. | Integrated circuit structure |
US20100025101A1 (en) * | 2008-07-31 | 2010-02-04 | Steffler Joseph B | Method and apparatus for electrical component physical protection |
US8729664B2 (en) | 2012-04-02 | 2014-05-20 | International Business Machines Corporation | Discontinuous guard ring |
CN109427732A (en) * | 2017-08-30 | 2019-03-05 | 美光科技公司 | Semiconductor device and between bare die ring include conductive interconnection part semiconductor chip |
Families Citing this family (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4519411B2 (en) * | 2003-04-01 | 2010-08-04 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
TWI260077B (en) * | 2005-01-21 | 2006-08-11 | Advanced Semiconductor Eng | Chip package and producing method thereof |
US8803290B2 (en) * | 2008-10-03 | 2014-08-12 | Qualcomm Incorporated | Double broken seal ring |
US20100090308A1 (en) * | 2008-10-10 | 2010-04-15 | Charu Sardana | Metal-oxide-metal capacitors with bar vias |
US8106487B2 (en) * | 2008-12-23 | 2012-01-31 | Pratt & Whitney Rocketdyne, Inc. | Semiconductor device having an inorganic coating layer applied over a junction termination extension |
US10770412B2 (en) | 2018-08-23 | 2020-09-08 | Globalfoundries Inc. | Guard ring for photonic integrated circuit die |
TWI845672B (en) * | 2020-05-08 | 2024-06-21 | 聯華電子股份有限公司 | Seal ring structure |
US11300610B1 (en) | 2020-12-30 | 2022-04-12 | Winbond Electronics Corp. | Integrated circuit, crack status detector and crack status detection method |
CN113035835B (en) * | 2021-03-01 | 2022-04-01 | 长鑫存储技术有限公司 | Semiconductor structure and manufacturing method thereof |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH0618278B2 (en) * | 1988-03-07 | 1994-03-09 | サンケン電気株式会社 | Shutter-barrier barrier semiconductor device |
US5274263A (en) * | 1991-01-28 | 1993-12-28 | Texas Instruments Incorporated | FET structure for use in narrow bandgap semiconductors |
US5266831A (en) * | 1991-11-12 | 1993-11-30 | Motorola, Inc. | Edge termination structure |
US5838050A (en) * | 1996-06-19 | 1998-11-17 | Winbond Electronics Corp. | Hexagon CMOS device |
US6160303A (en) * | 1997-08-29 | 2000-12-12 | Texas Instruments Incorporated | Monolithic inductor with guard rings |
-
2001
- 2001-04-10 TW TW090108503A patent/TW497207B/en not_active IP Right Cessation
- 2001-04-13 US US09/835,012 patent/US6455910B1/en not_active Expired - Fee Related
Cited By (14)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20050110151A1 (en) * | 2002-11-15 | 2005-05-26 | Itaru Tamura | Semiconductor device |
US20050167824A1 (en) * | 2004-01-30 | 2005-08-04 | Chartered Semiconductor Manufacturing Ltd. | Integrated circuit with protective moat |
US7224060B2 (en) | 2004-01-30 | 2007-05-29 | Chartered Semiconductor Manufacturing Ltd. | Integrated circuit with protective moat |
WO2005074402A2 (en) * | 2004-02-10 | 2005-08-18 | Cyrips Pte Ltd | An integrated circuit |
WO2005074402A3 (en) * | 2004-02-10 | 2006-01-12 | Cyrips Pte Ltd | An integrated circuit |
WO2010000749A1 (en) * | 2008-07-01 | 2010-01-07 | Xmos Ltd | Integrated circuit structure |
US20100001405A1 (en) * | 2008-07-01 | 2010-01-07 | XMOS Ltd. | Integrated circuit structure |
US7948060B2 (en) | 2008-07-01 | 2011-05-24 | Xmos Limited | Integrated circuit structure |
US20100025101A1 (en) * | 2008-07-31 | 2010-02-04 | Steffler Joseph B | Method and apparatus for electrical component physical protection |
US7875812B2 (en) * | 2008-07-31 | 2011-01-25 | Ge Aviation Systems, Llc | Method and apparatus for electrical component physical protection |
US20110079426A1 (en) * | 2008-07-31 | 2011-04-07 | Steffler Joseph B | Method and apparatus for electrical component physical protection |
US8474125B2 (en) | 2008-07-31 | 2013-07-02 | Ge Aviation Systems, Llc | Method and apparatus for electrical component physical protection |
US8729664B2 (en) | 2012-04-02 | 2014-05-20 | International Business Machines Corporation | Discontinuous guard ring |
CN109427732A (en) * | 2017-08-30 | 2019-03-05 | 美光科技公司 | Semiconductor device and between bare die ring include conductive interconnection part semiconductor chip |
Also Published As
Publication number | Publication date |
---|---|
US6455910B1 (en) | 2002-09-24 |
TW497207B (en) | 2002-08-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6455910B1 (en) | Cross guard-ring structure to protect the chip crack in low dielectric constant and copper process | |
JP5452064B2 (en) | Semiconductor integrated circuit device | |
KR100213955B1 (en) | Organic chip carriers for wire bond-type chips | |
US7049701B2 (en) | Semiconductor device using insulating film of low dielectric constant as interlayer insulating film | |
US20090184424A1 (en) | Semiconductor device and a method of manufacturing the same | |
US20090140391A1 (en) | Seal Ring in Semiconductor Device | |
JP4675159B2 (en) | Semiconductor device | |
JP2004023101A (en) | Semiconductor device package and its manufacture | |
JP4646993B2 (en) | Semiconductor device | |
US20070029641A1 (en) | Semiconductor device | |
CN105321912A (en) | Metal Pad for Laser Marking | |
US20070278698A1 (en) | Semiconductor device and semiconductor wafer and a method for manufacturing the same | |
CN101419948A (en) | Semiconductor device and method for fabricating the same | |
JP2008270232A (en) | Semiconductor device | |
KR100514019B1 (en) | Semiconductor device | |
US7268440B2 (en) | Fabrication of semiconductor integrated circuit chips | |
JP4675146B2 (en) | Semiconductor device | |
JP4675147B2 (en) | Semiconductor device | |
KR100301061B1 (en) | Semiconductor Chip for Chip scale Package &fabricating method thereof | |
JPS63318742A (en) | Semiconductor integrated circuit device and manufacture thereof | |
JP2005268395A (en) | Semiconductor device | |
KR100708045B1 (en) | Semiconductor package and its manufacturing method | |
JP2007042702A (en) | Semiconductor device | |
JP2008028136A (en) | Semiconductor device and manufacturing method thereof | |
JPH07142481A (en) | Semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: UNITED MICROELECTRONICS CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WANG, MU-CHUN;REEL/FRAME:011720/0792 Effective date: 20010411 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20060924 |