US20020020929A1 - Semiconductor device and a method of manufacturing the same - Google Patents
Semiconductor device and a method of manufacturing the same Download PDFInfo
- Publication number
- US20020020929A1 US20020020929A1 US09/920,942 US92094201A US2002020929A1 US 20020020929 A1 US20020020929 A1 US 20020020929A1 US 92094201 A US92094201 A US 92094201A US 2002020929 A1 US2002020929 A1 US 2002020929A1
- Authority
- US
- United States
- Prior art keywords
- leads
- tub
- resin
- gate
- suspension
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 130
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 55
- 239000011347 resin Substances 0.000 claims abstract description 301
- 229920005989 resin Polymers 0.000 claims abstract description 301
- 239000000725 suspension Substances 0.000 claims abstract description 139
- 238000005520 cutting process Methods 0.000 claims description 75
- 238000000034 method Methods 0.000 claims description 32
- 238000007747 plating Methods 0.000 claims description 10
- 239000011159 matrix material Substances 0.000 claims description 3
- 229910000679 solder Inorganic materials 0.000 claims 1
- 239000002699 waste material Substances 0.000 abstract description 39
- 230000015572 biosynthetic process Effects 0.000 abstract description 9
- 238000005516 engineering process Methods 0.000 description 14
- 238000000465 moulding Methods 0.000 description 10
- 230000008569 process Effects 0.000 description 9
- 239000002131 composite material Substances 0.000 description 8
- 238000002347 injection Methods 0.000 description 7
- 239000007924 injection Substances 0.000 description 7
- 239000004033 plastic Substances 0.000 description 7
- 238000010586 diagram Methods 0.000 description 6
- 230000006872 improvement Effects 0.000 description 6
- 238000005538 encapsulation Methods 0.000 description 5
- 239000000463 material Substances 0.000 description 5
- 230000002093 peripheral effect Effects 0.000 description 5
- 230000002265 prevention Effects 0.000 description 5
- 238000009966 trimming Methods 0.000 description 5
- 238000011109 contamination Methods 0.000 description 4
- 238000002788 crimping Methods 0.000 description 4
- 230000009467 reduction Effects 0.000 description 4
- 238000007789 sealing Methods 0.000 description 4
- 238000010521 absorption reaction Methods 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- 239000012634 fragment Substances 0.000 description 3
- 238000005452 bending Methods 0.000 description 2
- 238000004891 communication Methods 0.000 description 2
- 238000004080 punching Methods 0.000 description 2
- 230000008901 benefit Effects 0.000 description 1
- 230000015556 catabolic process Effects 0.000 description 1
- 238000004140 cleaning Methods 0.000 description 1
- 238000006731 degradation reaction Methods 0.000 description 1
- 230000000593 degrading effect Effects 0.000 description 1
- 238000005530 etching Methods 0.000 description 1
- 238000007667 floating Methods 0.000 description 1
- 230000017525 heat dissipation Effects 0.000 description 1
- 230000002452 interceptive effect Effects 0.000 description 1
- 239000002184 metal Substances 0.000 description 1
- 239000002991 molded plastic Substances 0.000 description 1
- 239000011295 pitch Substances 0.000 description 1
- 230000008439 repair process Effects 0.000 description 1
- 230000003252 repetitive effect Effects 0.000 description 1
- 230000000630 rising effect Effects 0.000 description 1
- 238000005549 size reduction Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 239000000758 substrate Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/56—Encapsulations, e.g. encapsulation layers, coatings
- H01L21/565—Moulds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05552—Shape in top view
- H01L2224/05554—Shape in top view being square
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/3201—Structure
- H01L2224/32012—Structure relative to the bonding area, e.g. bond pad
- H01L2224/32014—Structure relative to the bonding area, e.g. bond pad the layer connector being smaller than the bonding area, e.g. bond pad
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/26—Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
- H01L2224/31—Structure, shape, material or disposition of the layer connectors after the connecting process
- H01L2224/32—Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
- H01L2224/321—Disposition
- H01L2224/32151—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/32221—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/32245—Disposition the layer connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48245—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic
- H01L2224/48247—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being metallic connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/48463—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
- H01L2224/48465—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area being a wedge bond, i.e. ball-to-wedge, regular stitch
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
- H01L2224/491—Disposition
- H01L2224/4912—Layout
- H01L2224/49171—Fan-out arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73265—Layer and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
- H01L2224/8538—Bonding interfaces outside the semiconductor or solid-state body
- H01L2224/85399—Material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L2224/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/49—Structure, shape, material or disposition of the wire connectors after the connecting process of a plurality of wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/00014—Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01039—Yttrium [Y]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/1015—Shape
- H01L2924/1016—Shape being a cuboid
- H01L2924/10162—Shape being a cuboid with a square active surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/30—Assembling printed circuits with electric components, e.g. with resistor
- H05K3/32—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
- H05K3/34—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by soldering
- H05K3/341—Surface mounted components
- H05K3/3421—Leaded components
- H05K3/3426—Leaded components characterised by the leads
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K3/00—Apparatus or processes for manufacturing printed circuits
- H05K3/30—Assembling printed circuits with electric components, e.g. with resistor
- H05K3/32—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
- H05K3/34—Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by soldering
- H05K3/341—Surface mounted components
- H05K3/3431—Leadless components
- H05K3/3442—Leadless components having edge contacts, e.g. leadless chip capacitors, chip carriers
Definitions
- the present invention relates to a technology for manufacturing a resin molded or encapsulation type semiconductor device using a lead frame, and particularly to a technology effective for application to the manufacture of a semiconductor device wherein external electrode terminals (leads) are exposed to the mounting surface side as in an SON (Small Outline Non-Leaded Package) and a QFN (Quad Flat Non-Leaded Package).
- SON Small Outline Non-Leaded Package
- QFN Quadraturethane
- a resin encapsulation type semiconductor device makes use of a lead frame upon its manufacture.
- the lead frame is fabricated by forming a metal plate as a desired pattern by punching using a precision press or etching.
- the lead frame has a support portion called a “tub or the like” for fixing a semiconductor chip, and a plurality of leads whose leading ends (internal ends) face the periphery of the support portion.
- the tub is supported by tub-suspension leads which extend from a frame portion of the lead frame.
- the semiconductor chip is fixed to the tub of the lead frame, and electrodes of the semiconductor chip and leading ends of the leads are connected to one another by conductive wires. Afterwards, the lead internal-end side including the wires and the semiconductor chip is sealed with an insulating resin to thereby form an encapsulater (package). Further, an unnecessary lead frame portion is removed by cutting, and the leads and tub-suspension leads protruding from the package are cut. Each of the leads is brought to a flat state or processed into a predetermined shape.
- a resin injection hole (gate) is not illustrated in the drawing in the above technologies, the prior art set forth as a premise has described that the resin injection hole is provided in a lower mold. Accordingly, a resin (called “gate cured resin”) cured at a gate portion extends on one surface side of a lead frame so as to have a predetermined height.
- gate cured resin a resin cured at a gate portion extends on one surface side of a lead frame so as to have a predetermined height.
- Unexamined Patent Publication No. 2000-61989 has disclosed the technology of separating a runner from a molded plastic package with being flush with the package upon a transfer mold process.
- a transfer mold die has a movable gate lowered so as to make contact with the plastic package formed at a resin inlet for the cavity on the same plane as the plastic package before the resin is cured after having been injected in the cavity. Accordingly, the runner can be cut on a flush basis with the plastic package.
- runner's fragments are not left behind with being attached to the plastic package even after the transfer mold. Further, the runner can be detached from the molded lead frame. Thus the work of manually removing the remainder becomes unnecessary. It is also possible to avoid damage to the trimming of each lead and a lead forming instrument due to the remainder as well as to avoid damage to a packaged semiconductor device.
- the present technology shows the technical idea that since the remainder of the resin produces a bottleneck in the trimming process such as the bending of each lead, the occurrence of the remainder in the lead frame is avoided even after the removal of the runner.
- the present technology has no description about the cutting of leads at a gate portion, i.e., a basal portion of the package and makes little mention of such a problem.
- Unexamined Patent Publication No. Hei 5(1993)-299455 describes the technology of thinning a gate in stepped form in advance at a base of a resin encapsulated portion so that when a resin portion cured at a gate portion for forming the resin molded portion is separated from a package, a gate residual is not much left on a placed piece or fragment, and causing a gate cured resin to remain on the placed piece thinner or shorter upon removal of the gate cured resin.
- the present technology does not show the idea of cutting a placed-fragment portion causing the remainder of the gate.
- a non-leaded type semiconductor device such as an SON, a QFN or the like adopted or taken as a semiconductor device structure wherein one surface of the lead frame is single-sided molded to thereby form a package, and leads corresponding to external electrode terminals are exposed to the mounting surface side of the package, thereby avoiding the intentional protrusion of the leads from the peripheral surface of the package.
- the semiconductor device can be reduced in size as compared with a semiconductor device of such a type that leads are placed on the periphery of a package, generally called a “QFP (Quad Flat Package)” or an SOP (Small Outline Package)”.
- QFP Quad Flat Package
- SOP Small Outline Package
- the lead cutting castle or castle extension is produced by ensuring an area for applying a die between a cutting-plane line and a package when the leads are cut by punches, and is formed with a width of about 0.1 mm in the embodiment of the present specification, for example.
- FIG. 31 is a plan view showing a resin encapsulater formed by a transfer mold and a unit lead frame pattern.
- a lead frame 1 has a structure having a frame portion 2 shaped in the form of a rectangular frame, a plurality of leads 3 extending inwardly from inside the respective sides of the frame portion 2 , and tub-suspension leads 4 (only one tub-suspension lead is shown in the drawing) which respectively extend inwardly of the frame portion from the four corners of the frame portion 2 and support a central tub (not shown).
- a resin encapsulater (package) 5 is formed in a central portion of a unit lead frame pattern 6 , and leading end portions (internal end portions) of the respective leads 3 extend within the package 5 . Lower surfaces of the leads 3 are exposed from the package 5 . The exposed lead portions serve as external electrode terminals for surface mounting when a semiconductor device is brought about.
- a semiconductor chip fixed onto the tub is placed within the package 5 . Further, electrodes of the semiconductor chip and inner ends of the leads 3 are electrically connected to one another by conductive wires.
- a gate (G) is located in one corner (corresponding to the upper right corner in FIG. 31) of the lead frame 1 .
- a resin is injected into a cavity of a mold die through the gate to thereby form the corresponding package 5 .
- air vents (E) located in the remaining three corners of the lead frame 1 to the outside of the mold die.
- the resin cured at the gate portion will be referred to as a “gate cured resin 7 ” below.
- the resins cured at the air vent portions will be called “air vent cured resins 9 ”.
- the package 5 shaped in rectangular form is generally chamfered as shown in FIG. 31 to have slopes 8 in such a way as to avoid the lacking of cornered portions (corners).
- the slopes 8 are large in gate portion and small in air vent portions.
- FIG. 31 shows a state in which a runner cured resin or the like is removed and is a diagram showing that the gate cured resin 7 and the air vent cured resins 9 remain.
- FIG. 32 is a side view typically showing the lead frame 1 , package 5 , air vent cured resins 9 , runner cured resin 10 and gate cured resin 7 .
- FIG. 33 is a typical cross-sectional view showing the lead frame 1 , tub-suspension leads 4 , package 5 and gate cured resin 7 or the like.
- the resin cured at the gate portion upon removal of the runner cured resin 10 is formed integrally with the package 5 . Therefore, the resin will break in the course thereof and a gate cured resin 7 of a chevron or mounting type as viewed from the side remains. Namely, as the gate cured resin 7 is kept away from the package 5 , the thickness thereof becomes thick and its leading end is brought to a broken state.
- the gate cured resin 7 is set to such a shape that its thickness becomes thick as it is distant from the package, and is designed in such a manner that the gate cure resin is preferably broken in the vicinity of the package upon breakage and removal of the gate cured resin, the gate cured resin cannot be prevented perfectly from remaining, and the size and shape of the produced remaining cured resin are made in various ways.
- the cured resins remain on both sides of the tub-suspension lead 4 as indicated by dots. Namely, upon the transfer mold, spaces defined by parting surfaces of upper and lower molds of a mold die and the tub-suspension lead 4 and leads 3 adjacent thereto both located at the gate portion are formed as spaces which communicate with the gate. The cured resins having entered the spaces correspond to the cured resin portions indicted by the dots. This cured resin portions are generally called resin burrs 11 . The thickness of the each resin burr 11 is identical to that of each lead 3 in a state in which the parting surfaces of the upper and lower molds of the mold die are closely bonded to the observe and reverse sides of the lead frame.
- the leads 3 and tub-suspension leads 4 both protruding from the periphery of the package are cut at the peripheral edge of the package 5 , whereby the corresponding non-leaded type semiconductor device (QFN) is manufactured.
- QFN non-leaded type semiconductor device
- FIG. 34 is a typical view showing the situation in which a gate cured resin 7 and air vent cured resins 9 are cut by a die 15 and punches 16 together with each tub-suspension lead 4 .
- the cutting of leads 3 is also carried out by a die and punches each having a similar structure.
- the gate cured resin 7 takes such a shape as to protrude toward its corresponding punch 16 as described above, the gate cured resin 7 firstly contacts the punch 16 and thereby stress is applied to the punch 16 upon cutting as shown in FIG. 35, whereby breakage, cracks and chipping are developed therein by stress concentration and resin waste is frequently produced.
- the resin waste 17 is spattered over the periphery and is thereby attached not only to other lead frame portions but also to surfaces related to the cutting of the die 15 and punches 16 and cut surfaces of the gate cured resin 7 and tub-suspension lead 4 as shown in FIG. 34.
- the resin waste is produced by (1) cutting away the resin in fine form when the punches are applied to the gate cured resins as described above and (2) rubbing the punches and their cut surfaces against each other when the punches are returned to their predetermined positions after their cutting. Further, the resin waste drops out even by vibrations at the carrying of a product, contaminates a cutting die and is re-attached to other product portions.
- a non-leaded type semiconductor device has heretofore been fabricated according to a method shown by such a flowchart as shown in FIG. 36.
- the non-leaded type semiconductor device is manufactured via respective process steps of Steps 201 through 207 . Namely, after the commencement of work, the semiconductor device is fabricated via the respective process steps of chip bonding (S 201 ), wire bonding (S 202 ), molding (S 203 ), gate pre-cutting (S 204 ), plating (S 205 ), pinch-cut by composite cut molding (S 206 ), and lead tip cutting (S 207 ), and thereafter the work is finished.
- the gate precutting (S 204 ) is carried out before the plating step, and each gate-portion tub-suspension lead is punched out to a predetermined length. Therefore, even if resin waste occurs, the resin waste is removed by cleaning corresponding to processing subsequent to the plating. Thus, a problem about the above-described resin waste little arises.
- the present manufacturing method is accompanied by a drawback that as a cutting process executed by a press machine, the gate pre-cutting (S 204 ), the pinch-cut (S 206 ) by composite cut molding, and the lead tip cutting (S 207 ) are carried out twice, thereby increasing the manufacturing cost of a semiconductor device.
- FIG. 37 is a flowchart using the present manufacturing method.
- a non-leaded type semiconductor device is manufactured via respective process steps of Steps 301 through 307 . Namely, after the commencement of work, the semiconductor device is fabricated via the respective process steps of chip bonding (S 301 ), wire bonding (S 302 ), molding (S 303 ), plating (S 304 ), gate crush by composite cut molding (S 305 ), pinch-cut (S 306 ) and lead tip cutting (S 307 ), and thereafter the work is completed.
- a composite cut mold is attached to one press machine. Under intermittent motion of a lead frame and a cutting operation based on composite cut molding, the cutting (corresponding to the gate crush for cutting one point in linear form) of a gate portion and tub-suspension leads thereof, pinch-cutting for cutting remaining tub-suspension leads used to support a package, and lead tip cutting for cutting all the leads at the basal portion of the package are executed to complete a semiconductor device, and thereafter the work is finished.
- FIGS. 38 ( a ) and 38 ( b ) are respectively typical views showing a gate crush operation.
- processing is done in a state in which a package 5 is placed on a lower surface of a lead frame 1 .
- a die 15 is placed on the upper side of the lead frame 1 .
- a punch 16 goes up from its lower side to cut a gate cured resin 7 and each tub-suspension lead 4 extending together with the gate cured resin 7 .
- the punch 16 serves like a knife edge without having a structure for cutting them to a predetermined length and simply cuts the gate cured resin 7 and each tub-suspension lead 4 .
- the tub-suspension lead 4 is bent as shown in FIG. 38( a ) under the post-cut moving operation of the punch 16 . Resin waste 17 is produced even upon the cutting of the gate cured resin 7 and the tub-suspension lead 4 .
- An object of the present invention is to provide a technology wherein when a gate cured resin and air vent cured resins are cut upon the manufacture of a non-leaded type semiconductor device fabricated by a single-sided mold, resin waste is restrained from occurring to thereby prevent the attachment of the resin waste to external electrode terminals.
- Another object of the present invention is to provide a technology wherein when a gate cured resin and air vent cured resins are cut upon the manufacture of a non-leaded type semiconductor device fabricated by a single-sided mold, a resin crack is retrained from occurring to thereby prevent a reduction in moisture resistance of the semiconductor device and the occurrence of a failure in outward appearance thereof.
- a semiconductor device which has an encapsulater comprising an insulating resin, leads and tub-suspension leads exposed to a mounting surface of said encapsulater and a gate cured resin and air vent cured resins which remain as a result to form said encapsulater, and wherein each of the gate cured resin and the air vent cured resins exists in a portion between each tub-suspension lead and each lead with a thickness identical to or smaller than the thickness of each of resin burrs.
- Such a semiconductor device is manufactured by the following manufacturing method.
- a method of manufacturing a semiconductor device comprising a step for preparing a lead frame having a frame portion, a plurality of leads which protrude inwardly of the frame portion from the frame portion, and a plurality of tub-suspension leads which protrude inwardly of the frame portion from the frame portion and support a tub at leading end portions thereof; a step for fixing a semiconductor chip to one surface of the tub; a step for electrically connecting electrodes of the semiconductor chip and the leads; a step for covering the semiconductor chip and the leads with an encapsulater comprising an insulating resin and exposing the leads and the tub-suspension leads to a mounting surface of the encapsulater; and a step for cutting the leads and the tub-suspension leads; and wherein a vertical space defined by only the sides of the leads and the tub-suspension leads is used as a resin flow path to form the encapsulater, and the leads and the tub-suspension leads are cut at
- a gate provided in a mold die is provided outside the vertical space defined by only the sides of the leads and the tub-suspension leads, and a resin passes through the gate and flows through the vertical space to thereby form the encapsulater.
- air vents defined in the mold die are provided outside the vertical space defined by only the sides of the leads and the tub-suspension leads, and the resin passes through the vertical space and goes through the air vents.
- FIG. 1 is a typical plan view showing a lead frame portion single-sided molded by a method of manufacturing a semiconductor device according to one embodiment (first embodiment) of the present invention
- FIG. 2 is a front view illustrating the semiconductor device according to the first embodiment
- FIG. 3 is a plan view depicting the semiconductor device according to the first embodiment
- FIG. 4 is a bottom view showing the semiconductor device according to the first embodiment
- FIG. 5 is a cross-sectional view taken along line B-B of FIG. 3;
- FIG. 6 is a cross-sectional view taken along line C-C of FIG. 3;
- FIG. 7 is a cross-sectional view showing the state of mounting of the semiconductor device according to the first embodiment
- FIG. 8 is a flowchart for describing the method of manufacturing the semiconductor device according to the first embodiment
- FIG. 9 is a plan view showing a lead frame employed in the manufacturing method of the semiconductor device according to the first embodiment
- FIG. 10 is a plan view depicting a unit lead frame pattern portion of the lead frame
- FIG. 11 is a plan view showing a state in which a semiconductor chip is fixed to the lead frame, and electrodes of the semiconductor chip and lead inner ends are connected to one another by wires in accordance with the manufacturing method of the semiconductor device according to the first embodiment;
- FIG. 12 is a plan view illustrating a state in which a package is formed on one surface of the lead frame by means of a single-sided mold in accordance with the manufacturing method of the semiconductor device according to the first embodiment
- FIG. 13 is a cross-sectional view showing a state in which a package is formed on one surface of a lead frame in accordance with the manufacturing method of the semiconductor device according to the first embodiment
- FIG. 14 is a plan view illustrating the correlation between a cavity, a resin flow passage or path and a lead frame formed in the single-sided mold by a mold die;
- FIG. 15 is a plan view showing a lead frame formed by cutting tub-suspension leads and a gate cured resin or an air vent cured resin placed on both sides of the tub-suspension leads in accordance with the manufacturing method of the semiconductor device according to the first embodiment;
- FIG. 16 is a typical view illustrating a state in which the gate cured resin or the like is cut
- FIG. 17 is a typical plan view showing a cutting die for cutting the gate cured resin or the like
- FIG. 18 is a typical cross-sectional view depicting the cutting die for cutting the gate cured resin or the like:
- FIG. 19 is a plan view showing the lead frame from which leads extending along an X direction are cut in accordance with the manufacturing method of the semiconductor device according to the first embodiment
- FIG. 20 is a typical view illustrating a state in which the leads extending along the x direction are cut;
- FIG. 21 is a typical plan view depicting a cutting die for cutting the leads extending along the X direction;
- FIG. 22 is a plan view showing a semiconductor device obtained by cutting leads extending along a Y direction in accordance with the manufacturing method of the semiconductor device according to the first embodiment, and a remaining lead frame portion;
- FIG. 23 is a typical view illustrating a state in which the leads extending along the Y direction are cut;
- FIG. 24 is a typical plan view depicting a cutting die for cutting the leads extending along the Y direction;
- FIG. 25 is a cross-sectional view showing another semiconductor device manufactured by using a flat lead frame wherein leads, a tub and tub-suspension leads are disposed on the same plane in the first embodiment;
- FIG. 26 is a bottom view of another semiconductor device shown in FIG. 25;
- FIG. 27 is a typical cross-sectional view illustrating a transfer mold state obtained according to a method of manufacturing a semiconductor device showing another embodiment (second embodiment) of the present invention.
- FIG. 28 is a typical plan view showing a lead frame single-sided molded in accordance with the method of manufacturing the semiconductor device according to the second embodiment
- FIG. 29 is a typical cross-sectional view illustrating a state in which a gate cured resin and an air vent cured resin, and tub-suspension leads overlapping with these are cut in accordance with the method of manufacturing the semiconductor device according to the second embodiment;
- FIG. 30 is a typical plan view showing a lead frame portion single-sided molded by a method of manufacturing a semiconductor device according to a further embodiment (third embodiment) of the present invention.
- FIG. 31 is a plan view illustrating a conventional lead frame in which a package is formed on one surface thereof by a transfer mold
- FIG. 32 is a typical side view depicting the lead frame
- FIG. 33 is a typical cross-sectional view showing a gate cured resin, resin burrs, etc. of the lead frame
- FIG. 34 is a typical view showing a state in which a conventional tub-suspension lead, and a gate cured resin and an air vent cured resin overlapping with the tub-suspension lead are cut;
- FIG. 35 is a typical view illustrating a state in which the conventional tub-suspension lead and the gate cured resin overlapping with the tub-suspension lead are cut;
- FIG. 36 is a flowchart for describing a method of manufacturing a conventional non-leaded type semiconductor device
- FIG. 37 is a flowchart for describing a method of manufacturing a non-leaded type semiconductor device including a gate crush process step
- FIG. 38 is a typical view illustrating the gate crush operation.
- FIGS. 1 through 24 are respectively diagrams related to a method of manufacturing a semiconductor device showing one embodiment (first embodiment) of the present invention.
- FIG. 2 is a front view of the semiconductor device
- FIG. 3 is a plan view thereof
- FIG. 4 is a bottom view thereof
- FIG. 5 is a cross-sectional view taken along line B-B of FIG. 3
- FIG. 6 is a cross-sectional view taken along line C-C of FIG. 3, respectively.
- a sealing body or encapsulater (insulating sealing body: package) 5 comprises a flat quadrangular or square body (rectangular body) as shown in FIGS. 2 through 4. Angular portions (corners) of the sealing body 5 is chamfered to form slopes 8 .
- One of the slopes 8 is large and serves as a resin injection point or portion through which a resin is injected, upon formation of the package 5 .
- Other three slopes 8 become small and serve as air vent portions from which air escapes upon formation of the package 5 .
- the package 5 has sides which respectively serve as inclined surfaces formed so as to be easy to come off or escape from a mold die when the package 5 is formed by a transfer mold method. Accordingly, an upper surface 22 of the package 5 is smaller than the size of a mounting surface 21 formed as a lower surface even in the case of any of the drawings referred to above.
- Leads 3 are exposed from the reverse side or back of the package 5 , i.e., the peripheral edges of the mounting surface 21 .
- the leads 3 are disposed at its respective sides at predetermined pitches, for example.
- the four corners of the package 5 i.e., tub-suspension leads 4 are exposed at or from the peripheral edges of the mounting surface 21 , which are associated with the respective centers of the slopes 8 .
- the leads 3 slightly protrudes outside from a rising edge Sa of the package 5 with respect to the surfaces of the leads 3 and tub-suspension leads 4 , which are covered with the package 5 , i.e., covered surfaces 3 a and 4 a .
- This serves as a receiving portion of a die upon cutting the leads 3 and the tub-suspension leads 4 and is less than or equal to 0.1 mm, for example.
- resin burrs 11 exist between the respective leads 3 and between the tub-suspension leads 4 and the leads 3 , the resin burrs 11 are also cut by the die and punch. Therefore, the edges of the resin burrs 11 and the leading edges or tips of the leads 3 and tub-suspension leads 4 are linearly formed without irregularities at the peripheral edge of the package 5 .
- the resin enters or pours into any of the resin injection portion and air vent portions, and they are cured upon a resin curing process, whereby a gate cured resin 7 and an air vent cured resin 9 are formed.
- the resin injection portion (gate: G) is described later in the semiconductor device manufacturing method in the first embodiment, it is formed by a space (equivalent to a vertical space corresponding to the lead 3 and the tub-suspension lead 4 ) between the tub-suspension lead 4 and the leads 3 disposed on both sides thereof over a predetermined length (a) at the edge portion of the package 5 as shown in FIGS. 1 ( a ) and 1 ( b ). This is defined as a space which does not extend out beyond the thickness of the tub-suspension lead 4 and that of the lead 3 .
- the thickness of the resin cured at the gate portion having the length (a), i.e., the thickness of the gate cured resin 7 coincides with the thickness of the lead 3 or the tub-suspension lead 4 or smaller than that thereof.
- the thickness of the gate cured resin 7 becomes identical to that of each resin burr 11 formed between the adjacent leads 3 . Therefore, the front and back sides thereof are both brought to flat surfaces respectively. Since the leads 3 and the tub-suspension leads 4 are cut within a region for the length (a), a trace of the gate cured resin 7 is not prominent as compared with the resin burrs 11 in the semiconductor device 20 of the first embodiment 1 while it is designated at reference numeral 7 in FIGS. 3 and 1( a ).
- the gate cured resin 7 protrudes outside the length (a) beyond the thickness of the lead 3 in a state in which the lead frame 1 shown in FIGS. 1 ( a ) and 1 ( b ) is shown.
- the gate cured resin 7 takes such a shape as being placed on a frame portion. Taking such a shape makes it possible to sufficiently ensure the cross-sectional area of a gate.
- each air vent is formed by a space between the tub-suspension lead 4 and the leads 3 disposed on both sides thereof over a predetermined length (b) as viewed from the edge of the package 5 .
- This is defined as a space which does not extend out beyond the thickness of the tub-suspension lead 4 and that of the lead 3 .
- the thickness of the resin cured at the portion having the length (b) i.e., the thickness of the air vent cured resin 9 coincides with the thickness of the lead 3 or the tub-suspension lead 4 or smaller than that thereof.
- the thickness of the air vent cured resin 9 becomes identical to that of each resin burr 11 formed between the adjacent leads 3 . Therefore, the front and back sides thereof are both brought to flat surfaces respectively. As a result, a trace of the air vent cured resin 9 is not prominent as compared with the resin burrs 11 while being designated at numerals 9 in FIG. 3 and FIG. 1( a ) in the semiconductor device 20 according to the first embodiment. However, since each air vent is provided outside the length (b) as a groove in the mold die, the air vent cured resin 9 distinctly exists on the leads in a state in which the lead frame 1 shown in FIGS. 1 ( a ) and 1 ( b ) is shown.
- the semiconductor device 20 has a tub 25 within the package 5 .
- a semiconductor chip 27 is fixed to its corresponding upper surface of the tub 25 with a jointing material 26 interposed therebetween.
- the tub 25 is smaller than the semiconductor chip 27 .
- the tub 25 has a structure where it is supported by the four tub-suspension leads 4 . Namely, the tub 25 and the tub-suspension leads 4 are integrally formed.
- Unillustrated electrodes formed on the surface of the semiconductor chip 27 , and inner ends of the leads 3 are respectively electrically connected to one another by conductive wires 28 .
- the tub 25 , semiconductor chip 27 , and the wires 28 a are placed within the package 5 .
- the means for electrically connecting the electrodes of the semiconductor chip 27 and the leads 3 respectively may take another configuration.
- the ground electrode of the semiconductor chip 27 and the tub-suspension leads 4 may be connected to one another by the wires 28 .
- FIG. 7 is a cross-sectional view showing the mounting of a semiconductor device 20 on a wiring board or substrate 29 .
- Lands 30 are provided on one surface of the wiring board 29 in association with leads 3 and tub-suspension leads 4 which serve as external electrode terminals of the semiconductor device 20 .
- the leads 3 and the tub-suspension leads 4 which serve as the external electrode terminals of the semiconductor device 20 , are respectively superimposed on these lands 30 and electrically connected thereto with a bonding or jointing material 31 interposed therebetween.
- FIG. 36 is a flowchart showing a method of manufacturing the nonleaded type semiconductor device, i.e., QFN according to the first embodiment.
- the semiconductor device 20 is manufactured through respective process steps of Steps 101 through 106 .
- the semiconductor device 20 is manufactured through respective steps of chip bonding (S 101 ), wire bonding (S 102 ), molding (S 103 ), plating (S 104 ), and pinch-cut (S 105 ) and lead tip cutting (S 106 ) by composite cut molding, and its work is ended.
- Such a matrix-configured lead frame 1 as shown in FIG. 9 is prepared.
- the lead frame 1 is configured in such a manner that unit lead frame patterns 6 are arranged with 4 rows along an X direction and with 14 columns along a Y direction.
- Fifty-sixty semiconductor devices 20 can be fabricated from one sheet of lead frame 1 .
- Guide hole lands 35 a through 35 d used to transfer and position or locate the lead frame 1 are provided on both sides of the lead frame 1 .
- ejector pin holes 36 through which ejector pins are capable of extending, are provided to separate a runner cured resin from the lead frame 1 .
- ejector pin holes 37 through the which ejector pins are capable of extending, are provided.
- FIG. 10 is a plan view showing a unit lead frame pattern 6 .
- the unit lead frame pattern 6 is formed as a pattern having a frame portion 2 shaped in the form of a rectangular frame, a plurality of leads 3 extending inwardly from inside the respective sides of the frame portion 2 , and tub-suspension leads 4 which respectively extend inwardly of the frame portion from the four corners of the frame portion 2 and support a central tub 25 .
- the frame portion 2 has slits 38 intermittently provided at their sides in their side directions. Thus, the respective portions of the frame portion 2 for supporting the leads 3 can be changed elastically.
- a frame-portion corner (cornered portion) of the tub-suspension lead 4 which faces the ejector pint hole 37 , is defined as a point where a gate (G) is located.
- Other three corners of the frame portion 2 are defined as air vents (E) are located.
- FIG. 14 is a diagram showing the unit lead frame pattern 6 and a recess defined in a parting face of one mold of a mold die.
- a square portion having such edges as to cross portions lying in the course of the leads 3 is a cavity 40 for forming the package 5 .
- Small rectangular portions of the upper right, lower right and lower left corners of the frame portion 2 correspond to air vent grooves 41 , and the upper left corner of the frame portion 2 corresponds to a gate groove 42 .
- a runner groove or trench 43 is provided along the left side of the frame portion 2 .
- An ejector pint hole 36 is provided in the central portion of the width of the runner groove 42 .
- No groove for the air vent is provided in an area for a length (b) between the cavity 40 and each air vent groove 41 .
- Air vent areas 44 are respectively formed by areas surrounded by the tub-suspension leads 4 at portions including the areas for the lengths (b), the adjacent leads 3 and the frame portions.
- An inner end of each air vent groove 41 overlaps with its corresponding air vent area 44 .
- No groove for the gate is provided in an area for a length (a) between the cavity 40 and the gate groove 42 .
- Air vent areas 45 are formed by areas surrounded by the tub-suspension lead 4 at portions including the area for the length (a), the adjacent leads 3 and the frame portions.
- An inner end of the gate groove 42 overlaps with its corresponding gate areas 45 .
- a resin which flows into the gate groove 42 , flows into the cavity 40 through such gate areas 45 .
- tub-suspension leads 4 are stepwise bent by one stage in the course thereof to elevate or lift the tube 25 upwardly.
- the semiconductor device 20 is fabricated using such a lead frame 1 . Namely, as shown in FIG. 11, a semiconductor chip 27 is fixed onto its corresponding tub 25 through an unillustrated bonding material (chip bonding: S 101 ). Electrodes 46 of the semiconductor chip 27 and their corresponding inner ends of leads 3 are electrically connected to one another by means of conductive wires 28 (wire bonding: S 102 ).
- the lead frame 1 whose assembly has been finished is single-sided molded to form a package 5 (mold: S 103 ).
- the single-sided molding is carried out by a transfer mold device. Referring to FIG. 13, the lead frame 1 in which the chip bonding and the wire bonding have been completed, is clamped onto a mold die 50 comprising a lower mold 51 and an upper mold 52 of the transfer mold device.
- a parting face 52 a of the upper mold 52 becomes flat and hence one surface of the lead frame 1 is closely bonded to the parting face 52 a .
- a cavity 40 for forming the package 5 and an unillustrated runner groove, a gate groove 42 and an air vent groove 41 for guiding a resin melted in the cavity 40 are provided in a parting face Sla of the lower mold 51 .
- the circumference of the periphery of the cavity 40 has a face 53 recessed by the same size as the thickness of the lead frame 1 , i.e., the thickness of each of the leads 3 and the tub-suspension leads 4 .
- the leads 3 and tub-suspension leads 4 are clamped onto the lower mold 51 and the upper mold 52 by the recessed face 53 and the parting face 52 a of the upper mold 52 in a closely contact state.
- the tub 25 and the semiconductor chip 27 are kept in a floating state at the middle stage of the cavity 40 .
- FIG. 12 is a diagram of a resin cured portion as viewed in a mold-opened state of the mold die 50 .
- the package 5 is formed in the center of the unit lead frame pattern 6 .
- a runner cured resin 10 formed within its corresponding runner groove by curing exists on the left side of the package 5 .
- a gate cured resin 7 formed within its corresponding gate groove 42 by curing exists on the left side.
- portions to which dots (matt spots) are applied respectively correspond to resin portions, i.e., resin burrs 11 each having the same thickness as each of the leads 3 , the tub-suspension leads 4 and the frame portion 2 .
- the gate areas 45 and air vent areas 44 exist on both sides of the four-cornered tub-suspension leads 4 of the package 5 .
- the gate cured resins 7 and the air vent cured resins 9 are formed inside their areas.
- a plating process is carried out (S 104 ).
- the plating process is used upon implementation of the semiconductor device 20 .
- a thickness of about 20 ⁇ m to about 30 ⁇ m is formed on the surface of each of the leads 3 and the tub-suspension leads 4 , which is exposed to the mounting surface 21 of the package 5 .
- pinch-cut (SlO 5 ) and lead tip cutting (S 106 ) are carried out by a press machine.
- the pinch-cut (the cutting of four-cornered tub-suspension leads 4 ) and the lead tip cutting (the cutting of leads extending in the X/Y directions) are carried out by a composite cut mold attached to the press machine.
- the pinch-cut is as follows. As shown in FIG. 16, a lead frame 1 is clamped between a die 15 a and a stripper 60 a .
- Four-cornered tub-suspension leads 4 and a gate cured resin 7 extended to both sides of the tub-suspension lead 4 , and air vent cured resins 9 are respectively cut by die-punching using punches 16 a .
- the cut pieces 61 a drop in spatial portions of the die 15 a and are collected at a predetermined place by means of forced exhaust based on vacuum absorption or the like.
- the formation of the gate areas 45 and the air vent areas 44 makes it possible to ensure an area to apply a die to lead surfaces on the package side and cut them from the mounting surface side of the leads by the punches.
- the gate cured resins 7 which remain upon breaking and removal of the gate cured resins 7 , are assuredly held in the spatial portions of the pinch-cutting die 15 a even if they have variations in size to some extent. Therefore, the dies and punches at the cutting lose no stability due to the remaining gate cured resins 7 .
- FIG. 17 is a typical plan view showing dies 15 a and punches 16 a .
- FIG. 15 is a plan view showing a lead frame in which a tub-suspension lead 4 and gate cured resins 7 placed on both sides of the tub-suspension lead 4 , and tub-suspension leads 4 and air vent cured resins 9 placed on both sides of the tub-suspension leads 4 are cut.
- FIG. 18 is a diagram showing a state in which a tub-suspension lead 4 and gate cured resins 7 located on both sides of the tub-suspension lead 4 are cut by a die 15 a an a punch 16 a .
- the gate cured resins 7 are formed in a space surrounded by the tub-suspension leads 4 , the leads 3 located on both side of the tub-suspension leads 4 , and the frame portion 2 with the same thickness of each of the frame portion 2 , tub-suspension leads 4 and leads 3 .
- each gate cured resin 7 Since the obverse and reverse sides of each gate cured resin 7 are flush with the front and back of each of the leads 3 and the tub-suspension leads 4 or the like and are protected and flattened, the occurrence of resin waste can extremely be reduced. Since the gate cured resins 7 are cut in a state of being protected by the frame portion 2 , the leads 3 and the tub-suspension leads 4 , a resin crack is not produced and does not extend deep within the package 5 . Accordingly, moisture resistance of the package is also improved.
- the lead tip cutting is divided into two process steps of X-direction lead cutting and a Y-direction lead cutting in the case of composite cut molding.
- the X-direction lead cutting is carried out as shown in FIG. 20.
- a lead frame is clamped between a die 15 b and a stripper 60 b and each lead 3 extending along the X direction is punched out by punches 16 b .
- Patterns for the die 15 b and the punches 16 b are formed as shown in FIG. 21.
- the punched-out lead frame 1 is formed as shown in FIG. 19.
- cut pieces 61 b drop into a spatial portion defined in the die 15 b and are thereafter collected at a predetermined location by means of forced exhaust based on vacuum absorption or the like.
- the Y-direction lead cutting is carried out as shown in FIG. 23.
- a lead frame 1 is clamped between a die 15 c and a stripper 60 c , and leads 3 extending along the Y direction are punched out by means of punches 16 c .
- Patterns for the die 15 c and the punches 16 c are formed as shown in FIG. 24.
- the punched-out lead frame 1 is formed as shown in FIG. 22.
- a package 5 at this stage is cut and separated from a frame portion 2 of the lead frame 1 , so that a non-leaded type semiconductor device (QFN) 20 is fabricated. Cut pieces 61 c drop into a spatial portion defined in the die 15 c and are collected at a predetermined place by means of forced exhaust based on vacuum absorption or the like.
- QFN non-leaded type semiconductor device
- the pinch-cut and lead tip cutting are carried out at the base of the package 5 .
- protruding lengths of the leads 3 and the tub-suspension leads 4 become 0.1 mm or less.
- the leading lines of the leads 3 and tub-suspension leads 4 , and the cut lines of resin burrs 11 , gate cured resins 7 and air vent cured resins 9 linearly extend without being brought into irregularities respectively.
- FIG. 25 is a cross-sectional view showing another semiconductor device 20 fabricated by using a flat lead frame in which leads 3 , a tub 25 and tub-suspension leads 4 are placed on the same plane.
- FIG. 26 is a bottom view of another semiconductor device.
- the tub 25 and the tub-suspension leads 4 are exposed to a mounting surface 21 of a package 5 in their entirety. Therefore, when it is fixed to a mounting or printed board such as a wiring board, the exposed surfaces of tub 25 and tub-suspension leads 4 serve as heat dissipation surfaces and hence it is of practical use that the heat of the semiconductor chip 27 can be dissipated outside the package 5 rapidly. As a result, the semiconductor device 20 can stably be operated.
- the manufacturing cost of a semiconductor device can be reduced in terms of high productivity and an improvement in yield.
- the yield is improved about 0.5%.
- FIGS. 27 through 29 are respectively diagrams showing a method of manufacturing a semiconductor device according to another embodiment (second embodiment) of the present invention, wherein FIG. 27 is a typical cross-sectional view showing a transfer mold state, FIG. 28 is a typical plan view showing a single-sided molded lead frame, and FIG. 29 is a typical cross-sectional view showing a state in which gate cured resins, air vent cured resins and tub-suspension leads overlapping with these are cut.
- the second embodiment is different from the first embodiment in that as shown in FIG. 27, a gate 70 having a width d and air vents 71 each having a width e are provided even on tub-suspension leads 4 at a resin injection place (G) and air vent places (E) corresponding to respective corners of a frame portion 2 .
- the thickness of each of the gate 70 and the air vents 71 is made thinner by about f than the thickness of each of leads 3 and the tub-suspension leads 4 .
- the thickness f ranges from about 20 ⁇ m to about 30 ⁇ m, for example, and serves as a flat surface.
- the gate 70 and the air vents 71 may differ in groove depth.
- the bottom of each groove is made flat so as not to cause resin waste in a subsequent step.
- the gate 70 is wider than the width of each tub-suspension lead 4 , and overlaps with a gate area 45 on both sides of the tub-suspension leads 4 and is in communication therewith.
- each of the air vents 71 is wider than the width of the tub-suspension lead 4 , and overlaps with its corresponding air vent area 44 on both sides of the tub-suspension leads 4 and is in communication therewith.
- a gate cured resin 7 a having a width d is formed between a package 5 and a gate cured resin 7 in a state of a post-transfer mold lead frame 1 as shown in FIG. 28.
- air vent cured resins 9 a each having a width e are respectively formed between the package 5 and air vent cured resins 9 .
- the gate width d and the air vent widths e may be set larger than the width of each tub-suspension lead 4 and connected to the gate area 45 and the air vent areas 44 to thereby less reduce resistance at resin injection.
- FIG. 30 is a typical plan view showing a lead frame portion single-sided molded by a method of manufacturing a semiconductor device according to a further embodiment (third embodiment) of the present invention.
- the present invention is a method of avoiding the superimposition of a gate and air vents on tub-suspension leads 4 .
- the gate is provided so as to intersect a frame portion 2 to thereby cause its leading end to communicate with a gate region or area 45 .
- air vents are respectively provided so as to intersect the frame portion 2 to thereby cause their leading ends to communicate with their corresponding air vent regions or areas 44 .
- a gate is provided so as to cross or intersect a frame portion 2 to thereby cause its leading end to communicate with spaces defined between tub-suspension leads 4 and leads 3 and spaces defined between the adjacent leads 3 .
- air vents are respectively provided so as to intersect the frame portion 2 to thereby cause their leading ends to communicate with spaces defined between their corresponding tub-suspension leads 4 and leads 3 and spaces defined between their corresponding adjacent leads 3 .
- inner ends of a gate and air vents based on or related to grooves defined in a parting surface of a mold die are respectively spaced predetermined distances from edges of a cavity 40 for forming a package 5 .
- This spacing is provided in such a manner that spacing defined by surfaces of upper and lower molds of the mold die, which are flush with the obverse and reverse sides of the leads 3 and tub-suspension leads 4 , and side faces of the adjacent leads 3 or side faces of the leads 3 and tub-suspension leads 4 is used as a resin flow path.
- the present invention is not limited to the above-described embodiments. It is needless to say that various changes can be made thereto within the scope not departing from the substance thereof.
- the present invention can similarly be applied even to an SON wherein leads used as external electrode terminals are exposed to both sides of a mounting surface of a package, and a similar effect can be brought about.
- the present invention can be applied to at least the non-leaded type semiconductor device.
- the adoption of a sheet mold method makes it possible to more suitably set an exposed shape of each electrode on the back of a package.
- the present sheet mold method is the technology of, when a lead frame is interposed between an upper mold and a lower mold, interposing a flexible resin sheet between the lower mold and the lead frame, and sealing each electrode portion of the lead frame in particular with a resin by means of a clamping or pinch-holding force of a die in a state in which the electrode portion has been cut into the sheet, thereby offsetting the back of the package with respect to a mounting surface of the electrode.
- the back of the gate cured resin 7 is also offset from the back of each lead. Therefore, when the sheet mold method is applied to the embodiments of the present invention, the thickness of the gate cured resin might be smaller than that of the lead frame.
- the invention is not limited to such a type that the tub-suspension leads 4 are exposed at the package corners.
- the invention may be applied to, for example, a case where the tub-suspension leads 4 are not provided, and a case where the tub-suspension leads 4 are formed at portions other than the corners.
- the gate region or area 45 may be provided between the adjacent external electrode terminals (leads).
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Encapsulation Of And Coatings For Semiconductor Or Solid State Devices (AREA)
- Lead Frames For Integrated Circuits (AREA)
Abstract
Upon the manufacture of a non-leaded type semiconductor device having an encapsulater, and a gate cured resin and air vent cured resins which remain as a result of the exposure of leads and tub-suspension leads to a mounting surface of the encapsulater and the formation of the encapsulater, a groove through which a resin flows, is not provided over the full circumference of a cavity defined in a mold die for forming the encapsulater. A gate and air vents are provided outside an area in which no groove is defined. The flow of the resin between the cavity and each of the gate and air vents is made through a gap or space defined between each of the adjacent leads and each tub-suspension lead. If the leads and the tub-suspension leads are cut at a groove-free place, then the occurrence of resin waste and a resin crack can be restrained because the gate cured resin and the air vent cured resins have their surfaces which are identical to the leads and the tub-suspension leads and flat.
Description
- The present invention relates to a technology for manufacturing a resin molded or encapsulation type semiconductor device using a lead frame, and particularly to a technology effective for application to the manufacture of a semiconductor device wherein external electrode terminals (leads) are exposed to the mounting surface side as in an SON (Small Outline Non-Leaded Package) and a QFN (Quad Flat Non-Leaded Package).
- A resin encapsulation type semiconductor device makes use of a lead frame upon its manufacture. The lead frame is fabricated by forming a metal plate as a desired pattern by punching using a precision press or etching. The lead frame has a support portion called a “tub or the like” for fixing a semiconductor chip, and a plurality of leads whose leading ends (internal ends) face the periphery of the support portion. The tub is supported by tub-suspension leads which extend from a frame portion of the lead frame.
- When the resin encapsulation type semiconductor device is fabricated through the use of such a lead frame, the semiconductor chip is fixed to the tub of the lead frame, and electrodes of the semiconductor chip and leading ends of the leads are connected to one another by conductive wires. Afterwards, the lead internal-end side including the wires and the semiconductor chip is sealed with an insulating resin to thereby form an encapsulater (package). Further, an unnecessary lead frame portion is removed by cutting, and the leads and tub-suspension leads protruding from the package are cut. Each of the leads is brought to a flat state or processed into a predetermined shape.
- As technologies for solving a problem as to a transfer mold for forming a resin encapsulation package, there are known technologies described in Unexamined Patent Publication Nos. Hei 5(1993)-326799, 2000-61989 and Hei 5(1993)-299455, for example.
- Although a resin injection hole (gate) is not illustrated in the drawing in the above technologies, the prior art set forth as a premise has described that the resin injection hole is provided in a lower mold. Accordingly, a resin (called “gate cured resin”) cured at a gate portion extends on one surface side of a lead frame so as to have a predetermined height.
- Unexamined Patent Publication No. 2000-61989 has disclosed the technology of separating a runner from a molded plastic package with being flush with the package upon a transfer mold process. Namely, a transfer mold die has a movable gate lowered so as to make contact with the plastic package formed at a resin inlet for the cavity on the same plane as the plastic package before the resin is cured after having been injected in the cavity. Accordingly, the runner can be cut on a flush basis with the plastic package.
- The same reference has described that when the resin cured within the runner is removed, the resin cured at the runner portion remains at each edge of the plastic package, and a bottleneck is produced in the subsequent lead formation and trimming process due to such a remainder. Problems will be quoted from the same reference and described below.
- (1) Damage is put on the trimming of each lead and the formation of a die, and manufacturing yields and a production throughput are reduced. It is necessary to repair or fix up an expensive die.
- (2) There is a possibility that upon lead trimming and forming processes, the plastic package will be peeled off from the lead frame, thereby causing a problem about the reliability of a completed product.
- (3) The adhesion of the remainder or remaining materials to the plastic package as it is will lead to a serious result. Described typically, a check is made to respective packages and all the remaining materials are manually removed. Therefore, personnel costs increase and a manufacturing throughput is reduced.
- According to the present technology, runner's fragments are not left behind with being attached to the plastic package even after the transfer mold. Further, the runner can be detached from the molded lead frame. Thus the work of manually removing the remainder becomes unnecessary. It is also possible to avoid damage to the trimming of each lead and a lead forming instrument due to the remainder as well as to avoid damage to a packaged semiconductor device.
- The present technology shows the technical idea that since the remainder of the resin produces a bottleneck in the trimming process such as the bending of each lead, the occurrence of the remainder in the lead frame is avoided even after the removal of the runner. The present technology has no description about the cutting of leads at a gate portion, i.e., a basal portion of the package and makes little mention of such a problem.
- Unexamined Patent Publication No. Hei 5(1993)-299455 describes the technology of thinning a gate in stepped form in advance at a base of a resin encapsulated portion so that when a resin portion cured at a gate portion for forming the resin molded portion is separated from a package, a gate residual is not much left on a placed piece or fragment, and causing a gate cured resin to remain on the placed piece thinner or shorter upon removal of the gate cured resin.
- The present technology does not show the idea of cutting a placed-fragment portion causing the remainder of the gate.
- On the other hand, as one resin encapsulation type semiconductor device fabricated using a lead frame, there is known a non-leaded type semiconductor device such as an SON, a QFN or the like adopted or taken as a semiconductor device structure wherein one surface of the lead frame is single-sided molded to thereby form a package, and leads corresponding to external electrode terminals are exposed to the mounting surface side of the package, thereby avoiding the intentional protrusion of the leads from the peripheral surface of the package.
- In terms of a size reduction in semiconductor device, the prevention of bending of leads corresponding to external electrode terminals, etc., a non-leaded type semiconductor device such as a single-sided molded SON or QFN has been used.
- Since the outer shape of the non-leaded type semiconductor device is principally determined depending on a resin encapsulater (package) and a lead cutting castle or castled extension formed on its periphery, the semiconductor device can be reduced in size as compared with a semiconductor device of such a type that leads are placed on the periphery of a package, generally called a “QFP (Quad Flat Package)” or an SOP (Small Outline Package)”. The lead cutting castle or castle extension is produced by ensuring an area for applying a die between a cutting-plane line and a package when the leads are cut by punches, and is formed with a width of about 0.1 mm in the embodiment of the present specification, for example.
- Problems about the manufacture of the conventional single-sided molded non-leaded type semiconductor device will now be explained.
- A description will first be made of one in which a resin encapsulater (package) is formed on one surface side of a lead frame by a transfer mold with the manufacture of QFN as an example.
- FIG. 31 is a plan view showing a resin encapsulater formed by a transfer mold and a unit lead frame pattern. As shown in the same drawing, a
lead frame 1 has a structure having aframe portion 2 shaped in the form of a rectangular frame, a plurality ofleads 3 extending inwardly from inside the respective sides of theframe portion 2, and tub-suspension leads 4 (only one tub-suspension lead is shown in the drawing) which respectively extend inwardly of the frame portion from the four corners of theframe portion 2 and support a central tub (not shown). A resin encapsulater (package) 5 is formed in a central portion of a unitlead frame pattern 6, and leading end portions (internal end portions) of the respective leads 3 extend within thepackage 5. Lower surfaces of theleads 3 are exposed from thepackage 5. The exposed lead portions serve as external electrode terminals for surface mounting when a semiconductor device is brought about. - Although not illustrated in the drawing, a semiconductor chip fixed onto the tub is placed within the
package 5. Further, electrodes of the semiconductor chip and inner ends of theleads 3 are electrically connected to one another by conductive wires. - Upon a transfer mold, a gate (G) is located in one corner (corresponding to the upper right corner in FIG. 31) of the
lead frame 1. A resin is injected into a cavity of a mold die through the gate to thereby form thecorresponding package 5. At this time, air lying within the cavity escapes from air vents (E) located in the remaining three corners of thelead frame 1 to the outside of the mold die. Thus, the resin enters even the gate and the air vents and hence the resin at these portions is also cured by resin's curing. The resin cured at the gate portion will be referred to as a “gate curedresin 7” below. The resins cured at the air vent portions will be called “air vent curedresins 9”. - The
package 5 shaped in rectangular form is generally chamfered as shown in FIG. 31 to haveslopes 8 in such a way as to avoid the lacking of cornered portions (corners). Theslopes 8 are large in gate portion and small in air vent portions. - After the transfer mold, the resin cured inside each runner for guiding the resin is removed when the curing of the resin is finished. FIG. 31 shows a state in which a runner cured resin or the like is removed and is a diagram showing that the gate cured
resin 7 and the air vent curedresins 9 remain. - FIG. 32 is a side view typically showing the
lead frame 1,package 5, air vent curedresins 9, runner curedresin 10 and gate curedresin 7. FIG. 33 is a typical cross-sectional view showing thelead frame 1, tub-suspension leads 4,package 5 and gate curedresin 7 or the like. As shown in FIG. 32, the resin cured at the gate portion upon removal of the runner curedresin 10 is formed integrally with thepackage 5. Therefore, the resin will break in the course thereof and a gate curedresin 7 of a chevron or mounting type as viewed from the side remains. Namely, as the gate curedresin 7 is kept away from thepackage 5, the thickness thereof becomes thick and its leading end is brought to a broken state. - Thus, even when the gate cured
resin 7 is set to such a shape that its thickness becomes thick as it is distant from the package, and is designed in such a manner that the gate cure resin is preferably broken in the vicinity of the package upon breakage and removal of the gate cured resin, the gate cured resin cannot be prevented perfectly from remaining, and the size and shape of the produced remaining cured resin are made in various ways. - As shown in FIG. 33, the cured resins remain on both sides of the tub-
suspension lead 4 as indicated by dots. Namely, upon the transfer mold, spaces defined by parting surfaces of upper and lower molds of a mold die and the tub-suspension lead 4 and leads 3 adjacent thereto both located at the gate portion are formed as spaces which communicate with the gate. The cured resins having entered the spaces correspond to the cured resin portions indicted by the dots. This cured resin portions are generally called resin burrs 11. The thickness of the eachresin burr 11 is identical to that of each lead 3 in a state in which the parting surfaces of the upper and lower molds of the mold die are closely bonded to the observe and reverse sides of the lead frame. - However, when a gap is defined between each of the parting surfaces and the lead frame where the above package is clamped between the parting surfaces of the upper and lower molds of the mold die and the lead frame, the resin enters into the gap and so-called resin flashes occur in each lead surface or the like. In the resin-flash generated state, the thickness of each
resin burr 11 becomes thicker than that of each lead. - After the transfer mold, the
leads 3 and tub-suspension leads 4 both protruding from the periphery of the package are cut at the peripheral edge of thepackage 5, whereby the corresponding non-leaded type semiconductor device (QFN) is manufactured. When, at this time, the sizes of the gate curedresin 7 and each air vent curedresin 9 are too large to accommodate or hold them in the lead cutting castle, the gate curedresin 7 and the air vent curedresins 9 are also cut upon lead cutting. - FIG. 34 is a typical view showing the situation in which a gate cured
resin 7 and air vent curedresins 9 are cut by adie 15 and punches 16 together with each tub-suspension lead 4. The cutting ofleads 3 is also carried out by a die and punches each having a similar structure. - However, when the gate cured
resin 7 remains at one side of a package as shown in FIG. 34, it is essential that the gate curedresin 7 is cut while thedie 15 is being applied to the mounting surface side contrary to the normal lead cutting. This is because since the flatness of each lead surface on the package side is lost due to the presence of the gate curedresins 7, and the remaining amounts thereof are all different, the die 15 cannot be stably applied to each lead. - It turned out that since the gate cured
resin 7 takes such a shape as to protrude toward its correspondingpunch 16 as described above, the gate curedresin 7 firstly contacts thepunch 16 and thereby stress is applied to thepunch 16 upon cutting as shown in FIG. 35, whereby breakage, cracks and chipping are developed therein by stress concentration and resin waste is frequently produced. - It has been found that the
resin waste 17 is spattered over the periphery and is thereby attached not only to other lead frame portions but also to surfaces related to the cutting of thedie 15 and punches 16 and cut surfaces of the gate curedresin 7 and tub-suspension lead 4 as shown in FIG. 34. Namely, the resin waste is produced by (1) cutting away the resin in fine form when the punches are applied to the gate cured resins as described above and (2) rubbing the punches and their cut surfaces against each other when the punches are returned to their predetermined positions after their cutting. Further, the resin waste drops out even by vibrations at the carrying of a product, contaminates a cutting die and is re-attached to other product portions. - In the non-leaded type semiconductor device, there is a fear that since each lead surface exposed to the back of the package is brought to the external electrode terminal surface so as to serve as a mounting surface, an electrically-isolated state occurs in a mounted state when the insulative resin waste is attached or crimped to the surface, thereby interfering with a stable operation of the semiconductor device.
- When the gate cured resin is much cracked upon its cutting, a crack enters even into the package, thereby causing a reduction in moisture resistance and degradation of reliability.
- If a method of applying the die15 to the mounting surface side of each lead with a cutting-plane line interposed therebetween and cutting the leads by the
punches 16 from the side opposite to the mounting surface is adopted as shown in FIG. 34, then cut burrs occur in the mounting surface of each lead, thereby losing the flatness of the mounting surface and degrading reliability. - A non-leaded type semiconductor device has heretofore been fabricated according to a method shown by such a flowchart as shown in FIG. 36. The non-leaded type semiconductor device is manufactured via respective process steps of Steps201 through 207. Namely, after the commencement of work, the semiconductor device is fabricated via the respective process steps of chip bonding (S201), wire bonding (S202), molding (S203), gate pre-cutting (S204), plating (S205), pinch-cut by composite cut molding (S206), and lead tip cutting (S207), and thereafter the work is finished.
- In the present manufacturing method, the gate precutting (S204) is carried out before the plating step, and each gate-portion tub-suspension lead is punched out to a predetermined length. Therefore, even if resin waste occurs, the resin waste is removed by cleaning corresponding to processing subsequent to the plating. Thus, a problem about the above-described resin waste little arises.
- However, the present manufacturing method is accompanied by a drawback that as a cutting process executed by a press machine, the gate pre-cutting (S204), the pinch-cut (S206) by composite cut molding, and the lead tip cutting (S207) are carried out twice, thereby increasing the manufacturing cost of a semiconductor device.
- Thus the present applicant adopts a manufacturing method of achieving a reduction in manufacturing cost with the press machine-based cutting process as one. FIG. 37 is a flowchart using the present manufacturing method.
- A non-leaded type semiconductor device is manufactured via respective process steps of Steps301 through 307. Namely, after the commencement of work, the semiconductor device is fabricated via the respective process steps of chip bonding (S301), wire bonding (S302), molding (S303), plating (S304), gate crush by composite cut molding (S305), pinch-cut (S306) and lead tip cutting (S307), and thereafter the work is completed.
- A composite cut mold is attached to one press machine. Under intermittent motion of a lead frame and a cutting operation based on composite cut molding, the cutting (corresponding to the gate crush for cutting one point in linear form) of a gate portion and tub-suspension leads thereof, pinch-cutting for cutting remaining tub-suspension leads used to support a package, and lead tip cutting for cutting all the leads at the basal portion of the package are executed to complete a semiconductor device, and thereafter the work is finished.
- FIGS.38(a) and 38(b) are respectively typical views showing a gate crush operation. In a manufacturing method using gate crush, processing is done in a state in which a
package 5 is placed on a lower surface of alead frame 1. - Namely, a
die 15 is placed on the upper side of thelead frame 1. Apunch 16 goes up from its lower side to cut a gate curedresin 7 and each tub-suspension lead 4 extending together with the gate curedresin 7. Thepunch 16 serves like a knife edge without having a structure for cutting them to a predetermined length and simply cuts the gate curedresin 7 and each tub-suspension lead 4. The tub-suspension lead 4 is bent as shown in FIG. 38(a) under the post-cut moving operation of thepunch 16.Resin waste 17 is produced even upon the cutting of the gate curedresin 7 and the tub-suspension lead 4. - Owing to the execution of such gate crush processing, the cutting of the gate cured resin and each tub-suspension lead thereat at pinch-cutting (S306) become unnecessary, and the produced amount of resin waste can be reduced. An advantage is brought about in that it is possible to reduce a resin crack produced in the gate portion and a cut failure in tub-suspension lead.
- However, it has been found that in the case of the present gate crush, the cut resin surface and the die are rubbed against each other when the cut type (die) is opened as shown in FIG. 38(b), so that resin waste is spattered, thereby causing adhesion to each lead surface. An arrow in FIG. 38(b) is used to indicate the situation in which the
resin waste 17 is spattered upon die opening to thereby adhere onto each lead (while the lead corresponds to the tub-suspension lead in the drawing, unillustrated leads are also arranged on this surface of the package 5). - An object of the present invention is to provide a technology wherein when a gate cured resin and air vent cured resins are cut upon the manufacture of a non-leaded type semiconductor device fabricated by a single-sided mold, resin waste is restrained from occurring to thereby prevent the attachment of the resin waste to external electrode terminals.
- Another object of the present invention is to provide a technology wherein when a gate cured resin and air vent cured resins are cut upon the manufacture of a non-leaded type semiconductor device fabricated by a single-sided mold, a resin crack is retrained from occurring to thereby prevent a reduction in moisture resistance of the semiconductor device and the occurrence of a failure in outward appearance thereof.
- The above, other objects and novel features of the present invention will become apparent from the description of the present specification and the accompanying drawings.
- Summaries of typical ones of the inventions disclosed in the present application will be described in brief as follows:
- (1) There is provided a semiconductor device which has an encapsulater comprising an insulating resin, leads and tub-suspension leads exposed to a mounting surface of said encapsulater and a gate cured resin and air vent cured resins which remain as a result to form said encapsulater, and wherein each of the gate cured resin and the air vent cured resins exists in a portion between each tub-suspension lead and each lead with a thickness identical to or smaller than the thickness of each of resin burrs.
- Such a semiconductor device is manufactured by the following manufacturing method.
- There is provided a method of manufacturing a semiconductor device, comprising a step for preparing a lead frame having a frame portion, a plurality of leads which protrude inwardly of the frame portion from the frame portion, and a plurality of tub-suspension leads which protrude inwardly of the frame portion from the frame portion and support a tub at leading end portions thereof; a step for fixing a semiconductor chip to one surface of the tub; a step for electrically connecting electrodes of the semiconductor chip and the leads; a step for covering the semiconductor chip and the leads with an encapsulater comprising an insulating resin and exposing the leads and the tub-suspension leads to a mounting surface of the encapsulater; and a step for cutting the leads and the tub-suspension leads; and wherein a vertical space defined by only the sides of the leads and the tub-suspension leads is used as a resin flow path to form the encapsulater, and the leads and the tub-suspension leads are cut at a resin portion cured in the vertical space defined by only the sides of the leads and the tub-suspension leads.
- Further, a gate provided in a mold die is provided outside the vertical space defined by only the sides of the leads and the tub-suspension leads, and a resin passes through the gate and flows through the vertical space to thereby form the encapsulater. In addition, air vents defined in the mold die are provided outside the vertical space defined by only the sides of the leads and the tub-suspension leads, and the resin passes through the vertical space and goes through the air vents.
- According to the means of (1) referred to above,
- (a) The cutting of leads and tub-suspension leads that protrude from the periphery of an encapsulater (package), and the cutting of gate cured resins and air vent cured resins produced upon the formation of the package are performed at portions respectively identical in thickness and whose front and back are flat. Thus, they can be cut by punches and a die without partly applying an on-cutting stress on the gate cured resins and air vent cured resins in a large way. It is therefore possible to reduce the occurrence of resin waste to a large extent as compared with the conventional cutting method and restrain the occurrence of a resin crack.
- (b) Since the resin waste can be restrained from occurring, the attachment and crimping of the resin waste to lead surfaces serving as external electrode terminals due to the spattering of the resin waste, and the occurrence of flaws caused by the crimping can be restrained. It is also possible to ensure solderability at mounting and enhance mounting yields. Furthermore, the reliability of the mounting or implementation of a nonleaded type semiconductor device can be improved.
- (c) Since a matrix type lead frame takes a structure wherein unit lead frame patterns are vertically and horizontally arranged in line, the prevention of the spattering of the resin waste results in the prevention of contamination of the resin waste on each unit lead frame pattern around a predetermined unit lead frame pattern, whereby production yields can be improved to a great extent.
- (d) Since the occurrence of the resin waste can be restrained, the contamination caused by the cut-die's resin waste can be prevented from occurring, and the availability factor of a press machine for mounting a cut die can be improved.
- (e) Since the gate cured resins and air vent cured resins around the package are rendered integral with resin burrs between adjacent leads or those between tub-suspension leads and leads and are identical to the resin burrs in obverse and reverse sides, it is difficult to visually confirm the gate cured resins and air vent cured resins on the periphery of the package of the non-leaded type semiconductor device. Thus, the semiconductor device is look good and preferable even in outer appearance, and increases in commodity property.
- (f) The manufacturing cost of a semiconductor device can be reduced in terms of productivity and an improvement in yield.
- FIG. 1 is a typical plan view showing a lead frame portion single-sided molded by a method of manufacturing a semiconductor device according to one embodiment (first embodiment) of the present invention;
- FIG. 2 is a front view illustrating the semiconductor device according to the first embodiment;
- FIG. 3 is a plan view depicting the semiconductor device according to the first embodiment;
- FIG. 4 is a bottom view showing the semiconductor device according to the first embodiment;
- FIG. 5 is a cross-sectional view taken along line B-B of FIG. 3;
- FIG. 6 is a cross-sectional view taken along line C-C of FIG. 3;
- FIG. 7 is a cross-sectional view showing the state of mounting of the semiconductor device according to the first embodiment;
- FIG. 8 is a flowchart for describing the method of manufacturing the semiconductor device according to the first embodiment;
- FIG. 9 is a plan view showing a lead frame employed in the manufacturing method of the semiconductor device according to the first embodiment;
- FIG. 10 is a plan view depicting a unit lead frame pattern portion of the lead frame;
- FIG. 11 is a plan view showing a state in which a semiconductor chip is fixed to the lead frame, and electrodes of the semiconductor chip and lead inner ends are connected to one another by wires in accordance with the manufacturing method of the semiconductor device according to the first embodiment;
- FIG. 12 is a plan view illustrating a state in which a package is formed on one surface of the lead frame by means of a single-sided mold in accordance with the manufacturing method of the semiconductor device according to the first embodiment;
- FIG. 13 is a cross-sectional view showing a state in which a package is formed on one surface of a lead frame in accordance with the manufacturing method of the semiconductor device according to the first embodiment;
- FIG. 14 is a plan view illustrating the correlation between a cavity, a resin flow passage or path and a lead frame formed in the single-sided mold by a mold die;
- FIG. 15 is a plan view showing a lead frame formed by cutting tub-suspension leads and a gate cured resin or an air vent cured resin placed on both sides of the tub-suspension leads in accordance with the manufacturing method of the semiconductor device according to the first embodiment;
- FIG. 16 is a typical view illustrating a state in which the gate cured resin or the like is cut;
- FIG. 17 is a typical plan view showing a cutting die for cutting the gate cured resin or the like;
- FIG. 18 is a typical cross-sectional view depicting the cutting die for cutting the gate cured resin or the like:
- FIG. 19 is a plan view showing the lead frame from which leads extending along an X direction are cut in accordance with the manufacturing method of the semiconductor device according to the first embodiment;
- FIG. 20 is a typical view illustrating a state in which the leads extending along the x direction are cut;
- FIG. 21 is a typical plan view depicting a cutting die for cutting the leads extending along the X direction;
- FIG. 22 is a plan view showing a semiconductor device obtained by cutting leads extending along a Y direction in accordance with the manufacturing method of the semiconductor device according to the first embodiment, and a remaining lead frame portion;
- FIG. 23 is a typical view illustrating a state in which the leads extending along the Y direction are cut;
- FIG. 24 is a typical plan view depicting a cutting die for cutting the leads extending along the Y direction;
- FIG. 25 is a cross-sectional view showing another semiconductor device manufactured by using a flat lead frame wherein leads, a tub and tub-suspension leads are disposed on the same plane in the first embodiment;
- FIG. 26 is a bottom view of another semiconductor device shown in FIG. 25;
- FIG. 27 is a typical cross-sectional view illustrating a transfer mold state obtained according to a method of manufacturing a semiconductor device showing another embodiment (second embodiment) of the present invention;
- FIG. 28 is a typical plan view showing a lead frame single-sided molded in accordance with the method of manufacturing the semiconductor device according to the second embodiment;
- FIG. 29 is a typical cross-sectional view illustrating a state in which a gate cured resin and an air vent cured resin, and tub-suspension leads overlapping with these are cut in accordance with the method of manufacturing the semiconductor device according to the second embodiment;
- FIG. 30 is a typical plan view showing a lead frame portion single-sided molded by a method of manufacturing a semiconductor device according to a further embodiment (third embodiment) of the present invention;
- FIG. 31 is a plan view illustrating a conventional lead frame in which a package is formed on one surface thereof by a transfer mold;
- FIG. 32 is a typical side view depicting the lead frame;
- FIG. 33 is a typical cross-sectional view showing a gate cured resin, resin burrs, etc. of the lead frame;
- FIG. 34 is a typical view showing a state in which a conventional tub-suspension lead, and a gate cured resin and an air vent cured resin overlapping with the tub-suspension lead are cut;
- FIG. 35 is a typical view illustrating a state in which the conventional tub-suspension lead and the gate cured resin overlapping with the tub-suspension lead are cut;
- FIG. 36 is a flowchart for describing a method of manufacturing a conventional non-leaded type semiconductor device;
- FIG. 37 is a flowchart for describing a method of manufacturing a non-leaded type semiconductor device including a gate crush process step; and
- FIG. 38 is a typical view illustrating the gate crush operation.
- Preferred embodiments of the present invention will hereinafter be described in detail with reference to the accompanying drawings. Incidentally, ones each having the same function are respectively identified by the same reference numerals in all the drawings for describing the embodiments of the present invention, and their repetitive description will therefore be omitted.
- (First Embodiment)
- FIGS. 1 through 24 are respectively diagrams related to a method of manufacturing a semiconductor device showing one embodiment (first embodiment) of the present invention.
- QFN showing one example of a non-leaded type semiconductor device manufactured by the method of manufacturing the semiconductor device showing the first embodiment will first be explained. FIG. 2 is a front view of the semiconductor device, FIG. 3 is a plan view thereof, FIG. 4 is a bottom view thereof, FIG. 5 is a cross-sectional view taken along line B-B of FIG. 3, and FIG. 6 is a cross-sectional view taken along line C-C of FIG. 3, respectively.
- In the QFN
type semiconductor device 20, a sealing body or encapsulater (insulating sealing body: package) 5 comprises a flat quadrangular or square body (rectangular body) as shown in FIGS. 2 through 4. Angular portions (corners) of the sealingbody 5 is chamfered to form slopes 8. One of theslopes 8 is large and serves as a resin injection point or portion through which a resin is injected, upon formation of thepackage 5. Other threeslopes 8 become small and serve as air vent portions from which air escapes upon formation of thepackage 5. - As shown in FIGS. 2, 5 and6, the
package 5 has sides which respectively serve as inclined surfaces formed so as to be easy to come off or escape from a mold die when thepackage 5 is formed by a transfer mold method. Accordingly, anupper surface 22 of thepackage 5 is smaller than the size of a mountingsurface 21 formed as a lower surface even in the case of any of the drawings referred to above. - Leads3 are exposed from the reverse side or back of the
package 5, i.e., the peripheral edges of the mountingsurface 21. The leads 3 are disposed at its respective sides at predetermined pitches, for example. The four corners of thepackage 5, i.e., tub-suspension leads 4 are exposed at or from the peripheral edges of the mountingsurface 21, which are associated with the respective centers of theslopes 8. - As shown in FIGS. 5 and 6, the
leads 3 slightly protrudes outside from a rising edge Sa of thepackage 5 with respect to the surfaces of theleads 3 and tub-suspension leads 4, which are covered with thepackage 5, i.e., covered surfaces 3 a and 4 a. This serves as a receiving portion of a die upon cutting theleads 3 and the tub-suspension leads 4 and is less than or equal to 0.1 mm, for example. While resin burrs 11 exist between the respective leads 3 and between the tub-suspension leads 4 and theleads 3, the resin burrs 11 are also cut by the die and punch. Therefore, the edges of the resin burrs 11 and the leading edges or tips of theleads 3 and tub-suspension leads 4 are linearly formed without irregularities at the peripheral edge of thepackage 5. - On the other hand, when a transfer mold is used to form the
package 5, the resin enters or pours into any of the resin injection portion and air vent portions, and they are cured upon a resin curing process, whereby a gate curedresin 7 and an air vent curedresin 9 are formed. - While the resin injection portion (gate: G) is described later in the semiconductor device manufacturing method in the first embodiment, it is formed by a space (equivalent to a vertical space corresponding to the
lead 3 and the tub-suspension lead 4) between the tub-suspension lead 4 and theleads 3 disposed on both sides thereof over a predetermined length (a) at the edge portion of thepackage 5 as shown in FIGS. 1(a) and 1(b). This is defined as a space which does not extend out beyond the thickness of the tub-suspension lead 4 and that of thelead 3. Thus, the thickness of the resin cured at the gate portion having the length (a), i.e., the thickness of the gate curedresin 7 coincides with the thickness of thelead 3 or the tub-suspension lead 4 or smaller than that thereof. The thickness of the gate curedresin 7 becomes identical to that of eachresin burr 11 formed between the adjacent leads 3. Therefore, the front and back sides thereof are both brought to flat surfaces respectively. Since theleads 3 and the tub-suspension leads 4 are cut within a region for the length (a), a trace of the gate curedresin 7 is not prominent as compared with the resin burrs 11 in thesemiconductor device 20 of thefirst embodiment 1 while it is designated atreference numeral 7 in FIGS. 3 and 1(a). - Since, however, a gate groove or trench is provided outside the length (a) as a groove in the mold die, the gate cured
resin 7 protrudes outside the length (a) beyond the thickness of thelead 3 in a state in which thelead frame 1 shown in FIGS. 1(a) and 1(b) is shown. The gate curedresin 7 takes such a shape as being placed on a frame portion. Taking such a shape makes it possible to sufficiently ensure the cross-sectional area of a gate. - In a manner similar to the gate portion even in the case of air vent portions (E), each air vent is formed by a space between the tub-
suspension lead 4 and theleads 3 disposed on both sides thereof over a predetermined length (b) as viewed from the edge of thepackage 5. This is defined as a space which does not extend out beyond the thickness of the tub-suspension lead 4 and that of thelead 3. Thus, the thickness of the resin cured at the portion having the length (b), i.e., the thickness of the air vent curedresin 9 coincides with the thickness of thelead 3 or the tub-suspension lead 4 or smaller than that thereof. The thickness of the air vent curedresin 9 becomes identical to that of eachresin burr 11 formed between the adjacent leads 3. Therefore, the front and back sides thereof are both brought to flat surfaces respectively. As a result, a trace of the air vent curedresin 9 is not prominent as compared with the resin burrs 11 while being designated atnumerals 9 in FIG. 3 and FIG. 1(a) in thesemiconductor device 20 according to the first embodiment. However, since each air vent is provided outside the length (b) as a groove in the mold die, the air vent curedresin 9 distinctly exists on the leads in a state in which thelead frame 1 shown in FIGS. 1(a) and 1(b) is shown. - As shown in FIGS. 5 and 6, the
semiconductor device 20 has atub 25 within thepackage 5. Asemiconductor chip 27 is fixed to its corresponding upper surface of thetub 25 with ajointing material 26 interposed therebetween. Thetub 25 is smaller than thesemiconductor chip 27. Thetub 25 has a structure where it is supported by the four tub-suspension leads 4. Namely, thetub 25 and the tub-suspension leads 4 are integrally formed. - Unillustrated electrodes formed on the surface of the
semiconductor chip 27, and inner ends of theleads 3 are respectively electrically connected to one another byconductive wires 28. Thetub 25,semiconductor chip 27, and the wires 28 a are placed within thepackage 5. The means for electrically connecting the electrodes of thesemiconductor chip 27 and theleads 3 respectively may take another configuration. - When the tub-suspension leads4 are used as external electrode terminals, the ground electrode of the
semiconductor chip 27 and the tub-suspension leads 4 may be connected to one another by thewires 28. - FIG. 7 is a cross-sectional view showing the mounting of a
semiconductor device 20 on a wiring board orsubstrate 29. Lands 30 are provided on one surface of thewiring board 29 in association withleads 3 and tub-suspension leads 4 which serve as external electrode terminals of thesemiconductor device 20. Further, theleads 3 and the tub-suspension leads 4, which serve as the external electrode terminals of thesemiconductor device 20, are respectively superimposed on these lands 30 and electrically connected thereto with a bonding orjointing material 31 interposed therebetween. - A description will next be made of a specific manufacture of a
semiconductor device 20. FIG. 36 is a flowchart showing a method of manufacturing the nonleaded type semiconductor device, i.e., QFN according to the first embodiment. Thesemiconductor device 20 is manufactured through respective process steps of Steps 101 through 106. - Namely, after the starting of work, the
semiconductor device 20 is manufactured through respective steps of chip bonding (S101), wire bonding (S102), molding (S103), plating (S104), and pinch-cut (S105) and lead tip cutting (S106) by composite cut molding, and its work is ended. - Upon the manufacture of the
semiconductor device 20 according to the first embodiment, such a matrix-configuredlead frame 1 as shown in FIG. 9 is prepared. Thelead frame 1 is configured in such a manner that unitlead frame patterns 6 are arranged with 4 rows along an X direction and with 14 columns along a Y direction. Fifty-sixtysemiconductor devices 20 can be fabricated from one sheet oflead frame 1. Guide hole lands 35 a through 35 d used to transfer and position or locate thelead frame 1 are provided on both sides of thelead frame 1. - Upon a transfer mold, runners are located between the respective rows. Thus, ejector pin holes36 through which ejector pins are capable of extending, are provided to separate a runner cured resin from the
lead frame 1. In order to separate a gate cured resin cured at a gate portion, which branches off the runners and flows into its corresponding cavity, from thelead frame 1, ejector pin holes 37 through the which ejector pins are capable of extending, are provided. - FIG. 10 is a plan view showing a unit
lead frame pattern 6. The unitlead frame pattern 6 is formed as a pattern having aframe portion 2 shaped in the form of a rectangular frame, a plurality ofleads 3 extending inwardly from inside the respective sides of theframe portion 2, and tub-suspension leads 4 which respectively extend inwardly of the frame portion from the four corners of theframe portion 2 and support acentral tub 25. Theframe portion 2 hasslits 38 intermittently provided at their sides in their side directions. Thus, the respective portions of theframe portion 2 for supporting theleads 3 can be changed elastically. - A frame-portion corner (cornered portion) of the tub-
suspension lead 4, which faces theejector pint hole 37, is defined as a point where a gate (G) is located. Other three corners of theframe portion 2 are defined as air vents (E) are located. - FIG. 14 is a diagram showing the unit
lead frame pattern 6 and a recess defined in a parting face of one mold of a mold die. A square portion having such edges as to cross portions lying in the course of theleads 3 is acavity 40 for forming thepackage 5. Small rectangular portions of the upper right, lower right and lower left corners of theframe portion 2 correspond toair vent grooves 41, and the upper left corner of theframe portion 2 corresponds to agate groove 42. A runner groove ortrench 43 is provided along the left side of theframe portion 2. Anejector pint hole 36 is provided in the central portion of the width of therunner groove 42. - No groove for the air vent is provided in an area for a length (b) between the
cavity 40 and eachair vent groove 41.Air vent areas 44 are respectively formed by areas surrounded by the tub-suspension leads 4 at portions including the areas for the lengths (b), theadjacent leads 3 and the frame portions. An inner end of eachair vent groove 41 overlaps with its correspondingair vent area 44. Thus, air, which flows out from thecavity 40, flows into eachair vent groove 41 through suchair vent area 44. - No groove for the gate is provided in an area for a length (a) between the
cavity 40 and thegate groove 42.Air vent areas 45 are formed by areas surrounded by the tub-suspension lead 4 at portions including the area for the length (a), theadjacent leads 3 and the frame portions. An inner end of thegate groove 42 overlaps with its correspondinggate areas 45. Thus, a resin, which flows into thegate groove 42, flows into thecavity 40 throughsuch gate areas 45. - Further, the tub-suspension leads4 are stepwise bent by one stage in the course thereof to elevate or lift the
tube 25 upwardly. - The
semiconductor device 20 is fabricated using such alead frame 1. Namely, as shown in FIG. 11, asemiconductor chip 27 is fixed onto its correspondingtub 25 through an unillustrated bonding material (chip bonding: S101).Electrodes 46 of thesemiconductor chip 27 and their corresponding inner ends ofleads 3 are electrically connected to one another by means of conductive wires 28 (wire bonding: S102). - Next, the
lead frame 1 whose assembly has been finished, is single-sided molded to form a package 5 (mold: S103). The single-sided molding is carried out by a transfer mold device. Referring to FIG. 13, thelead frame 1 in which the chip bonding and the wire bonding have been completed, is clamped onto amold die 50 comprising alower mold 51 and anupper mold 52 of the transfer mold device. - As shown in FIG. 13, a
parting face 52 a of theupper mold 52 becomes flat and hence one surface of thelead frame 1 is closely bonded to the parting face 52 a. As described above, acavity 40 for forming thepackage 5, and an unillustrated runner groove, agate groove 42 and anair vent groove 41 for guiding a resin melted in thecavity 40 are provided in a parting face Sla of thelower mold 51. - In the parting face51 a of the
lower mold 51, the circumference of the periphery of thecavity 40 has aface 53 recessed by the same size as the thickness of thelead frame 1, i.e., the thickness of each of theleads 3 and the tub-suspension leads 4. Thus, theleads 3 and tub-suspension leads 4 are clamped onto thelower mold 51 and theupper mold 52 by the recessedface 53 and the parting face 52 a of theupper mold 52 in a closely contact state. Thus, thetub 25 and thesemiconductor chip 27 are kept in a floating state at the middle stage of thecavity 40. - By feeding a
molten resin 55 via the runner groove and thegate groove 42, theresin 55 flows into thecavity 40 through agate area 45. Air lying within thecavity 40 enters eachair vent groove 41 through anair vent area 44 and escape from thecavity 40. With the escaping of such air therefrom, theresin 55 also enters into theair vent areas 44 and theair vent grooves 41. - Accordingly, the resin lying within the mold die50 is cured according to the following resin cure processing (curing process). FIG. 12 is a diagram of a resin cured portion as viewed in a mold-opened state of the mold die 50.
- As shown in FIG. 12, the
package 5 is formed in the center of the unitlead frame pattern 6. A runner curedresin 10 formed within its corresponding runner groove by curing exists on the left side of thepackage 5. A gate curedresin 7 formed within its correspondinggate groove 42 by curing exists on the left side.Air vent resins 9 formed within their correspondingair vent grooves 41 formed on the extensions of the upper right, lower right and lower left cornered portions of thepackage 5 exist. - In FIG. 12, portions to which dots (matt spots) are applied, respectively correspond to resin portions, i.e., resin burrs11 each having the same thickness as each of the
leads 3, the tub-suspension leads 4 and theframe portion 2. Thegate areas 45 andair vent areas 44 exist on both sides of the four-cornered tub-suspension leads4 of thepackage 5. The gate curedresins 7 and the air vent curedresins 9 are formed inside their areas. - Next, a plating process is carried out (S104). The plating process is used upon implementation of the
semiconductor device 20. Although not illustrated in the drawing, for example, a thickness of about 20 μm to about 30 μm is formed on the surface of each of theleads 3 and the tub-suspension leads 4, which is exposed to the mountingsurface 21 of thepackage 5. - Next, as shown in FIG. 16, pinch-cut (SlO5) and lead tip cutting (S106) are carried out by a press machine. The pinch-cut (the cutting of four-cornered tub-suspension leads 4) and the lead tip cutting (the cutting of leads extending in the X/Y directions) are carried out by a composite cut mold attached to the press machine.
- The pinch-cut is as follows. As shown in FIG. 16, a
lead frame 1 is clamped between a die 15 a and astripper 60 a. Four-cornered tub-suspension leads 4 and a gate curedresin 7 extended to both sides of the tub-suspension lead 4, and air vent curedresins 9 are respectively cut by die-punching using punches 16 a. Thecut pieces 61 a drop in spatial portions of the die 15 a and are collected at a predetermined place by means of forced exhaust based on vacuum absorption or the like. - Thus, the formation of the
gate areas 45 and theair vent areas 44, each of which falls within the thickness of each lead, makes it possible to ensure an area to apply a die to lead surfaces on the package side and cut them from the mounting surface side of the leads by the punches. The gate curedresins 7, which remain upon breaking and removal of the gate curedresins 7, are assuredly held in the spatial portions of the pinch-cutting die 15 a even if they have variations in size to some extent. Therefore, the dies and punches at the cutting lose no stability due to the remaining gate curedresins 7. - FIG. 17 is a typical plan view showing dies15 a and punches 16 a. FIG. 15 is a plan view showing a lead frame in which a tub-
suspension lead 4 and gate curedresins 7 placed on both sides of the tub-suspension lead 4, and tub-suspension leads 4 and air vent curedresins 9 placed on both sides of the tub-suspension leads 4 are cut. - FIG. 18 is a diagram showing a state in which a tub-
suspension lead 4 and gate curedresins 7 located on both sides of the tub-suspension lead 4 are cut by a die 15 a an apunch 16 a. At cut portions of the tub-suspension leads 4 at the base of thepackage 5, as shown in FIG. 18, the gate curedresins 7 are formed in a space surrounded by the tub-suspension leads 4, theleads 3 located on both side of the tub-suspension leads 4, and theframe portion 2 with the same thickness of each of theframe portion 2, tub-suspension leads 4 and leads 3. - Since the obverse and reverse sides of each gate cured
resin 7 are flush with the front and back of each of theleads 3 and the tub-suspension leads 4 or the like and are protected and flattened, the occurrence of resin waste can extremely be reduced. Since the gate curedresins 7 are cut in a state of being protected by theframe portion 2, theleads 3 and the tub-suspension leads 4, a resin crack is not produced and does not extend deep within thepackage 5. Accordingly, moisture resistance of the package is also improved. - The lead tip cutting is divided into two process steps of X-direction lead cutting and a Y-direction lead cutting in the case of composite cut molding. Namely, the X-direction lead cutting is carried out as shown in FIG. 20. A lead frame is clamped between a die15 b and a
stripper 60 b and eachlead 3 extending along the X direction is punched out bypunches 16 b. Patterns for the die 15 b and thepunches 16 b are formed as shown in FIG. 21. The punched-outlead frame 1 is formed as shown in FIG. 19. Further, cutpieces 61 b drop into a spatial portion defined in the die 15 b and are thereafter collected at a predetermined location by means of forced exhaust based on vacuum absorption or the like. - The Y-direction lead cutting is carried out as shown in FIG. 23. A
lead frame 1 is clamped between a die 15 c and astripper 60 c, and leads 3 extending along the Y direction are punched out by means ofpunches 16 c. Patterns for the die 15 c and thepunches 16 c are formed as shown in FIG. 24. The punched-outlead frame 1 is formed as shown in FIG. 22. Apackage 5 at this stage is cut and separated from aframe portion 2 of thelead frame 1, so that a non-leaded type semiconductor device (QFN) 20 is fabricated. Cutpieces 61 c drop into a spatial portion defined in the die 15 c and are collected at a predetermined place by means of forced exhaust based on vacuum absorption or the like. - The pinch-cut and lead tip cutting are carried out at the base of the
package 5. For example, protruding lengths of theleads 3 and the tub-suspension leads 4 become 0.1 mm or less. Even in this case, the leading lines of theleads 3 and tub-suspension leads 4, and the cut lines ofresin burrs 11, gate curedresins 7 and air vent curedresins 9 linearly extend without being brought into irregularities respectively. - FIG. 25 is a cross-sectional view showing another
semiconductor device 20 fabricated by using a flat lead frame in which leads 3, atub 25 and tub-suspension leads 4 are placed on the same plane. FIG. 26 is a bottom view of another semiconductor device. In such a structure, thetub 25 and the tub-suspension leads 4 are exposed to a mountingsurface 21 of apackage 5 in their entirety. Therefore, when it is fixed to a mounting or printed board such as a wiring board, the exposed surfaces oftub 25 and tub-suspension leads 4 serve as heat dissipation surfaces and hence it is of practical use that the heat of thesemiconductor chip 27 can be dissipated outside thepackage 5 rapidly. As a result, thesemiconductor device 20 can stably be operated. - When a plating film is provided on the surface of a lead frame in a lead frame state, the plating process shown in the flowchart shown in FIG. 8 becomes unnecessary.
- According to the first embodiment, the following advantageous effects are brought about.
- (1) The cutting of
leads 3 and tub-suspension leads 4 that protrude from the periphery of apackage 5, and the cutting of gate curedresins 7 and air vent curedresins 9 produced upon the formation of thepackage 5 are performed while a die and punches are being applied to portions respectively identical in thickness and whose front and back are flat. Thus, they can be cut by punches and a die without partly applying an on-cutting stress on the gate curedresins 7 and air vent curedresins 9 in a large way. It is therefore possible to reduce the occurrence ofresin waste 17 to a large extent as compared with the conventional cutting method. - (2) According to the above (1), since the
resin waste 17 can be prevented from occurring, the attachment and crimping of theresin waste 17 to lead surfaces serving as external electrode terminals due to the spattering of theresin waste 17, and the occurrence of flaws caused by the crimping can be restrained. It is also possible to ensure solderability at mounting and enhance mounting yields. Furthermore, the reliability of the mounting of a non-leadedtype semiconductor device 20 can be improved. - (3) According to the above (2), since a matrix type lead frame takes a structure wherein unit
lead frame patterns 6 are vertically and horizontally arranged in line, the prevention of the spattering of theresin waste 17 results in the prevention of contamination of theresin waste 17 on each unitlead frame pattern 6 around a predetermined unitlead frame pattern 6, whereby production yields can be improved to a great extent. - (4) According to the above (1), since the occurrence of the
resin waste 17 can be restrained, the contamination caused by the cut-die resin waste 17 can be prevented from occurring, and the availability factor of a press machine for mounting a cut die can be improved. - (5) Since the gate cured
resins 7 and air vent curedresins 9 around thepackage 5 are respectively identical toresin burrs 11 in obverse and reverse sides, it is difficult to visually confirm the gate curedresin 7 and air vent curedresins 9 on the periphery of thepackage 5 of the non-leadedtype semiconductor device 20. Thus, the semiconductor device is look good and preferable even in outer appearance, and increases in commodity property. - (6) The cutting of
leads 3 and tub-suspension leads 4 that protrude from the periphery of apackage 5, and the cutting of gate curedresins 7 and air vent curedresins 9 produced upon the formation of thepackage 5 are performed at portions respectively identical in thickness and whose front and back are flat. Thus, they can be cut by punches and a die without partly applying an oncutting stress on the gate curedresins 7 and air vent curedresins 9 in a large way. Therefore, such a resin crack as to extend toward the inside of thepackage 5 is not produced. As a result, no moisture enters thepackage 5 through the resin crack. Further, thepackage 5 increases in moisture resistance, and production yields are enhanced. - (7) According to the above (2) through (4) and (6), the manufacturing cost of a semiconductor device can be reduced in terms of high productivity and an improvement in yield. For example, the yield is improved about 0.5%.
- (Second Embodiment)
- FIGS. 27 through 29 are respectively diagrams showing a method of manufacturing a semiconductor device according to another embodiment (second embodiment) of the present invention, wherein FIG. 27 is a typical cross-sectional view showing a transfer mold state, FIG. 28 is a typical plan view showing a single-sided molded lead frame, and FIG. 29 is a typical cross-sectional view showing a state in which gate cured resins, air vent cured resins and tub-suspension leads overlapping with these are cut.
- The second embodiment is different from the first embodiment in that as shown in FIG. 27, a
gate 70 having a width d andair vents 71 each having a width e are provided even on tub-suspension leads 4 at a resin injection place (G) and air vent places (E) corresponding to respective corners of aframe portion 2. The thickness of each of thegate 70 and the air vents 71 is made thinner by about f than the thickness of each of leads 3 and the tub-suspension leads 4. The thickness f ranges from about 20 μm to about 30 μm, for example, and serves as a flat surface. - Incidentally, the
gate 70 and the air vents 71 may differ in groove depth. In this case, the bottom of each groove is made flat so as not to cause resin waste in a subsequent step. - The
gate 70 is wider than the width of each tub-suspension lead 4, and overlaps with agate area 45 on both sides of the tub-suspension leads 4 and is in communication therewith. Further, each of the air vents 71 is wider than the width of the tub-suspension lead 4, and overlaps with its correspondingair vent area 44 on both sides of the tub-suspension leads 4 and is in communication therewith. As a result, a gate curedresin 7 a having a width d is formed between apackage 5 and a gate curedresin 7 in a state of a post-transfermold lead frame 1 as shown in FIG. 28. Further, air vent curedresins 9 a each having a width e are respectively formed between thepackage 5 and air vent curedresins 9. - The cutting of the gate cured
resin 7 a and the tub-suspension lead 4 superposed thereon, and the cutting of the air vent curedresins 9 a and the tub-suspension leads 4 superposed thereon are carried out by a die 15 a and punches 16 a as shown in FIG. 29 in a manner similar to the first embodiment. - Since portions of the gate cured
resin 7 a and the air vent curedresins 9 a, which make contact with the die 15 a and are supported thereby, are flat even in the case of such cutting, it is hard to cause resin waste and a resin crack in a manner similar to the first embodiment. - Incidentally, the gate width d and the air vent widths e may be set larger than the width of each tub-
suspension lead 4 and connected to thegate area 45 and theair vent areas 44 to thereby less reduce resistance at resin injection. - Incidentally, the alignment of the heights of the gate cured
resin 7 a and the air vent curedresins 9 a formed on the four-cornered tub-suspension leads 4 makes it possible to carry out pinch-cut stabler. - It is possible to prevent the occurrence of the resin waste and the resin crack and achieve an improvement in yield even in the case of the second embodiment in a manner similar to the first embodiment.
- (Third Embodiment)
- FIG. 30 is a typical plan view showing a lead frame portion single-sided molded by a method of manufacturing a semiconductor device according to a further embodiment (third embodiment) of the present invention. The present invention is a method of avoiding the superimposition of a gate and air vents on tub-suspension leads4. Namely, in FIG. 30(a), the gate is provided so as to intersect a
frame portion 2 to thereby cause its leading end to communicate with a gate region orarea 45. Further, air vents are respectively provided so as to intersect theframe portion 2 to thereby cause their leading ends to communicate with their corresponding air vent regions orareas 44. - In FIG. 30(b), a gate is provided so as to cross or intersect a
frame portion 2 to thereby cause its leading end to communicate with spaces defined between tub-suspension leads 4 and leads 3 and spaces defined between the adjacent leads 3. Further, air vents are respectively provided so as to intersect theframe portion 2 to thereby cause their leading ends to communicate with spaces defined between their corresponding tub-suspension leads 4 and leads 3 and spaces defined between their corresponding adjacent leads 3. - Thus, inner ends of a gate and air vents based on or related to grooves defined in a parting surface of a mold die are respectively spaced predetermined distances from edges of a
cavity 40 for forming apackage 5. This spacing is provided in such a manner that spacing defined by surfaces of upper and lower molds of the mold die, which are flush with the obverse and reverse sides of theleads 3 and tub-suspension leads 4, and side faces of theadjacent leads 3 or side faces of theleads 3 and tub-suspension leads 4 is used as a resin flow path. - It is possible to prevent the occurrence of resin waste and a resin crack and achieve an improvement in yield even in the case of the third embodiment in a manner similar to the first embodiment. Incidentally, the layout of the gate and the air vents is not limited to ones shown in FIG. 30.
- While the invention made above by the present inventors has been described specifically by the illustrated embodiments, the present invention is not limited to the above-described embodiments. It is needless to say that various changes can be made thereto within the scope not departing from the substance thereof. For instance, the present invention can similarly be applied even to an SON wherein leads used as external electrode terminals are exposed to both sides of a mounting surface of a package, and a similar effect can be brought about. The present invention can be applied to at least the non-leaded type semiconductor device.
- In the present invention, the adoption of a sheet mold method makes it possible to more suitably set an exposed shape of each electrode on the back of a package. The present sheet mold method is the technology of, when a lead frame is interposed between an upper mold and a lower mold, interposing a flexible resin sheet between the lower mold and the lead frame, and sealing each electrode portion of the lead frame in particular with a resin by means of a clamping or pinch-holding force of a die in a state in which the electrode portion has been cut into the sheet, thereby offsetting the back of the package with respect to a mounting surface of the electrode. When such a method is adopted, the back of the gate cured
resin 7 is also offset from the back of each lead. Therefore, when the sheet mold method is applied to the embodiments of the present invention, the thickness of the gate cured resin might be smaller than that of the lead frame. - While the present embodiment has described the structure wherein the tub-suspension leads4 are exposed from the corners of the package, the invention is not limited to such a type that the tub-suspension leads 4 are exposed at the package corners. The invention may be applied to, for example, a case where the tub-suspension leads 4 are not provided, and a case where the tub-suspension leads 4 are formed at portions other than the corners. In this case, the gate region or
area 45 may be provided between the adjacent external electrode terminals (leads). - Advantageous effects obtained by typical ones of the inventions disclosed in the present application will be described in brief as follows:
- (1) Since the occurrence of resin waste and a resin crack can be restrained when a gate cured resin and air vent cured resins employed in the manufacture of a nonleaded type semiconductor device are cut, an improvement in production yield and an improvement in the quality of a product can be achieved.
- (2) Since the occurrence of resin waste and a resin crack can be restrained when a gate cured resin and air vent cured resins employed in the manufacture of a nonleaded type semiconductor device are cut, it is possible to prevent a reduction in availability factor of a cutting device or the like due to the resin waste and reduce the manufacturing cost of the semiconductor device.
Claims (16)
1. A semiconductor device comprising:
an encapsulater comprising an insulating resin, lead exposed to a mounting surface of said encapsulater and a gate cured resin which remains as a result to form said encapsulater;
wherein said gate cured resin exists in a portion between the adjacent leads with a thickness identical to or smaller than the thickness of said each lead.
2. A semiconductor device comprising:
an encapsulater comprising an insulating resin, lead and tub-suspension leads exposed to a mounting surface of said encapsulater and a gate cured resin which remains as a result to form said encapsulater;
wherein said gate cured resin exists in a portion between said each tub-suspension lead and said lead with a thickness identical to or smaller than the thickness of said each tub-suspension lead.
3. A semiconductor device comprising:
an encapsulater comprising an insulating resin, leads and tub-suspension leads exposed to a mounting surface of said encapsulater and a gate cured resin and air vent cured resins which remains as a result to form said encapsulater;
wherein each of said gate cured resin and said air vent cured resins exists in a portion between said each tub-suspension lead and said lead with a thickness identical to or smaller than the thickness of each of resin burrs.
4. A semiconductor device comprising:
an encapsulater comprising an insulating resin, leads and tub-suspension leads exposed to a mounting surface of said encapsulater and a gate cured resin and air vent cured resins which remains as a result to form said encapsulater;
wherein said gate cured resin and said air vent cured resins respectively extend from the edges of said encapsulater with a predetermined thickness and have obverse and reverse sides formed as flat surfaces.
5. The semiconductor device according to claim 4 , wherein said gate cured resin partly overlaps with said tub-suspension lead.
6. The semiconductor device according to claim 4 , wherein said air vent cured resins partly overlap with said tub-suspension leads respectively.
7. The semiconductor device according to claim 4 , wherein said gate cured resin partly overlaps with at least one lead.
8. The semiconductor device according to claim 4 , wherein said air vent cured resins partly overlap with at least one lead.
9. A method of manufacturing a semiconductor device, comprising the steps of:
preparing a lead frame having a frame portion, a plurality of leads which protrude inwardly in the frame portion from the frame portion, and a plurality of tub-suspension leads which protrude inwardly in the frame portion from the frame portion and support a tub at leading end portions thereof;
fixing a semiconductor chip to one surface of the tub;
electrically connecting electrodes of the semiconductor chip and the leads;
covering the semiconductor chip and the leads with an encapsulater comprising an insulating resin and exposing the leads and the tub-suspension leads to a mounting surface of the encapsulater; and
cutting the leads and the tub-suspension leads,
wherein a vertical space defined by only the sides of the leads and the tub-suspension leads is used as a resin flow path to form the encapsulater, and the leads and the tub-suspension leads are cut at a resin portion cured in the vertical space defined by only the sides of the leads and the tub-suspension leads.
10. The method according to claim 9 , wherein a gate provided in a mold die is provided outside the vertical space defined by only the sides of the leads and the tub-suspension leads, and a resin passes through the gate and flows through the vertical space to thereby form the encapsulater.
11. The method according to claim 9 , wherein air vents defined in the mold die are provided outside the vertical space defined by only the sides of the leads and the tub-suspension leads, and the resin passes through the vertical space and goes through the air vents.
12. A method of manufacturing a semiconductor device, comprising the steps of:
preparing a lead frame having a frame portion, a plurality of leads which protrude inwardly in the frame portion from the inside of the frame portion, and a plurality of tub-suspension leads which protrude inwardly in the frame portion from the inside of the frame portion and support a tub at leading end portions thereof;
fixing a semiconductor chip to one surface of the tub;
electrically connecting electrodes of the semiconductor chip and the leads;
covering the semiconductor chip and the leads with an encapsulater comprising an insulating resin and exposing the leads and the tub-suspension leads to a mounting surface of the encapsulater; and
cutting the leads and the tub-suspension leads,
wherein a vertical space thicker than the thickness of each of the leads and the tub-suspension leads is used as a resin flow path to form the encapsulater, and the leads and the tub-suspension leads are cut at a resin portion cured in the vertical space thicker than the thickness of each of the leads and the tub-suspension leads.
13. The method according to claim 12 , wherein a gate provided in a mold die is provided outside the vertical space thicker than the thickness of each of the leads and the tub-suspension leads, and a resin passes through the gate and flows through the vertical space to thereby form the encapsulater.
14. The method according to claim 12 , wherein air vents defined in the mold die are provided outside the vertical space thicker than the thickness of each of the leads and the tub-suspension leads, and the resin passes through the vertical space and goes through the air vents.
15. The method according to claim 12 , wherein a matrix type lead frame in which unit lead frame patterns are vertically and horizontally arranged in line, is prepared as the lead frame.
16. The method according to claim 12 , wherein said lead frame is given solder plating used for its mounting.
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/123,242 US6664647B2 (en) | 2000-08-18 | 2002-04-17 | Semiconductor device and a method of manufacturing the same |
US10/325,908 US6800507B2 (en) | 2000-08-18 | 2002-12-23 | Semiconductor device and a method of manufacturing the same |
US10/626,670 US6897093B2 (en) | 2000-08-18 | 2003-07-25 | Method of manufacturing a resin molded or encapsulation for small outline non-leaded (SON) or quad flat non-leaded (QFN) package |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2000-248744 | 2000-08-18 | ||
JP2000248744A JP3660861B2 (en) | 2000-08-18 | 2000-08-18 | Manufacturing method of semiconductor device |
Related Child Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/123,242 Division US6664647B2 (en) | 2000-08-18 | 2002-04-17 | Semiconductor device and a method of manufacturing the same |
US10/325,908 Continuation US6800507B2 (en) | 2000-08-18 | 2002-12-23 | Semiconductor device and a method of manufacturing the same |
Publications (1)
Publication Number | Publication Date |
---|---|
US20020020929A1 true US20020020929A1 (en) | 2002-02-21 |
Family
ID=18738594
Family Applications (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/920,942 Pending US20020020929A1 (en) | 2000-08-18 | 2001-08-03 | Semiconductor device and a method of manufacturing the same |
US10/123,242 Expired - Lifetime US6664647B2 (en) | 2000-08-18 | 2002-04-17 | Semiconductor device and a method of manufacturing the same |
US10/325,908 Expired - Fee Related US6800507B2 (en) | 2000-08-18 | 2002-12-23 | Semiconductor device and a method of manufacturing the same |
US10/626,670 Expired - Fee Related US6897093B2 (en) | 2000-08-18 | 2003-07-25 | Method of manufacturing a resin molded or encapsulation for small outline non-leaded (SON) or quad flat non-leaded (QFN) package |
Family Applications After (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/123,242 Expired - Lifetime US6664647B2 (en) | 2000-08-18 | 2002-04-17 | Semiconductor device and a method of manufacturing the same |
US10/325,908 Expired - Fee Related US6800507B2 (en) | 2000-08-18 | 2002-12-23 | Semiconductor device and a method of manufacturing the same |
US10/626,670 Expired - Fee Related US6897093B2 (en) | 2000-08-18 | 2003-07-25 | Method of manufacturing a resin molded or encapsulation for small outline non-leaded (SON) or quad flat non-leaded (QFN) package |
Country Status (4)
Country | Link |
---|---|
US (4) | US20020020929A1 (en) |
JP (1) | JP3660861B2 (en) |
KR (3) | KR20020014756A (en) |
TW (1) | TW523897B (en) |
Cited By (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6521468B1 (en) * | 2001-07-25 | 2003-02-18 | Integrated Device Technology, Inc. | Lead formation, assembly strip test and singulation method |
US6720786B2 (en) | 2001-07-25 | 2004-04-13 | Integrated Device Technology, Inc. | Lead formation, assembly strip test, and singulation system |
US20100068852A1 (en) * | 2003-11-27 | 2010-03-18 | Renesas Technology Corp. | Method of Manufacturing A Semiconductor Device |
US20140217602A1 (en) * | 2013-02-07 | 2014-08-07 | Seiko Instruments Inc. | Semiconductor device |
US20140238729A1 (en) * | 2013-02-26 | 2014-08-28 | Mediatek Inc. | Printed circuit board structure with heat dissipation function |
US8999761B2 (en) | 2013-05-27 | 2015-04-07 | Renesas Electronics Corporation | Method of manufacturing semiconductor device |
US9847283B1 (en) * | 2016-11-06 | 2017-12-19 | Nexperia B.V. | Semiconductor device with wettable corner leads |
US10930523B2 (en) * | 2016-03-29 | 2021-02-23 | Mitsubishi Electric Corporation | Method for manufacturing resin-sealed power semiconductor device |
US20220293434A1 (en) * | 2019-10-07 | 2022-09-15 | Mitsubishi Electric Corporation | Semiconductor manufacturing apparatus and method of manufacturing semiconductor device using the same, and semiconductor device |
Families Citing this family (34)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2002370258A (en) * | 2001-06-18 | 2002-12-24 | Apic Yamada Corp | Resin molding die |
US6969918B1 (en) * | 2001-08-30 | 2005-11-29 | Micron Technology, Inc. | System for fabricating semiconductor components using mold cavities having runners configured to minimize venting |
JP3773855B2 (en) * | 2001-11-12 | 2006-05-10 | 三洋電機株式会社 | Lead frame |
US6664615B1 (en) * | 2001-11-20 | 2003-12-16 | National Semiconductor Corporation | Method and apparatus for lead-frame based grid array IC packaging |
JP2003224239A (en) * | 2002-01-29 | 2003-08-08 | Sanyo Electric Co Ltd | Semiconductor device and its manufacturing method |
US20040113240A1 (en) * | 2002-10-11 | 2004-06-17 | Wolfgang Hauser | An electronic component with a leadframe |
KR100555495B1 (en) * | 2003-02-08 | 2006-03-03 | 삼성전자주식회사 | Mold die for chip array-molding, array-molding equipment comprising the mold die and chip array-molding method |
JP2004259936A (en) * | 2003-02-26 | 2004-09-16 | Disco Abrasive Syst Ltd | Treatment method of qfn substrate |
US20040227216A1 (en) * | 2003-05-16 | 2004-11-18 | Mortan Robert F. | Flex resistant semiconductor die pad, leadframe, and package |
JP2005057067A (en) * | 2003-08-05 | 2005-03-03 | Renesas Technology Corp | Semiconductor device and manufacturing method thereof |
KR100574996B1 (en) * | 2004-11-25 | 2006-05-02 | 삼성전자주식회사 | Semiconductor package and memory card using the same, and mold for fabricating the memory card |
JP4515276B2 (en) * | 2005-01-31 | 2010-07-28 | 日東電工株式会社 | Wiring circuit board assembly |
JP2006269486A (en) * | 2005-03-22 | 2006-10-05 | Renesas Technology Corp | Method for manufacturing semiconductor apparatus |
US7338841B2 (en) * | 2005-04-14 | 2008-03-04 | Stats Chippac Ltd. | Leadframe with encapsulant guide and method for the fabrication thereof |
US7485501B2 (en) * | 2005-11-02 | 2009-02-03 | Sandisk Corporation | Method of manufacturing flash memory cards |
JP4770514B2 (en) * | 2006-02-27 | 2011-09-14 | 株式会社デンソー | Electronic equipment |
DE102006012738A1 (en) | 2006-03-17 | 2007-09-20 | Infineon Technologies Ag | Benefits of a composite board with semiconductor chips and plastic housing composition as well as methods and molding for the production thereof |
US7482683B2 (en) * | 2006-05-12 | 2009-01-27 | Stats Chippac Ltd. | Integrated circuit encapsulation system with vent |
JP2008004570A (en) * | 2006-06-20 | 2008-01-10 | Matsushita Electric Ind Co Ltd | Process and apparatus for manufacturing resin sealed semiconductor device, and resin sealed semiconductor device |
US8207600B2 (en) * | 2007-03-30 | 2012-06-26 | Stats Chippac Ltd. | Integrated circuit package system with encapsulating features |
US20090026656A1 (en) * | 2007-07-23 | 2009-01-29 | Bautista Jr Jesus Bajo | Vented mold for encapsulating semiconductor components |
JP5353153B2 (en) * | 2007-11-09 | 2013-11-27 | パナソニック株式会社 | Mounting structure |
US7956475B2 (en) * | 2008-12-16 | 2011-06-07 | Stmicroelectronics Asia Pacific Pte. Ltd. | Step cavity for enhanced drop test performance in ball grid array package |
JP2010153466A (en) * | 2008-12-24 | 2010-07-08 | Elpida Memory Inc | Wiring board |
TWI419288B (en) * | 2009-01-23 | 2013-12-11 | Advanced Semiconductor Eng | Leadframe strip, molding method thereof and semiconductor package having leadframe |
JP4566266B2 (en) * | 2009-04-10 | 2010-10-20 | ルネサスエレクトロニクス株式会社 | Manufacturing method of semiconductor device |
US9087850B2 (en) * | 2009-07-06 | 2015-07-21 | Renesas Electronics Corporation | Method for manufacturing semiconductor device |
JP4535513B2 (en) * | 2009-09-30 | 2010-09-01 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
JP5149881B2 (en) * | 2009-09-30 | 2013-02-20 | ルネサスエレクトロニクス株式会社 | Manufacturing method of semiconductor device |
JP5507344B2 (en) * | 2010-06-08 | 2014-05-28 | ルネサスエレクトロニクス株式会社 | Manufacturing method of semiconductor device |
US10020211B2 (en) * | 2014-06-12 | 2018-07-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Wafer-level molding chase design |
USD776664S1 (en) * | 2015-05-20 | 2017-01-17 | Chaya Coleena Hendrick | Smart card |
JP6677080B2 (en) * | 2016-05-30 | 2020-04-08 | 株式会社デンソー | Method for manufacturing semiconductor device |
JP6981168B2 (en) | 2017-10-18 | 2021-12-15 | 三菱電機株式会社 | Manufacturing method of semiconductor device |
Family Cites Families (23)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH01192154A (en) | 1988-01-28 | 1989-08-02 | Nippon Motoroola Kk | Lead frame |
JPH05299455A (en) | 1992-04-20 | 1993-11-12 | Sharp Corp | Manufacture of semiconductor device |
JPH05326799A (en) | 1992-05-25 | 1993-12-10 | Sony Corp | Semiconductor device lead frame and resin sealing method of semiconductor chip provided therewith |
JPH07106488A (en) * | 1993-10-04 | 1995-04-21 | Sharp Corp | Lead frame of semiconductor integrated circuit |
JPH0888308A (en) | 1994-09-15 | 1996-04-02 | Toshiba Corp | Lead frame manufacture of semiconductor device |
TW359880B (en) | 1995-08-30 | 1999-06-01 | Samsung Electronics Co Ltd | Method of manufacturing semiconductor chip package |
JP3483994B2 (en) * | 1995-08-31 | 2004-01-06 | ローム株式会社 | Molding apparatus for molding resin package type semiconductor device, and resin packaging method for semiconductor device |
JPH09115936A (en) * | 1995-10-23 | 1997-05-02 | Mitsubishi Electric Corp | Mold for resin molding of semiconductor device |
JP3511768B2 (en) | 1995-11-30 | 2004-03-29 | ソニー株式会社 | Method for manufacturing semiconductor device |
JP2787907B2 (en) * | 1995-12-15 | 1998-08-20 | 日本電気株式会社 | Resin sealing mold for semiconductor device |
US5977613A (en) * | 1996-03-07 | 1999-11-02 | Matsushita Electronics Corporation | Electronic component, method for making the same, and lead frame and mold assembly for use therein |
KR100255108B1 (en) * | 1997-06-18 | 2000-05-01 | Samsung Electronics Co Ltd | Chip card |
KR100244966B1 (en) * | 1997-12-30 | 2000-03-02 | 윤종용 | Apparatus having trim punch with air flow route for trimming gate scrap |
JPH11220087A (en) | 1998-02-03 | 1999-08-10 | Hitachi Ltd | Lead frame, semiconductor device using the same and its manufacture |
JP3085278B2 (en) * | 1998-05-01 | 2000-09-04 | 日本電気株式会社 | Semiconductor device manufacturing method and semiconductor manufacturing apparatus |
JP2000061989A (en) | 1998-08-19 | 2000-02-29 | Mitsubishi Semiconductor America Inc | Transfer mold apparatus and method |
JP3482888B2 (en) | 1998-10-12 | 2004-01-06 | 松下電器産業株式会社 | Resin-sealed semiconductor device and method of manufacturing the same |
JP2000150761A (en) | 1998-11-18 | 2000-05-30 | Toshiba Corp | Resin sealed semiconductor device and its manufacture |
JP2000208690A (en) | 1999-01-12 | 2000-07-28 | Sony Corp | Lead frame, resin-sealed semiconductor device, and manufacture thereof |
KR200309906Y1 (en) | 1999-06-30 | 2003-04-14 | 앰코 테크놀로지 코리아 주식회사 | lead frame for fabricating semiconductor package |
KR100355796B1 (en) * | 1999-10-15 | 2002-10-19 | 앰코 테크놀로지 코리아 주식회사 | structure of leadframe for semiconductor package and mold for molding the same |
JP3878781B2 (en) * | 1999-12-27 | 2007-02-07 | 株式会社ルネサステクノロジ | Manufacturing method of semiconductor device |
US6483178B1 (en) * | 2000-07-14 | 2002-11-19 | Siliconware Precision Industries Co., Ltd. | Semiconductor device package structure |
-
2000
- 2000-08-18 JP JP2000248744A patent/JP3660861B2/en not_active Expired - Fee Related
-
2001
- 2001-08-03 US US09/920,942 patent/US20020020929A1/en active Pending
- 2001-08-16 TW TW090120325A patent/TW523897B/en not_active IP Right Cessation
- 2001-08-17 KR KR1020010049507A patent/KR20020014756A/en not_active Application Discontinuation
-
2002
- 2002-04-17 US US10/123,242 patent/US6664647B2/en not_active Expired - Lifetime
- 2002-12-23 US US10/325,908 patent/US6800507B2/en not_active Expired - Fee Related
-
2003
- 2003-07-25 US US10/626,670 patent/US6897093B2/en not_active Expired - Fee Related
-
2007
- 2007-10-31 KR KR1020070110334A patent/KR100809818B1/en not_active IP Right Cessation
-
2008
- 2008-03-26 KR KR1020080027854A patent/KR20080031246A/en not_active Application Discontinuation
Cited By (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6521468B1 (en) * | 2001-07-25 | 2003-02-18 | Integrated Device Technology, Inc. | Lead formation, assembly strip test and singulation method |
US6720786B2 (en) | 2001-07-25 | 2004-04-13 | Integrated Device Technology, Inc. | Lead formation, assembly strip test, and singulation system |
US8513785B2 (en) | 2003-11-27 | 2013-08-20 | Renesas Electronics Corporation | Method of manufacturing a semiconductor device |
US7833833B2 (en) | 2003-11-27 | 2010-11-16 | Renesas Electronics Corporation | Method of manufacturing a semiconductor device |
US20110204502A1 (en) * | 2003-11-27 | 2011-08-25 | Renesas Electronics Corporation | Method of Manufacturing A Semiconductor Device |
US8053875B2 (en) | 2003-11-27 | 2011-11-08 | Renesas Electronics Corporation | Method of manufacturing a semiconductor device |
US20100068852A1 (en) * | 2003-11-27 | 2010-03-18 | Renesas Technology Corp. | Method of Manufacturing A Semiconductor Device |
US8592961B2 (en) | 2003-11-27 | 2013-11-26 | Renesas Electronics Corporation | Method of manufacturing a semiconductor device |
US10998288B2 (en) | 2003-11-27 | 2021-05-04 | Renesas Electronics Corporation | Method of manufacturing a semiconductor device |
US10249595B2 (en) | 2003-11-27 | 2019-04-02 | Renesas Electronics Corporation | Method of manufacturing a semiconductor device |
US9024419B2 (en) | 2003-11-27 | 2015-05-05 | Renesas Electronics Corporation | Method of manufacturing semiconductor device |
US9806035B2 (en) | 2003-11-27 | 2017-10-31 | Renesas Electronics Corporation | Semiconductor device |
US9425165B2 (en) | 2003-11-27 | 2016-08-23 | Renesas Electronics Corporation | Method of manufacturing semiconductor device |
US20140217602A1 (en) * | 2013-02-07 | 2014-08-07 | Seiko Instruments Inc. | Semiconductor device |
US9397026B2 (en) * | 2013-02-07 | 2016-07-19 | Sii Semiconductor Corporation | Semiconductor device having flat leads |
US9554453B2 (en) * | 2013-02-26 | 2017-01-24 | Mediatek Inc. | Printed circuit board structure with heat dissipation function |
US20140238729A1 (en) * | 2013-02-26 | 2014-08-28 | Mediatek Inc. | Printed circuit board structure with heat dissipation function |
US9099484B2 (en) | 2013-05-27 | 2015-08-04 | Renesas Electronics Corporation | Method of manufacturing semiconductor device |
US8999761B2 (en) | 2013-05-27 | 2015-04-07 | Renesas Electronics Corporation | Method of manufacturing semiconductor device |
US10930523B2 (en) * | 2016-03-29 | 2021-02-23 | Mitsubishi Electric Corporation | Method for manufacturing resin-sealed power semiconductor device |
US9847283B1 (en) * | 2016-11-06 | 2017-12-19 | Nexperia B.V. | Semiconductor device with wettable corner leads |
US20220293434A1 (en) * | 2019-10-07 | 2022-09-15 | Mitsubishi Electric Corporation | Semiconductor manufacturing apparatus and method of manufacturing semiconductor device using the same, and semiconductor device |
Also Published As
Publication number | Publication date |
---|---|
JP3660861B2 (en) | 2005-06-15 |
US6897093B2 (en) | 2005-05-24 |
US6800507B2 (en) | 2004-10-05 |
KR100809818B1 (en) | 2008-03-04 |
US20030087478A1 (en) | 2003-05-08 |
KR20070112095A (en) | 2007-11-22 |
US6664647B2 (en) | 2003-12-16 |
US20020109242A1 (en) | 2002-08-15 |
KR20020014756A (en) | 2002-02-25 |
KR20080031246A (en) | 2008-04-08 |
JP2002064114A (en) | 2002-02-28 |
TW523897B (en) | 2003-03-11 |
US20040104490A1 (en) | 2004-06-03 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6897093B2 (en) | Method of manufacturing a resin molded or encapsulation for small outline non-leaded (SON) or quad flat non-leaded (QFN) package | |
CN101847584B (en) | Manufacture method based on leadframe based flash memory cards | |
US6841414B1 (en) | Saw and etch singulation method for a chip package | |
US7023074B2 (en) | Enhanced solder joint strength and ease of inspection of leadless leadframe package (LLP) | |
TWI337403B (en) | A method of manufacturing a semiconductor device | |
TW575955B (en) | Leadframe and method of manufacturing a semiconductor device using the same | |
KR100829278B1 (en) | Semiconductor Device and Manufacture Method of That | |
EP3440697B1 (en) | Flat no-leads package with improved contact leads | |
US7504735B2 (en) | Manufacturing method of resin-molding type semiconductor device, and wiring board therefor | |
CN1457094A (en) | Semiconductor device and manufacturing method thereof | |
JP2003158234A (en) | Semiconductor device and its manufacturing method | |
JP2011142337A (en) | Method of manufacturing semiconductor device | |
JP2008113021A (en) | Manufacturing method of semiconductor device | |
US6891254B2 (en) | Semiconductor device with protrusions | |
KR20050033498A (en) | Method of fabricating lead frame and method of fabricating semiconductor device using the same, and semiconductor device and portable apparatus and electronic apparatus comprising the same | |
JP2704128B2 (en) | Lead frame for semiconductor device and method of manufacturing the same | |
EP4113599A1 (en) | Method of manufacturing semiconductor devices, corresponding substrate and semiconductor device | |
JP5534559B2 (en) | Mold package manufacturing method | |
JP3986189B2 (en) | Manufacturing method of semiconductor device | |
KR100856038B1 (en) | Down-set punching die for manufacturing leadframe and method for manufacturing leadframe using the same | |
JP2003229445A (en) | Method of manufacturing semiconductor device | |
KR100493038B1 (en) | Leadframe improving a inner lead performance and manufacturing method thereof | |
JPS6331128A (en) | Removal of resin tailing | |
JPH04324970A (en) | Manufacture of semiconductor device lead frame | |
JPH08316400A (en) | Formation of semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: HITACHI HOKKAI SEMICONDUCTOR, LTD., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KASUGA, TAKAHIRO;TOMIHARA, SEIICHI;TASAKA, KAZUO;REEL/FRAME:012046/0786 Effective date: 20010607 Owner name: HITACHI, LTD., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:KASUGA, TAKAHIRO;TOMIHARA, SEIICHI;TASAKA, KAZUO;REEL/FRAME:012046/0786 Effective date: 20010607 |
|
STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |