US20020008309A1 - Stacked subtrate and semiconductor device - Google Patents

Stacked subtrate and semiconductor device Download PDF

Info

Publication number
US20020008309A1
US20020008309A1 US09/203,699 US20369998A US2002008309A1 US 20020008309 A1 US20020008309 A1 US 20020008309A1 US 20369998 A US20369998 A US 20369998A US 2002008309 A1 US2002008309 A1 US 2002008309A1
Authority
US
United States
Prior art keywords
functional section
substrate
stacked
chip
substrate body
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/203,699
Other versions
US6452259B2 (en
Inventor
Mitsukuni Akiyama
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Rohm Co Ltd
Original Assignee
Rohm Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Rohm Co Ltd filed Critical Rohm Co Ltd
Assigned to ROHM CO., LTD. reassignment ROHM CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: AKIYAMA, MITSUKUNI
Publication of US20020008309A1 publication Critical patent/US20020008309A1/en
Application granted granted Critical
Publication of US6452259B2 publication Critical patent/US6452259B2/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0657Stacked arrangements of devices
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/03Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
    • H01L25/04Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
    • H01L25/065Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L25/0652Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00 the devices being arranged next and on each other, i.e. mixed assemblies
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L25/00Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
    • H01L25/18Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof the devices being of types provided for in two or more different subgroups of the same main group of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/15Structure, shape, material or disposition of the bump connectors after the connecting process
    • H01L2224/16Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
    • H01L2224/161Disposition
    • H01L2224/16135Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/16145Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/26Layer connectors, e.g. plate connectors, solder or adhesive layers; Manufacturing methods related thereto
    • H01L2224/31Structure, shape, material or disposition of the layer connectors after the connecting process
    • H01L2224/32Structure, shape, material or disposition of the layer connectors after the connecting process of an individual layer connector
    • H01L2224/321Disposition
    • H01L2224/32135Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
    • H01L2224/32145Disposition the layer connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/4805Shape
    • H01L2224/4809Loop shape
    • H01L2224/48091Arched
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/481Disposition
    • H01L2224/48151Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
    • H01L2224/48221Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
    • H01L2224/48225Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
    • H01L2224/48227Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/42Wire connectors; Manufacturing methods related thereto
    • H01L2224/47Structure, shape, material or disposition of the wire connectors after the connecting process
    • H01L2224/48Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
    • H01L2224/484Connecting portions
    • H01L2224/48463Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
    • H01L2224/48465Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond the other connecting portion not on the bonding area being a wedge bond, i.e. ball-to-wedge, regular stitch
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/73Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
    • H01L2224/732Location after the connecting process
    • H01L2224/73201Location after the connecting process on the same surface
    • H01L2224/73203Bump and layer connectors
    • H01L2224/73204Bump and layer connectors the bump connector being embedded into the layer connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/0651Wire or wire-like electrical connections from device to substrate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2225/00Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
    • H01L2225/03All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
    • H01L2225/04All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
    • H01L2225/065All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
    • H01L2225/06503Stacked arrangements of devices
    • H01L2225/06513Bump or bump-like direct electrical connections between devices, e.g. flip-chip connection, solder bumps
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/00014Technical content checked by a classifier the subject-matter covered by the group, the symbol of which is combined with the symbol of this group, being disclosed without further technical details
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01012Magnesium [Mg]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/0132Binary Alloys
    • H01L2924/01322Eutectic Alloys, i.e. obtained by a liquid transforming into two solid phases
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/19Details of hybrid assemblies other than the semiconductor or other solid state devices to be connected
    • H01L2924/1901Structure
    • H01L2924/1904Component type
    • H01L2924/19041Component type being a capacitor

Definitions

  • This invention relates to substrates and semiconductor devices, in particular to a stacked substrate body stacked with substrates, and a semiconductor device having the stacked substrate body.
  • PLDs programmable logic devices
  • LSIs to which a user can write logic functions from a position near at hand.
  • the PLDs include many kinds from small PLAs (programmable logic arrays) basically constituted with an AND-plane and an OR-plane to large scale FPGAs (field programmable gate arrays).
  • the PLDs are used as interface circuits in microcomputer systems for controlling machines and devices. While microcomputer systems require dedicated interface circuits corresponding to machines and devices to be controlled, use of PLDs makes it possible to bring about required interface circuits corresponding to various machines and devices within a short period of delivery time.
  • the conventional PLDs as described above have the following problems: Since the conventional PLD is constituted as a stand-alone package, when it is used in the above-mentioned microcomputer system, a single interface circuit alone requires a package. As a result, degree of integration cannot be improved.
  • the object of this invention is to provide a highly integrated semiconductor device capable of solving the above problem and bringing about required functions within a short period of delivery time.
  • the stacked substrate body and the semiconductor device of this invention are characterized by comprising;
  • a first substrate having: a first functional section having the function of acquiring required functions by connecting to and disconnecting from each other a plurality of pre-arranged circuit elements through programmable switching means, and a first input-output terminal corresponding to the first functional section, and
  • a second substrate having: a second functional section having the functions associated with the first functional section; and a second input-output terminals corresponding to the second functional section,
  • first substrate and the second substrate being stacked together so that the first input-output terminal and the second input-output terminal are electrically connected to each other.
  • the stacked substrate body and the semiconductor device of this invention is characterized by comprising;
  • a first substrate having: a first functional section having the function of storing information; and a first input-output terminal corresponding to the first functional section, and
  • a second substrate having: a second functional section having the function of controlling the first functional section; and a second input-output terminal corresponding to the second functional section,
  • first substrate and the second substrate being stacked together so that the first input-output terminal and the second input-output terminal are electrically connected to each other.
  • circuit element refers to a circuit constituting element, and the concept includes any element and circuit such as logic elements, delay elements, memory elements, operation circuits, wiring, etc.
  • data input lines L 11 , . . . and AND-input lines L 21 , . . . in FIG. 3 correspond to this concept.
  • input-output terminal refers to any terminal for input and/or output, and the concept includes for example dedicated input terminals for receiving the supply of signals and power, dedicated output terminals for supplying out, and dual-purpose input-output terminals.
  • pads 8 a, 8 b , . . . and pads 6 a, 6 b , . . . correspond to this term.
  • FIG. 1 shows a cross-sectional constitution of an LSI (large scale integrated circuit) 2 or a semiconductor device as an embodiment of this invention.
  • FIG. 2 is an exploded perspective view of a stacked chip 4 .
  • FIG. 3 is a schematic drawing of an example circuit constitution of a logic array 20 constituting an FPGA formed on a first chip 8 .
  • FIGS. 4A, 4B, and 4 C show specific examples of programmable switching means.
  • FIG. 5 shows an example circuit constitution of a switch SW 11 using a memory using a ferroelectric material.
  • FIG. 6 shows a cross-sectional constitution of a stacked chip as another embodiment of the invention.
  • FIG. 7 shows a cross-sectional constitution of a stacked chip as still another embodiment of the invention.
  • FIG. 8 shows a cross-sectional constitution of a stacked chip as still another embodiment of the invention.
  • FIG. 9 shows a cross-sectional constitution of a stacked chip as still another embodiment of the invention.
  • FIG. 10 shows a cross-sectional constitution of a stacked chip as still another embodiment of the invention.
  • FIG. 11 is an exploded perspective view of a stacked chip as another embodiment of the invention.
  • FIG. 12 is a function block diagram showing the constitution of a compact disc system 60 .
  • FIG. 1 shows a cross-sectional constitution of an LSI (large scale integrated circuit) 2 or a semiconductor device as an embodiment of this invention.
  • the LSI 2 is constituted with a stacked chip 4 as a stacked substrate body placed and secured onto a package 12 .
  • the stacked chip 4 is a single body made by laminating together a first substrate or a first chip 8 and a second substrate or a second chip 6 .
  • FIG. 2 is an exploded perspective view of the stacked chip 4 .
  • the first chip 8 and the second chip 6 both are IC chips constituted with semiconductors.
  • the first chip 8 is formed to have an FPGA (field programmable gate array) as a programmable first functional section
  • the second chip 6 is formed to have a CPU (central processing unit) as a second functional section.
  • the first chip 8 is provided on its top surface with a plurality of pads 8 a, 8 b , . . . as first input-output terminals.
  • the pads 8 a, 8 b , . . . are for performing input and output operations relative to the FPGA.
  • a plurality of pads 10 terminals for the outside for performing input and output with the outside.
  • the second chip 6 is provided on its underside with a plurality of pads 6 a, 6 b , . . . as second input-output terminals.
  • the plurality of pads 6 a, 6 b , . . . are for performing input and output operations relative to the CPU.
  • Each of the pads 8 a, 8 b , . . . and each of the pads 6 a, 6 b , . . . are disposed at positions opposite to each other.
  • the pads 8 a, 8 b , . . . are made of gold (Au) for example, while the pads 6 a, 6 b , . . . are made of tin (Su) and they are bonded together with a technique of making bumps utilizing eutectic crystals.
  • the stacked chip 4 formed as described above is placed and secured onto the package 12 as shown in FIG. 1.
  • a pad 14 on the package 12 and a pad 10 on the first chip 8 are interconnected through a bonding wire 16 .
  • the stacked chip 4 and the bonding wire 16 are sealed with a sealing material (not shown) of epoxy resin or the like.
  • the LSI 2 is used as a controller for controlling external devices. That is to say, the external devices are controlled by the use of a CPU (not shown) provided on the second chip 6 .
  • the external devices are electrically connected to the pad 14 provided on the package 12 .
  • An FPGA formed on the first chip 8 functions as an interface circuit interconnecting the CPU and the external devices.
  • a required interface circuit corresponding to the external devices may be obtained by changing the program of the FPGA.
  • the required interface circuit may be obtained without forming an IC having a new dedicated interface circuit. In other words, there is no need for developing a new dedicated IC or preparing other manufacturing process for the dedicated IC.
  • the program for controlling the external devices is disposed outside the LSI 2 in the form of an ROM (read-only memory, not shown) and sent to the CPU through the pad 14 provided on the package 12 .
  • a power source (not shown) is provided outside the LSI 2 to supply power from the power source through the pad 14 to the first chip 8 , and the power is further supplied through the first chip 8 to the second chip 6 .
  • FIG. 3 is a schematic drawing of an example circuit constitution of a logic array 20 constituting the FPGA formed on the first chip 8 .
  • the FPGA is a PLD of a relatively complicated constitution, and its logic array 20 has an AND-plane portion and an OR-plane portion.
  • FIG. 3 is a partial drawing for explanation of the circuit constitution of the logic array 20 .
  • the actual logic array 20 is more complicated in the constitution.
  • the AND-plane portion 22 has, as circuit elements; four data input lines L 11 , L 12 , L 13 and L 14 ; four AND-input lines L 21 , L 22 , L 23 and L 24 ; and four AND-gates AND 1 , AND 2 , AND 3 , and AND 4 .
  • Programmable switching means or switches SW 11 through SW 44 are disposed at sixteen intersections on the AND-plane portion 22 where the data input lines L 11 through L 14 cross the AND-input lines L 21 through L 24 .
  • the OR-plane portion 24 has as circuit elements; four AND-output lines L 31 , L 32 , L 33 , and L 34 ; three OR-input lines L 41 , L 42 , and L 43 ; three OR-gates OR 1 , OR 2 and OR 3 ; and three OR-output lines L 51 , L 52 and L 53 .
  • programmable switching means or switches SW 51 through SW 83 are disposed at twelve intersections on the OR-plane portion 24 where the AND-output lines L 31 through L 34 cross the OR-input lines L 41 through L 43 .
  • FIG. 3 shows the use of the four AND-gates AND 1 , AND 2 , AND 3 , and AND 4 , and the three OR-gates OR 1 , OR 2 and OR 3 for the convenience of explanation, in the actual circuit, seven NAND-gates are used instead to make a circuit which is logically equivalent to that shown in the FIG. 3.
  • FIGS. 4A, 4B and 4 C Specific examples of the programmable switching means (such as the switch SW 11 ) are shown in FIGS. 4A, 4B and 4 C.
  • a fuse shown in FIG. 4A may be used as the switch SW 11 . In that case, to disconnect the data input line L 11 from the AND-input line L 21 , the fuse may be burned out.
  • an anti-fuse (not shown) as the SW 11 may also be used that is constituted that insulation prepared in advance is broken to make the data input line L 11 and the AND input line L 21 conductive to each other.
  • a flash memory or an EEPROM electrically erasable and programmable read-only memory shown in FIG. 4B may be used as the switch SW 11 .
  • the use of the EEPROM makes it possible to rewrite logic functions.
  • an SRAM static random-access memory
  • SW 11 static random-access memory
  • a memory using a ferroelectric material may be used as the switch SW 11 .
  • the use of the ferroelectric memory makes it possible to bring about a switch SW 11 that is nonvolatile and enables high speed rewriting.
  • FIG. 5 shows an example of circuit constitution of the switch SW 11 using a ferroelectric memory.
  • the switch SW 11 has a ferroelectric transistor 30 .
  • connection/disconnection data of the switch SW 11 can be rewritten by changing the direction of the voltage applied between the gate terminal G and the data input line L 11 .
  • FIG. 5 While the example shown in FIG. 5 is constituted that the polarized direction of the ferroelectric layer FE is changed by changing the direction of the voltage applied between the gate terminal G and the data input line L 11 , it may also be constituted that an electrode terminal is connected to the end opposite of the gate terminal G of the ferroelectric layer FE to use it as a memory gate terminal MG and to change the polarized direction of the ferroelectric layer FE by changing the voltage direction applied between the gate terminal G and the memory gate terminal MG.
  • a memory having a ferroelectric capacitor may also be used as the ferroelectric memory using for the switch SW 11 in place of the memory having a ferroelectric transistor shown in FIG. 5.
  • an FPGA is formed as the first functional section on the first chip 8 .
  • a writing circuit is formed as the second functional section on the second chip 6 for writing and erasing programs on the FPGA. In this way, the FPGA can be produced without requiring an external writing device.
  • This invention may also be applied to the case in which the LSI 2 is used as a DSP (digital signal processor).
  • a RAM random access memory
  • FPGA is formed as the first functional section on the first chip 8 like in the previous embodiment
  • FPGA is programmed to function as a signal processing section.
  • the FPGA may apply a specified process to signals given from the RAM formed on the second chip 6 and output them outside the LSI 2 , or apply a specified process to signals given from outside the LSI 2 and stored them in the RAM formed on the second chip 6 .
  • the contents of the signal processing may be easily changed by changing the program of the FPGA. Also, a compact DSP may be produced about by the use of the stacked chip 4 .
  • an FPGA is formed on the first chip 8 while forming a flash memory on the second chip 6 .
  • connection resistance tends to increase when the pads 8 a, 8 b , . . . and 6 a, 6 b , . . . are connected by the above-mentioned bump technique or the anisotropic conductor to be described later.
  • the LSI 2 may be used as a frequency synthesizer using a PLL (phase lock loop) circuit.
  • PLL phase lock loop
  • an analog circuit VCO voltage control oscillation circuit
  • an FPGA as the first functional section is formed on the first chip 8 like in the previous embodiment.
  • the FPGA is programmed to function as a circuit for diving the frequency of the output of the VCO and then feeding it back to the VCO.
  • the LSI 2 may be used as a frequency synthesizer using a PLL circuit.
  • the frequency to be outputted may be easily changed by changing the program of the FPGA.
  • Another advantage is that a compact synthesizer is obtained by the use of the stacked chip 4 .
  • the pad 10 may be electrically connected to the pad 6 a of the second chip 6 through the pad 8 a.
  • the pad 10 disposed on the first chip 8 for example can be used as an input terminal for analog signals, or as a power source terminal solely for the analog circuit.
  • the first chip 8 may be formed with a memory device as the first functional section. In that case, it is recommended to form a writing circuit as the second functional section on the second chip 6 for writing and erasing data on the memory device.
  • an information storage device is obtained without requiring an external writing device.
  • an information storage device of a small projection area with functions of both storing and writing information may be produced about by stacking the first chip 8 and the second chip 6 .
  • the pads 8 a, 8 b , . . . and 6 a, 6 b , . . . may be interconnected by the use of anisotropic conductor 18 .
  • the anisotropic conductor 18 is conductive in one direction only and has adhesive property. Any thermosetting adhesive for example may be used as the anisotropic conductor.
  • the first chi 8 and the second chip 6 may be securely bonded together. Securely bonding together the first chip 8 and the second chip 6 using the anisotropic conductor 18 , the pads 8 a, 8 b , . . . and pads 6 a, 6 b , . . . disposed in opposing positions may be electrically interconnected.
  • the stacked chip 4 is secured to the package 12 and the pad 10 on the stacked chip 4 and the pad 14 disposed on the package are interconnected through a bonding wire 16 as shown in FIG. 1, but this invention is not limited to such configuration.
  • the stacked chip 4 may be mounted directly on a plastic substrate in the form of a film.
  • the substrate on which the stacked chip 4 is mounted is generally referred to as TAB (tape-automated bonding) 26 .
  • the TAB 26 has printed wiring (not shown) with its pad portion (not shown) connected to the pad 10 of the stacked chip 4 .
  • the stacked chip 4 is sealed with a sealing member (not shown) made of epoxy resin or the like.
  • the stacked chip 4 may be mounted up to the top surface of the TAB 26 .
  • stacked chip 4 is described as an example with two chip stacked, this invention may also be applied to stacked chips comprising three or more chips.
  • FIG. 9 shows a stacked chip 36 comprising the first chip 8 over which are placed a second chip 32 and a third chip 34 side by side.
  • the stacked chip 36 is placed on and secured to the package 12 .
  • a controller for controlling external devices using a single stacked chip 36 may be produced about for example by pre-programming an FPGA formed on the first chip 8 to function as an interface circuit and forming a CPU on the second chip 32 , as well as forming a ROM on the third chip 34 .
  • the first chip 8 corresponds to the first substrate while the second chip 32 and the third chip 34 correspond to the second substrate.
  • FIG. 11 is an exploded perspective view of the configuraton of a stacked chip 52 comprising a plurality of chips (corresponding to the second substrate) 50 a, 50 b , . . . , 50 g arranged in a horizontal array on the first chip 8 (corresponding to the first substrate).
  • a compact disk system 60 shown in FIG. 12 may be formed as the chips 50 a, 50 b , . . . , 50 g shown in FIG. 11, and a system control microcomputer 74 and connecting lines (not shown) between the chips may be formed on the first chip 8 .
  • the compact disk system 60 shown in FIG. 12 has been conventionally constituted with the functional sections such as an RF amplifier 62 , DSP 64 , DF-DAC 66 , CD-G decoder 68 , RGB encoder 70 , CD driver 72 , and the system control microcomputer 74 , respectively formed separate ICs and mounted on a single board. As a result, compactness has been lacked and its manufacturing cost become high.
  • a complicated system such as the compact disk system 60 , conventionally made by mounting a plurality of ICs on a single board, may be made with a single stacked chip, namely a single IC. As a result, complicated systems may be made compact and inexpensive.
  • FIG. 10 shows a stacked chip 44 comprising the first chip 8 placing and securing a second chip 40 on the top and third chip 42 placed and secured on the top of the second chip 40 .
  • the stacked chip 44 is placed on and secured to the package 12 .
  • the pads to be connected may be disposed on both of under and over sides of the chip (in this embodiment, the second chip 40 ), three or more chips may be easily stacked as described above.
  • the first chip 8 corresponds to the first substrate while the second chip 40 corresponds to the second substrate.
  • the third chip 42 also corresponds to the second substrate.
  • the second chip 40 corresponds to the first substrate
  • the first and second chips 8 and 42 correspond to the second substrate.
  • This invention is characterized by comprising: a first substrate having a programmable first functional section and a first input-output terminal; and a second substrate having a second functional section having a function related to the first functional section, and a second input-output terminal;
  • the first substrate and the second substrate are stacked together so that the first input-output terminal and the second input-output terminal are electrically interconnected.
  • the function of the first functional section may be flexibly changed corresponding to the second functional section and the external devices.
  • function of the first functional section may be implemented without creating any new dedicated IC.
  • a semiconductor device having a small projected area as well as the functions of both of the first and second functional sections may be also implemented by stacking together the first and second substrates.
  • complicated systems conventionally requiring a large number of ICs may be configured with a single semiconductor device by using the first substrates and the second substrates which are stacked in a large number. As a result, such systems may be realized at a low cost and in a compact size.
  • semiconductor devices may be provided that can meet required functions within a short delivery time and at a low price with a high degree of integration.
  • This invention is characterized in that the second functional section has the function of controlling external devices, and the first functional section has the interface function of interconnecting the second functional section and external devices.
  • the interface function may be flexibly changed corresponding to the external devices. Further, the use of the stacked substrate results in making the control device of compact size wherein space saving is highly required.
  • This invention is characterized in that the second functional section has the function of storing information, and
  • the first functional section has the function of processing in association with information stored in the second functional section.
  • the stacked substrate when the stacked substrate is used in the DSP (digital signal processor), it is possible to use the second functional section as a RAM (random access memory) and to change the function of the first functional section flexibly corresponding to the contents of the signal processing.
  • the use of the stacked substrate implements a compact DSP.
  • This invention is characterized in that the second functional section has the function of performing analog processing, and the first functional section has the function of performing digital processing associated with analog processing performed in the second functional section.
  • the stacked substrate is used for example in a synthesizer using a PLL (phase lock loop) circuit
  • the second functional section as a VCO (voltage control oscillation circuit)
  • the first functional section as a frequency dividing circuit for dividing the output frequency of the VCO.
  • the frequency dividing circuit may be flexibly changed corresponding to the frequency to be outputted.
  • a frequency synthesizer of a compact size may be obtained by the use of the stacked substrate.
  • This invention is characterized in that the second functional section has the function of controlling the first functional section.
  • This invention is characterized in that power is supplied from the power source to the first substrate, and power is supplied at the same time through the first substrate to the second substrate.
  • This invention is characterized by a constitution comprising: a first substrate having a first functional section having the function of storing information and a first input-output terminal; and a second substrate having a second functional section having the function of controlling the first functional section , and a second input-output terminal; the first substrate and the second substrate being stacked together so that the first input-output terminal and the second input-output terminal are electrically interconnected.
  • the second functional section is used as a device for writing information to the first functional section
  • an information storing device that requires no external writing device may be implemented. Also, stacking together the first and second substrates makes it possible to realize an information storing device having a small projected area, and having both of the functions of storing information and for example writing information.
  • This invention is characterized in that the first and second substrates both are provided with high voltage lines, and the voltage of the high voltage line of the first substrate is substantially the same as that of the second substrate.
  • the high voltage line of the first substrate and the high voltage line of the second substrate may be shared by both of the substrates by electrically interconnecting the first and second input-output terminals. As a result, the space required for the high voltage wiring may be saved.
  • This invention is characterized in that the first input-output terminals and the second input-output terminals are provided in a plurality of pairs for electrically interconnecting the high voltage line of the first substrate and the high voltage line of the second substrate.
  • the connecting resistance may be reduced by providing the plurality of connecting points.
  • This invention is characterized in that the first substrate or the second substrate is provided with a terminal for the outside, and one of the first and second input-output terminals belonging to the substrate provided with the terminal for the outside is electrically connected to the terminal for the outside.
  • the terminal for the outside and the second input-output terminal of the second substrate may be electrically interconnected through the first input-output terminal of the first substrate. Therefore, power and signals may be directly transferred between the second substrate having no terminal for the outside and the terminal for the outside.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Computer Hardware Design (AREA)
  • General Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Physics & Mathematics (AREA)
  • Semiconductor Integrated Circuits (AREA)
  • Microcomputers (AREA)
  • Wire Bonding (AREA)
  • Semiconductor Memories (AREA)
  • Logic Circuits (AREA)
  • Dram (AREA)

Abstract

A semiconductor device of a high degree of integration capable of bringing about required functions within a short period of delivery time. A stacked chip 4 is constituted by bonding together pads 8 a, 8 b, . . . of a first chip 8 and pads 6 a, 6 b, . . . of a second chip 6. The first chip 8 is formed with an FPGA (field programmable gate array) and the second chip 6 is formed with a CPU (central processing unit). An LSI 2 is used for example as a controller for controlling external devices. In that case, the FPGA is used as an interface circuit interconnecting the CPU and the external devices. A required interface circuit corresponding to the external devices is obtained by changing the program of the FPGA. This type of controller required to save space to a great extent may be made compact by the use of the stacked chip 4.

Description

    CROSS-REFERENCE TO RELATED APPLICATION
  • The entire disclosure of the Japanese patent application No Hei 9-333376 filed on Dec. 3, 1997 including the specification, claims, drawings, and summary are incorporated herein by reference in its entirety. [0001]
  • BACKGROUND OF THE INVENTION
  • 1. Field of the Invention [0002]
  • This invention relates to substrates and semiconductor devices, in particular to a stacked substrate body stacked with substrates, and a semiconductor device having the stacked substrate body. [0003]
  • 2. Description of the Prior Art [0004]
  • PLDs (programmable logic devices) are known as LSIs to which a user can write logic functions from a position near at hand. The PLDs include many kinds from small PLAs (programmable logic arrays) basically constituted with an AND-plane and an OR-plane to large scale FPGAs (field programmable gate arrays). [0005]
  • They are all constituted with many logic circuits arranged on chips in advance so that they can be interconnected through programmable switches. Therefore, a user may bring desired functions by connecting and disconnecting those switches according to specified patterns. In other words, the use of the PLDs makes it possible to bring LSIs having desired functions within a short delivery time. [0006]
  • Therefore, the PLDs are used as interface circuits in microcomputer systems for controlling machines and devices. While microcomputer systems require dedicated interface circuits corresponding to machines and devices to be controlled, use of PLDs makes it possible to bring about required interface circuits corresponding to various machines and devices within a short period of delivery time. [0007]
  • However, the conventional PLDs as described above have the following problems: Since the conventional PLD is constituted as a stand-alone package, when it is used in the above-mentioned microcomputer system, a single interface circuit alone requires a package. As a result, degree of integration cannot be improved. [0008]
  • SUMMARY OF THE INVENTION
  • The object of this invention is to provide a highly integrated semiconductor device capable of solving the above problem and bringing about required functions within a short period of delivery time. [0009]
  • The stacked substrate body and the semiconductor device of this invention are characterized by comprising; [0010]
  • a first substrate having: a first functional section having the function of acquiring required functions by connecting to and disconnecting from each other a plurality of pre-arranged circuit elements through programmable switching means, and a first input-output terminal corresponding to the first functional section, and [0011]
  • a second substrate having: a second functional section having the functions associated with the first functional section; and a second input-output terminals corresponding to the second functional section, [0012]
  • the first substrate and the second substrate being stacked together so that the first input-output terminal and the second input-output terminal are electrically connected to each other. [0013]
  • The stacked substrate body and the semiconductor device of this invention is characterized by comprising; [0014]
  • a first substrate having: a first functional section having the function of storing information; and a first input-output terminal corresponding to the first functional section, and [0015]
  • a second substrate having: a second functional section having the function of controlling the first functional section; and a second input-output terminal corresponding to the second functional section, [0016]
  • the first substrate and the second substrate being stacked together so that the first input-output terminal and the second input-output terminal are electrically connected to each other. [0017]
  • By the way, the term “circuit element” as used in the claims refers to a circuit constituting element, and the concept includes any element and circuit such as logic elements, delay elements, memory elements, operation circuits, wiring, etc. In embodiments, data input lines L[0018] 11, . . . and AND-input lines L21, . . . in FIG. 3 correspond to this concept.
  • The term “input-output terminal” refers to any terminal for input and/or output, and the concept includes for example dedicated input terminals for receiving the supply of signals and power, dedicated output terminals for supplying out, and dual-purpose input-output terminals. In embodiments, [0019] pads 8 a, 8 b, . . . and pads 6 a, 6 b, . . . correspond to this term.
  • While the characteristics of this invention may be widely shown as the above, its constitution and contents together with the object and characteristics will be made clearer by the following disclosure in reference to the appended drawings.[0020]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 shows a cross-sectional constitution of an LSI (large scale integrated circuit) [0021] 2 or a semiconductor device as an embodiment of this invention.
  • FIG. 2 is an exploded perspective view of a stacked [0022] chip 4.
  • FIG. 3 is a schematic drawing of an example circuit constitution of a [0023] logic array 20 constituting an FPGA formed on a first chip 8.
  • FIGS. 4A, 4B, and [0024] 4C show specific examples of programmable switching means.
  • FIG. 5 shows an example circuit constitution of a switch SW[0025] 11 using a memory using a ferroelectric material.
  • FIG. 6 shows a cross-sectional constitution of a stacked chip as another embodiment of the invention. [0026]
  • FIG. 7 shows a cross-sectional constitution of a stacked chip as still another embodiment of the invention. [0027]
  • FIG. 8 shows a cross-sectional constitution of a stacked chip as still another embodiment of the invention. [0028]
  • FIG. 9 shows a cross-sectional constitution of a stacked chip as still another embodiment of the invention. [0029]
  • FIG. 10 shows a cross-sectional constitution of a stacked chip as still another embodiment of the invention. [0030]
  • FIG. 11 is an exploded perspective view of a stacked chip as another embodiment of the invention. [0031]
  • FIG. 12 is a function block diagram showing the constitution of a [0032] compact disc system 60.
  • DESCRIPTION OF PREFERRED EMBODIMENTS
  • FIG. 1 shows a cross-sectional constitution of an LSI (large scale integrated circuit) [0033] 2 or a semiconductor device as an embodiment of this invention. The LSI 2 is constituted with a stacked chip 4 as a stacked substrate body placed and secured onto a package 12. The stacked chip 4 is a single body made by laminating together a first substrate or a first chip 8 and a second substrate or a second chip 6.
  • FIG. 2 is an exploded perspective view of the stacked [0034] chip 4. The first chip 8 and the second chip 6 both are IC chips constituted with semiconductors. In this embodiment, the first chip 8 is formed to have an FPGA (field programmable gate array) as a programmable first functional section, and the second chip 6 is formed to have a CPU (central processing unit) as a second functional section.
  • The [0035] first chip 8 is provided on its top surface with a plurality of pads 8 a, 8 b, . . . as first input-output terminals. In this embodiment, the pads 8 a, 8 b, . . . are for performing input and output operations relative to the FPGA. In the vicinity of the outer circumference of the top surface of the first chip 8 are provided a plurality of pads 10 (terminals for the outside) for performing input and output with the outside.
  • The [0036] second chip 6 is provided on its underside with a plurality of pads 6 a, 6 b, . . . as second input-output terminals. In this embodiment, the plurality of pads 6 a, 6 b, . . . are for performing input and output operations relative to the CPU.
  • Each of the [0037] pads 8 a, 8 b, . . . and each of the pads 6 a, 6 b, . . . are disposed at positions opposite to each other. The pads 8 a, 8 b, . . . are made of gold (Au) for example, while the pads 6 a, 6 b, . . . are made of tin (Su) and they are bonded together with a technique of making bumps utilizing eutectic crystals.
  • The stacked [0038] chip 4 formed as described above is placed and secured onto the package 12 as shown in FIG. 1. A pad 14 on the package 12 and a pad 10 on the first chip 8 are interconnected through a bonding wire 16. By the way, the stacked chip 4 and the bonding wire 16 are sealed with a sealing material (not shown) of epoxy resin or the like.
  • In this embodiment, the [0039] LSI 2 is used as a controller for controlling external devices. That is to say, the external devices are controlled by the use of a CPU (not shown) provided on the second chip 6. The external devices are electrically connected to the pad 14 provided on the package 12. An FPGA formed on the first chip 8 functions as an interface circuit interconnecting the CPU and the external devices.
  • Therefore, a required interface circuit corresponding to the external devices may be obtained by changing the program of the FPGA. Thus the required interface circuit may be obtained without forming an IC having a new dedicated interface circuit. In other words, there is no need for developing a new dedicated IC or preparing other manufacturing process for the dedicated IC. [0040]
  • Another advantage is that this type of controllers required to save space to a large extent may be made compact by the use of the stacked [0041] chip 4. By the way, in this embodiment, the program for controlling the external devices is disposed outside the LSI 2 in the form of an ROM (read-only memory, not shown) and sent to the CPU through the pad 14 provided on the package 12.
  • A power source (not shown) is provided outside the [0042] LSI 2 to supply power from the power source through the pad 14 to the first chip 8, and the power is further supplied through the first chip 8 to the second chip 6.
  • Therefore, it is possible to supply both high and low voltage powers to the [0043] first chip 8 which requires a high voltage to write and erase programs to and from the FPGA, and to supply a low voltage power only to the second chip 6 carrying a CPU which does not require a high voltage. Thus only the first chip 8 need to be made with a specification to stand a high voltage. In other words, the second chip 6 may be made to stand a low voltage only and accordingly, the degree of integration of the second chip 6 carrying the CPU may be improved.
  • FIG. 3 is a schematic drawing of an example circuit constitution of a [0044] logic array 20 constituting the FPGA formed on the first chip 8. The FPGA is a PLD of a relatively complicated constitution, and its logic array 20 has an AND-plane portion and an OR-plane portion. By the way, the FIG. 3 is a partial drawing for explanation of the circuit constitution of the logic array 20. The actual logic array 20 is more complicated in the constitution.
  • In the example of FIG. 3, the AND-[0045] plane portion 22 has, as circuit elements; four data input lines L11, L12, L13 and L14; four AND-input lines L21, L22, L23 and L24; and four AND-gates AND1, AND2, AND3, and AND4.
  • Programmable switching means or switches SW[0046] 11 through SW44 are disposed at sixteen intersections on the AND-plane portion 22 where the data input lines L11 through L14 cross the AND-input lines L21 through L24.
  • The OR-[0047] plane portion 24 has as circuit elements; four AND-output lines L31, L32, L33, and L34; three OR-input lines L41, L42, and L43; three OR-gates OR1, OR2 and OR3; and three OR-output lines L51, L52 and L53.
  • Like the AND-plane portion, programmable switching means or switches SW[0048] 51 through SW83 are disposed at twelve intersections on the OR-plane portion 24 where the AND-output lines L31 through L34 cross the OR-input lines L41 through L43.
  • By the way, while the FIG. 3 shows the use of the four AND-gates AND[0049] 1, AND2, AND3, and AND4, and the three OR-gates OR1, OR2 and OR3 for the convenience of explanation, in the actual circuit, seven NAND-gates are used instead to make a circuit which is logically equivalent to that shown in the FIG. 3.
  • Specific examples of the programmable switching means (such as the switch SW[0050] 11) are shown in FIGS. 4A, 4B and 4C. A fuse shown in FIG. 4A may be used as the switch SW11. In that case, to disconnect the data input line L11 from the AND-input line L21, the fuse may be burned out.
  • In contrast to the use of the fuse, an anti-fuse (not shown) as the SW[0051] 11 may also be used that is constituted that insulation prepared in advance is broken to make the data input line L11 and the AND input line L21 conductive to each other.
  • Also, a flash memory or an EEPROM (electrically erasable and programmable read-only memory) shown in FIG. 4B may be used as the switch SW[0052] 11. The use of the EEPROM makes it possible to rewrite logic functions.
  • Also, an SRAM (static random-access memory) shown in FIG. 4C may be used as the SW[0053] 11 to rewrite the logic functions in real time.
  • Furthermore, a memory using a ferroelectric material may be used as the switch SW[0054] 11. The use of the ferroelectric memory makes it possible to bring about a switch SW11 that is nonvolatile and enables high speed rewriting.
  • FIG. 5 shows an example of circuit constitution of the switch SW[0055] 11 using a ferroelectric memory. In this example, the switch SW11 has a ferroelectric transistor 30.
  • While a ferroelectric layer FE is polarized when a specified voltage is applied between the gate terminal G and the data input line L[0056] 11, the direction of polarization of the ferroelectric layer FE varies according to the direction of the voltage applied. The difference in the polarized direction of the ferroelectric layer FE produces the difference in the drain current value for the same gate voltage. Using this property, a constitution is made to produce closed and open states of the switch SW11.
  • Although the relationship of the direction of polarization of the ferroelectric layer FE and the direction of the voltage applied between the gate terminal G and the data input line L[0057] 11 is affected with other factors and is not always the same, at least under the same condition the relation thereof may be the same constant.
  • Therefore, for example, if polarization occurs in the direction in which a drain current above the threshold flows for a specified gate voltage when a voltage being positive at the gate terminal G relative to the data input line L[0058] 11 is applied, and if polarization occurs in the direction in which only a current below the threshold flows for the specified voltage when an opposite voltage is applied, the former is the closed state of the switch SW11 while the latter is the open state of the switch SW11.
  • In this way, the connection/disconnection data of the switch SW[0059] 11 can be rewritten by changing the direction of the voltage applied between the gate terminal G and the data input line L11.
  • While the example shown in FIG. 5 is constituted that the polarized direction of the ferroelectric layer FE is changed by changing the direction of the voltage applied between the gate terminal G and the data input line L[0060] 11, it may also be constituted that an electrode terminal is connected to the end opposite of the gate terminal G of the ferroelectric layer FE to use it as a memory gate terminal MG and to change the polarized direction of the ferroelectric layer FE by changing the voltage direction applied between the gate terminal G and the memory gate terminal MG.
  • Alternatively, a memory having a ferroelectric capacitor (not shown) may also be used as the ferroelectric memory using for the switch SW[0061] 11 in place of the memory having a ferroelectric transistor shown in FIG. 5.
  • While the above embodiment is explained as an example in which the [0062] LSI 2 is used as a controller for controlling external devices, this invention is not limited to the above but may also be applied to the case in which the LSI 2 is used, for example, as a general use FPGA.
  • In that case, like the previous embodiment, an FPGA is formed as the first functional section on the [0063] first chip 8. On the other hand, a writing circuit is formed as the second functional section on the second chip 6 for writing and erasing programs on the FPGA. In this way, the FPGA can be produced without requiring an external writing device.
  • This invention may also be applied to the case in which the [0064] LSI 2 is used as a DSP (digital signal processor). To use the LSI 2 as the DSP, a RAM (random access memory) as the second functional section is formed on the second chip 6.
  • On the other hand, while an FPGA is formed as the first functional section on the [0065] first chip 8 like in the previous embodiment, FPGA is programmed to function as a signal processing section.
  • With the above setting, the FPGA may apply a specified process to signals given from the RAM formed on the [0066] second chip 6 and output them outside the LSI 2, or apply a specified process to signals given from outside the LSI 2 and stored them in the RAM formed on the second chip 6.
  • The contents of the signal processing may be easily changed by changing the program of the FPGA. Also, a compact DSP may be produced about by the use of the stacked [0067] chip 4.
  • It may also be constituted for example that an FPGA is formed on the [0068] first chip 8 while forming a flash memory on the second chip 6. In that case, there are cases in which the FPGA of the first chip 8 and the flash memory of the second chip 6 both require high voltage lines for writing and erasing. In such cases, it is convenient if the voltage required for writing and erasing the FPGA is the same as that required for writing and erasing the flash memory.
  • With such a voltage setting, high voltage lines of both of the [0069] first chip 8 and the second chip 6 may be shared between both of the chips through either the pads 8 a, 8 b, . . . or pads 6 a, 6 b, . . . As a result, spaces required for the high voltage wiring may be saved.
  • Furthermore in this case, if a plural sets of pads are prepared for connecting the high voltage lines, it is preferable for reducing connection resistance. To reduce the connection resistance by parallel forming of the connection points is specially desirable because the connection resistance tends to increase when the [0070] pads 8 a, 8 b, . . . and 6 a, 6 b, . . . are connected by the above-mentioned bump technique or the anisotropic conductor to be described later.
  • Also, the [0071] LSI 2 may be used as a frequency synthesizer using a PLL (phase lock loop) circuit. In that case, an analog circuit VCO (voltage control oscillation circuit) as the second functional section is formed on the second chip 6.
  • On the other hand, an FPGA as the first functional section is formed on the [0072] first chip 8 like in the previous embodiment. In that case, the FPGA is programmed to function as a circuit for diving the frequency of the output of the VCO and then feeding it back to the VCO.
  • With such a setting, the [0073] LSI 2 may be used as a frequency synthesizer using a PLL circuit. In that case, the frequency to be outputted may be easily changed by changing the program of the FPGA. Another advantage is that a compact synthesizer is obtained by the use of the stacked chip 4.
  • By the way, when the analog circuit as the second functional section is mounted on the [0074] second chip 6 as described above, it is recommended that the pads required to receive and give out analog signals be arranged without an intervening buffer.
  • Also in this case, by making conductive any of the [0075] pad 10 and for example the pad 8 a disposed on the first chip 8 (through-pad), the pad 10 may be electrically connected to the pad 6 a of the second chip 6 through the pad 8 a. Such an arrangement is convenient: When a terminal for the outside cannot be disposed directly on the second chip 6, the pad 10 disposed on the first chip 8 for example can be used as an input terminal for analog signals, or as a power source terminal solely for the analog circuit.
  • While each of the above embodiments is described with the FPGA as the first functional section formed on the [0076] first chip 8, this invention is not limited to the above. For example, the first chip 8 may be formed with a memory device as the first functional section. In that case, it is recommended to form a writing circuit as the second functional section on the second chip 6 for writing and erasing data on the memory device.
  • With such a constitution, an information storage device is obtained without requiring an external writing device. Alternatively, an information storage device of a small projection area with functions of both storing and writing information may be produced about by stacking the [0077] first chip 8 and the second chip 6.
  • In each of the above embodiments, while the case of using the bump technique is described as an example method of electrically interconnecting the [0078] pads 8 a, 8 b, . . . and 6 a, 6 b, . . . , this invention is not limited to the above: For example, the pads 8 a, 8 b, . . . and 6 a, 6 b, . . . may be interconnected by the use of soldering technique.
  • Furthermore as shown in FIG. 6, the [0079] pads 8 a, 8 b, . . . and 6 a, 6 b, . . . may be interconnected by the use of anisotropic conductor 18. The anisotropic conductor 18 is conductive in one direction only and has adhesive property. Any thermosetting adhesive for example may be used as the anisotropic conductor.
  • By the use of such an [0080] anisotropic conductor 18, the first chi 8 and the second chip 6 may be securely bonded together. Securely bonding together the first chip 8 and the second chip 6 using the anisotropic conductor 18, the pads 8 a, 8 b, . . . and pads 6 a, 6 b, . . . disposed in opposing positions may be electrically interconnected.
  • In each of the described embodiments, the [0081] stacked chip 4 is secured to the package 12 and the pad 10 on the stacked chip 4 and the pad 14 disposed on the package are interconnected through a bonding wire 16 as shown in FIG. 1, but this invention is not limited to such configuration.
  • For example as shown in FIG. 7, the [0082] stacked chip 4 may be mounted directly on a plastic substrate in the form of a film. Thus, the substrate on which the stacked chip 4 is mounted is generally referred to as TAB (tape-automated bonding) 26. The TAB 26 has printed wiring (not shown) with its pad portion (not shown) connected to the pad 10 of the stacked chip 4. As each embodiments described above, the stacked chip 4 is sealed with a sealing member (not shown) made of epoxy resin or the like.
  • As shown in FIG. 8, when it is possible to dispose the [0083] pad 10 on the underhealth of the first chip 8 (namely opposite surface where the pads 8 a, 8 b, . . . are disposed), the stacked chip 4 may be mounted up to the top surface of the TAB 26.
  • In each of the described embodiments, power is supplied to the [0084] first chip 8 and further through the first chip 8 to the second chip 6, this invention is not limited to such configuration. For example, the constitution that the power is supplied to the second chip 6 and the second chip 6 in turn supplies power to the first chip 8 in possible. Also, the positioning of the first and second chips 8 and 6 may be reversed.
  • In each of the described embodiments, while the stacked [0085] chip 4 is described as an example with two chip stacked, this invention may also be applied to stacked chips comprising three or more chips.
  • FIG. 9 shows a [0086] stacked chip 36 comprising the first chip 8 over which are placed a second chip 32 and a third chip 34 side by side. The stacked chip 36 is placed on and secured to the package 12.
  • A controller for controlling external devices using a single stacked [0087] chip 36 may be produced about for example by pre-programming an FPGA formed on the first chip 8 to function as an interface circuit and forming a CPU on the second chip 32, as well as forming a ROM on the third chip 34. In this case, the first chip 8 corresponds to the first substrate while the second chip 32 and the third chip 34 correspond to the second substrate.
  • FIG. 11 is an exploded perspective view of the configuraton of a stacked [0088] chip 52 comprising a plurality of chips (corresponding to the second substrate) 50 a, 50 b, . . . , 50 g arranged in a horizontal array on the first chip 8 (corresponding to the first substrate).
  • For example, functional sections constituting a [0089] compact disk system 60 shown in FIG. 12, such as an RF amplifier 62, DSP 64, DF-DAC 66, CD-G decoder 68, RGB encoder 70 and CD driver 72, may be formed as the chips 50 a, 50 b, . . . , 50 g shown in FIG. 11, and a system control microcomputer 74 and connecting lines (not shown) between the chips may be formed on the first chip 8.
  • The [0090] compact disk system 60 shown in FIG. 12 has been conventionally constituted with the functional sections such as an RF amplifier 62, DSP 64, DF-DAC 66, CD-G decoder 68, RGB encoder 70, CD driver 72, and the system control microcomputer 74, respectively formed separate ICs and mounted on a single board. As a result, compactness has been lacked and its manufacturing cost become high.
  • With the constitution as shown in FIG. 11, a complicated system such as the [0091] compact disk system 60, conventionally made by mounting a plurality of ICs on a single board, may be made with a single stacked chip, namely a single IC. As a result, complicated systems may be made compact and inexpensive.
  • FIG. 10 shows a [0092] stacked chip 44 comprising the first chip 8 placing and securing a second chip 40 on the top and third chip 42 placed and secured on the top of the second chip 40. The stacked chip 44 is placed on and secured to the package 12.
  • In the case the pads to be connected may be disposed on both of under and over sides of the chip (in this embodiment, the second chip [0093] 40), three or more chips may be easily stacked as described above. In that case, the first chip 8 corresponds to the first substrate while the second chip 40 corresponds to the second substrate.
  • In the case three or more chips are stacked as shown in FIG. 10 and if the [0094] first chip 8 and the third chip 42 are interconnected through wiring (not shown) arranged on the second chip 40, the third chip 42 also corresponds to the second substrate. When the second chip 40 corresponds to the first substrate, the first and second chips 8 and 42 correspond to the second substrate.
  • In each of the described embodiments, while the FPGA is explained as an example of programmable first functional section, this invention is not limited to such configuration. For example, this invention may be applied to the case that a PLA, which is a kind of PLD, is used as the programmable first functional section. [0095]
  • This invention is characterized by comprising: a first substrate having a programmable first functional section and a first input-output terminal; and a second substrate having a second functional section having a function related to the first functional section, and a second input-output terminal; [0096]
  • the first substrate and the second substrate are stacked together so that the first input-output terminal and the second input-output terminal are electrically interconnected. [0097]
  • Therefore, the function of the first functional section may be flexibly changed corresponding to the second functional section and the external devices. As a result, function of the first functional section may be implemented without creating any new dedicated IC. Additionally, a semiconductor device having a small projected area as well as the functions of both of the first and second functional sections may be also implemented by stacking together the first and second substrates. Furthermore, complicated systems conventionally requiring a large number of ICs may be configured with a single semiconductor device by using the first substrates and the second substrates which are stacked in a large number. As a result, such systems may be realized at a low cost and in a compact size. [0098]
  • Namely, semiconductor devices may be provided that can meet required functions within a short delivery time and at a low price with a high degree of integration. [0099]
  • This invention is characterized in that the second functional section has the function of controlling external devices, and the first functional section has the interface function of interconnecting the second functional section and external devices. [0100]
  • Therefore, when the stacked substrate body is used for example in the control device for controlling external devices, the interface function may be flexibly changed corresponding to the external devices. Further, the use of the stacked substrate results in making the control device of compact size wherein space saving is highly required. [0101]
  • This invention is characterized in that the second functional section has the function of storing information, and [0102]
  • the first functional section has the function of processing in association with information stored in the second functional section. [0103]
  • Therefore, when the stacked substrate is used in the DSP (digital signal processor), it is possible to use the second functional section as a RAM (random access memory) and to change the function of the first functional section flexibly corresponding to the contents of the signal processing. The use of the stacked substrate implements a compact DSP. [0104]
  • This invention is characterized in that the second functional section has the function of performing analog processing, and the first functional section has the function of performing digital processing associated with analog processing performed in the second functional section. [0105]
  • Therefore, when the stacked substrate is used for example in a synthesizer using a PLL (phase lock loop) circuit, it is possible to use the second functional section as a VCO (voltage control oscillation circuit) and use the first functional section as a frequency dividing circuit for dividing the output frequency of the VCO. In that case, the frequency dividing circuit may be flexibly changed corresponding to the frequency to be outputted. Additionally a frequency synthesizer of a compact size may be obtained by the use of the stacked substrate. [0106]
  • This invention is characterized in that the second functional section has the function of controlling the first functional section. [0107]
  • Therefore, in the case the second functional section is used as a writing device for programming the first functional section, a PLD that requires no external writing device may be implemented. [0108]
  • This invention is characterized in that power is supplied from the power source to the first substrate, and power is supplied at the same time through the first substrate to the second substrate. [0109]
  • Therefore, it is possible to supply a high voltage as well as a low voltage to the first substrate which requires the high voltage for writing and erasing programs to and from the first functional section, and to supply the low voltage only through the first substrate to the second substrate which does not require the high voltage. Therefore, since the first substrate only needs to be made of a high voltage specification, the second substrate can be made of low voltage specification. Accordingly, degree of integration of the circuit elements constituting the second substrate may be increased. [0110]
  • This invention is characterized by a constitution comprising: a first substrate having a first functional section having the function of storing information and a first input-output terminal; and a second substrate having a second functional section having the function of controlling the first functional section , and a second input-output terminal; the first substrate and the second substrate being stacked together so that the first input-output terminal and the second input-output terminal are electrically interconnected. [0111]
  • Therefore, in the case the second functional section is used as a device for writing information to the first functional section, an information storing device that requires no external writing device may be implemented. Also, stacking together the first and second substrates makes it possible to realize an information storing device having a small projected area, and having both of the functions of storing information and for example writing information. [0112]
  • This invention is characterized in that the first and second substrates both are provided with high voltage lines, and the voltage of the high voltage line of the first substrate is substantially the same as that of the second substrate. [0113]
  • Therefore, the high voltage line of the first substrate and the high voltage line of the second substrate may be shared by both of the substrates by electrically interconnecting the first and second input-output terminals. As a result, the space required for the high voltage wiring may be saved. [0114]
  • This invention is characterized in that the first input-output terminals and the second input-output terminals are provided in a plurality of pairs for electrically interconnecting the high voltage line of the first substrate and the high voltage line of the second substrate. [0115]
  • Therefore, even in the case a connecting resistance is great when the first input-output terminals and the second input-output terminals are interconnected, the connecting resistance may be reduced by providing the plurality of connecting points. [0116]
  • This invention is characterized in that the first substrate or the second substrate is provided with a terminal for the outside, and one of the first and second input-output terminals belonging to the substrate provided with the terminal for the outside is electrically connected to the terminal for the outside. [0117]
  • Therefore, when the terminal for the outside is provided on the first substrate for example, the terminal for the outside and the second input-output terminal of the second substrate may be electrically interconnected through the first input-output terminal of the first substrate. Therefore, power and signals may be directly transferred between the second substrate having no terminal for the outside and the terminal for the outside. [0118]
  • While the invention is described above in the forms of preferred embodiments, each term is used not for the purpose of limitation but explanation, and therefore, may be changed within the scope of the appended claims without departing from the scope and spirit of the invention. [0119]

Claims (20)

What is claimed is:
1. A stacked substrate body characterized by comprising:
a first substrate having a programmable first functional section for acquiring required functions by connecting to and disconnecting from each other a plurality of pre-arranged circuit elements through programmable switching means, and a first input-output terminal corresponding to the first functional section; and
a second substrate having a second functional section having functions related to the first functional section, and a second input-output terminal corresponding to the second functional section;
the first and second substrates being stacked together so that the first and second input-output terminals are electrically interconnected.
2. A stacked substrate body of claim 1, characterized in that
the second functional section has the function of controlling external devices, and
the first functional section has the interface function of interconnecting the second functional section and the external devices.
3. A stacked substrate body of claim 1, characterized in that
the second functional section has the function of storing information, and
the first functional section has the function of processing in associaton with the information stored in the second functional section.
4. A stacked substrate body of claim 3, characterized in that
the stacked substrate body is used in a DSP (digital signal processor), and
the second functional section is used as a RAM (random-access memory).
5. A stacked substrate body of claim 1, characterized in that
the second functional section has the function of performing analog processing, and
the first functional section has the function of performing digital processing in association with the analog processing performed in the second functional section.
6. A stacked substrate body of claim 5, characterized in that
the stacked substrate body is used in a frequency synthesizer having a PLL (phase lock loop) circuit therein, and
the second functional section is used as a VCO (voltage control oscillation circuit) and the first functional section is used as a frequency diving circuit for dividing the output frequency of the VCO.
7. A stacked substrate body of claim 1, characterized in that
the second functional section has the function of controlling the first functional section.
8. A stacked substrate body of claim 7, characterized in that
the second functional section is used as a writing device for programming the first functional section.
9. A stacked substrate body of claim 1, characterized in that
power from a power source is supplied to the first substrate, and further to the second substrate through the first substrate.
10. A stacked substrate body of claim 9, characterized in that
a high voltage power as well as a low voltage power are supplied to the first substrate, and
a low voltage power only is supplied to the second substrate through the first substrate.
11. A stacked substrate body characterized by comprising:
a first substrate having a first functional section having the function of storing information and a first input-output terminal corresponding to the first functional section; and
a second substrate having a second functional section having the function of controlling the first functional section and a second input-output terminal corresponding to the second functional section;
the first and second substrates being stacked together so that the first and second input-output terminals are electrically interconnected.
12. A stacked substrate body of claim 11, characterized in that the second functional section is used as a device for writing information to the first functional section.
13. A stacked substrate body of claim 1, characterized in that
the first and second substrates both are provided with high voltage lines, and
the voltage of the high voltage line of the first substrate is made substantially the same as that of the high voltage line of the second substrate.
14. A stacked substrate body of claim 13, characterized in that
plural pairs of first and second input-output terminals are provided to electrically interconnect the high voltage line of the first substrate and the high voltage line of the second substrate.
15. A stacked substrate body of claim 1, characterized in that
one of the first and second substrate is provided with a terminal for performing input or output to the outside of the stacked substrate body, and
one of the first and second input-output terminals belonging to the substrate having the terminal for the outside and the terminal for the outside are electrically interconnected.
16. A semiconductor device characterized by comprising the stacked substrate body of claim 1.
17. A stacked substrate body of claim 11, characterized in that
the first and second substrate both are provided with high voltage lines, and
the voltage of the high voltage line of the first substrate is made substantially the same as that of the high voltage line of the second substrate.
18. A stacked substrate body of claim 17 characterized in that
plural pairs of the first and second input-output terminals are provided to electrically interconnect the high voltage lines of the first and second substrates.
19. A stacked substrate body of claim 11, characterized by a constitution that
one of the first and second substrates is provided with a terminal for the outside so that one of the first and second input-output terminals belonging to the substrate provided with the terminal for the outside and the terminal for the out side are interconnected.
20. A semiconductor device characterized by comprising the stacked substrate body of claim 11.
US09/203,699 1997-12-03 1998-12-02 Stacked substrate and semiconductor device Expired - Fee Related US6452259B2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP9-333376 1997-03-12
JP9333376A JPH11168185A (en) 1997-12-03 1997-12-03 Laminated substrate body and semiconductor device

Publications (2)

Publication Number Publication Date
US20020008309A1 true US20020008309A1 (en) 2002-01-24
US6452259B2 US6452259B2 (en) 2002-09-17

Family

ID=18265429

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/203,699 Expired - Fee Related US6452259B2 (en) 1997-12-03 1998-12-02 Stacked substrate and semiconductor device

Country Status (2)

Country Link
US (1) US6452259B2 (en)
JP (1) JPH11168185A (en)

Cited By (31)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030038356A1 (en) * 2001-08-24 2003-02-27 Derderian James M Semiconductor devices including stacking spacers thereon, assemblies including the semiconductor devices, and methods
US6534847B2 (en) * 1999-02-05 2003-03-18 Rohm Co., Ltd. Semiconductor device
US20040070421A1 (en) * 2002-10-15 2004-04-15 Kapoor Ashok K. Programmable logic devices with silicon-germanium circuitry and associated methods
US20040178819A1 (en) * 2003-03-12 2004-09-16 Xilinx, Inc. Multi-chip programmable logic device having configurable logic circuitry and configuration data storage on different dice
US20040268286A1 (en) * 2003-06-30 2004-12-30 Xilinx, Inc. Integrated circuit with interface tile for coupling to a stacked-die second integrated circuit
US6867486B2 (en) * 2001-08-30 2005-03-15 Hynix Semiconductor Inc. Stack chip module with electrical connection and adhesion of chips through a bump for improved heat release capacity
US20060071332A1 (en) * 2004-09-29 2006-04-06 Actel Corporation Face-to-face bonded I/O circuit die and functional logic circuit die system
US20060108402A1 (en) * 2004-11-19 2006-05-25 Tessera, Inc. Solder ball formation and transfer method
US20060138647A1 (en) * 2004-12-23 2006-06-29 Tessera, Inc. Microelectronic package having stacked semiconductor devices and a process for its fabrication
US7088860B2 (en) 2001-03-28 2006-08-08 Canon Kabushiki Kaisha Dynamically reconfigurable signal processing circuit, pattern recognition apparatus, and image processing apparatus
US20060195729A1 (en) * 2001-12-05 2006-08-31 Arbor Company Llp Reconfigurable processor module comprising hybrid stacked integrated circuit die elements
US20060258140A1 (en) * 2003-10-23 2006-11-16 Armin Fischer Integrated circuit with additional mini-pads connected by an under-bump metallization and method for production thereof
US20070102799A1 (en) * 1999-12-03 2007-05-10 Hirotaka Nishizawa Ic card
EP1461715A4 (en) * 2001-12-05 2007-08-01 Arbor Company Llp Reconfigurable processor module comprising hybrid stacked integrated circuit die elements
US20090128189A1 (en) * 2007-11-19 2009-05-21 Raminda Udaya Madurawe Three dimensional programmable devices
US20090189268A1 (en) * 2001-06-07 2009-07-30 Renesas Technology Corp. Method of manufacturing semiconductor device
US7701252B1 (en) * 2007-11-06 2010-04-20 Altera Corporation Stacked die network-on-chip for FPGA
US7718512B2 (en) 2005-06-29 2010-05-18 Actel Corporation Integrated circuit wafer with inter-die metal interconnect lines traversing scribe-line boundaries
WO2010116662A1 (en) * 2009-04-06 2010-10-14 Canon Kabushiki Kaisha Semiconductor device and method for manufacturing semiconductor device
US20110147949A1 (en) * 2007-12-20 2011-06-23 Xilinx, Inc. Hybrid integrated circuit device
US8716876B1 (en) 2011-11-11 2014-05-06 Altera Corporation Systems and methods for stacking a memory chip above an integrated circuit chip
US9859896B1 (en) 2015-09-11 2018-01-02 Xilinx, Inc. Distributed multi-die routing in a multi-chip module
WO2018067719A3 (en) * 2016-10-07 2018-07-26 Xcelsis Corporation Direct-bonded native interconnects and active base die
US20190043846A1 (en) * 2017-01-11 2019-02-07 Sj Semiconductor (Jiangyin) Corporation A packaging device for integrated power supply system and packaging method thereof
EP2272075B1 (en) * 2007-05-16 2021-03-10 QUALCOMM Incorporated Semiconductor die stack
US11152336B2 (en) 2016-10-07 2021-10-19 Xcelsis Corporation 3D processor having stacked integrated circuit die
US11302611B2 (en) * 2018-11-28 2022-04-12 Texas Instruments Incorporated Semiconductor package with top circuit and an IC with a gap over the IC
US11557516B2 (en) 2016-10-07 2023-01-17 Adeia Semiconductor Inc. 3D chip with shared clock distribution network
US11790219B2 (en) 2017-08-03 2023-10-17 Adeia Semiconductor Inc. Three dimensional circuit implementing machine trained network
US11824042B2 (en) 2016-10-07 2023-11-21 Xcelsis Corporation 3D chip sharing data bus
US11881454B2 (en) 2016-10-07 2024-01-23 Adeia Semiconductor Inc. Stacked IC structure with orthogonal interconnect layers

Families Citing this family (43)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3597754B2 (en) 2000-04-24 2004-12-08 Necエレクトロニクス株式会社 Semiconductor device and manufacturing method thereof
JP4699589B2 (en) * 2000-06-19 2011-06-15 株式会社平和 Game machine
JP2002000850A (en) * 2000-06-19 2002-01-08 Heiwa Corp Game machine
JP2002018072A (en) * 2000-07-05 2002-01-22 Heiwa Corp Circuit board mounted with electronic device for game machine
JP4489913B2 (en) * 2000-07-25 2010-06-23 株式会社平和 Circuit board with electronic devices for gaming machines
JP2002217367A (en) 2001-01-15 2002-08-02 Mitsubishi Electric Corp Semiconductor chip, semiconductor device and method for manufacturing the same
US6720643B1 (en) * 2001-02-22 2004-04-13 Rambus, Inc. Stacked semiconductor module
US6472747B2 (en) * 2001-03-02 2002-10-29 Qualcomm Incorporated Mixed analog and digital integrated circuits
JP4091838B2 (en) * 2001-03-30 2008-05-28 富士通株式会社 Semiconductor device
JP2002359346A (en) * 2001-05-30 2002-12-13 Sharp Corp Semiconductor device and method of stacking semiconductor chips
ATE533111T1 (en) * 2001-09-19 2011-11-15 Richter Thomas RECONFIGURABLE ELEMENTS
JP3898025B2 (en) * 2001-10-19 2007-03-28 Necエレクトロニクス株式会社 Integrated circuit and manufacturing method thereof
KR100699314B1 (en) * 2002-01-28 2007-03-26 후지쯔 가부시끼가이샤 Semiconductor device, method for manufacturing the semiconductor device, and semiconductor substrate
US7028271B2 (en) 2002-11-06 2006-04-11 Canon Kabushiki Kaisha Hierarchical processing apparatus
US20040232560A1 (en) * 2003-05-22 2004-11-25 Chao-Yuan Su Flip chip assembly process and substrate used therewith
JP4800564B2 (en) * 2003-06-26 2011-10-26 株式会社日本マイクロニクス Probe card
US20050127490A1 (en) * 2003-12-16 2005-06-16 Black Bryan P. Multi-die processor
JP3918818B2 (en) * 2004-02-16 2007-05-23 ソニー株式会社 Semiconductor device
JP4528100B2 (en) * 2004-11-25 2010-08-18 新光電気工業株式会社 Semiconductor device and manufacturing method thereof
WO2006072142A1 (en) * 2005-01-06 2006-07-13 Justin Martin Spangaro A reprogrammable integrated circuit
JP4632833B2 (en) * 2005-03-25 2011-02-16 富士通株式会社 Semiconductor device
JP4958257B2 (en) * 2006-03-06 2012-06-20 オンセミコンダクター・トレーディング・リミテッド Multi-chip package
JP2009302212A (en) 2008-06-11 2009-12-24 Fujitsu Microelectronics Ltd Semiconductor device and method of manufacturing the same
TWI390497B (en) * 2008-06-20 2013-03-21 Novatek Microelectronics Corp Source driver and liquid crystal display
JP2010044578A (en) * 2008-08-12 2010-02-25 Toshiba Corp Multicore processor
JP5527999B2 (en) * 2009-04-06 2014-06-25 キヤノン株式会社 Manufacturing method of semiconductor device
US9035443B2 (en) * 2009-05-06 2015-05-19 Majid Bemanian Massively parallel interconnect fabric for complex semiconductor devices
US8390035B2 (en) * 2009-05-06 2013-03-05 Majid Bemanian Massively parallel interconnect fabric for complex semiconductor devices
US8063654B2 (en) * 2009-07-17 2011-11-22 Xilinx, Inc. Apparatus and method for testing of stacked die structure
US8296578B1 (en) 2009-08-03 2012-10-23 Xilinx, Inc. Method and apparatus for communicating data between stacked integrated circuits
JP2010239137A (en) * 2010-04-21 2010-10-21 Megic Corp Design and assembly of high-performance subsystem
JP2015039155A (en) * 2013-08-19 2015-02-26 富士通株式会社 Control method, arithmetic device and control program
JP6988801B2 (en) * 2016-06-16 2022-01-05 株式会社ニコン Laminating equipment and laminating method
US11465840B2 (en) * 2017-11-14 2022-10-11 Hai Robotics Co., Ltd. Handling robot
US11139270B2 (en) 2019-03-18 2021-10-05 Kepler Computing Inc. Artificial intelligence processor with three-dimensional stacked memory
US11836102B1 (en) 2019-03-20 2023-12-05 Kepler Computing Inc. Low latency and high bandwidth artificial intelligence processor
CN112614831B (en) * 2019-04-15 2023-08-08 长江存储科技有限责任公司 Integrated semiconductor device with processor and heterogeneous memory and method of forming the same
JP7311615B2 (en) * 2019-04-30 2023-07-19 長江存儲科技有限責任公司 Junction semiconductor device with processor and NAND flash memory and method of forming same
US12086410B1 (en) 2019-05-31 2024-09-10 Kepler Computing Inc. Ferroelectric memory chiplet in a multi-dimensional packaging with I/O switch embedded in a substrate or interposer
US11844223B1 (en) 2019-05-31 2023-12-12 Kepler Computing Inc. Ferroelectric memory chiplet as unified memory in a multi-dimensional packaging
US11152343B1 (en) 2019-05-31 2021-10-19 Kepler Computing, Inc. 3D integrated ultra high-bandwidth multi-stacked memory
JP2021170750A (en) * 2020-04-17 2021-10-28 株式会社村田製作所 High-frequency module and communication device
US11791233B1 (en) 2021-08-06 2023-10-17 Kepler Computing Inc. Ferroelectric or paraelectric memory and logic chiplet with thermal management in a multi-dimensional packaging

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE3578224D1 (en) * 1984-07-27 1990-07-19 Fujitsu Ltd INTEGRATED CHIP-TO-CHIP TYPE.
WO1995009438A1 (en) 1993-09-30 1995-04-06 Kopin Corporation Three-dimensional processor using transferred thin film circuits
JPH08167703A (en) 1994-10-11 1996-06-25 Matsushita Electric Ind Co Ltd Semiconductor device, manufacture thereof, memory core chip and memory peripheral circuit chip
US5838603A (en) 1994-10-11 1998-11-17 Matsushita Electric Industrial Co., Ltd. Semiconductor device and method for fabricating the same, memory core chip and memory peripheral circuit chip
US5783870A (en) * 1995-03-16 1998-07-21 National Semiconductor Corporation Method for connecting packages of a stacked ball grid array structure
US5781031A (en) * 1995-11-21 1998-07-14 International Business Machines Corporation Programmable logic array
US5818107A (en) * 1997-01-17 1998-10-06 International Business Machines Corporation Chip stacking by edge metallization
US6057598A (en) * 1997-01-31 2000-05-02 Vlsi Technology, Inc. Face on face flip chip integration
US5897228A (en) * 1997-02-28 1999-04-27 Eastman Kodak Company Camera with low cost interchangeable pushbutton annotation
US5923090A (en) * 1997-05-19 1999-07-13 International Business Machines Corporation Microelectronic package and fabrication thereof
US5790384A (en) * 1997-06-26 1998-08-04 International Business Machines Corporation Bare die multiple dies for direct attach

Cited By (83)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6534847B2 (en) * 1999-02-05 2003-03-18 Rohm Co., Ltd. Semiconductor device
US20100277963A1 (en) * 1999-12-03 2010-11-04 Renesas Technology Corp. Ic card
US7547961B2 (en) * 1999-12-03 2009-06-16 Renesas Technology Corp. IC card with bonding wire connections of different lengths
US20070102799A1 (en) * 1999-12-03 2007-05-10 Hirotaka Nishizawa Ic card
US8018038B2 (en) * 1999-12-03 2011-09-13 Renesas Electronics Corporation IC card with terminals for direct access to internal components
US7512271B2 (en) 2001-03-28 2009-03-31 Canon Kabushiki Kaisha Dynamically reconfigurable signal processing circuit, pattern recognition apparatus, and image processing apparatus
US20060228027A1 (en) * 2001-03-28 2006-10-12 Canon Kabushiki Kaisha Dynamically reconfigurable signal processing circuit, pattern recognition apparatus, and image processing apparatus
US7088860B2 (en) 2001-03-28 2006-08-08 Canon Kabushiki Kaisha Dynamically reconfigurable signal processing circuit, pattern recognition apparatus, and image processing apparatus
US8653655B2 (en) 2001-06-07 2014-02-18 Renesas Electronics Corporation Semiconductor device and manufacturing method thereof
US7859095B2 (en) * 2001-06-07 2010-12-28 Renesas Electronics Corporation Method of manufacturing semiconductor device
US20110171780A1 (en) * 2001-06-07 2011-07-14 Renesas Electronics Corporation Semiconductor device and manufacturing method thereof
US8524534B2 (en) 2001-06-07 2013-09-03 Renesas Electronics Corporation Semiconductor device and manufacturing method thereof
US20090189268A1 (en) * 2001-06-07 2009-07-30 Renesas Technology Corp. Method of manufacturing semiconductor device
US8278147B2 (en) 2001-06-07 2012-10-02 Renesas Electronics Corporation Semiconductor device and manufacturing method thereof
US9613922B2 (en) 2001-06-07 2017-04-04 Renesas Electronics Corporation Semiconductor device and manufacturing method thereof
US8952527B2 (en) 2001-06-07 2015-02-10 Renesas Electronics Corporation Semiconductor device and manufacturing method thereof
US20040200885A1 (en) * 2001-08-24 2004-10-14 Derderian James M Methods for assembling semiconductor devices in stacked arrangements by positioning spacers therebetween
US20030038356A1 (en) * 2001-08-24 2003-02-27 Derderian James M Semiconductor devices including stacking spacers thereon, assemblies including the semiconductor devices, and methods
US8101459B2 (en) * 2001-08-24 2012-01-24 Micron Technology, Inc. Methods for assembling semiconductor devices in stacked arrangements by positioning spacers therebetween
US6867486B2 (en) * 2001-08-30 2005-03-15 Hynix Semiconductor Inc. Stack chip module with electrical connection and adhesion of chips through a bump for improved heat release capacity
US20060195729A1 (en) * 2001-12-05 2006-08-31 Arbor Company Llp Reconfigurable processor module comprising hybrid stacked integrated circuit die elements
US7282951B2 (en) 2001-12-05 2007-10-16 Arbor Company Llp Reconfigurable processor module comprising hybrid stacked integrated circuit die elements
EP1461715A4 (en) * 2001-12-05 2007-08-01 Arbor Company Llp Reconfigurable processor module comprising hybrid stacked integrated circuit die elements
EP1411637A3 (en) * 2002-10-15 2004-07-21 Altera Corporation Programmable logic devices with silicon-germanium circuitry and associated methods
EP1411637A2 (en) * 2002-10-15 2004-04-21 Altera Corporation Programmable logic devices with silicon-germanium circuitry and associated methods
US7071734B2 (en) 2002-10-15 2006-07-04 Altera Corporation Programmable logic devices with silicon-germanium circuitry and associated methods
US20040070421A1 (en) * 2002-10-15 2004-04-15 Kapoor Ashok K. Programmable logic devices with silicon-germanium circuitry and associated methods
WO2004081764A2 (en) * 2003-03-12 2004-09-23 Xilinx, Inc. Multi-chip programmable logic device having configurable logic circuitry and configuration data storage on different dice
US20040178819A1 (en) * 2003-03-12 2004-09-16 Xilinx, Inc. Multi-chip programmable logic device having configurable logic circuitry and configuration data storage on different dice
US6917219B2 (en) 2003-03-12 2005-07-12 Xilinx, Inc. Multi-chip programmable logic device having configurable logic circuitry and configuration data storage on different dice
WO2004081764A3 (en) * 2003-03-12 2004-11-04 Xilinx Inc Multi-chip programmable logic device having configurable logic circuitry and configuration data storage on different dice
WO2005006556A2 (en) * 2003-06-30 2005-01-20 Xilinx, Inc. Integrated circuit with interface tile for coupling to a stacked -die second integrated circuit
US7068072B2 (en) 2003-06-30 2006-06-27 Xilinx, Inc. Integrated circuit with interface tile for coupling to a stacked-die second integrated circuit
WO2005006556A3 (en) * 2003-06-30 2005-07-07 Xilinx Inc Integrated circuit with interface tile for coupling to a stacked -die second integrated circuit
US20040268286A1 (en) * 2003-06-30 2004-12-30 Xilinx, Inc. Integrated circuit with interface tile for coupling to a stacked-die second integrated circuit
US20060258140A1 (en) * 2003-10-23 2006-11-16 Armin Fischer Integrated circuit with additional mini-pads connected by an under-bump metallization and method for production thereof
US20110140236A1 (en) * 2003-10-23 2011-06-16 Armin Fischer Integrated Circuit with Pads Connected by an Under-Bump Metallization and Method for Production Thereof
US8487453B2 (en) 2003-10-23 2013-07-16 Infineon Technologies Ag Integrated circuit with pads connected by an under-bump metallization and method for production thereof
US7919363B2 (en) * 2003-10-23 2011-04-05 Infineon Technologies Ag Integrated circuit with additional mini-pads connected by an under-bump metallization and method for production thereof
EP1726042A2 (en) * 2004-03-16 2006-11-29 Arbor Company Llp Reconfigurable processor module with stacked die elements
EP1726042A4 (en) * 2004-03-16 2009-04-15 Arbor Company Llp Reconfigurable processor module with stacked die elements
WO2006039254A3 (en) * 2004-09-29 2006-07-13 Actel Corp Face to face bonded i/o circuit die and functional logic circuit die system
US7358601B1 (en) * 2004-09-29 2008-04-15 Actel Corporation Architecture for face-to-face bonding between substrate and multiple daughter chips
WO2006039254A2 (en) * 2004-09-29 2006-04-13 Actel Corporation Face to face bonded i/o circuit die and functional logic circuit die system
US20060071332A1 (en) * 2004-09-29 2006-04-06 Actel Corporation Face-to-face bonded I/O circuit die and functional logic circuit die system
US20080191363A1 (en) * 2004-09-29 2008-08-14 Actel Corporation Architecture for face-to-face bonding between substrate and multiple daughter chips
US20080309371A1 (en) * 2004-09-29 2008-12-18 Actel Corporation Face-to-face bonded i/o circuit die and functional logic circuit die system
US7459772B2 (en) * 2004-09-29 2008-12-02 Actel Corporation Face-to-face bonded I/O circuit die and functional logic circuit die system
US20060108402A1 (en) * 2004-11-19 2006-05-25 Tessera, Inc. Solder ball formation and transfer method
US7317249B2 (en) 2004-12-23 2008-01-08 Tessera, Inc. Microelectronic package having stacked semiconductor devices and a process for its fabrication
WO2006071611A1 (en) * 2004-12-23 2006-07-06 Tessera, Inc. Microelectronic package having stacked semiconductor devices and a process for its fabrication
US20060138647A1 (en) * 2004-12-23 2006-06-29 Tessera, Inc. Microelectronic package having stacked semiconductor devices and a process for its fabrication
US7718512B2 (en) 2005-06-29 2010-05-18 Actel Corporation Integrated circuit wafer with inter-die metal interconnect lines traversing scribe-line boundaries
EP2272075B1 (en) * 2007-05-16 2021-03-10 QUALCOMM Incorporated Semiconductor die stack
US8863065B1 (en) 2007-11-06 2014-10-14 Altera Corporation Stacked die network-on-chip for FPGA
US7701252B1 (en) * 2007-11-06 2010-04-20 Altera Corporation Stacked die network-on-chip for FPGA
US8719753B1 (en) 2007-11-06 2014-05-06 Altera Corporation Stacked die network-on-chip for FPGA
US20090128189A1 (en) * 2007-11-19 2009-05-21 Raminda Udaya Madurawe Three dimensional programmable devices
US20110147949A1 (en) * 2007-12-20 2011-06-23 Xilinx, Inc. Hybrid integrated circuit device
US8293547B2 (en) 2007-12-20 2012-10-23 Xilinx, Inc. Hybrid integrated circuit device
WO2010116662A1 (en) * 2009-04-06 2010-10-14 Canon Kabushiki Kaisha Semiconductor device and method for manufacturing semiconductor device
US8716876B1 (en) 2011-11-11 2014-05-06 Altera Corporation Systems and methods for stacking a memory chip above an integrated circuit chip
US9859896B1 (en) 2015-09-11 2018-01-02 Xilinx, Inc. Distributed multi-die routing in a multi-chip module
WO2018067719A3 (en) * 2016-10-07 2018-07-26 Xcelsis Corporation Direct-bonded native interconnects and active base die
US11823906B2 (en) * 2016-10-07 2023-11-21 Xcelsis Corporation Direct-bonded native interconnects and active base die
US10522352B2 (en) * 2016-10-07 2019-12-31 Xcelsis Corporation Direct-bonded native interconnects and active base die
US20240265305A1 (en) * 2016-10-07 2024-08-08 Adeia Semiconductor Inc. Direct-Bonded Native Interconnects And Active Base Die
US20200194262A1 (en) * 2016-10-07 2020-06-18 Xcelsis Corporation Direct-bonded native interconnects and active base die
US10832912B2 (en) * 2016-10-07 2020-11-10 Xcelsis Corporation Direct-bonded native interconnects and active base die
US20240266325A1 (en) * 2016-10-07 2024-08-08 Adeia Semiconductor Inc. 3d chip sharing data bus
US11152336B2 (en) 2016-10-07 2021-10-19 Xcelsis Corporation 3D processor having stacked integrated circuit die
US11289333B2 (en) * 2016-10-07 2022-03-29 Xcelsis Corporation Direct-bonded native interconnects and active base die
US20240234320A1 (en) * 2016-10-07 2024-07-11 Adeia Semiconductor Inc. Stacked ic structure with orthogonal interconnect layers
US20220238339A1 (en) * 2016-10-07 2022-07-28 Xcelsis Corporation Direct-Bonded Native Interconnects And Active Base Die
US11557516B2 (en) 2016-10-07 2023-01-17 Adeia Semiconductor Inc. 3D chip with shared clock distribution network
US11881454B2 (en) 2016-10-07 2024-01-23 Adeia Semiconductor Inc. Stacked IC structure with orthogonal interconnect layers
CN110088897A (en) * 2016-10-07 2019-08-02 艾克瑟尔西斯公司 The primary interconnection piece of Direct Bonding and active base portion tube core
US11824042B2 (en) 2016-10-07 2023-11-21 Xcelsis Corporation 3D chip sharing data bus
US20190043846A1 (en) * 2017-01-11 2019-02-07 Sj Semiconductor (Jiangyin) Corporation A packaging device for integrated power supply system and packaging method thereof
US10636779B2 (en) * 2017-01-11 2020-04-28 Sj Semiconductor (Jiangyin) Corporation Packaging device for integrated power supply system and packaging method thereof
US11790219B2 (en) 2017-08-03 2023-10-17 Adeia Semiconductor Inc. Three dimensional circuit implementing machine trained network
US11837529B2 (en) 2018-11-28 2023-12-05 Texas Instruments Incorporated Semiconductor package with top circuit and an IC with a gap over the IC
US11302611B2 (en) * 2018-11-28 2022-04-12 Texas Instruments Incorporated Semiconductor package with top circuit and an IC with a gap over the IC

Also Published As

Publication number Publication date
US6452259B2 (en) 2002-09-17
JPH11168185A (en) 1999-06-22

Similar Documents

Publication Publication Date Title
US6452259B2 (en) Stacked substrate and semiconductor device
US6337579B1 (en) Multichip semiconductor device
US6580164B1 (en) Semiconductor device and method of manufacturing same
US6614267B2 (en) Electronic circuit device and hybrid integrated circuit with an ASIC and an FPGA
US20020175406A1 (en) Dual die memory
US7968916B2 (en) Circuit and method for interconnecting stacked integrated circuit dies
JP2000223652A (en) Semiconductor chip and multi-chip semiconductor device
US5754879A (en) Integrated circuit for external bus interface having programmable mode select by selectively bonding one of the bond pads to a reset terminal via a conductive wire
US5353250A (en) Pin programmable dram that provides customer option programmability
US5303180A (en) Pin programmable dram that allows customer to program option desired
KR100223623B1 (en) Test circuit for non-volatile storage cell
JP2560805B2 (en) Semiconductor device
KR100422450B1 (en) Circuit and method for interfacing flipchip of semiconductor memory thereof
US6401224B1 (en) Integrated circuit and method for testing it
JP2004047987A (en) Laminate substrate body and semiconductor device
US6272034B1 (en) Semiconductor memory device
US20070139076A1 (en) Input/Output Circuit for Handling Unconnected I/O Pads
JPS60240140A (en) Semiconductor device
US6765302B2 (en) Semiconductor module having a configurable data width of an output bus, and a housing configuration having a semiconductor module
JP3846777B2 (en) Ball grid array package
KR930010103B1 (en) Wafer scale integrated circuit device
KR100416586B1 (en) Ball grid array package for providing constant internal voltage via PCB substrate wring
JP2725630B2 (en) Programmable IC
JPH06244350A (en) Semiconductor package, and wiring repairing method with semiconductor package
JP2915319B2 (en) Semiconductor device

Legal Events

Date Code Title Description
AS Assignment

Owner name: ROHM CO., LTD., JAPAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:AKIYAMA, MITSUKUNI;REEL/FRAME:009618/0168

Effective date: 19981124

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20100917