US20010018725A1 - Controlling reading from and writing to a semiconductor memory device - Google Patents

Controlling reading from and writing to a semiconductor memory device Download PDF

Info

Publication number
US20010018725A1
US20010018725A1 US09/751,394 US75139401A US2001018725A1 US 20010018725 A1 US20010018725 A1 US 20010018725A1 US 75139401 A US75139401 A US 75139401A US 2001018725 A1 US2001018725 A1 US 2001018725A1
Authority
US
United States
Prior art keywords
data
bits
flag bit
logic
drams
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/751,394
Other versions
US6442077B2 (en
Inventor
Dong Shin
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
SK Hynix Inc
Original Assignee
Hyundai Electronics Industries Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hyundai Electronics Industries Co Ltd filed Critical Hyundai Electronics Industries Co Ltd
Publication of US20010018725A1 publication Critical patent/US20010018725A1/en
Assigned to HYUNDAI ELECTRONICS INDUSTRIES CO., LTD. reassignment HYUNDAI ELECTRONICS INDUSTRIES CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SHIN, DONG WOO
Application granted granted Critical
Publication of US6442077B2 publication Critical patent/US6442077B2/en
Adjusted expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/24Memory cell safety or protection circuits, e.g. arrangements for preventing inadvertent reading or writing; Status cells; Test cells
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/4063Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
    • G11C11/407Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
    • G11C11/4076Timing circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/4063Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
    • G11C11/407Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
    • G11C11/4078Safety or protection circuits, e.g. for preventing inadvertent or unauthorised reading or writing; Status cells; Test cells
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1015Read-write modes for single port memories, i.e. having either a random port or a serial port
    • G11C7/1045Read-write mode select circuits

Definitions

  • the present invention relates to controlling reading from and writing to a semiconductor memory device.
  • the inventions claimed herein include, but are not limited to circuit arrangements and methods. More specifically, some of the inventions claimed herein feature an improved method and circuit for controlling read and write operations in a semiconductor memory device, which can reduce power consumption by controlling data read and write operations in a dynamic random access memory (DRAM) having an open drain output buffer structure.
  • DRAM dynamic random access memory
  • FIG. 1 is block diagram of a Rambus DRAM system that helps to explain a conventional method for controlling reading from and writing to a semiconductor memory device.
  • the Rambus DRAM system includes a controller 11 , and a plurality of Rambus DRAMs 12 ⁇ 12 n whose read and write operations are controlled by the controller 11 .
  • the controller 11 and Rambus DRAMs 12 ⁇ 12 n transmit/receive a data DATA, an address ADD, a control signal CON and a parity bit Parity to/from each other through channels.
  • FIG. 2 is a circuit diagram illustrating a conventional data input/output circuit for the semiconductor memory device having an open drain structure.
  • a conventional data input/output circuit for Rambus DRAM has an open drain structure, and consists of an input unit 22 and an output unit 24 .
  • Each of units 22 and 24 include one buffer 211 or 221 and one NMOS transistor 212 or 222 .
  • the NMOS transistor 212 or 222 is turned on only when a logic “low” data value(0) is applied thereto. However, when the NMOS transistor 212 or 222 is turned on, a current path is formed to a ground voltage Vss, which results in large consumption of power. Moreover, the conventional data input/output circuit having the open drain structure writes data as it is, regardless of a structure of a data output buffer, thereby consuming much power.
  • Some of the inventions claimed herein feature methods and others feature circuits for controlling reading from and writing to a semiconductor memory device.
  • the arrangements claimed herein can reduce power consumption by controlling data read and write operations in a dynamic random access memory (DRAM) having an open drain output buffer structure.
  • DRAM dynamic random access memory
  • One exemplary embodiment of the invention features a method for a single controller to control writing write data to a plurality of DRAMs, or using a single controller to read read data from the plurality of DRAMs.
  • a method for controlling read and write operations in a semiconductor memory device including:
  • the first logic level is “low” and the second logic level is “high”.
  • different logic levels could be utilized without departing from the spirit of the invention.
  • the write data is 8 bit data. Of course, other types of data structures could be used.
  • Some of the claimed inventions feature a circuit for controlling reading from and writing to a semiconductor memory device.
  • the circuit includes a write unit for comparing potential states of bits of a write data according to a control signal, converting the write data into a first logic level and writing the converted data on DRAMs with a flag bit having a first logic level, when a number of the bits having the first logic level is greater than a number of the bits having a second logic level, and writing the write data on the DRAMs as an internal data with a flag bit having the second logic level, when the number of the bits having the first logic level is equal to or smaller than the number of the bits having the second logic level.
  • a read unit reads a read data read from the DRAMs, or converts the read data and reads the converted data according to the potential state of the flag bit.
  • the first logic level is “low” and the second logic level is “high”.
  • different logic levels could be utilized without departing from the spirit of the invention.
  • the write unit includes an input conversion unit for comparing the potential states of the bits of the write data according to the control signal, setting the flag bit to a “low” level and converting the write data when a number of the logic “low” bits is greater than a number of the logic “high” bits, and setting the flag bit to a “high” level and outputting the write data when the number of the logic “low” bits is equal to or smaller than the number of the logic “high” bits; and an input buffer unit for transmitting the data and the flag bit from the input conversion unit to the DRAMs.
  • the input conversion unit includes: a data comparison unit for comparing the potential states of the bits of the write data according to the control signal.
  • a signal sense unit generates different flag bit signals according to the potential state of the output signal from the data comparison unit.
  • a data conversion unit receives and inverts the write data.
  • a data selector unit selectively outputs the data converted through the data conversion unit or the write data according to the flag signal from the signal sense unit.
  • the data comparison unit includes first and second source voltage supplying units for respectively supplying a first source voltage and a second source voltage according to the control signal.
  • a plurality of inverters connected in parallel between the first and second source voltage supplying units, respectively receive signals of the bits of the write data, and output output signals to one output terminal.
  • a data conversion preventing unit connected between the output terminal and the second source voltage supplying unit, prevents data conversion of the output terminal when the respective bits of the write data have an identical potential level.
  • the first source voltage is a supply voltage and the second source voltage is a ground voltage.
  • other voltage levels could be used without departing from the spirit of the invention.
  • the first source voltage supplying unit includes a PMOS transistor and the second source voltage supplying unit includes an NMOS transistor.
  • the first source voltage supplying unit includes a PMOS transistor and the second source voltage supplying unit includes an NMOS transistor.
  • alternative configurations are possible.
  • the plurality of inverters respectively include PMOS and NMOS transistors.
  • PMOS PMOS
  • NMOS transistors alternative configurations are possible.
  • the data conversion-preventing unit includes an NMOS transistor having its gate connected to receive the supply voltage.
  • NMOS transistor having its gate connected to receive the supply voltage.
  • alternative configurations are possible.
  • the signal sense unit includes a sense amplifier for setting the flag bit to a “high” level when the output signal from the data comparison unit is at a “low” level, and setting the flag bit to a “low” level when it is at a “high” level.
  • a sense amplifier for setting the flag bit to a “high” level when the output signal from the data comparison unit is at a “low” level, and setting the flag bit to a “low” level when it is at a “high” level.
  • alternative configurations are possible.
  • the data conversion unit includes inverters as many as the number of the bits of the write data.
  • the data selector unit includes a multiplexer.
  • alternative configurations are possible.
  • the read unit includes an output receiver unit for transmitting the internal data and the flag bit from the DRAMs.
  • An output conversion unit outputs the data from the output receiver unit as the read data, or converts the data and outputs the converted data as the read data, according to the flag bit from the output receiver unit.
  • the output conversion unit includes a data conversion unit for converting the internal data transmitted from the DRAMs through the output receiver unit.
  • a data selector unit selectively outputs the internal data from the DRAMs as the read data, or converts the data and outputs the converted data as the read data, according to the flag bit transmitted from the DRAMs through the output receiver unit.
  • the data conversion unit includes inverters as many as the number of the bits of the write data, the inverters being connected in parallel.
  • the data selector unit includes a multiplexer. However, other configurations are possible.
  • FIG. 1 (Prior Art) is a block diagram of a conventional Rambus DRAM system
  • FIG. 2 is a circuit diagram of a conventional data input/output circuit for a semiconductor memory device having an open drain structure
  • FIG. 3 is a block diagram of a Rambus DRAM system according to an illustrative embodiment of the present invention.
  • FIG. 4 is a circuit for controlling read and write operations of a semiconductor memory device according to an illustrative embodiment of the present invention
  • FIG. 5 is a block diagram of an input conversion unit such as shown in FIG. 4;
  • FIG. 6 is a block diagram of a data comparison unit such as shown in FIG. 5;
  • FIG. 7 is a block diagram of a data conversion unit such as shown in FIG. 5;
  • FIG. 8 is a block diagram of an output conversion unit such as shown in FIG. 4.
  • FIG. 3 is a block diagram illustrating a Rambus DRAM system in accordance with the preferred embodiment of the present invention.
  • the semiconductor memory device configured in accordance with the principles of the claimed inventions includes a controller 31 for receiving an address ADD, a control signal CON, a data signal DATA and a flag bit D_flag through respective channels; and a plurality of Rambus DRAMS 32 ⁇ 32 n.
  • the semiconductor memory device uses the flag bit D_flag for data conversion, instead of a parity bit as in conventional arrangements.
  • the controller 31 directly inputs the respective data to the plurality of Rambus DRAMs 32 ⁇ 32 n, or inputs the data after inversion.
  • the memory controller 31 sets the flag bit D_flag to a logic “low” level(0), inverts the input data, and writes the inverted data on the Rambus DRAMs 32 ⁇ 32 n. Conversely, when less than a half of the bits of the input data have a logic “low” value(0), the memory controller 31 sets the flag bit D_flag to a logic “high” level(1), and writes the input data on the Rambus DRAMs 32 ⁇ 32 n.
  • the controller 31 Inverts a data read from the Rambus DRAMs 32 ⁇ 32 n, and outputs the inverted data.
  • the controller 31 outputs the data read from the Rambus DRAMs 32 ⁇ 32 n.
  • the logic “low” value is outputted by using the flag bit D_flag distinguishing data inversion, thereby reducing power consumption by minimizing the ON states of NMOS transistor of an output terminal having an open drain structure.
  • FIG. 4 is a block diagram of a circuit for controlling the read and write operations of a semiconductor memory device in accordance with an exemplary embodiment of the claimed inventions.
  • the circuit for controlling the read and write operations is disposed at the controller 31 as shown in FIG. 3, for controlling data input/output of the Rambus DRAMs 32 ⁇ 32 n.
  • the circuit includes: an input conversion part 410 for detecting states of bits of a write data DQ_IN inputted through a DQ pin according to a control signal CON, converting the flag bit D_flag into a logic “low” level(0) and converting the write data DQ_IN, when a number of the bits having the logic “low” level(0) is greater than a number of the bits having a logic “high” level(1), and converting the flag bit D_flag 0 into a “high” level and outputting the write data DQ_IN as it is, when the number of the bits having the logic “low” level(0) is equal to or smaller than the number of the bits having the logic “high” level(1); an input buffer part 420 for buffering the data signal DIN and the flag bit D_flag 0 outputted from the input conversion part 410 , and outputting them to the plurality of Rambus DRAMs 32 ⁇ 32 n; an output receiver part 430 for buffering and outputting the internal read data DIN and flag bit D_flagIN
  • a data DQ_OUT inputted from the input conversion part 410 through the DQ pin is a write data to be stored in the Rambus DRAMs 32 ⁇ 32 n
  • a data DQ_OUT read from the Rambus DRAMs 32 ⁇ 32 m and outputted to the DQ pin through the output receiver part 430 and the output inversion part 440 is a read data.
  • a data inputted to the plurality of Rambus DRAMs 32 ⁇ 32 n through the input conversion unit 410 and the input buffer part 420 is an internal write data DIN
  • a data read from the plurality of Rambus DRAMs 32 ⁇ 32 n and inputted to the output receiver part 430 is an internal read data DIN.
  • FIG. 5 is a block diagram illustrating a structure of the input conversion part 410 in FIG. 4.
  • the input conversion part 410 includes a data comparison unit 411 enabled according to the control signal CON, for comparing the write data DQ_IN.
  • a signal sense unit 412 senses the output signal from the data comparison unit 410 , and generates the flag signal D_flag 0 .
  • a data conversion unit 413 receives and converts the write data DQ_IN.
  • a multiplex unit 414 selectively outputs the data converted through the data conversion unit 413 or the write data DQ_IN according to the flag signal D_flag 0 from the signal sense unit 412 .
  • the data comparison unit 411 includes a PMOS transistor P 1 for supplying a source voltage Vcc according to an inverted signal of the control signal CON.
  • An NMOS transistor N 1 supplies a ground voltage Vss according to the control signal CON.
  • a plurality of inverters connected in parallel between the PMOS transistor P 1 and the NMOS transistor N 1 , respectively receive bit signals of the write data DQ_IN, and output them to an output terminal F 0 .
  • An NMOS transistor N 2 having its gate connected to receive the source voltage Vcc, is connected between the output terminal F 0 and the NMOS transistor N 1 , in order to prevent data inversion of the output terminal F 0 when the bits of the write data DQ_IN have an identical potential level.
  • the data comparison unit 411 compares the write data DQ_IN, outputs a “high” LEVEL output signal F 0 when the number of the logic “low” bits is greater than the number of the logic “high” bits, and outputs a “low” level signal when the number of the logic “low” bits is equal to or smaller than the number of the logic “high” bits.
  • the plurality of inverters are connected in parallel one another, each inverter having the same current transmission ability.
  • the signal sense unit 412 includes a sense amplifier for sensing the output signal F 0 from the data comparison unit 411 , setting the flag bit D_flag 0 to a logic “high” level when the output signal F 0 is at a “low” level, and setting the flag bit D_flag 0 to a logic “low” level when the output signal F 0 is at a “high” level.
  • the data conversion unit 413 includes inverters as many as the number of the bits of the write data DQ_IN, and inverts and outputs the inputted write data DQ_IN.
  • the data multiplex unit 414 includes a multiplexer for selectively outputting the inputted write data DQ_IN, or the data DQ_IN inverted in the data conversion unit 413 , according to the flag bit D_flag 0 applied from the signal sense unit 412 .
  • FIG. 8 is a block diagram illustrating a structure of the output conversion unit 440 in FIG. 4.
  • the output conversion part 440 includes a data conversion unit 441 for inverting the internal data Dout transmitted through the DRAMs and the output receiver part 430 .
  • a data selector unit selectively outputs the internal data Dout from the output receiver part 430 as the read data DQ_OUT, or the internal data /Dout inverted by the data conversion unit 441 as the read data DQ_OUT, according to the flag bit D_flagI transmitted through the DRAMs and the output receiver part 430 .
  • the data conversion unit 441 has an identical structure to the data conversion unit 413 as shown in FIG. 7, and includes eight (8) inverters connected in parallel and having their input terminals connected to receive the internal data Dout by one bit.
  • the output conversion part 440 also includes a multiplex unit 442 for receiving the internal data Dout from the output receiver part 430 , or the data/Dout inverted by the data conversion unit 441 , and multiplexing them according to the flag bit D_flagI applied from the output receiver part 430 .
  • the data comparison unit 411 of the input conversion unit 410 is enabled according to the control signal CON.
  • the data comparison unit 411 compares the data DQ_IN applied to the input terminals of the inverters by one bit.
  • the signal sense unit 412 senses the output signal F 0 from the data comparison unit 411 , and sets the flag bit D_flag 0 for data input. When the number of the logic “low” bits is greater than the number of the logic “high” bits and the output signal F 0 is at a “high” level, the signal sense unit 412 sets the flag bit D_flag 0 to a “low” level. When the number of the logic “low” bits is equal to or smaller than the number of the logic “high” bits and the output signal F 0 is at a “low” level, the signal sense unit 412 sets the flag bit D_flag 0 to a “high” level.
  • the data conversion unit 413 of the input conversion part 410 converts the write data DQ_IN from the processor.
  • the multiplex unit 414 which is the data selector unit selects one of the internal data/DQ_IN converted through the data conversion unit 413 and the write data DQ_IN, and transmits the selected data to the input buffer part 420 with the flag bit D_flag 0 , according to the flag bit D_flag 0 generated from the signal sense unit 412 .
  • the input buffer part 420 writes the flag bit D_flagIN for data write and the internal data DIN from the input conversion unit 410 on the plurality of DRAMs 32 ⁇ 32 n.
  • the multiplex unit 414 transmits the inverted data/DQ_IN as the internal data DIN when the flag bit D_flag 0 has a value of ‘0’, and transmits the external data DQ_IN as the internal data DIN when the flag bit D_flag 0 has a value of ‘1’. Therefore, in the data written on the DRAMs 32 ⁇ 32 n, the number of the logic “low” bits( 0 ) is always smaller than the number of the logic “high” bits( 1 ).
  • the control signal CON inputted to the input conversion part 410 is one of the control signals applied from the processor, and is enabled only for the data preparation in a write mode.
  • the data comparison unit 411 of the input conversion part 410 forms a current path by supplying the source voltage Vcc to the plurality of inverters sharing a plurality of output terminals through the PMOS transistor P 1 , and supplying the ground voltage thereto through the NMOS transistor N 1 .
  • the plurality of inverters consisting of the PMOS and NMOS transistors are operated according to potential levels of the bits of the data signal DQ_IN applied to their gates.
  • the data comparison unit 411 outputs a “high” level signal F 0 when the number of the logic “low” bits of the data DQ_IN is greater than the number of the logic “high” bits thereof, and outputs a “low” level signal F 0 when the number of the logic “low” bits is equal to or smaller than the number of the logic “high” bits.
  • the multiplex unit 442 which is the data selector selectively outputs the data/Dout inverted through the data conversion unit 441 , or the internal data Dout outputted from the output receiver part 430 as a the read data DQ_out, according to the flag bit D_flagI for data read.
  • the multiplex unit 442 transmits the inverted data/Dout as the read data DQ_OUT when the flag bit D_flagI has a value of ‘0’, and transmits the internal data Dout as the read data DQ_OUT when the flag bit D_flagI has a value of ‘1’.
  • the circuit for controlling the read and write operations stores the internal data/DQ_IN obtained by inverting the write data DQ_IN with the flag bit D_flag 0 in the write operation, and inverts and outputs the data read from the DRAMs according to the state of the stored flag bit D_flag 0 in the read operation, thereby restoring the original state of the data.
  • the number of the logic “low” bits of the data is maintained smaller than the number of the logic “high” bits thereof, which results in reduced power consumption in the memory device having the open drain structure input/output terminal.
  • the circuit and method for controlling the read and write operation in the semiconductor memory device invert the data and write the inverted data on the DRAMs with the flag bit in the data write operation, and read the data or the inverted data thereof according to the state of the flag bit in the data read operation. Accordingly, it has the advantages of reducing the power consumption.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Computer Hardware Design (AREA)
  • Computer Security & Cryptography (AREA)
  • Dram (AREA)

Abstract

The inventions herein feature an arrangement for controlling read and write operations in a semiconductor memory device, which can reduce power consumption by controlling data read and write operations in a DRAM having an open drain output buffer. The circuit for controlling the read and write operations in the semiconductor memory device includes a write unit for comparing potential states of bits of a write data according to a control signal, converting the write data into a first logic level and writing the converted data on DRAMs as an internal data with a flag bit having a first logic level, when a number of the bits having the first logic level is greater than a number of the bits having a second logic level, and writing the write data on the DRAMs as an internal data with a flag bit having the second logic level, when the number of the bits having the first logic level is equal to or smaller than the number of the bits having the second logic level. A read unit reads a read data read from the DRAMs, or converts the read data and reads the converted data according to the potential state of the flag bit.

Description

    BACKGROUND
  • 1. Field of the Invention [0001]
  • The present invention relates to controlling reading from and writing to a semiconductor memory device. The inventions claimed herein include, but are not limited to circuit arrangements and methods. More specifically, some of the inventions claimed herein feature an improved method and circuit for controlling read and write operations in a semiconductor memory device, which can reduce power consumption by controlling data read and write operations in a dynamic random access memory (DRAM) having an open drain output buffer structure. [0002]
  • 2. General Background and Related Art [0003]
  • FIG. 1 (Prior Art) is block diagram of a Rambus DRAM system that helps to explain a conventional method for controlling reading from and writing to a semiconductor memory device. The Rambus DRAM system includes a [0004] controller 11, and a plurality of Rambus DRAMs 12˜12n whose read and write operations are controlled by the controller 11. The controller 11 and Rambus DRAMs 12˜12n transmit/receive a data DATA, an address ADD, a control signal CON and a parity bit Parity to/from each other through channels.
  • FIG. 2 (Prior Art) is a circuit diagram illustrating a conventional data input/output circuit for the semiconductor memory device having an open drain structure. As shown in the drawing, a conventional data input/output circuit for Rambus DRAM has an open drain structure, and consists of an [0005] input unit 22 and an output unit 24. Each of units 22 and 24 include one buffer 211 or 221 and one NMOS transistor 212 or 222.
  • The [0006] NMOS transistor 212 or 222 is turned on only when a logic “low” data value(0) is applied thereto. However, when the NMOS transistor 212 or 222 is turned on, a current path is formed to a ground voltage Vss, which results in large consumption of power. Moreover, the conventional data input/output circuit having the open drain structure writes data as it is, regardless of a structure of a data output buffer, thereby consuming much power.
  • SUMMARY
  • Some of the inventions claimed herein feature methods and others feature circuits for controlling reading from and writing to a semiconductor memory device. The arrangements claimed herein can reduce power consumption by controlling data read and write operations in a dynamic random access memory (DRAM) having an open drain output buffer structure. [0007]
  • One exemplary embodiment of the invention features a method for a single controller to control writing write data to a plurality of DRAMs, or using a single controller to read read data from the plurality of DRAMs. [0008]
  • Also featured is a method for controlling read and write operations in a semiconductor memory device including: [0009]
  • detecting potential levels of bits of the write data, [0010]
  • converting the write data, [0011]
  • writing the converted data to a plurality of DRAMs as internal data with a flag bit having a first logic level, when a number of the bits having the first logic level is greater than a number of the bits having a second logic level, and [0012]
  • writing the write data as it is to the plurality of DRAMs as an internal data with a flag bit having the second logic level, when the number of the bits having the first logic level is equal to or smaller than the number of the bits having the second logic level; and [0013]
  • distinguishing a logic level of the flag bit written on the plurality of DRAMs, [0014]
  • converting an internal data from the plurality of DRAMs and reading the converted data as the read data, when the flag bit has the first logic level, and [0015]
  • reading the internal data from the plurality of DRAMs as the read data when the flag bit has the second logic level. [0016]
  • In the exemplary embodiments, the first logic level is “low” and the second logic level is “high”. However, different logic levels could be utilized without departing from the spirit of the invention. Also, in the exemplary embodiments the write data is 8 bit data. Of course, other types of data structures could be used. [0017]
  • Some of the claimed inventions feature a circuit for controlling reading from and writing to a semiconductor memory device. [0018]
  • The circuit includes a write unit for comparing potential states of bits of a write data according to a control signal, converting the write data into a first logic level and writing the converted data on DRAMs with a flag bit having a first logic level, when a number of the bits having the first logic level is greater than a number of the bits having a second logic level, and writing the write data on the DRAMs as an internal data with a flag bit having the second logic level, when the number of the bits having the first logic level is equal to or smaller than the number of the bits having the second logic level. A read unit reads a read data read from the DRAMs, or converts the read data and reads the converted data according to the potential state of the flag bit. In the exemplary embodiments, the first logic level is “low” and the second logic level is “high”. However, different logic levels could be utilized without departing from the spirit of the invention. [0019]
  • In accordance with some of the claimed inventions, the write unit includes an input conversion unit for comparing the potential states of the bits of the write data according to the control signal, setting the flag bit to a “low” level and converting the write data when a number of the logic “low” bits is greater than a number of the logic “high” bits, and setting the flag bit to a “high” level and outputting the write data when the number of the logic “low” bits is equal to or smaller than the number of the logic “high” bits; and an input buffer unit for transmitting the data and the flag bit from the input conversion unit to the DRAMs. [0020]
  • In accordance with some of the claimed inventions, the input conversion unit includes: a data comparison unit for comparing the potential states of the bits of the write data according to the control signal. A signal sense unit generates different flag bit signals according to the potential state of the output signal from the data comparison unit. A data conversion unit receives and inverts the write data. A data selector unit selectively outputs the data converted through the data conversion unit or the write data according to the flag signal from the signal sense unit. [0021]
  • In accordance with some of the claimed inventions, the data comparison unit includes first and second source voltage supplying units for respectively supplying a first source voltage and a second source voltage according to the control signal. A plurality of inverters connected in parallel between the first and second source voltage supplying units, respectively receive signals of the bits of the write data, and output output signals to one output terminal. A data conversion preventing unit connected between the output terminal and the second source voltage supplying unit, prevents data conversion of the output terminal when the respective bits of the write data have an identical potential level. [0022]
  • In the exemplary embodiments, the first source voltage is a supply voltage and the second source voltage is a ground voltage. Of course, other voltage levels could be used without departing from the spirit of the invention. [0023]
  • In the exemplary embodiments, the first source voltage supplying unit includes a PMOS transistor and the second source voltage supplying unit includes an NMOS transistor. However, alternative configurations are possible. [0024]
  • In the exemplary embodiments, the plurality of inverters respectively include PMOS and NMOS transistors. However, alternative configurations are possible. [0025]
  • In the exemplary embodiments, the data conversion-preventing unit includes an NMOS transistor having its gate connected to receive the supply voltage. However, alternative configurations are possible. [0026]
  • In the exemplary embodiments, the signal sense unit includes a sense amplifier for setting the flag bit to a “high” level when the output signal from the data comparison unit is at a “low” level, and setting the flag bit to a “low” level when it is at a “high” level. However, alternative configurations are possible. [0027]
  • In the exemplary embodiments the data conversion unit includes inverters as many as the number of the bits of the write data. However, alternative configurations are possible. Also, in the exemplary embodiments, the data selector unit includes a multiplexer. However, alternative configurations are possible. [0028]
  • In exemplary embodiments, the read unit includes an output receiver unit for transmitting the internal data and the flag bit from the DRAMs. An output conversion unit outputs the data from the output receiver unit as the read data, or converts the data and outputs the converted data as the read data, according to the flag bit from the output receiver unit. [0029]
  • In exemplary embodiments, the output conversion unit includes a data conversion unit for converting the internal data transmitted from the DRAMs through the output receiver unit. A data selector unit selectively outputs the internal data from the DRAMs as the read data, or converts the data and outputs the converted data as the read data, according to the flag bit transmitted from the DRAMs through the output receiver unit. [0030]
  • In exemplary embodiments, the data conversion unit includes inverters as many as the number of the bits of the write data, the inverters being connected in parallel. However, other configurations are possible. In exemplary embodiments, the data selector unit includes a multiplexer. However, other configurations are possible. [0031]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • Exemplary embodiments of the claimed inventions will be described with reference to the accompanying drawings which are given only by way of illustration and thus are not limitative of the present invention, wherein: [0032]
  • FIG. 1 (Prior Art) is a block diagram of a conventional Rambus DRAM system; [0033]
  • FIG. 2 (Prior Art) is a circuit diagram of a conventional data input/output circuit for a semiconductor memory device having an open drain structure; [0034]
  • FIG. 3 is a block diagram of a Rambus DRAM system according to an illustrative embodiment of the present invention; [0035]
  • FIG. 4 is a circuit for controlling read and write operations of a semiconductor memory device according to an illustrative embodiment of the present invention; [0036]
  • FIG. 5 is a block diagram of an input conversion unit such as shown in FIG. 4; [0037]
  • FIG. 6 is a block diagram of a data comparison unit such as shown in FIG. 5; [0038]
  • FIG. 7 is a block diagram of a data conversion unit such as shown in FIG. 5; and [0039]
  • FIG. 8 is a block diagram of an output conversion unit such as shown in FIG. 4. [0040]
  • DETAILED DESCRIPTION
  • An exemplary method and circuit for controlling read and write operations of a semiconductor memory device in accordance with the principles of the claimed inventions will now be described in detail with reference to the accompanying drawings. Elements having an identical function are provided with the identical reference numeral, and repeated explanations thereof will be omitted. [0041]
  • FIG. 3 is a block diagram illustrating a Rambus DRAM system in accordance with the preferred embodiment of the present invention. The semiconductor memory device, configured in accordance with the principles of the claimed inventions includes a [0042] controller 31 for receiving an address ADD, a control signal CON, a data signal DATA and a flag bit D_flag through respective channels; and a plurality of Rambus DRAMS 32˜32n.
  • The semiconductor memory device uses the flag bit D_flag for data conversion, instead of a parity bit as in conventional arrangements. According to the flag bit D_flag, the [0043] controller 31 directly inputs the respective data to the plurality of Rambus DRAMs 32˜32n, or inputs the data after inversion.
  • When more than a half of bits of an input data to be written from a processor (not shown) to the [0044] Rambus DRAMs 32˜32n have a logic “low” value(0), the memory controller 31 sets the flag bit D_flag to a logic “low” level(0), inverts the input data, and writes the inverted data on the Rambus DRAMs 32˜32n. Conversely, when less than a half of the bits of the input data have a logic “low” value(0), the memory controller 31 sets the flag bit D_flag to a logic “high” level(1), and writes the input data on the Rambus DRAMs 32˜32n.
  • During a read operation, when the flag bit D_flag is set to have a logic “low” value (0), the [0045] controller 31 inverts a data read from the Rambus DRAMs 32˜32n, and outputs the inverted data. When the flag bit D_flag is set to have a logic “high” value (1), the controller 31 outputs the data read from the Rambus DRAMs 32˜32n.
  • Accordingly, when at least a half of the bits of the input data have a logic “low” value(0), the logic “low” value is outputted by using the flag bit D_flag distinguishing data inversion, thereby reducing power consumption by minimizing the ON states of NMOS transistor of an output terminal having an open drain structure. [0046]
  • FIG. 4 is a block diagram of a circuit for controlling the read and write operations of a semiconductor memory device in accordance with an exemplary embodiment of the claimed inventions. The circuit for controlling the read and write operations is disposed at the [0047] controller 31 as shown in FIG. 3, for controlling data input/output of the Rambus DRAMs 32˜32n.
  • The circuit includes: an input conversion part [0048] 410 for detecting states of bits of a write data DQ_IN inputted through a DQ pin according to a control signal CON, converting the flag bit D_flag into a logic “low” level(0) and converting the write data DQ_IN, when a number of the bits having the logic “low” level(0) is greater than a number of the bits having a logic “high” level(1), and converting the flag bit D_flag0 into a “high” level and outputting the write data DQ_IN as it is, when the number of the bits having the logic “low” level(0) is equal to or smaller than the number of the bits having the logic “high” level(1); an input buffer part 420 for buffering the data signal DIN and the flag bit D_flag0 outputted from the input conversion part 410, and outputting them to the plurality of Rambus DRAMs 32˜32n; an output receiver part 430 for buffering and outputting the internal read data DIN and flag bit D_flagIN from the plurality of Rambus DRAMs 32˜32n; and an output conversion part 440 for outputting a read data Dout transmitted through the output receiver part 430 to the DQ pin, or outputting the read data Dout after conversion, according to a flag bit D_flag1 from the output receiver part 430. Here, the input buffer part 420 and the output receiver part 430 are enabled according to a data enable signal DQ_en among the control signals CON applied from the processor.
  • According to the preferred embodiment of the present invention, a data DQ_OUT inputted from the [0049] input conversion part 410 through the DQ pin is a write data to be stored in the Rambus DRAMs 32˜32n, and a data DQ_OUT read from the Rambus DRAMs 32˜32m and outputted to the DQ pin through the output receiver part 430 and the output inversion part 440 is a read data.
  • Also, a data inputted to the plurality of [0050] Rambus DRAMs 32˜32n through the input conversion unit 410 and the input buffer part 420 is an internal write data DIN, and a data read from the plurality of Rambus DRAMs 32˜32n and inputted to the output receiver part 430 is an internal read data DIN.
  • FIG. 5 is a block diagram illustrating a structure of the [0051] input conversion part 410 in FIG. 4. The input conversion part 410 includes a data comparison unit 411 enabled according to the control signal CON, for comparing the write data DQ_IN. A signal sense unit 412 senses the output signal from the data comparison unit 410, and generates the flag signal D_flag0. A data conversion unit 413 receives and converts the write data DQ_IN. A multiplex unit 414 selectively outputs the data converted through the data conversion unit 413 or the write data DQ_IN according to the flag signal D_flag0 from the signal sense unit 412.
  • As illustrated in FIG. 6, the [0052] data comparison unit 411 includes a PMOS transistor P1 for supplying a source voltage Vcc according to an inverted signal of the control signal CON. An NMOS transistor N1 supplies a ground voltage Vss according to the control signal CON. A plurality of inverters connected in parallel between the PMOS transistor P1 and the NMOS transistor N1, respectively receive bit signals of the write data DQ_IN, and output them to an output terminal F0. An NMOS transistor N2 having its gate connected to receive the source voltage Vcc, is connected between the output terminal F0 and the NMOS transistor N1, in order to prevent data inversion of the output terminal F0 when the bits of the write data DQ_IN have an identical potential level.
  • The [0053] data comparison unit 411 compares the write data DQ_IN, outputs a “high” LEVEL output signal F0 when the number of the logic “low” bits is greater than the number of the logic “high” bits, and outputs a “low” level signal when the number of the logic “low” bits is equal to or smaller than the number of the logic “high” bits. The plurality of inverters are connected in parallel one another, each inverter having the same current transmission ability.
  • The [0054] signal sense unit 412 includes a sense amplifier for sensing the output signal F0 from the data comparison unit 411, setting the flag bit D_flag0 to a logic “high” level when the output signal F0 is at a “low” level, and setting the flag bit D_flag0 to a logic “low” level when the output signal F0 is at a “high” level.
  • As depicted in FIG. 7, the [0055] data conversion unit 413 includes inverters as many as the number of the bits of the write data DQ_IN, and inverts and outputs the inputted write data DQ_IN. The data multiplex unit 414 includes a multiplexer for selectively outputting the inputted write data DQ_IN, or the data DQ_IN inverted in the data conversion unit 413, according to the flag bit D_flag0 applied from the signal sense unit 412.
  • FIG. 8 is a block diagram illustrating a structure of the [0056] output conversion unit 440 in FIG. 4. The output conversion part 440 includes a data conversion unit 441 for inverting the internal data Dout transmitted through the DRAMs and the output receiver part 430. A data selector unit selectively outputs the internal data Dout from the output receiver part 430 as the read data DQ_OUT, or the internal data /Dout inverted by the data conversion unit 441 as the read data DQ_OUT, according to the flag bit D_flagI transmitted through the DRAMs and the output receiver part 430.
  • The [0057] data conversion unit 441 has an identical structure to the data conversion unit 413 as shown in FIG. 7, and includes eight (8) inverters connected in parallel and having their input terminals connected to receive the internal data Dout by one bit. The output conversion part 440 also includes a multiplex unit 442 for receiving the internal data Dout from the output receiver part 430, or the data/Dout inverted by the data conversion unit 441, and multiplexing them according to the flag bit D_flagI applied from the output receiver part 430.
  • The operation of the circuit for controlling the read and write operations in the semiconductor memory device in accordance with the present invention will now be described. Firstly, the operation of writing the write data DQ_IN from the processor on the [0058] DRAMs 32˜32n by the circuit for controlling the read and write operations in the controller 31 will be explained.
  • When the external write data DQ_IN and the control signal CON are applied to the [0059] input conversion unit 410, the data comparison unit 411 of the input conversion unit 410 is enabled according to the control signal CON. Here, the data comparison unit 411 compares the data DQ_IN applied to the input terminals of the inverters by one bit.
  • As a result of the comparison, when the number of the logic “low” bits([0060] 0) of the 8 bit data DQ_IN is greater than the number of the logic “high” bits(1) thereof, the data comparison unit 411 generates the “high” level output signal F0. Conversely, when the number of the logic “low” bits(0) is equal to or smaller than the number of the logic “high” bits(1), the data comparison unit 411 generates the “low” level output signal F0.
  • The [0061] signal sense unit 412 senses the output signal F0 from the data comparison unit 411, and sets the flag bit D_flag0 for data input. When the number of the logic “low” bits is greater than the number of the logic “high” bits and the output signal F0 is at a “high” level, the signal sense unit 412 sets the flag bit D_flag0 to a “low” level. When the number of the logic “low” bits is equal to or smaller than the number of the logic “high” bits and the output signal F0 is at a “low” level, the signal sense unit 412 sets the flag bit D_flag0 to a “high” level.
  • The [0062] data conversion unit 413 of the input conversion part 410 converts the write data DQ_IN from the processor. The multiplex unit 414 which is the data selector unit selects one of the internal data/DQ_IN converted through the data conversion unit 413 and the write data DQ_IN, and transmits the selected data to the input buffer part 420 with the flag bit D_flag0, according to the flag bit D_flag0 generated from the signal sense unit 412. The input buffer part 420 writes the flag bit D_flagIN for data write and the internal data DIN from the input conversion unit 410 on the plurality of DRAMs 32˜32n.
  • The [0063] multiplex unit 414 transmits the inverted data/DQ_IN as the internal data DIN when the flag bit D_flag0 has a value of ‘0’, and transmits the external data DQ_IN as the internal data DIN when the flag bit D_flag0 has a value of ‘1’. Therefore, in the data written on the DRAMs 32˜32n, the number of the logic “low” bits(0) is always smaller than the number of the logic “high” bits(1). At this time, the control signal CON inputted to the input conversion part 410 is one of the control signals applied from the processor, and is enabled only for the data preparation in a write mode.
  • As illustrated in FIG. 6, when the control signal has a logic “high” value (1), the [0064] data comparison unit 411 of the input conversion part 410 forms a current path by supplying the source voltage Vcc to the plurality of inverters sharing a plurality of output terminals through the PMOS transistor P1, and supplying the ground voltage thereto through the NMOS transistor N1. In addition, the plurality of inverters consisting of the PMOS and NMOS transistors are operated according to potential levels of the bits of the data signal DQ_IN applied to their gates. Here, the data comparison unit 411 outputs a “high” level signal F0 when the number of the logic “low” bits of the data DQ_IN is greater than the number of the logic “high” bits thereof, and outputs a “low” level signal F0 when the number of the logic “low” bits is equal to or smaller than the number of the logic “high” bits.
  • Thereafter, the operation of reading the internal data DIN written on the plurality of [0065] DRAMs 32˜32n with the flag bit D_flagIN will now be explained. The data stored in the plurality of DRAMs 32˜32n is read with the flag bit D_flagIN as the internal data DIN, and transmitted to the output receiver part 430. The output conversion part 440 inverts the internal data Dout from the output receiver part 430 by the data conversion unit 441 as shown in FIG. 8, and the multiplex unit 442 which is the data selector selectively outputs the data/Dout inverted through the data conversion unit 441, or the internal data Dout outputted from the output receiver part 430 as a the read data DQ_out, according to the flag bit D_flagI for data read.
  • Here, the [0066] multiplex unit 442 transmits the inverted data/Dout as the read data DQ_OUT when the flag bit D_flagI has a value of ‘0’, and transmits the internal data Dout as the read data DQ_OUT when the flag bit D_flagI has a value of ‘1’.
  • Accordingly, when the number of the logic “low” bits of the write data DQ_IN is greater than the number of the logic “high” bits thereof, the circuit for controlling the read and write operations stores the internal data/DQ_IN obtained by inverting the write data DQ_IN with the flag bit D_flag[0067] 0 in the write operation, and inverts and outputs the data read from the DRAMs according to the state of the stored flag bit D_flag0 in the read operation, thereby restoring the original state of the data. As a result, the number of the logic “low” bits of the data is maintained smaller than the number of the logic “high” bits thereof, which results in reduced power consumption in the memory device having the open drain structure input/output terminal.
  • As discussed earlier, when the number of the logic “low” bits is greater than the number of the logic “high” bits, the circuit and method for controlling the read and write operation in the semiconductor memory device invert the data and write the inverted data on the DRAMs with the flag bit in the data write operation, and read the data or the inverted data thereof according to the state of the flag bit in the data read operation. Accordingly, it has the advantages of reducing the power consumption. [0068]
  • As the present invention may be embodied in several forms without departing from the spirit or essential characteristics thereof, it should also be understood that the above-described embodiment is not limited by any of the details of the foregoing description, unless otherwise specified, but rather should be construed broadly within its spirit and scope as defined in the appended claims, and therefore all changes and modifications that fall within the meets and bounds of the claims, or equivalences of such meets and bounds are therefore intended to be embraced by the appended claims. What is claimed is: [0069]

Claims (19)

1. In a method for controlling the writing of write data to a plurality of DRAMs by one controller, or an operation of reading a read data from the plurality of DRAMs, a method for controlling read and write operations of a semiconductor memory device, comprising:
detecting potential levels of bits of the write data, converting the write data and writing the converted data on the plurality of DRAMs as an internal data with a flag bit having a first logic level, when a number of the bits having the first logic level is greater than a number of the bits having a second logic level, and writing the write data as it is on the plurality of DRAMs as an internal data with a flag bit having the second logic level, when the number of the bits having the first logic level is equal to or smaller than the number of the bits having the second logic level; and
distinguishing a logic level of the flag bit written on the plurality of DRAMs, converting an internal data from the plurality of DRAMs and reading the converted data as the read data, when the flag bit has the first logic level, and reading the internal data from the plurality of DRAMs as the read data when the flag bit has the second logic level.
2. A method according to
claim 1
, wherein the first logic level is a logic “low” level and the second logic level is a logic “high” level.
3. A method according to
claim 2
, wherein the write data is an 8 bit data.
4. A circuit for controlling read and write operations in a semiconductor memory device, comprising:
a write unit for comparing potential states of bits of a write data according to a control signal, converting the write data into a first logic level and writing the converted data on DRAMs with a flag bit having a first logic level, when a number of the bits having the first logic level is greater than a number of the bits having a second logic level, and writing the write data on the DRAMs as an internal data with a flag bit having the second logic level, when the number of the bits having the first logic level is equal to or smaller than the number of the bits having the second logic level; and
a read unit for reading a read data read from the DRAMs, or converting the read data and reading the converted data according to the potential state of the flag bit.
5. A circuit according to
claim 4
, wherein the first logic level is a logic “low” level and the second logic level is a logic “high” level.
6. A circuit according to
claim 4
, wherein the write unit comprises:
an input conversion unit for comparing the potential states of the bits of the write data according to the control signal, setting the flag bit to a logic “low” level and converting the write data when a number of the logic “low” bits is greater than a number of the logic “high” bits, and setting the flag bit to a “high” level and outputting the write data when the number of the logic “low” bits is equal to or smaller than the number of the logic “high” bits; and
an input buffer unit for transmitting the data and the flag bit from the input conversion unit to the DRAMs.
7. A circuit according to
claim 6
, wherein the input conversion unit comprises:
a data comparison unit for comparing the potential states of the bits of the write data according to the control signal;
a signal sense unit for generating different flag bit signals according to the potential state of the output signal from the data comparison unit;
a data conversion unit for receiving and inverting the write data; and
a data selector unit for selectively outputting the data converted through the data conversion unit or the write data, according to the flag signal from the signal sense unit.
8. A circuit according to
claim 7
, wherein the data comparison unit comprises:
first and second source voltage supplying units for respectively supplying a first source voltage and a second source voltage according to the control signal;
a plurality of inverters connected in parallel between the first and second source voltage supplying units, for respectively receiving signals of the bits of the write data, and outputting output signals to one output terminal; and
a data conversion preventing unit connected between the output terminal and the second source voltage supplying unit, for preventing data conversion of the output terminal when the respective bits of the write data have an identical potential level.
9. A circuit according to
claim 8
, wherein the first source voltage is a supply voltage and the second source voltage is a ground voltage.
10. A circuit according to
claim 8
, wherein the first source voltage supplying unit comprises a PMOS transistor and the second source voltage supplying unit comprises an NMOS transistor.
11. A circuit according to
claim 8
, wherein the plurality of inverters comprises PMOS and NMOS transistors, respectively.
12. A circuit according to
claim 8
, wherein the data conversion-preventing unit comprises an NMOS transistor having its gate connected to receive the supply voltage.
13. A circuit according to
claim 7
, wherein the signal sense unit comprises a sense amplifier for setting the flag bit to a “high” level when the output signal from the data comparison unit is “low”, and setting the flag bit to “low” when it is at a “high” level.
14. A circuit according to
claim 7
, wherein the data conversion unit comprises inverters as many as the number of the bits of the write data.
15. A circuit according to
claim 7
, wherein the data selector unit comprises a multiplexer.
16. A circuit according to
claim 4
, wherein the read unit comprises:
an output receiver unit for transmitting the internal data and the flag bit from the DRAMs; and
an output conversion unit for outputting the data from the output receiver unit as the read data, or converting the data and outputting the converted data as the read data, according to the flag bit from the output receiver unit.
17. A circuit according to
claim 16
, wherein the output conversion unit comprises:
a data conversion unit for converting the internal data transmitted from the DRAMs through the output receiver unit; and
a data selector unit for selectively outputting the internal data from the DRAMs as the read data, or converting the data and outputting the converted data as the read data, according to the flag bit transmitted from the DRAMs through the output receiver unit.
18. A circuit according to
claim 17
, wherein the data conversion unit comprises inverters as many as the number of the bits of the write data, the inverters being connected in parallel.
19. A circuit according to
claim 15
, wherein the data selector unit comprises a multiplexer.
US09/751,394 1999-12-30 2001-01-02 Controlling reading from and writing to a semiconductor memory device Expired - Lifetime US6442077B2 (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR1019990065711A KR100321164B1 (en) 1999-12-30 1999-12-30 Data write/read control method and circuit in memory device
KR1999-65711 1999-12-30

Publications (2)

Publication Number Publication Date
US20010018725A1 true US20010018725A1 (en) 2001-08-30
US6442077B2 US6442077B2 (en) 2002-08-27

Family

ID=19632890

Family Applications (1)

Application Number Title Priority Date Filing Date
US09/751,394 Expired - Lifetime US6442077B2 (en) 1999-12-30 2001-01-02 Controlling reading from and writing to a semiconductor memory device

Country Status (2)

Country Link
US (1) US6442077B2 (en)
KR (1) KR100321164B1 (en)

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN100442518C (en) * 2003-12-11 2008-12-10 因芬尼昂技术股份公司 Method for improving the read signal in a memory having passive memory elements
US20190180828A1 (en) * 2017-12-13 2019-06-13 Winbond Electronics Corp. Semiconductor memory device, manufacturing method thereof and output method of data strobe signal
CN112712833A (en) * 2019-10-25 2021-04-27 长鑫存储技术(上海)有限公司 Write operation circuit, semiconductor memory and write operation method
CN112712836A (en) * 2019-10-25 2021-04-27 长鑫存储技术(上海)有限公司 Write operation circuit, semiconductor memory and write operation method
CN112712839A (en) * 2019-10-25 2021-04-27 长鑫存储技术(上海)有限公司 Read operation circuit, semiconductor memory and read operation method
CN114115701A (en) * 2020-09-01 2022-03-01 北京兆易创新科技股份有限公司 Nonvolatile memory and writing method and reading method thereof

Families Citing this family (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6473838B1 (en) * 2000-01-04 2002-10-29 International Business Machines Corporation Data transfer system for multiple network processors using dual DRAM storage
JP2002366419A (en) * 2001-06-07 2002-12-20 Mitsubishi Electric Corp Data processor and data processing method
US8677211B2 (en) 2010-12-23 2014-03-18 International Business Machines Corporation Data bus inversion using spare error correction bits
US11159153B2 (en) 2018-03-29 2021-10-26 Nvidia Corp. Data bus inversion (DBI) on pulse amplitude modulation (PAM) and reducing coupling and power noise on PAM-4 I/O
US11966348B2 (en) 2019-01-28 2024-04-23 Nvidia Corp. Reducing coupling and power noise on PAM-4 I/O interface

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100244745B1 (en) * 1996-06-29 2000-02-15 김영환 Sync. word detecting circuit
JPH1055687A (en) * 1996-08-09 1998-02-24 Sony Corp Non-volatile semiconductor memory
KR19990027860A (en) * 1997-09-30 1999-04-15 윤종용 Input / output port
KR100273268B1 (en) * 1997-12-30 2001-01-15 김영환 Read/write controller of flash memory
US6115303A (en) * 1998-10-09 2000-09-05 Micron Technology, Inc. Method and apparatus for testing memory devices
TW548653B (en) * 1999-01-26 2003-08-21 Nec Electronics Corp Semiconductor memory device having redundancy memory circuit

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN100442518C (en) * 2003-12-11 2008-12-10 因芬尼昂技术股份公司 Method for improving the read signal in a memory having passive memory elements
US20190180828A1 (en) * 2017-12-13 2019-06-13 Winbond Electronics Corp. Semiconductor memory device, manufacturing method thereof and output method of data strobe signal
US10636497B2 (en) * 2017-12-13 2020-04-28 Winbond Electronics Corp. Semiconductor memory device, manufacturing method thereof and output method of data strobe signal
CN112712833A (en) * 2019-10-25 2021-04-27 长鑫存储技术(上海)有限公司 Write operation circuit, semiconductor memory and write operation method
CN112712836A (en) * 2019-10-25 2021-04-27 长鑫存储技术(上海)有限公司 Write operation circuit, semiconductor memory and write operation method
CN112712839A (en) * 2019-10-25 2021-04-27 长鑫存储技术(上海)有限公司 Read operation circuit, semiconductor memory and read operation method
CN114115701A (en) * 2020-09-01 2022-03-01 北京兆易创新科技股份有限公司 Nonvolatile memory and writing method and reading method thereof

Also Published As

Publication number Publication date
US6442077B2 (en) 2002-08-27
KR100321164B1 (en) 2002-03-18
KR20010065770A (en) 2001-07-11

Similar Documents

Publication Publication Date Title
US6859414B2 (en) Data input device in semiconductor memory device
US6282128B1 (en) Integrated circuit memory devices having multiple data rate mode capability and methods of operating same
US5479374A (en) Semiconductor memory device employing sense amplifier control circuit and word line control circuit
US10699759B2 (en) Semiconductor devices
US7035161B2 (en) Semiconductor integrated circuit
US6807108B2 (en) Semiconductor memory device having select circuit
US6442077B2 (en) Controlling reading from and writing to a semiconductor memory device
US7269078B2 (en) Buffer circuit and memory system for selectively outputting data strobe signal according to number of data bits
US6255862B1 (en) Latch type sense amplifier circuit
US5160861A (en) Circuit for controlling the output of a sense amplifier
US5455795A (en) Semiconductor memory device
US7554857B2 (en) Data output multiplexer
CN104252875A (en) Semiconductor integrated circuit
US6570796B2 (en) Wafer burn-in test and wafer test circuit
JPH06208793A (en) Data output circuit of semiconductor memory device
US5748557A (en) Address buffer for high-speed address inputting
US6519199B2 (en) Semiconductor memory device
US6538944B2 (en) Semiconductor memory device having a word line enable sensing circuit
KR100302424B1 (en) Semiconductor memory for logic-hybrid memory
KR19980083434A (en) Control of data input buffer and latch circuit
US7058756B2 (en) Circuit for implementing special mode in packet-based semiconductor memory device
JPH06132747A (en) Semiconductor device
US6445604B2 (en) Channel driving circuit of virtual channel DRAM
JP2000076858A (en) Semiconductor device
KR100205326B1 (en) Input buffer circuit

Legal Events

Date Code Title Description
AS Assignment

Owner name: HYUNDAI ELECTRONICS INDUSTRIES CO., LTD., KOREA, R

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:SHIN, DONG WOO;REEL/FRAME:013041/0013

Effective date: 20010407

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12