US20010013657A1 - Semiconductor device and method of manufacturing the same - Google Patents
Semiconductor device and method of manufacturing the same Download PDFInfo
- Publication number
- US20010013657A1 US20010013657A1 US08/915,398 US91539897A US2001013657A1 US 20010013657 A1 US20010013657 A1 US 20010013657A1 US 91539897 A US91539897 A US 91539897A US 2001013657 A1 US2001013657 A1 US 2001013657A1
- Authority
- US
- United States
- Prior art keywords
- layer
- bonding pad
- insulating layer
- grooves
- semiconductor device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000004065 semiconductor Substances 0.000 title claims description 45
- 238000004519 manufacturing process Methods 0.000 title claims description 40
- 238000000034 method Methods 0.000 claims abstract description 80
- 238000005530 etching Methods 0.000 claims abstract description 72
- 230000008569 process Effects 0.000 claims abstract description 42
- 238000002161 passivation Methods 0.000 claims abstract description 36
- 229910052751 metal Inorganic materials 0.000 claims description 92
- 239000002184 metal Substances 0.000 claims description 92
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 claims description 23
- 229910052814 silicon oxide Inorganic materials 0.000 claims description 23
- 239000000463 material Substances 0.000 claims description 19
- 230000009977 dual effect Effects 0.000 claims description 14
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 10
- 229910052802 copper Inorganic materials 0.000 claims description 10
- 239000010949 copper Substances 0.000 claims description 10
- 239000004020 conductor Substances 0.000 claims description 9
- 229910052581 Si3N4 Inorganic materials 0.000 claims description 8
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 claims description 8
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 claims description 5
- NRTOMJZYCJJWKI-UHFFFAOYSA-N Titanium nitride Chemical compound [Ti]#N NRTOMJZYCJJWKI-UHFFFAOYSA-N 0.000 claims description 5
- UGACIEPFGXRWCH-UHFFFAOYSA-N [Si].[Ti] Chemical compound [Si].[Ti] UGACIEPFGXRWCH-UHFFFAOYSA-N 0.000 claims description 5
- 229910045601 alloy Inorganic materials 0.000 claims description 5
- 239000000956 alloy Substances 0.000 claims description 5
- 229910052782 aluminium Inorganic materials 0.000 claims description 5
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 claims description 5
- 239000010936 titanium Substances 0.000 claims description 5
- 229910052719 titanium Inorganic materials 0.000 claims description 5
- 238000005498 polishing Methods 0.000 claims description 3
- 239000010410 layer Substances 0.000 description 308
- 230000004888 barrier function Effects 0.000 description 40
- 238000001020 plasma etching Methods 0.000 description 33
- 150000002739 metals Chemical class 0.000 description 16
- 239000000758 substrate Substances 0.000 description 14
- 229910001092 metal group alloy Inorganic materials 0.000 description 13
- 238000005229 chemical vapour deposition Methods 0.000 description 12
- 238000000059 patterning Methods 0.000 description 12
- 239000011229 interlayer Substances 0.000 description 7
- 230000015572 biosynthetic process Effects 0.000 description 5
- 238000005755 formation reaction Methods 0.000 description 5
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 4
- 239000005380 borophosphosilicate glass Substances 0.000 description 4
- 238000003475 lamination Methods 0.000 description 4
- 229910052710 silicon Inorganic materials 0.000 description 4
- 239000010703 silicon Substances 0.000 description 4
- 235000009854 Cucurbita moschata Nutrition 0.000 description 3
- 240000001980 Cucurbita pepo Species 0.000 description 3
- 235000009852 Cucurbita pepo Nutrition 0.000 description 3
- 238000009413 insulation Methods 0.000 description 3
- 235000020354 squash Nutrition 0.000 description 3
- 238000009792 diffusion process Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 239000000126 substance Substances 0.000 description 2
- 230000002411 adverse Effects 0.000 description 1
- 238000003486 chemical etching Methods 0.000 description 1
- 230000006835 compression Effects 0.000 description 1
- 238000007906 compression Methods 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 230000006866 deterioration Effects 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 238000001312 dry etching Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 239000011159 matrix material Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L24/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/02—Bonding areas ; Manufacturing methods related thereto
- H01L24/03—Manufacturing methods
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L24/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04042—Bonding areas specifically adapted for wire connectors, e.g. wirebond pads
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05073—Single internal layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05075—Plural internal layers
- H01L2224/0508—Plural internal layers being stacked
- H01L2224/05082—Two-layer arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/051—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05163—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05166—Titanium [Ti] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/05001—Internal layers
- H01L2224/05099—Material
- H01L2224/05186—Material with a principal constituent of the material being a non metallic, non metalloid inorganic material
- H01L2224/05187—Ceramics, e.g. crystalline carbides, nitrides or oxides
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05541—Structure
- H01L2224/05546—Dual damascene structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/0555—Shape
- H01L2224/05552—Shape in top view
- H01L2224/05554—Shape in top view being square
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05617—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/05624—Aluminium [Al] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05638—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/05647—Copper [Cu] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05599—Material
- H01L2224/056—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
- H01L2224/05663—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/05666—Titanium [Ti] as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L2224/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
- H01L2224/45001—Core members of the connector
- H01L2224/45099—Material
- H01L2224/451—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/45117—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950°C
- H01L2224/45124—Aluminium (Al) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4807—Shape of bonding interfaces, e.g. interlocking features
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/4845—Details of ball bonds
- H01L2224/48451—Shape
- H01L2224/48453—Shape of the interface with the bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/484—Connecting portions
- H01L2224/48463—Connecting portions the connecting portion on the bonding area of the semiconductor or solid-state body being a ball bond
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48699—Principal constituent of the connecting portion of the wire connector being Aluminium (Al)
- H01L2224/487—Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48717—Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 400°C and less than 950 °C
- H01L2224/48724—Aluminium (Al) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48699—Principal constituent of the connecting portion of the wire connector being Aluminium (Al)
- H01L2224/487—Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48738—Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than or equal to 950°C and less than 1550°C
- H01L2224/48747—Copper (Cu) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/485—Material
- H01L2224/48505—Material at the bonding interface
- H01L2224/48699—Principal constituent of the connecting portion of the wire connector being Aluminium (Al)
- H01L2224/487—Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof
- H01L2224/48763—Principal constituent of the connecting portion of the wire connector being Aluminium (Al) with a principal constituent of the bonding area being a metal or a metalloid, e.g. boron (B), silicon (Si), germanium (Ge), arsenic (As), antimony (Sb), tellurium (Te) and polonium (Po), and alloys thereof the principal constituent melting at a temperature of greater than 1550°C
- H01L2224/48766—Titanium (Ti) as principal constituent
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/85—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a wire connector
- H01L2224/852—Applying energy for connecting
- H01L2224/85201—Compression bonding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L24/42—Wire connectors; Manufacturing methods related thereto
- H01L24/44—Structure, shape, material or disposition of the wire connectors prior to the connecting process
- H01L24/45—Structure, shape, material or disposition of the wire connectors prior to the connecting process of an individual wire connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01014—Silicon [Si]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01022—Titanium [Ti]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/013—Alloys
- H01L2924/014—Solder alloys
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/049—Nitrides composed of metals from groups of the periodic table
- H01L2924/0494—4th Group
- H01L2924/04941—TiN
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/049—Nitrides composed of metals from groups of the periodic table
- H01L2924/0504—14th Group
- H01L2924/05042—Si3N4
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/102—Material of the semiconductor or solid state bodies
- H01L2924/1025—Semiconducting materials
- H01L2924/10251—Elemental semiconductors, i.e. Group IV
- H01L2924/10253—Silicon [Si]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1306—Field-effect transistor [FET]
- H01L2924/13091—Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/14—Integrated circuits
Definitions
- the present invention relates to a semiconductor device having a multi-layer wiring structure made by a damascening process or a dual damascening process, and a method of manufacturing such a device.
- An ultra-large scale integrated circuit employs a multilayer wiring structure in which wiring layers of three levels or more are formed.
- FIG. 2 is a cross sectional view taken along the line II-II indicated in FIG. 1.
- a field oxide layer 12 is formed on a semiconductor substrate 11 .
- a MOS transistor having a source-drain region 13 and a gate electrode 14 , is formed.
- an insulating layer 15 is formed so as to completely cover the MOS transistor.
- a contact hole 16 is made in the insulating layer 15 from its surface to be through to the source-drain region 13 .
- a first-level wiring layer having a plurality of wiring layers 17 is formed on the insulating layer 15 . Each of the plurality of wiring layers 17 is connected to the source-drain region 13 of the MOS transistor via the contact hole 16 .
- an insulating layer (interlayer dielectric) 18 is formed so as to completely cover the plurality of wiring layers 17 .
- a contact hole 19 is made in the insulating layer 18 from its surface to be through to the plurality of wirings 17 .
- a second-level wiring layer having a plurality of wiring layers 20 is formed on the insulating layer (interlayer dielectric) 18 . Each of the plurality of wiring layers 20 is connected to the wiring layers 17 of the first-level wiring layers via the contact hole 19 .
- a bonding pad 21 is formed on the insulating layer (interlayer dielectric) 18 . Further, on the insulating layer (interlayer dielectric) 18 , an insulating layer (passivation dielectric) 22 is formed so as to completely cover the plurality of wiring layers 20 and the bonding pad 21 . An opening 23 is made in the insulating film (passivation dielectric) 22 so as to expose the bonding pad 21 .
- a plurality of wirings 17 of the first-level wiring layer, a plurality of wirings 20 of the second-level wiring layer and the bonding pad 21 are formed by a photo engraving process (PEP), in which, a resist pattern is formed, and using the resist pattern as a mask, metal layers are etched by an anisotropic etching (such as RIE).
- PEP photo engraving process
- FIG. 4 is a cross sectional view taken along the line IV-IV indicated in FIG. 3.
- a field oxide layer 12 is formed on a semiconductor substrate 11 .
- a MOS transistor having a source-drain region 13 and a gate electrode 14 , is formed.
- insulating layers 15 and 24 are formed so as to completely cover the MOS transistor.
- a contact hole 16 is made in the insulating layers 15 and 24 from its surface to be through to the source-drain region 13 .
- the insulating layer 25 is formed on the insulating layer 24 .
- a plurality of grooves 16 b used for forming a first-level wiring layer is formed in the insulating layer 25 . Bottom sections of the plurality of grooves 16 b are made through to the contact hole 16 a.
- a barrier metal 17 a is formed on an inner surface of each of the contact hole 16 a and the grooves 16 . Further, on each of the barrier metals 17 a , a metal (or metal alloy) portion 17 b is formed so as to completely fill each of the contact hole 16 a and the grooves 16 b The plurality of wirings which make the first level wiring layer, consist of the barrier metals 17 a and the metal portions 17 b.
- the surface of the insulating layer 25 meets with that of the first-level wiring layer, and the surface is made flat.
- Each of the plurality of wirings which give rise to the first-level wiring layer is connected to the source-drain region 13 of the MOS transistor.
- the insulating layer (interlayer dielectric) 18 and the insulating layer 26 are formed on the insulating layer 25 and the first level wiring layer.
- a contact hole 19 a is formed in the insulating layers 18 and 26 from its surface to be through to the first-level wiring layer.
- An insulating layer 27 is formed on the insulating film 26 .
- a plurality of grooves 19 b used for forming the second-level wiring layer, are formed in the insulating layer 27 . Bottom sections of the plurality of grooves 19 b are made through to the contact hole 19 a.
- a barrier metal 20 a is formed on an inner surface of each of the contact hole 19 a and the grooves 19 b. Further, on each of the barrier metals 20 a, a metal (or metal alloy) portion 20 b is formed so as to completely fill each of the contact hole 19 a and the grooves 19 b.
- the plurality of wirings which make the second level wiring layer, consist of the barrier metals 20 a and the metal portions 20 b.
- the surface of the insulating layer 27 meets with that of the second-level wiring layer, and the surface is made flat.
- Each of the plurality of wirings which give rise to the second-level wiring layer, is connected to the first-level wiring layer.
- a part of the second-level wiring layer constitutes a bonding pad 21 .
- the bonding pad 21 is made of a metal (or metal alloy), as in the case of the second-level wiring layer.
- An insulating layer (passivation dielectric) 22 is formed on the insulation layer 27 , the second-level wiring layer and the bonding pad 21 .
- An opening 23 is made in the insulating layer 22 so as to expose the bonding pad 21 .
- the chemical mechanical polishing (CMP) technique is employed.
- CMP chemical mechanical polishing
- FIG. 5 illustrates how dishing occurs.
- the CMP not only mechanically etch the metal layer 21 ′, but also chemically etch it. Therefore, in the case where the metal layer 21 (bonding pad) remains in a groove 19 b which has a width sufficiently large as compared to its depth (note that the size of a bonding pad is usually about 100 ⁇ m ⁇ 100 ⁇ m), the central portion of the metal layer 21 in the groove 19 b is excessively etched mainly by chemical etching.
- Such dishing easily causes a bonding error, that is, a wire cannot be bonded to the bonding pad 21 accurately during a wiring bonding operation, which results in the deterioration of the production yield.
- FIG. 7 is a cross sectional view taken along the line VII-VII indicated in FIG. 6.
- a field oxide layer 12 is formed on a semiconductor substrate 11 .
- a MOS transistor having a source-drain region 13 and a gate electrode 14 , is formed.
- insulating layers 15 and 24 are formed so as to completely cover the MOS transistor.
- a contact hole 16 is made in the insulating layers 15 and 24 from its surface to be through to the source-drain region 13 .
- the insulating layer 25 is formed on the insulating layer 24 .
- a plurality of grooves 16 b used for forming a first-level wiring layer are formed in the insulating layer 25 . Bottom sections of the plurality of grooves 16 b are made through to the contact hole 16 a.
- a barrier metal 17 a is formed on an inner surface of each of the contact hole 16 a and the grooves 16 . Further, on each of the barrier metals 17 a, a metal (or metal alloy) portion 17 b is formed so as to completely fill each of the contact hole 16 a and the grooves 16 b.
- the surface of the insulating layer 25 meets with that of the first-level wiring layer, and the surface is made flat.
- Each of the plurality of wirings which give rise to the first-level wiring layer is connected to the source-drain region 13 of the MOS transistor.
- the insulating layer (interlayer dielectric) 18 and the insulating layer 26 are formed on the insulating layer 25 and the first level wiring layer.
- a contact hole 19 a is formed in the insulating layers 18 and 26 from its surface to be through to the first-level wiring layer.
- An insulating layer 27 is formed on the insulating film 26 .
- a plurality of grooves 19 b used for forming the second-level wiring layer, are formed in the insulating layer 27 . Bottom sections of the plurality of grooves 19 b are made through to the contact hole 19 a.
- a barrier metal 20 a is formed on an inner surface of each of the contact hole 19 a and the grooves 19 b. Further, on each of the barrier metals 20 a, a metal (or metal alloy) portion 20 b is formed so as to completely fill each of the contact hole 19 a and the grooves 19 b.
- the plurality of wirings which make the second level wiring layer, consist of the barrier metals 20 a and the metal portions 20 b.
- the surface of the insulating layer 27 meets with that of the second-level wiring layer, and the surface is made flat.
- Each of the plurality of wirings which give rise to the second-level wiring layer, is connected to the first-level wiring layer.
- a part of the second-level wiring layer constitutes a bonding pad 21 .
- the bonding pad 21 is made of a metal (or metal alloy), as in the case of the second-level wiring layer.
- the bonding pad 21 is formed to have a lattice-like shape. More specifically, in the bonding pad 21 , a plurality of dot-like holes which are arranged in a matrix manner are made.
- An insulating layer (passivation dielectric) 22 is formed on the insulation layer 27 and the second-level wiring layer.
- An opening 23 is made in the insulating layer 22 so as to expose the bonding pad 21 .
- the bonding pad 21 is formed to have a lattice-like shape. Therefore, even in the case where the bonding pad 21 is formed by use of the CMP technique, the necessary portion is not excessively etched, thereby effectively preventing the dishing.
- a field oxide layer 12 is formed on a silicon substrate 11 . After that, in an element region surrounded by the field oxide layer 12 , a MOS transistor having a source-drain region 13 and a gate electrode 14 is formed.
- the surface of the insulating layer 15 is made flat by the CMP.
- an etching stopper layer 24 and an insulating layer 25 are formed continuously on the insulating film 15 with the CVD method, for example.
- the insulating layer 25 is made of, for example, silicon oxide.
- the etching stopper layer 24 is made of a material having a high etching selectivity against silicon oxide in reactive ion etching (RIE), that is, for example, silicon nitride.
- RIE reactive ion etching
- the thickness of the etching stopper layer 24 is set to about 50 nm, and the thickness of the insulating film 25 is set to the same as that of the wirings which constitute the first-level wiring layer, that is, for example, about 0.6 ⁇ m.
- a plurality of grooves 16 b are formed in the insulating layer 25 .
- the plurality of grooves 16 b are formed by a photo engraving process, more specifically, the application of a resist on the insulating layer 25 , the patterning of the resist, the etching of the insulating layer 25 by RIE using the resist as a mask, and the removal of the resist.
- the etching stopper layer 24 serves as an etching stopper for the RIE.
- the pattern of the plurality of grooves 16 b is made to match with the pattern of the wirings which constitute the first-level wiring layer.
- a contact hole 16 a is made in the insulating layers 15 and 24 .
- the contact hole 16 a is made also by the photo engraving process as in the formation of the plurality of grooves 16 b. More specifically, the contact hole 16 a is made by applying a resist on the insulating layer 25 and in the grooves 16 b, patterning the resist, etching the insulating layers 15 and 24 by the RIE using the resist as a mask, and removing the resist.
- a barrier metal 17 a is formed on the insulating layer 25 , on an inner surface of the contact hole 16 a and the inner surfaces of the grooves 16 b, by the CVD method or PVD method.
- the barrier metal 17 a is made of, for example, a lamination of titanium and titanium nitride, or silicon titanium nitride, or the like.
- a metal (or metal alloy) portion 17 ′ which completely covers the contact hole 16 a and the grooves 16 b, is formed on the barrier metal 17 a by the CVD or PVD method.
- the metal portion 17 ′ is made of, for example, aluminum, copper or an alloy of these metals.
- the sections of the barrier metal 17 a and the metal portion 17 b, which are situated outside the contact holes 16 a and the grooves 16 b, are etched by the CMP method, so that the barrier metal 17 a and the metal portion 17 b remain only in the contact holes 16 a and the grooves 16 b.
- the first-level wiring layer is formed, and at the same time, a contact plug which serves to electrically connect the first-level wiring layer and the diffusion layer (source-drain region) of the substrate to each other, is formed.
- the insulating layer 27 is made of, for example, silicon oxide.
- the etching stopper layer 26 is made of a material having a high etching selectivity against silicon oxide in reactive ion etching (RIE), that is, for example, silicon nitride.
- the thickness of the etching stopper layer 26 is set to about 50 nm, and the thickness of the insulating film 27 is set to the same as that of the wirings which constitute the second-level wiring layer, that is, for example, about 0.6 ⁇ m.
- a plurality of grooves 19 b and 19 b ′ are formed in the insulating layer 25 .
- the plurality of grooves 19 b and 19 b ′ are formed by a photo engraving process, more specifically, the application of a resist on the insulating layer 27 , the patterning of the resist, the etching of the insulating layer 27 by RIE using the resist as a mask, and the removal of the resist.
- the etching stopper layer 26 serves as an etching stopper for the RIE.
- the pattern of the plurality of grooves 19 b and 19 b ′ is made to match with the pattern of the wirings which constitute the second-level wiring layer.
- the pattern of the grooves 19 b ′ is the same as that of the bonding pad (lattice-like shape) (in the case where the second-level wiring layer is the uppermost layer).
- a contact hole 19 a is made in the insulating layers 18 and 26 .
- the contact hole 19 a is made also by the photo engraving process as-in the formation of the plurality of grooves 19 b and 19 b ′. More specifically, the contact hole 19 a is made by applying a resist on the insulating layer 27 and in the grooves 19 b and 19 b ′, patterning the resist, etching the insulating layers 18 and 26 by the RIE using the resist as a mask, and removing the resist.
- a barrier metal 20 a is formed on the insulating layer 27 , on an inner surface of the contact hole 19 a and the inner surfaces of the grooves 19 b and 19 b ′, by the CVD method or PVD method.
- the barrier metal 20 a is made of, for example, a lamination of titanium and titanium nitride, or silicon titanium nitride, or the like.
- metal (or metal alloy) portions 20 b and 21 which completely cover the contact hole 19 a and the grooves 19 b and 19 b ′, are formed on the barrier metal 20 a by the CVD or PVD method.
- the metal portions 20 b and 21 are made of, for example, aluminum, copper or an alloy of these metals.
- the sections of the barrier metal 20 a and the metal portions 20 b and 21 which are situated outside the contact hole 19 a and the grooves 19 b and 19 b ′, are etched by the CMP method, so that the barrier metal 20 a and the metal portions 20 b and 21 remain only in the contact hole 19 a and the grooves 19 b and 19 b′.
- the second-level wiring layer and the bonding pad having a lattice-like shape are formed, and at the same time, a contact plug which serves to electrically connect the first-level wiring layer and the second-level wiring layer to each other, is formed.
- a passivation layer 22 is formed on the insulating layer 27 , the second-level wiring layer and the bonding pad, by, for example, the CVD method.
- the passivation layer 22 is made of, for example, silicon oxide.
- an opening 23 is formed in the passivation layer 22 .
- the opening 23 is situated so as to the lattice-shaped bonding pad 21 , and is formed by a photo engraving process, more specifically, the application of a resist on the insulating layer 22 , the patterning of the resist, the etching of the insulating layer 22 by RIE using the resist as a mask, and the removal of the resist.
- the insulating layer 27 is etched as well since the insulating layers 22 and 27 are made of the same material (for example, silicon oxide).
- the feature of the semiconductor device manufactured by the above-described dual damascening process or damascening process is that the metal portion itself which gives rise to wirings is not patterned, but the insulating layer is patterned. Since there is no process for filling the sections between wirings with the insulating layer, no cavities are formed between wirings.
- copper which has a low resistance
- damascening process or damascening process the patterning of copper is not carried out, but the wirings are formed by filling grooves of an insulating layer with copper. Thus, the wirings made of copper are realized.
- wirings and contact plugs can be formed at the same time, and therefore the production cost can be reduced.
- the RIE operated to make the opening 23 to expose the bonding pad 21 inevitably serves to etch the insulating layer 27 at the same time. This is because the insulating layers 22 and 27 are made of the same material (for example, silicon oxide) as described above.
- a wire bonding operation can easily result in that a wire 28 squash the lattice-shaped bonding pad 21 , which may cause a bonding error. This is because portions of the lattice-like bonding pad 21 are cavities, which may easily cause the deformation of the bonding pad 21 .
- the present invention has been proposed as a solution to the above-described drawback of the conventional technique, and the object thereof is as follows. That is, regarding the semiconductor device manufactured by the dual damascening process or damascening process, the bonding pad is formed to have a lattice shape, and the deformation of the lattice-shaped bonding pad is prevented so as to suppress bonding error, thereby improving the reliability and yield of the product.
- a semiconductor device including: a bonding pad constituted by a conductive member filled in grooves made in an insulating layer having a flat surface; an etching stopper layer formed on the insulating layer and having an opening to expose the bonding pad; and a passivation layer formed on the etching stopper layer and having an opening to expose the bonding pad.
- the grooves of the insulating layer are arranged in a lattice-like shape and the bonding pad has a lattice-like shape.
- the insulating layer and the passivation layer are made of silicon oxide, and the etching stopper layer is made of silicon nitride.
- a method of manufacturing a semiconductor device in which a bonding pad is formed by making grooves in an insulating layer having a flat surface and filling the grooves with a conductive material, the method including the stops of: forming an etching stopper layer on the insulating layer and the bonding pad, the etching stopper layer being made of a material which can be etched selectively with respect to at least a material which is used to form the insulating layer; forming a passivation layer on the etching stopper layer, the passivation layer being made of a material which can be etched selectively with respect to at least the material used to form the etching stopper layer; removing only a portion of the passivation layer, which is situated above the bonding pad; and removing only a portion of the etching stopper layer, which is situated above the bonding pad.
- the bonding pad is formed by forming a conductive material layer which completely covers the grooves on the insulating layer, followed by polishing the conductive material layer by the CMP.
- the passivation layer is etched by the RIE and the etching stopper layer is etched by the RIE or CDE.
- the bonding pad and the uppermost wiring layer are formed at the same time.
- FIG. 1 is a plan view showing a conventional semiconductor device
- FIG. 2 is a cross sectional view taken along the line II-II indicated in FIG. 1;
- FIG. 3 is a plan view showing a conventional semiconductor device
- FIG. 4 is a cross sectional view taken along the line IV-IV indicated in FIG. 3;
- FIG. 5 is a diagram showing a dishing phenomenon which may occur in conventional damascening process
- FIG. 6 is a plan view showing a conventional semiconductor device
- FIG. 7 is a cross sectional view taken along the line VII-VII indicated in FIG. 6;
- FIG. 8 is a cross sectional view of a device, which illustrate a step of a conventional manufacturing method
- FIG. 9 is a cross sectional view of a device, which illustrate another step of the conventional manufacturing method.
- FIG. 10 is a cross sectional view of a device, which illustrate still another step of the conventional manufacturing method
- FIG. 11 is a cross sectional view of a device, which illustrate still another step of the conventional manufacturing method
- FIG. 12 is a cross sectional view of a device, which illustrate still another step of the conventional manufacturing method
- FIG. 13 is a cross sectional view of a device, which illustrate still another step of the conventional manufacturing method
- FIG. 14 is a cross sectional view of a device, which illustrate still another step of the conventional manufacturing method
- FIG. 15 is a cross sectional view of a device, which illustrate still another step of the conventional manufacturing method
- FIG. 16 is a plan view of a device, which illustrates a step of the conventional manufacturing method
- FIG. 17 is a cross sectional view taken along the line XVII-XVII indicated in FIG. 16;
- FIG. 18 is a plan view of a device, which illustrates a step of the conventional manufacturing method
- FIG. 19 is a cross sectional view taken along the line XIX-XIX indicated in FIG. 18;
- FIG. 20 is a cross sectional view of a device, which illustrates a step of the conventional manufacturing method
- FIG. 21 is a plan view of a device, which illustrates a step of the conventional manufacturing method
- FIG. 22 is a cross sectional view taken along the line XXII-XXII indicated in FIG. 21;
- FIG. 23 is a plan view which illustrates a state in which wire bonding is carried out on the device shown in FIG. 6;
- FIG. 24 is a cross sectional view taken along the line XXIV-XXIV indicated in FIG. 23;
- FIG. 25 is a plan view of a semiconductor device according to an embodiment of the present invention.
- FIG. 26 is a cross sectional view taken along the line XXVI-XXVI indicated in FIG. 25;
- FIG. 27 is a cross sectional view of a device, which illustrates a step of a manufacturing method according to an embodiment of the present invention
- FIG. 28 is a cross sectional view of a device, which illustrates another step of a manufacturing method according to the embodiment of the present invention.
- FIG. 29 is a cross sectional view of a device, which illustrates still another step of a manufacturing method according to the embodiment of the present invention.
- FIG. 30 is a cross sectional view of a device, which illustrates still another step of a manufacturing method according to the embodiment of the present invention.
- FIG. 31 is a cross sectional view of a device, which illustrates still another step of a manufacturing method according to the embodiment of the present invention.
- FIG. 32 is a cross sectional view of a device, which illustrates still another step of a manufacturing method according to the embodiment of the present invention.
- FIG. 33 is a cross sectional view of a device, which illustrates still another step of a manufacturing method according to the embodiment of the present invention.
- FIG. 34 is a cross sectional view of a device, which illustrates still another step of a manufacturing method according to the embodiment of the present invention.
- FIG. 35 is a plan view of a device, which illustrates a step of a manufacturing method according to an embodiment of the present invention
- FIG. 36 is a cross sectional view taken along the line XXXVI-XXXVI indicated in FIG. 35;
- FIG. 37 is a plan view of a device, which illustrates a step of a manufacturing method according to an embodiment of the present invention.
- FIG. 38 is a cross sectional view taken along the line XXXVIII-XXXVIII indicated in FIG. 37;
- FIG. 39 is a cross sectional view of a device, which illustrates a step of a manufacturing method according to an embodiment of the present invention.
- FIG. 40 is a plan view of a device, which illustrates a step of a manufacturing method according to the embodiment of the present invention.
- FIG. 41 is a cross sectional view taken along the line XLI-XLI indicated in FIG. 40;
- FIG. 42 is a plan view of a device, which illustrates a step of a manufacturing method according to an embodiment of the present invention
- FIG. 43 is a cross sectional view taken along the line XLIII-XLIII indicated in FIG. 42;
- FIG. 44 is a plan view which illustrates a state in which wire bonding is carried out on the device shown in FIG. 25;
- FIG. 45 is a cross sectional view taken along the line XLV-XLV indicated in FIG. 44.
- FIGS. 25 and 26 show a semiconductor device formed by the dual damascening process according to an embodiment of the present invention.
- FIG. 26 is a cross sectional view taken along the line XXVI-XXVI indicated in FIG. 25.
- a field oxide layer 12 is formed on a semiconductor substrate 11 .
- a MOS transistor having a source-drain region 13 and a gate electrode 14 , is formed.
- insulating layers 15 and 24 are formed so as to completely cover the MOS transistor.
- a contact hole 16 a is made in the insulating layers 15 and 24 from its surface to be through to the source-drain region 13 .
- the insulating layer 25 is formed on the insulating layer 24 .
- a plurality of grooves 16 b used for forming a first-level wiring layer are formed in the insulating layer 25 . Bottom sections of the plurality of grooves 16 b are made through to the contact hole 16 a.
- a barrier metal 17 a is formed on an inner surface of each of the contact hole 16 a and the grooves 16 . Further, on each of the barrier metals 17 a, a metal (or metal alloy) portion 17 b is formed so as to completely fill each of the contact hole 16 a and the grooves 16 b.
- the surface of the insulating layer 25 meets with that of the first-level wiring layer, and the surface is made flat.
- the insulating layer (interlayer dielectric) 18 and the insulating layer 26 are formed on the insulating layer 25 and the first level wiring layer.
- a contact hole 19 a is formed in the insulating layers 18 and 26 from its surface to be through to the first-level wiring layer.
- An insulating layer 27 is formed on the insulating film 26 .
- a plurality of grooves 19 b used for forming the second-level wiring layer, are formed in the insulating layer 27 . Bottom sections of the plurality of grooves 19 b are made through to the contact hole 19 a.
- a barrier metal 20 a is formed on an inner surface of each of the contact hole 19 a and the grooves 19 b. Further, on each of the barrier metals 20 a, a metal (or metal alloy) portion 20 b is formed so as to completely fill each of the contact hole 19 a and the grooves 19 b.
- the plurality of wirings which make the second level wiring layer, consist of the barrier metals 20 a and the metal portions 20 b.
- a contact plug used for connecting the first-level wiring layer and the second-level wiring layer to each other also consists of the barrier metal 20 a and the metal portion 20 b.
- the surface of the insulating layer 27 meets with that of the second-level wiring layer, and the surface is made flat.
- the bonding pad 21 is made of a metal (or metal alloy), as in the case of the second-level wiring layer.
- the bonding pad 21 is formed to have, for example, a lattice-like shape.
- an etching stopper layer 29 is formed on the insulating layer 27 and the second-level wiring layer, and a passivation layer (passivation dielectric) 22 is formed on the etching stopper layer 29 .
- the etching stopper layer 29 is made of a material which can be etched selectively with respect to the material used for the insulating layer 27 and the passivation layer 22 .
- the etching stopper layer 29 is made of silicon nitride.
- the etching stopper layer 29 is formed to have a thickness of about 50 nm.
- An opening 23 is made in the passivation layer 22 and the etching stopper layer 29 so as to expose the bonding pad 21 .
- the bonding pad 21 is formed to have a lattice-like shape. Therefore, even in the case where the bonding pad 21 is formed by use of the CMP technique, the necessary portion thereof is not excessively etched, thereby effectively preventing the dishing.
- the bonding pad 21 having a lattice shape is completely filled with the insulating layer 27 .
- the bonding pad 21 is not squashed or deformed when the wire is bonded thereto by compression by wire bonding. Therefore, the occurrence of bonding errors is suppressed, thus contributing the improvement of the reliability and the yield of the product.
- the etching stopper layer 29 is located, which is made of a material which can be etched selectively with respect to the material used for forming the passivation layer 22 and the insulating layer 27 .
- the portions of the insulating layer 27 which are situated in the lattice-like formations of the bonding pad 21 , are not etched when the opening 23 is made in the passivation layer 22 .
- a field oxide layer 12 is formed on a silicon substrate 11 . After that, in an element region surrounded by the field oxide layer 12 , a MOS transistor having a source-drain region 13 and a gate electrode 14 is formed.
- the surface of the insulating layer 15 is made flat by the CMP.
- an etching stopper layer 24 and an insulating layer 25 are formed continuously on the insulating film 15 with the CVD method, for example.
- the insulating layer 25 is made of, for example, silicon oxide.
- the etching stopper layer 24 is made of a material having a high etching selectivity against silicon oxide in reactive ion etching (RIE), that is, for example, silicon nitride.
- RIE reactive ion etching
- the thickness of the etching stopper layer 24 is set to about 50 nm, and the thickness of the insulating film 25 is set to the same as that of the wirings which constitute the first-level wiring layer, that is, for example, about 0.6 ⁇ m.
- a plurality of grooves 16 b are formed in the insulating layer 25 .
- the plurality of grooves 16 b are formed by a photo engraving process, more specifically, the application of a resist on the insulating layer 25 , the patterning of the resist, the etching of the insulating layer 25 by RIE using the resist as a mask, and the removal of the resist.
- the etching stopper layer 24 serves as an etching stopper for the RIE.
- the pattern of the plurality of grooves 16 b is made to match with the pattern of the wirings which constitute the first-level wiring layer.
- a contact hole 16 a is made in the insulating layers 15 and 24 .
- the contact hole 16 a is made also by the photo engraving process as in the formation of the plurality of grooves 16 b. More specifically, the contact hole 16 a is made by applying a resist on the insulating layer 25 and in the grooves 16 b, patterning the resist, etching the insulating layers 15 and 24 by the RIE using the resist as a mask, and removing the resist.
- a barrier metal 17 a is formed on the insulating layer 25 , on an inner surface of the contact hole 16 a and the inner surfaces of the grooves 16 b, by the CVD method or PVD method.
- the barrier metal 17 a is made of, for examples a lamination of titanium and titanium nitride, or silicon titanium nitride, or the like.
- a metal (or metal alloy) portion 17 ′ which completely covers the contact hole 16 a and the grooves 16 b, is formed on the barrier metal 17 a by the CVD or PVD method.
- the metal portion 17 ′ is made of, for example, aluminum, copper or an alloy of these metals.
- the sections of the barrier metal 17 a and the metal portion 17 b, which are situated outside the contact holes 16 a and the grooves 16 b, are etched by the CMP method, so that the barrier metal 17 a and the metal portion 17 b remain only in the contact holes 16 a and the grooves 16 b.
- the first-level wiring layer is formed, and at the same time, a contact plug which serves to electrically connect the first-level wiring layer and the diffusion layer (source-drain region) of the substrate to each other, is formed.
- the insulating layer 27 is made of, for example, silicon oxide.
- the etching stopper layer 26 is made of a material having a high etching selectivity against silicon oxide in reactive ion etching (RIE), that is, for example, silicon nitride.
- the thickness of the etching stopper layer 26 is set to about 50 nm, and the thickness of the insulating film 27 is set to the same as that of the wirings which constitute the second-level wiring layer.
- a plurality of grooves 19 b and 19 b ′ are formed in the insulating layer 25 .
- the plurality of grooves 19 b and 19 b ′ are formed by a photo engraving process, more specifically, the application of a resist on the insulating layer 27 , the patterning of the resist, the etching of the insulating layer 27 by RIE using the resist as a mask, and the removal of the resist.
- the etching stopper layer 26 serves as an etching stopper for the RIE.
- the pattern of the plurality of grooves 19 b and 19 b ′ is made to match with the pattern of the wirings which constitute the second-level wiring layer.
- the pattern of the grooves 19 b ′ is the same as that of the bonding pad (lattice-like shape) (in the case where the second-level wiring layer is the uppermost layer).
- a contact hole 19 a is made in the insulating layers 18 and 26 .
- the contact hole 16 a is made also by the photo engraving process as in the formation of the plurality of grooves 19 b and 19 b ′. More specifically, the contact hole 19 a is made by applying a resist on the insulating layer 27 and in the grooves 19 b and 19 b ′, patterning the resist, etching the insulating layers 18 and 26 by the RIE using the resist as a mask, and removing the resist.
- a barrier metal 20 a is formed on the insulating layer 27 , on an inner surface of the contact hole 19 a and the inner surfaces of the grooves 19 b and 19 b ′, by the CVD method or PVD method.
- the barrier metal 20 a is made of, for example, a lamination of titanium and titanium nitride, or silicon titanium nitride, or the like.
- metal (or metal alloy) portions 20 b and 21 which completely cover the contact hole 19 a and the grooves 19 b and 19 b ′, are formed on the barrier metal 20 a by the CVD or PVD method.
- the metal portions 20 b and 21 are made of, for example, aluminum, copper or an alloy of these metals.
- the sections of the barrier metal 20 a and the metal portions 20 b and 21 which are situated outside the contact hole 19 a and the grooves 19 b and 19 b ′, are etched by the CMP method, so that the barrier metal 20 a and the metal portions 20 b and 21 remain only in the contact hole 19 a and the grooves 19 b and 19 b ′.
- the second-level wiring layer and the bonding pad having a lattice-like shape are formed, and at the same time, a contact plug which serves to electrically connect the first-level wiring layer and the second-level wiring layer to each other, is formed.
- an etching stopper layer 29 and a passivation layer 22 are formed to be continuous, on the insulating layer 27 , the second-level wiring layer and the bonding pad, by, for example, the CVD method.
- the passivation layer 22 is made of, for example, silicon oxide.
- the etching stopper layer 29 is made of a material having a high etching selectivity against silicon oxide in reactive ion etching (RIE), that is, for example, silicon nitride.
- RIE reactive ion etching
- the thickness of the etching stopper layer 29 is set to about 50 nm.
- an opening 23 is formed in the passivation layer 22 .
- the opening 23 is situated so as to the lattice-shaped bonding pad 21 , and is formed by a photo engraving process, more specifically, the application of a resist on the insulating layer 22 , the patterning of the resist, the etching of the insulating layer 22 by RIE using the resist as a mask, and the removal of the resist.
- the insulating layer 27 is not etched in the presence of the insulating layer 27 .
- etching stopper layer 29 remaining in the bottom of the opening 23 of the passivation layer 22 is removed.
- the removal of the etching stopper layer 29 can be achieved by anisotropic etching such as RIE, or isotropic etching such as chemical dry etching (CDE).
- the feature of the above-described method is that the etching stopper layer 29 is provided directly underneath the passivation layer 22 .
- the RIE operation carried out to made the opening 23 in the bonding pad 21 the sections of the insulating layer 27 formed in the lattice-like pattern of the bonding pad 21 are not etched.
- the recessed pattern of the lattice-shaped bonding pad 21 is filled with the insulating layer 27 .
- the wire 28 does not squash or deform the lattice-shaped bonding pad 21 .
- an etching stopper layer is provided directly underneath the passivation layer. Therefore, in the RIE operation for making an opening to expose the bonding pad, the portions of the insulating layer, which are situated at the recessed portions of the lattice shape, are not etched. Consequently, each section between adjacent recessed portions is filled with the insulation layer. With this structure, if a wire bonding is carried out, the wire cannot squash or deform the bonding pad having a lattice-like shape. Thus, the bonding error can be prevented, thereby making it possible to improve the reliability and yield of the product.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Wire Bonding (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
Description
- The present invention relates to a semiconductor device having a multi-layer wiring structure made by a damascening process or a dual damascening process, and a method of manufacturing such a device.
- An ultra-large scale integrated circuit (ULSI) employs a multilayer wiring structure in which wiring layers of three levels or more are formed.
- FIGS. 1 and 2 show a semiconductor device prepared by a conventional wiring process. FIG. 2 is a cross sectional view taken along the line II-II indicated in FIG. 1.
- As can be seen in the figure, a
field oxide layer 12 is formed on asemiconductor substrate 11. In an element region surrounded by thefield oxide layer 12, a MOS transistor having a source-drain region 13 and agate electrode 14, is formed. - On the
semiconductor substrate 11, aninsulating layer 15 is formed so as to completely cover the MOS transistor. Acontact hole 16 is made in the insulatinglayer 15 from its surface to be through to the source-drain region 13. On theinsulating layer 15, a first-level wiring layer having a plurality ofwiring layers 17 is formed. Each of the plurality ofwiring layers 17 is connected to the source-drain region 13 of the MOS transistor via thecontact hole 16. - On the
insulating layer 15, an insulating layer (interlayer dielectric) 18 is formed so as to completely cover the plurality ofwiring layers 17. Acontact hole 19 is made in theinsulating layer 18 from its surface to be through to the plurality ofwirings 17. On the insulating layer (interlayer dielectric) 18, a second-level wiring layer having a plurality ofwiring layers 20 is formed. Each of the plurality ofwiring layers 20 is connected to thewiring layers 17 of the first-level wiring layers via thecontact hole 19. - On the insulating layer (interlayer dielectric)18, a
bonding pad 21 is formed. Further, on the insulating layer (interlayer dielectric) 18, an insulating layer (passivation dielectric) 22 is formed so as to completely cover the plurality ofwiring layers 20 and thebonding pad 21. An opening 23 is made in the insulating film (passivation dielectric) 22 so as to expose thebonding pad 21. - In a semiconductor device manufactured by the conventional wiring process, a plurality of
wirings 17 of the first-level wiring layer, a plurality ofwirings 20 of the second-level wiring layer and thebonding pad 21 are formed by a photo engraving process (PEP), in which, a resist pattern is formed, and using the resist pattern as a mask, metal layers are etched by an anisotropic etching (such as RIE). - However, in an ULSI, the distance between wirings of the same level is becoming very narrow.
- Therefore, the following drawbacks begin to arise.
- First, it is very difficult to accurately pattern the
wirings - Second, it is very difficult to fill grooves resulting between wirings of the same level, with insulating layer, and therefore cavities are inevitably created between the wirings. This is because of a poor step coverage of the insulating layer. Such cavities adversely affect the multilayer wiring technique.
- FIGS. 3 and 4 show a semiconductor device manufactured by a dual damascening process. FIG. 4 is a cross sectional view taken along the line IV-IV indicated in FIG. 3.
- As can be seen in the figure, a
field oxide layer 12 is formed on asemiconductor substrate 11. In an element region surrounded by thefield oxide layer 12, a MOS transistor having a source-drain region 13 and agate electrode 14, is formed. - On the
semiconductor substrate 11,insulating layers contact hole 16 is made in theinsulating layers drain region 13. - The
insulating layer 25 is formed on theinsulating layer 24. In theinsulating layer 25, a plurality ofgrooves 16 b used for forming a first-level wiring layer, is formed. Bottom sections of the plurality ofgrooves 16 b are made through to thecontact hole 16 a. - A
barrier metal 17 a is formed on an inner surface of each of thecontact hole 16 a and thegrooves 16. Further, on each of thebarrier metals 17 a, a metal (or metal alloy)portion 17 b is formed so as to completely fill each of thecontact hole 16 a and thegrooves 16 b The plurality of wirings which make the first level wiring layer, consist of thebarrier metals 17 a and themetal portions 17 b. - The surface of the insulating
layer 25 meets with that of the first-level wiring layer, and the surface is made flat. Each of the plurality of wirings which give rise to the first-level wiring layer, is connected to the source-drain region 13 of the MOS transistor. - On the
insulating layer 25 and the first level wiring layer, the insulating layer (interlayer dielectric) 18 and theinsulating layer 26 are formed. A contact hole 19 a is formed in theinsulating layers - An
insulating layer 27 is formed on theinsulating film 26. A plurality ofgrooves 19 b used for forming the second-level wiring layer, are formed in theinsulating layer 27. Bottom sections of the plurality ofgrooves 19 b are made through to the contact hole 19 a. - A barrier metal20 a is formed on an inner surface of each of the contact hole 19 a and the
grooves 19 b. Further, on each of the barrier metals 20 a, a metal (or metal alloy)portion 20 b is formed so as to completely fill each of the contact hole 19 a and thegrooves 19 b. The plurality of wirings which make the second level wiring layer, consist of the barrier metals 20 a and themetal portions 20 b. - The surface of the insulating
layer 27 meets with that of the second-level wiring layer, and the surface is made flat. Each of the plurality of wirings which give rise to the second-level wiring layer, is connected to the first-level wiring layer. - In the case where the second-level wiring layer is located as the uppermost layer, a part of the second-level wiring layer constitutes a
bonding pad 21. Thebonding pad 21 is made of a metal (or metal alloy), as in the case of the second-level wiring layer. - An insulating layer (passivation dielectric)22 is formed on the
insulation layer 27, the second-level wiring layer and thebonding pad 21. An opening 23 is made in theinsulating layer 22 so as to expose thebonding pad 21. - Regarding the semiconductor device manufactured by the dual damascening process as described above, it is able to solve the drawbacks of the conventional wiring process, that is, the wiring pattern becoming out of focus when exposing, and the cavities resulting between wirings.
- However, in the dual damascening process or damascening process, the chemical mechanical polishing (CMP) technique is employed. In the case where a
bonding pad 21 is formed by the CMP technique, the central portion of thebonding pad 21 is excessively etched, resulting in dishing, that is, thebonding pad 21 is made into a dish-like shape. - FIG. 5 illustrates how dishing occurs.
- More specifically, the CMP not only mechanically etch the
metal layer 21′, but also chemically etch it. Therefore, in the case where the metal layer 21 (bonding pad) remains in agroove 19 b which has a width sufficiently large as compared to its depth (note that the size of a bonding pad is usually about 100 μm×100 μm), the central portion of themetal layer 21 in thegroove 19 b is excessively etched mainly by chemical etching. - Such dishing easily causes a bonding error, that is, a wire cannot be bonded to the
bonding pad 21 accurately during a wiring bonding operation, which results in the deterioration of the production yield. - FIGS. 6 and 7 show a semiconductor device formed by the dual damascening process, which has been proposed to solve the problem of dishing. FIG. 7 is a cross sectional view taken along the line VII-VII indicated in FIG. 6.
- As can be seen in the figure, a
field oxide layer 12 is formed on asemiconductor substrate 11. In an element region surrounded by thefield oxide layer 12, a MOS transistor having a source-drain region 13 and agate electrode 14, is formed. - On the
semiconductor substrate 11,insulating layers contact hole 16 is made in the insulatinglayers drain region 13. - The insulating
layer 25 is formed on the insulatinglayer 24. In the insulatinglayer 25, a plurality ofgrooves 16 b used for forming a first-level wiring layer, are formed. Bottom sections of the plurality ofgrooves 16 b are made through to thecontact hole 16 a. - A
barrier metal 17 a is formed on an inner surface of each of thecontact hole 16 a and thegrooves 16. Further, on each of thebarrier metals 17 a, a metal (or metal alloy)portion 17 b is formed so as to completely fill each of thecontact hole 16 a and thegrooves 16 b. The plurality of wirings which make the first level wiring layer, consist of thebarrier metals 17 a and themetal portions 17 b. - The surface of the insulating
layer 25 meets with that of the first-level wiring layer, and the surface is made flat. Each of the plurality of wirings which give rise to the first-level wiring layer, is connected to the source-drain region 13 of the MOS transistor. - On the insulating
layer 25 and the first level wiring layer, the insulating layer (interlayer dielectric) 18 and the insulatinglayer 26 are formed. A contact hole 19 a is formed in the insulatinglayers - An insulating
layer 27 is formed on the insulatingfilm 26. A plurality ofgrooves 19 b used for forming the second-level wiring layer, are formed in the insulatinglayer 27. Bottom sections of the plurality ofgrooves 19 b are made through to the contact hole 19 a. - A barrier metal20 a is formed on an inner surface of each of the contact hole 19 a and the
grooves 19 b. Further, on each of the barrier metals 20 a, a metal (or metal alloy)portion 20 b is formed so as to completely fill each of the contact hole 19 a and thegrooves 19 b. The plurality of wirings which make the second level wiring layer, consist of the barrier metals 20 a and themetal portions 20 b. - The surface of the insulating
layer 27 meets with that of the second-level wiring layer, and the surface is made flat. Each of the plurality of wirings which give rise to the second-level wiring layer, is connected to the first-level wiring layer. - In the case where the second-level wiring layer is located as the uppermost layer, a part of the second-level wiring layer constitutes a
bonding pad 21. Thebonding pad 21 is made of a metal (or metal alloy), as in the case of the second-level wiring layer. - However, in order to prevent the dishing which may occur during the CMP, the
bonding pad 21 is formed to have a lattice-like shape. More specifically, in thebonding pad 21, a plurality of dot-like holes which are arranged in a matrix manner are made. - An insulating layer (passivation dielectric)22 is formed on the
insulation layer 27 and the second-level wiring layer. Anopening 23 is made in the insulatinglayer 22 so as to expose thebonding pad 21. - In the semiconductor device manufactured by the dual damascening process, the
bonding pad 21 is formed to have a lattice-like shape. Therefore, even in the case where thebonding pad 21 is formed by use of the CMP technique, the necessary portion is not excessively etched, thereby effectively preventing the dishing. - Next, the method of manufacturing a semiconductor device shown in FIGS. 6 and 7 will be described.
- First, as can be seen in FIG. 8, with the LOCOS method, a
field oxide layer 12 is formed on asilicon substrate 11. After that, in an element region surrounded by thefield oxide layer 12, a MOS transistor having a source-drain region 13 and agate electrode 14 is formed. - Further, as an alternative, an insulating film (borophospho silicate glass (BPSG) or the like)15 having a thickness of about 1 μm, which completely covers the MOS transistor, is formed on the
silicon substrate 11. The surface of the insulatinglayer 15 is made flat by the CMP. - Next, as can be seen in FIG. 9, an
etching stopper layer 24 and an insulatinglayer 25 are formed continuously on the insulatingfilm 15 with the CVD method, for example. The insulatinglayer 25 is made of, for example, silicon oxide. In the case where the insulatinglayer 25 is made of silicon oxide, theetching stopper layer 24 is made of a material having a high etching selectivity against silicon oxide in reactive ion etching (RIE), that is, for example, silicon nitride. - The thickness of the
etching stopper layer 24 is set to about 50 nm, and the thickness of the insulatingfilm 25 is set to the same as that of the wirings which constitute the first-level wiring layer, that is, for example, about 0.6 μm. - Next, as can be seen in FIG. 10, a plurality of
grooves 16 b are formed in the insulatinglayer 25. The plurality ofgrooves 16 b are formed by a photo engraving process, more specifically, the application of a resist on the insulatinglayer 25, the patterning of the resist, the etching of the insulatinglayer 25 by RIE using the resist as a mask, and the removal of the resist. Theetching stopper layer 24 serves as an etching stopper for the RIE. - It should be noted that the pattern of the plurality of
grooves 16 b is made to match with the pattern of the wirings which constitute the first-level wiring layer. - Next, as can be seen in FIG. 11, a
contact hole 16 a is made in the insulatinglayers contact hole 16 a is made also by the photo engraving process as in the formation of the plurality ofgrooves 16 b. More specifically, thecontact hole 16 a is made by applying a resist on the insulatinglayer 25 and in thegrooves 16 b, patterning the resist, etching the insulatinglayers - Then, as can be seen in FIG. 12, a
barrier metal 17 a is formed on the insulatinglayer 25, on an inner surface of thecontact hole 16 a and the inner surfaces of thegrooves 16 b, by the CVD method or PVD method. Thebarrier metal 17 a is made of, for example, a lamination of titanium and titanium nitride, or silicon titanium nitride, or the like. - Next, as can be seen in FIG. 13, a metal (or metal alloy)
portion 17′ which completely covers thecontact hole 16 a and thegrooves 16 b, is formed on thebarrier metal 17 a by the CVD or PVD method. Themetal portion 17′ is made of, for example, aluminum, copper or an alloy of these metals. - As the PVD method which is used to form the
metal portion 17′, the high temperature PVD method or a PVD method including such a temperature process that can completely fill the contact holes 16 a and thegrooves 16 b, is used. - Next, as can be seen in FIG. 14, the sections of the
barrier metal 17 a and themetal portion 17 b, which are situated outside the contact holes 16 a and thegrooves 16 b, are etched by the CMP method, so that thebarrier metal 17 a and themetal portion 17 b remain only in the contact holes 16 a and thegrooves 16 b. - In this manner, the first-level wiring layer is formed, and at the same time, a contact plug which serves to electrically connect the first-level wiring layer and the diffusion layer (source-drain region) of the substrate to each other, is formed.
- Next, as can be seen in FIG. 15, an insulating layer (for example, silicon oxide)18 having a thickness of about 1 μm, is formed on the insulating
layer 25 and the first-level wiring layer by the CVD method. Further, anetching stopper layer 26 and an insulatinglayer 27 are formed to be continuous on the insulatingfilm 18 with the CVD method, for example. The insulatinglayer 27 is made of, for example, silicon oxide. In the case where the insulatinglayer 27 is made of silicon oxide, theetching stopper layer 26 is made of a material having a high etching selectivity against silicon oxide in reactive ion etching (RIE), that is, for example, silicon nitride. - The thickness of the
etching stopper layer 26 is set to about 50 nm, and the thickness of the insulatingfilm 27 is set to the same as that of the wirings which constitute the second-level wiring layer, that is, for example, about 0.6 μm. - Next, as can be seen in FIGS. 16 and 17, a plurality of
grooves layer 25. The plurality ofgrooves layer 27, the patterning of the resist, the etching of the insulatinglayer 27 by RIE using the resist as a mask, and the removal of the resist. Theetching stopper layer 26 serves as an etching stopper for the RIE. - It should be noted that the pattern of the plurality of
grooves grooves 19 b′ is the same as that of the bonding pad (lattice-like shape) (in the case where the second-level wiring layer is the uppermost layer). - Further, a contact hole19 a is made in the insulating
layers grooves layer 27 and in thegrooves layers - After that, as can be seen in FIGS. 18 and 19, a barrier metal20 a is formed on the insulating
layer 27, on an inner surface of the contact hole 19 a and the inner surfaces of thegrooves - Further, metal (or metal alloy)
portions grooves metal portions - As the PVD method which is used to form the
metal portions grooves - After that, the sections of the barrier metal20 a and the
metal portions grooves metal portions grooves - In this manner, the second-level wiring layer and the bonding pad having a lattice-like shape are formed, and at the same time, a contact plug which serves to electrically connect the first-level wiring layer and the second-level wiring layer to each other, is formed.
- Next, as can be seen in FIG. 20, a
passivation layer 22 is formed on the insulatinglayer 27, the second-level wiring layer and the bonding pad, by, for example, the CVD method. Thepassivation layer 22 is made of, for example, silicon oxide. - Next, as can be seen in FIGS. 21 and 22, an
opening 23 is formed in thepassivation layer 22. Theopening 23 is situated so as to the lattice-shapedbonding pad 21, and is formed by a photo engraving process, more specifically, the application of a resist on the insulatinglayer 22, the patterning of the resist, the etching of the insulatinglayer 22 by RIE using the resist as a mask, and the removal of the resist. - In the RIE operation for making the
opening 23, usually the insulatinglayer 27 is etched as well since the insulatinglayers - The feature of the semiconductor device manufactured by the above-described dual damascening process or damascening process is that the metal portion itself which gives rise to wirings is not patterned, but the insulating layer is patterned. Since there is no process for filling the sections between wirings with the insulating layer, no cavities are formed between wirings.
- Further, in some cases, copper, which has a low resistance, is used to form wirings; however it is known to be very difficult to perform a patterning on copper. In the dual damascening process or damascening process, the patterning of copper is not carried out, but the wirings are formed by filling grooves of an insulating layer with copper. Thus, the wirings made of copper are realized.
- Further, in the dual damascening process, wirings and contact plugs can be formed at the same time, and therefore the production cost can be reduced.
- However, in the dual damascening process, the RIE operated to make the
opening 23 to expose thebonding pad 21, inevitably serves to etch the insulatinglayer 27 at the same time. This is because the insulatinglayers - In the above-described case, as shown in FIGS. 23 and 24, a wire bonding operation can easily result in that a
wire 28 squash the lattice-shapedbonding pad 21, which may cause a bonding error. This is because portions of the lattice-like bonding pad 21 are cavities, which may easily cause the deformation of thebonding pad 21. - The present invention has been proposed as a solution to the above-described drawback of the conventional technique, and the object thereof is as follows. That is, regarding the semiconductor device manufactured by the dual damascening process or damascening process, the bonding pad is formed to have a lattice shape, and the deformation of the lattice-shaped bonding pad is prevented so as to suppress bonding error, thereby improving the reliability and yield of the product.
- In order to achieve the above-described object, there is provided, according to the present invention, a semiconductor device including: a bonding pad constituted by a conductive member filled in grooves made in an insulating layer having a flat surface; an etching stopper layer formed on the insulating layer and having an opening to expose the bonding pad; and a passivation layer formed on the etching stopper layer and having an opening to expose the bonding pad.
- The grooves of the insulating layer are arranged in a lattice-like shape and the bonding pad has a lattice-like shape. The insulating layer and the passivation layer are made of silicon oxide, and the etching stopper layer is made of silicon nitride.
- Further, according to the present invention, there is provided a method of manufacturing a semiconductor device, in which a bonding pad is formed by making grooves in an insulating layer having a flat surface and filling the grooves with a conductive material, the method including the stops of: forming an etching stopper layer on the insulating layer and the bonding pad, the etching stopper layer being made of a material which can be etched selectively with respect to at least a material which is used to form the insulating layer; forming a passivation layer on the etching stopper layer, the passivation layer being made of a material which can be etched selectively with respect to at least the material used to form the etching stopper layer; removing only a portion of the passivation layer, which is situated above the bonding pad; and removing only a portion of the etching stopper layer, which is situated above the bonding pad.
- The bonding pad is formed by forming a conductive material layer which completely covers the grooves on the insulating layer, followed by polishing the conductive material layer by the CMP. The passivation layer is etched by the RIE and the etching stopper layer is etched by the RIE or CDE.
- As the grooves are filled with the conductive material, the bonding pad and the uppermost wiring layer are formed at the same time.
- Additional objects and advantages of the invention will be set forth in the description which follows, and in part will be obvious from the description, or may be learned by practice of the invention. The objects and advantages of the invention may be realized and obtained by means of the instrumentalities and combinations particularly pointed out in the appended claims.
- The accompanying drawings, which are incorporated in and constitute a part of the specification, illustrate presently preferred embodiments of the invention, and together with the general description given above and the detailed description of the preferred embodiments given below, servo to explain the principles of the invention.
- FIG. 1 is a plan view showing a conventional semiconductor device;
- FIG. 2 is a cross sectional view taken along the line II-II indicated in FIG. 1;
- FIG. 3 is a plan view showing a conventional semiconductor device;
- FIG. 4 is a cross sectional view taken along the line IV-IV indicated in FIG. 3;
- FIG. 5 is a diagram showing a dishing phenomenon which may occur in conventional damascening process;
- FIG. 6 is a plan view showing a conventional semiconductor device;
- FIG. 7 is a cross sectional view taken along the line VII-VII indicated in FIG. 6;
- FIG. 8 is a cross sectional view of a device, which illustrate a step of a conventional manufacturing method;
- FIG. 9 is a cross sectional view of a device, which illustrate another step of the conventional manufacturing method;
- FIG. 10 is a cross sectional view of a device, which illustrate still another step of the conventional manufacturing method;
- FIG. 11 is a cross sectional view of a device, which illustrate still another step of the conventional manufacturing method;
- FIG. 12 is a cross sectional view of a device, which illustrate still another step of the conventional manufacturing method;
- FIG. 13 is a cross sectional view of a device, which illustrate still another step of the conventional manufacturing method;
- FIG. 14 is a cross sectional view of a device, which illustrate still another step of the conventional manufacturing method;
- FIG. 15 is a cross sectional view of a device, which illustrate still another step of the conventional manufacturing method;
- FIG. 16 is a plan view of a device, which illustrates a step of the conventional manufacturing method;
- FIG. 17 is a cross sectional view taken along the line XVII-XVII indicated in FIG. 16;
- FIG. 18 is a plan view of a device, which illustrates a step of the conventional manufacturing method;
- FIG. 19 is a cross sectional view taken along the line XIX-XIX indicated in FIG. 18;
- FIG. 20 is a cross sectional view of a device, which illustrates a step of the conventional manufacturing method;
- FIG. 21 is a plan view of a device, which illustrates a step of the conventional manufacturing method;
- FIG. 22 is a cross sectional view taken along the line XXII-XXII indicated in FIG. 21;
- FIG. 23 is a plan view which illustrates a state in which wire bonding is carried out on the device shown in FIG. 6;
- FIG. 24 is a cross sectional view taken along the line XXIV-XXIV indicated in FIG. 23;
- FIG. 25 is a plan view of a semiconductor device according to an embodiment of the present invention;
- FIG. 26 is a cross sectional view taken along the line XXVI-XXVI indicated in FIG. 25;
- FIG. 27 is a cross sectional view of a device, which illustrates a step of a manufacturing method according to an embodiment of the present invention;
- FIG. 28 is a cross sectional view of a device, which illustrates another step of a manufacturing method according to the embodiment of the present invention;
- FIG. 29 is a cross sectional view of a device, which illustrates still another step of a manufacturing method according to the embodiment of the present invention;
- FIG. 30 is a cross sectional view of a device, which illustrates still another step of a manufacturing method according to the embodiment of the present invention;
- FIG. 31 is a cross sectional view of a device, which illustrates still another step of a manufacturing method according to the embodiment of the present invention;
- FIG. 32 is a cross sectional view of a device, which illustrates still another step of a manufacturing method according to the embodiment of the present invention;
- FIG. 33 is a cross sectional view of a device, which illustrates still another step of a manufacturing method according to the embodiment of the present invention;
- FIG. 34 is a cross sectional view of a device, which illustrates still another step of a manufacturing method according to the embodiment of the present invention;
- FIG. 35 is a plan view of a device, which illustrates a step of a manufacturing method according to an embodiment of the present invention;
- FIG. 36 is a cross sectional view taken along the line XXXVI-XXXVI indicated in FIG. 35;
- FIG. 37 is a plan view of a device, which illustrates a step of a manufacturing method according to an embodiment of the present invention;
- FIG. 38 is a cross sectional view taken along the line XXXVIII-XXXVIII indicated in FIG. 37;
- FIG. 39 is a cross sectional view of a device, which illustrates a step of a manufacturing method according to an embodiment of the present invention;
- FIG. 40 is a plan view of a device, which illustrates a step of a manufacturing method according to the embodiment of the present invention;
- FIG. 41 is a cross sectional view taken along the line XLI-XLI indicated in FIG. 40;
- FIG. 42 is a plan view of a device, which illustrates a step of a manufacturing method according to an embodiment of the present invention;
- FIG. 43 is a cross sectional view taken along the line XLIII-XLIII indicated in FIG. 42;
- FIG. 44 is a plan view which illustrates a state in which wire bonding is carried out on the device shown in FIG. 25; and
- FIG. 45 is a cross sectional view taken along the line XLV-XLV indicated in FIG. 44.
- Semiconductor devices of the present invention and methods of manufacturing the same will now be described in detail with reference to embodiments thereof shown in accompanying drawings.
- FIGS. 25 and 26 show a semiconductor device formed by the dual damascening process according to an embodiment of the present invention. FIG. 26 is a cross sectional view taken along the line XXVI-XXVI indicated in FIG. 25.
- As can be seen in the figure, a
field oxide layer 12 is formed on asemiconductor substrate 11. In an element region surrounded by thefield oxide layer 12, a MOS transistor having a source-drain region 13 and agate electrode 14, is formed. - On the
semiconductor substrate 11, insulatinglayers contact hole 16 a is made in the insulatinglayers drain region 13. - The insulating
layer 25 is formed on the insulatinglayer 24. In the insulatinglayer 25, a plurality ofgrooves 16 b used for forming a first-level wiring layer, are formed. Bottom sections of the plurality ofgrooves 16 b are made through to thecontact hole 16 a. - A
barrier metal 17 a is formed on an inner surface of each of thecontact hole 16 a and thegrooves 16. Further, on each of thebarrier metals 17 a, a metal (or metal alloy)portion 17 b is formed so as to completely fill each of thecontact hole 16 a and thegrooves 16 b. The plurality of wirings which make the first level wiring layer, consist of thebarrier metals 17 a and themetal portions 17 b. - A contact plug used for connecting the first level wiring layer and the source-
drain region 13 of the MOS transistor to each other, also consists of thebarrier metal 17 a and themetal portion 17 b. The surface of the insulatinglayer 25 meets with that of the first-level wiring layer, and the surface is made flat. - On the insulating
layer 25 and the first level wiring layer, the insulating layer (interlayer dielectric) 18 and the insulatinglayer 26 are formed. A contact hole 19 a is formed in the insulatinglayers - An insulating
layer 27 is formed on the insulatingfilm 26. A plurality ofgrooves 19 b used for forming the second-level wiring layer, are formed in the insulatinglayer 27. Bottom sections of the plurality ofgrooves 19 b are made through to the contact hole 19 a. - A barrier metal20 a is formed on an inner surface of each of the contact hole 19 a and the
grooves 19 b. Further, on each of the barrier metals 20 a, a metal (or metal alloy)portion 20 b is formed so as to completely fill each of the contact hole 19 a and thegrooves 19 b. The plurality of wirings which make the second level wiring layer, consist of the barrier metals 20 a and themetal portions 20 b. - A contact plug used for connecting the first-level wiring layer and the second-level wiring layer to each other, also consists of the barrier metal20 a and the
metal portion 20 b. The surface of the insulatinglayer 27 meets with that of the second-level wiring layer, and the surface is made flat. - In the case where the second-level wiring layer is located as the uppermost layer, a part of the second-level wiring layer constitutes a
bonding pad 21. Thebonding pad 21 is made of a metal (or metal alloy), as in the case of the second-level wiring layer. However, in order to prevent the dishing which may occur during the CMP, thebonding pad 21 is formed to have, for example, a lattice-like shape. - Further, an
etching stopper layer 29 is formed on the insulatinglayer 27 and the second-level wiring layer, and a passivation layer (passivation dielectric) 22 is formed on theetching stopper layer 29. - The
etching stopper layer 29 is made of a material which can be etched selectively with respect to the material used for the insulatinglayer 27 and thepassivation layer 22. For example, in the case where the insulatinglayer 27 and thepassivation layer 22 are made of silicon oxide, theetching stopper layer 29 is made of silicon nitride. Theetching stopper layer 29 is formed to have a thickness of about 50 nm. - An
opening 23 is made in thepassivation layer 22 and theetching stopper layer 29 so as to expose thebonding pad 21. - In the semiconductor device manufactured by the dual damascening process, the
bonding pad 21 is formed to have a lattice-like shape. Therefore, even in the case where thebonding pad 21 is formed by use of the CMP technique, the necessary portion thereof is not excessively etched, thereby effectively preventing the dishing. - Further, the
bonding pad 21 having a lattice shape is completely filled with the insulatinglayer 27. With this structure, thebonding pad 21 is not squashed or deformed when the wire is bonded thereto by compression by wire bonding. Therefore, the occurrence of bonding errors is suppressed, thus contributing the improvement of the reliability and the yield of the product. - Furthermore, directly underneath the
passivation layer 22, theetching stopper layer 29 is located, which is made of a material which can be etched selectively with respect to the material used for forming thepassivation layer 22 and the insulatinglayer 27. With this structure, the portions of the insulatinglayer 27, which are situated in the lattice-like formations of thebonding pad 21, are not etched when theopening 23 is made in thepassivation layer 22. - Next, the method of manufacturing a semiconductor device shown in FIGS. 25 and 26 will be described.
- First, as can be seen in FIG. 27, with the LOCOS method, a
field oxide layer 12 is formed on asilicon substrate 11. After that, in an element region surrounded by thefield oxide layer 12, a MOS transistor having a source-drain region 13 and agate electrode 14 is formed. - Further, as an alternative, an insulating film (borophospho silicate glass (BPSG) or the like)15 having a thickness of about 1 μm, which completely covers the MOS transistor, is formed on the
silicon substrate 11. The surface of the insulatinglayer 15 is made flat by the CMP. - Next, as can be seen in FIG. 28, an
etching stopper layer 24 and an insulatinglayer 25 are formed continuously on the insulatingfilm 15 with the CVD method, for example. The insulatinglayer 25 is made of, for example, silicon oxide. In the case where the insulatinglayer 25 is made of silicon oxide, theetching stopper layer 24 is made of a material having a high etching selectivity against silicon oxide in reactive ion etching (RIE), that is, for example, silicon nitride. - The thickness of the
etching stopper layer 24 is set to about 50 nm, and the thickness of the insulatingfilm 25 is set to the same as that of the wirings which constitute the first-level wiring layer, that is, for example, about 0.6 μm. - Next, as can be seen in FIG. 29, a plurality of
grooves 16 b are formed in the insulatinglayer 25. The plurality ofgrooves 16 b are formed by a photo engraving process, more specifically, the application of a resist on the insulatinglayer 25, the patterning of the resist, the etching of the insulatinglayer 25 by RIE using the resist as a mask, and the removal of the resist. Theetching stopper layer 24 serves as an etching stopper for the RIE. - It should be noted that the pattern of the plurality of
grooves 16 b is made to match with the pattern of the wirings which constitute the first-level wiring layer. - Next, as can be seen in FIG. 30, a
contact hole 16 a is made in the insulatinglayers contact hole 16 a is made also by the photo engraving process as in the formation of the plurality ofgrooves 16 b. More specifically, thecontact hole 16 a is made by applying a resist on the insulatinglayer 25 and in thegrooves 16 b, patterning the resist, etching the insulatinglayers - Then, as can be seen in FIG. 31, a
barrier metal 17 a is formed on the insulatinglayer 25, on an inner surface of thecontact hole 16 a and the inner surfaces of thegrooves 16 b, by the CVD method or PVD method. Thebarrier metal 17 a is made of, for examples a lamination of titanium and titanium nitride, or silicon titanium nitride, or the like. - Next, as can be seen in FIG. 32, a metal (or metal alloy)
portion 17′ which completely covers thecontact hole 16 a and thegrooves 16 b, is formed on thebarrier metal 17 a by the CVD or PVD method. Themetal portion 17′ is made of, for example, aluminum, copper or an alloy of these metals. - As the PVD method which is used to form the
metal portion 17′, the high temperature PVD method or a PVD method including such a temperature process that can completely fill the contact holes 16 a and thegrooves 16 b, is used. - Next, as can be seen in FIG. 33, the sections of the
barrier metal 17 a and themetal portion 17 b, which are situated outside the contact holes 16 a and thegrooves 16 b, are etched by the CMP method, so that thebarrier metal 17 a and themetal portion 17 b remain only in the contact holes 16 a and thegrooves 16 b. - In this manner, the first-level wiring layer is formed, and at the same time, a contact plug which serves to electrically connect the first-level wiring layer and the diffusion layer (source-drain region) of the substrate to each other, is formed.
- Next, as can be seen in FIG. 34, an insulating layer (for example, silicon oxide)18 having a thickness of about 1 μm, is formed on the insulating
layer 25 and the first-level wiring layer by the CVD method. Further, anetching stopper layer 26 and an insulatinglayer 27 are formed to be continuous on the insulatingfilm 18 with the CVD method, for example. The insulatinglayer 27 is made of, for example, silicon oxide. In the case where the insulatinglayer 27 is made of silicon oxide, theetching stopper layer 26 is made of a material having a high etching selectivity against silicon oxide in reactive ion etching (RIE), that is, for example, silicon nitride. - The thickness of the
etching stopper layer 26 is set to about 50 nm, and the thickness of the insulatingfilm 27 is set to the same as that of the wirings which constitute the second-level wiring layer. - Next, as can be seen in FIGS. 35 and 36, a plurality of
grooves layer 25. The plurality ofgrooves layer 27, the patterning of the resist, the etching of the insulatinglayer 27 by RIE using the resist as a mask, and the removal of the resist. Theetching stopper layer 26 serves as an etching stopper for the RIE. - It should be noted that the pattern of the plurality of
grooves grooves 19 b′ is the same as that of the bonding pad (lattice-like shape) (in the case where the second-level wiring layer is the uppermost layer). - Next, as can be seen in FIGS. 37 and 38, a contact hole19 a is made in the insulating
layers contact hole 16 a is made also by the photo engraving process as in the formation of the plurality ofgrooves layer 27 and in thegrooves layers - After that, a barrier metal20 a is formed on the insulating
layer 27, on an inner surface of the contact hole 19 a and the inner surfaces of thegrooves - Next, metal (or metal alloy)
portions grooves metal portions - As the PVD method which is used to form the
metal portions contact hole 16 a and thegrooves - Next, the sections of the barrier metal20 a and the
metal portions grooves metal portions grooves - In this manner, the second-level wiring layer and the bonding pad having a lattice-like shape are formed, and at the same time, a contact plug which serves to electrically connect the first-level wiring layer and the second-level wiring layer to each other, is formed.
- Next, as can be seen in FIG. 39, an
etching stopper layer 29 and apassivation layer 22 are formed to be continuous, on the insulatinglayer 27, the second-level wiring layer and the bonding pad, by, for example, the CVD method. - The
passivation layer 22 is made of, for example, silicon oxide. In the case where thepassivation layer 22 is made of silicon oxide, theetching stopper layer 29 is made of a material having a high etching selectivity against silicon oxide in reactive ion etching (RIE), that is, for example, silicon nitride. The thickness of theetching stopper layer 29 is set to about 50 nm. - Next, as can be seen in FIGS. 40 and 41, an
opening 23 is formed in thepassivation layer 22. Theopening 23 is situated so as to the lattice-shapedbonding pad 21, and is formed by a photo engraving process, more specifically, the application of a resist on the insulatinglayer 22, the patterning of the resist, the etching of the insulatinglayer 22 by RIE using the resist as a mask, and the removal of the resist. - In the RIE operation for making the
opening 23, the insulatinglayer 27 is not etched in the presence of the insulatinglayer 27. - Then, as can be seen in FIGS. 42 and 43, only the
etching stopper layer 29 remaining in the bottom of theopening 23 of thepassivation layer 22 is removed. The removal of theetching stopper layer 29 can be achieved by anisotropic etching such as RIE, or isotropic etching such as chemical dry etching (CDE). - As described above, the semiconductor device shown in FIGS. 25 and 26 is completed.
- The feature of the above-described method is that the
etching stopper layer 29 is provided directly underneath thepassivation layer 22. With this structure, in the RIE operation carried out to made theopening 23 in thebonding pad 21, the sections of the insulatinglayer 27 formed in the lattice-like pattern of thebonding pad 21 are not etched. - More specifically, as can be seen in FIGS.44 and 45, the recessed pattern of the lattice-shaped
bonding pad 21 is filled with the insulatinglayer 27. With this structure, even if the wire bonding is carried out, thewire 28 does not squash or deform the lattice-shapedbonding pad 21. - Therefore, the bonding error can be avoided, thereby making it possible to improve the reliability and yield of the product.
- As described above, with the semiconductor device and the method of manufacturing such a device, according to the present invention, the following effect can be obtained.
- That is, directly underneath the passivation layer, an etching stopper layer is provided. Therefore, in the RIE operation for making an opening to expose the bonding pad, the portions of the insulating layer, which are situated at the recessed portions of the lattice shape, are not etched. Consequently, each section between adjacent recessed portions is filled with the insulation layer. With this structure, if a wire bonding is carried out, the wire cannot squash or deform the bonding pad having a lattice-like shape. Thus, the bonding error can be prevented, thereby making it possible to improve the reliability and yield of the product.
- Additional advantages and modifications will readily occur to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details and representative embodiments shown and described herein. Accordingly, various modifications may be made without departing from the spirit or scope of the general inventive concept as defined by the appended claims and their equivalents.
Claims (13)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/974,045 US6500748B2 (en) | 1996-08-21 | 2001-10-11 | Semiconductor device and method of manufacturing the same |
US10/283,253 US6720658B2 (en) | 1996-08-21 | 2002-10-30 | Semiconductor device having a plurality of conductive layers |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP8-219987 | 1996-08-21 | ||
JP21998796A JP3526376B2 (en) | 1996-08-21 | 1996-08-21 | Semiconductor device and manufacturing method thereof |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/974,045 Division US6500748B2 (en) | 1996-08-21 | 2001-10-11 | Semiconductor device and method of manufacturing the same |
Publications (2)
Publication Number | Publication Date |
---|---|
US20010013657A1 true US20010013657A1 (en) | 2001-08-16 |
US6362528B2 US6362528B2 (en) | 2002-03-26 |
Family
ID=16744154
Family Applications (3)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US08/915,398 Expired - Fee Related US6362528B2 (en) | 1996-08-21 | 1997-08-20 | Semiconductor device and method of manufacturing the same |
US09/974,045 Expired - Fee Related US6500748B2 (en) | 1996-08-21 | 2001-10-11 | Semiconductor device and method of manufacturing the same |
US10/283,253 Expired - Fee Related US6720658B2 (en) | 1996-08-21 | 2002-10-30 | Semiconductor device having a plurality of conductive layers |
Family Applications After (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/974,045 Expired - Fee Related US6500748B2 (en) | 1996-08-21 | 2001-10-11 | Semiconductor device and method of manufacturing the same |
US10/283,253 Expired - Fee Related US6720658B2 (en) | 1996-08-21 | 2002-10-30 | Semiconductor device having a plurality of conductive layers |
Country Status (8)
Country | Link |
---|---|
US (3) | US6362528B2 (en) |
EP (1) | EP0825646B1 (en) |
JP (1) | JP3526376B2 (en) |
KR (1) | KR100276191B1 (en) |
CN (1) | CN1096116C (en) |
DE (1) | DE69721411T2 (en) |
SG (1) | SG65674A1 (en) |
TW (1) | TW337035B (en) |
Cited By (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20020125512A1 (en) * | 2001-02-16 | 2002-09-12 | Yoshinori Hino | Semiconductor device and manufacturing method thereof |
US20050077626A1 (en) * | 2003-10-13 | 2005-04-14 | Jacky Seiller | Forming of the last metallization level of an integrated circuit |
US20050146041A1 (en) * | 2002-08-30 | 2005-07-07 | Fujitsu Limited | Semiconductor device and method for manufacturing the same |
US20060017163A1 (en) * | 1999-02-24 | 2006-01-26 | Tongbi Jiang | Device having contact pad with a conductive layer and a conductive passivation layer |
US20060246644A1 (en) * | 2005-04-28 | 2006-11-02 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing semiconductor device |
US20090273001A1 (en) * | 2008-05-01 | 2009-11-05 | Frank Shum | Wire bonding to connect electrodes |
US8736067B2 (en) | 2010-08-02 | 2014-05-27 | Panasonic Corporation | Semiconductor device having a pad |
US9773719B2 (en) | 2012-11-26 | 2017-09-26 | Infineon Technologies Dresden Gmbh | Semiconductor packages and methods of fabrication thereof |
Families Citing this family (73)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3526376B2 (en) * | 1996-08-21 | 2004-05-10 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
JP3305211B2 (en) | 1996-09-10 | 2002-07-22 | 松下電器産業株式会社 | Semiconductor device and manufacturing method thereof |
US6437441B1 (en) * | 1997-07-10 | 2002-08-20 | Kawasaki Microelectronics, Inc. | Wiring structure of a semiconductor integrated circuit and a method of forming the wiring structure |
US6731007B1 (en) * | 1997-08-29 | 2004-05-04 | Hitachi, Ltd. | Semiconductor integrated circuit device with vertically stacked conductor interconnections |
JP4651815B2 (en) * | 1998-01-23 | 2011-03-16 | ローム株式会社 | Damascene wiring and semiconductor devices |
US6794752B2 (en) * | 1998-06-05 | 2004-09-21 | United Microelectronics Corp. | Bonding pad structure |
US6232662B1 (en) * | 1998-07-14 | 2001-05-15 | Texas Instruments Incorporated | System and method for bonding over active integrated circuits |
US6566249B1 (en) * | 1998-11-09 | 2003-05-20 | Cypress Semiconductor Corp. | Planarized semiconductor interconnect topography and method for polishing a metal layer to form wide interconnect structures |
WO2000067324A1 (en) * | 1999-04-30 | 2000-11-09 | Hitachi, Ltd. | Integrated circuit, method of manufacture thereof, and method of producing mask pattern |
US6297562B1 (en) * | 1999-09-20 | 2001-10-02 | Telefonaktieboalget Lm Ericsson (Publ) | Semiconductive chip having a bond pad located on an active device |
US6191023B1 (en) * | 1999-11-18 | 2001-02-20 | Taiwan Semiconductor Manufacturing Company | Method of improving copper pad adhesion |
US6198170B1 (en) * | 1999-12-16 | 2001-03-06 | Conexant Systems, Inc. | Bonding pad and support structure and method for their fabrication |
JP2001185552A (en) * | 1999-12-27 | 2001-07-06 | Hitachi Ltd | Semiconductor integrated circuit device and manufacturing method thereof |
JP2001217242A (en) * | 2000-02-03 | 2001-08-10 | Seiko Epson Corp | Semiconductor device and its manufacturing method |
WO2001078146A2 (en) * | 2000-04-12 | 2001-10-18 | Koninklijke Philips Electronics N.V. | Bonding pad in semiconductor device |
JP4979154B2 (en) * | 2000-06-07 | 2012-07-18 | ルネサスエレクトロニクス株式会社 | Semiconductor device |
JP2002222811A (en) * | 2001-01-24 | 2002-08-09 | Seiko Epson Corp | Semiconductor device and manufacturing method therefor |
JP2002329722A (en) * | 2001-04-27 | 2002-11-15 | Nec Corp | Semiconductor device and its manufacturing method |
US7224063B2 (en) * | 2001-06-01 | 2007-05-29 | International Business Machines Corporation | Dual-damascene metallization interconnection |
JP4587604B2 (en) * | 2001-06-13 | 2010-11-24 | 富士通セミコンダクター株式会社 | Manufacturing method of semiconductor device |
JP4801296B2 (en) * | 2001-09-07 | 2011-10-26 | 富士通セミコンダクター株式会社 | Semiconductor device and manufacturing method thereof |
US6531384B1 (en) * | 2001-09-14 | 2003-03-11 | Motorola, Inc. | Method of forming a bond pad and structure thereof |
US6555467B2 (en) * | 2001-09-28 | 2003-04-29 | Sharp Laboratories Of America, Inc. | Method of making air gaps copper interconnect |
JP2003209134A (en) * | 2002-01-11 | 2003-07-25 | Hitachi Ltd | Semiconductor device and its manufacturing method |
JP2003218114A (en) | 2002-01-22 | 2003-07-31 | Toshiba Corp | Semiconductor device and its manufacturing method |
JP2003243443A (en) * | 2002-02-13 | 2003-08-29 | Mitsubishi Electric Corp | Semiconductor device |
US6909196B2 (en) * | 2002-06-21 | 2005-06-21 | Micron Technology, Inc. | Method and structures for reduced parasitic capacitance in integrated circuit metallizations |
JP3779243B2 (en) * | 2002-07-31 | 2006-05-24 | 富士通株式会社 | Semiconductor device and manufacturing method thereof |
JP2004095916A (en) * | 2002-08-30 | 2004-03-25 | Fujitsu Ltd | Semiconductor device and its manufacturing method |
US6825541B2 (en) * | 2002-10-09 | 2004-11-30 | Taiwan Semiconductor Manufacturing Co., Ltd | Bump pad design for flip chip bumping |
KR100448344B1 (en) * | 2002-10-22 | 2004-09-13 | 삼성전자주식회사 | Method for manufacturing wafer level chip scale package |
JP4189198B2 (en) | 2002-10-24 | 2008-12-03 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
KR100503381B1 (en) * | 2002-12-30 | 2005-07-26 | 동부아남반도체 주식회사 | Metal line in a semiconductor and method for forming the same |
CN100426481C (en) | 2003-04-15 | 2008-10-15 | 富士通株式会社 | Semiconductor device and method of manufacturing the device |
US20040207093A1 (en) * | 2003-04-17 | 2004-10-21 | Sey-Shing Sun | Method of fabricating an alloy cap layer over CU wires to improve electromigration performance of CU interconnects |
KR100570070B1 (en) * | 2003-11-18 | 2006-04-10 | 매그나칩 반도체 유한회사 | For test pattern for reliability measurement of copper interconnect line having moisture window and method of manufacturing the same |
US20050200026A1 (en) * | 2004-03-10 | 2005-09-15 | Taiwan Semiconductor Manufacturing Co. Ltd. | Contact structure for nanometer characteristic dimensions |
US6888253B1 (en) * | 2004-03-11 | 2005-05-03 | Northrop Grumman Corporation | Inexpensive wafer level MMIC chip packaging |
JP2005353740A (en) * | 2004-06-09 | 2005-12-22 | Toshiba Corp | Semiconductor element and semiconductor device |
JP4178295B2 (en) * | 2004-07-14 | 2008-11-12 | 富士通マイクロエレクトロニクス株式会社 | Semiconductor device having wiring made of copper and method of manufacturing the same |
US7071575B2 (en) * | 2004-11-10 | 2006-07-04 | United Microelectronics Corp. | Semiconductor chip capable of implementing wire bonding over active circuits |
US7274108B2 (en) * | 2004-11-15 | 2007-09-25 | United Microelectronics Corp. | Semiconductor chip capable of implementing wire bonding over active circuits |
US7952206B2 (en) * | 2005-09-27 | 2011-05-31 | Agere Systems Inc. | Solder bump structure for flip chip semiconductor devices and method of manufacture therefore |
KR100642480B1 (en) * | 2005-12-28 | 2006-11-02 | 동부일렉트로닉스 주식회사 | Semiconductor device and methods for forming inter metal dielectric |
US8836146B2 (en) * | 2006-03-02 | 2014-09-16 | Qualcomm Incorporated | Chip package and method for fabricating the same |
JP2006157069A (en) * | 2006-03-17 | 2006-06-15 | Matsushita Electric Ind Co Ltd | Semiconductor device and its manufacturing method |
US7598620B2 (en) * | 2006-05-31 | 2009-10-06 | Hebert Francois | Copper bonding compatible bond pad structure and method |
US7573115B2 (en) * | 2006-11-13 | 2009-08-11 | International Business Machines Corporation | Structure and method for enhancing resistance to fracture of bonding pads |
US8134235B2 (en) | 2007-04-23 | 2012-03-13 | Taiwan Semiconductor Manufacturing Co., Ltd. | Three-dimensional semiconductor device |
DE102007019647A1 (en) * | 2007-04-26 | 2008-10-30 | Robert Bosch Gmbh | Method for producing a micromechanical device with a filling layer and mask layer |
JP2009088269A (en) | 2007-09-28 | 2009-04-23 | Toshiba Corp | Semiconductor device and method of fabricating the same |
US7888257B2 (en) * | 2007-10-10 | 2011-02-15 | Agere Systems Inc. | Integrated circuit package including wire bonds |
EP2568498A3 (en) * | 2007-10-31 | 2013-04-24 | Agere Systems Inc. | Bond pad support structure for semiconductor device |
KR100933685B1 (en) * | 2007-12-18 | 2009-12-23 | 주식회사 하이닉스반도체 | Bonding pad to prevent peeling and forming method thereof |
US7968975B2 (en) * | 2008-08-08 | 2011-06-28 | International Business Machines Corporation | Metal wiring structure for integration with through substrate vias |
US8653648B2 (en) * | 2008-10-03 | 2014-02-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Zigzag pattern for TSV copper adhesion |
US8053900B2 (en) * | 2008-10-21 | 2011-11-08 | Taiwan Semiconductor Manufacturing Company, Ltd. | Through-substrate vias (TSVs) electrically connected to a bond pad design with reduced dishing effect |
JP5537016B2 (en) * | 2008-10-27 | 2014-07-02 | 株式会社東芝 | Semiconductor device and manufacturing method of semiconductor device |
US8259415B2 (en) * | 2009-06-22 | 2012-09-04 | Seagate Technology Llc | Slider bond pad with a recessed channel |
JP5168265B2 (en) * | 2009-11-02 | 2013-03-21 | 富士通セミコンダクター株式会社 | Semiconductor device and manufacturing method thereof |
JP5041088B2 (en) * | 2011-04-15 | 2012-10-03 | 富士通セミコンダクター株式会社 | Semiconductor device |
US9177914B2 (en) * | 2012-11-15 | 2015-11-03 | Taiwan Semiconductor Manufacturing Company, Ltd. | Metal pad structure over TSV to reduce shorting of upper metal layer |
MY181531A (en) | 2013-01-18 | 2020-12-25 | Mimos Berhad | Method of fabricating a bond pad in a semiconductor device |
US9431039B1 (en) | 2013-05-21 | 2016-08-30 | Western Digital (Fremont), Llc | Multiple sensor array usable in two-dimensional magnetic recording |
US8891207B1 (en) | 2013-06-07 | 2014-11-18 | Western Digital (Fremont), Llc | Connection schemes for a multiple sensor array usable in two-dimensional magnetic recording |
US9543260B2 (en) * | 2013-08-02 | 2017-01-10 | Infineon Technologies Ag | Segmented bond pads and methods of fabrication thereof |
US8908333B1 (en) | 2013-08-13 | 2014-12-09 | Western Digital (Fremont), Llc | Shield designed for middle shields in a multiple sensor array |
US9431032B1 (en) | 2013-08-14 | 2016-08-30 | Western Digital (Fremont), Llc | Electrical connection arrangement for a multiple sensor array usable in two-dimensional magnetic recording |
US8988812B1 (en) | 2013-11-27 | 2015-03-24 | Western Digital (Fremont), Llc | Multi-sensor array configuration for a two-dimensional magnetic recording (TDMR) operation |
US9087527B1 (en) | 2014-10-28 | 2015-07-21 | Western Digital (Fremont), Llc | Apparatus and method for middle shield connection in magnetic recording transducers |
US9786301B1 (en) | 2014-12-02 | 2017-10-10 | Western Digital (Fremont), Llc | Apparatuses and methods for providing thin shields in a multiple sensor array |
US9768135B2 (en) * | 2015-12-16 | 2017-09-19 | Monolithic Power Systems, Inc. | Semiconductor device having conductive bump with improved reliability |
JP7117260B2 (en) * | 2019-03-18 | 2022-08-12 | ルネサスエレクトロニクス株式会社 | Semiconductor device and its manufacturing method |
Family Cites Families (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS58197865A (en) | 1982-05-14 | 1983-11-17 | Hitachi Ltd | Resin sealed type semiconductor device |
JPS6318590A (en) * | 1986-07-10 | 1988-01-26 | Matsushita Electric Ind Co Ltd | Cover opening/closing device |
US4832789A (en) * | 1988-04-08 | 1989-05-23 | American Telephone And Telegrph Company, At&T Bell Laboratories | Semiconductor devices having multi-level metal interconnects |
JPH01308036A (en) * | 1988-06-07 | 1989-12-12 | Toshiba Corp | Bonding pad and manufacture thereof |
JPH02235350A (en) * | 1989-03-08 | 1990-09-18 | Mitsubishi Electric Corp | Semiconductor device |
JP2576626B2 (en) * | 1989-04-24 | 1997-01-29 | 日本電気株式会社 | Semiconductor device with ball bonding electrode |
JP2598328B2 (en) | 1989-10-17 | 1997-04-09 | 三菱電機株式会社 | Semiconductor device and manufacturing method thereof |
JP2593965B2 (en) * | 1991-01-29 | 1997-03-26 | 三菱電機株式会社 | Semiconductor device |
JPH04258145A (en) * | 1991-02-13 | 1992-09-14 | Toshiba Corp | Semiconductor device |
US5565378A (en) * | 1992-02-17 | 1996-10-15 | Mitsubishi Denki Kabushiki Kaisha | Process of passivating a semiconductor device bonding pad by immersion in O2 or O3 solution |
US5612254A (en) * | 1992-06-29 | 1997-03-18 | Intel Corporation | Methods of forming an interconnect on a semiconductor substrate |
JP2972484B2 (en) * | 1993-05-10 | 1999-11-08 | 日本電気株式会社 | Method for manufacturing semiconductor device |
JP2560625B2 (en) | 1993-10-29 | 1996-12-04 | 日本電気株式会社 | Semiconductor device and manufacturing method thereof |
US5602423A (en) | 1994-11-01 | 1997-02-11 | Texas Instruments Incorporated | Damascene conductors with embedded pillars |
EP0738424B1 (en) | 1994-11-07 | 2010-05-19 | Macronix International Co., Ltd. | Integrated circuit passivation process |
JPH08306780A (en) * | 1995-05-11 | 1996-11-22 | Toshiba Corp | Fabrication of semiconductor device |
US5659201A (en) * | 1995-06-05 | 1997-08-19 | Advanced Micro Devices, Inc. | High conductivity interconnection line |
US5686762A (en) * | 1995-12-21 | 1997-11-11 | Micron Technology, Inc. | Semiconductor device with improved bond pads |
JP3526376B2 (en) * | 1996-08-21 | 2004-05-10 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
US5986343A (en) * | 1998-05-04 | 1999-11-16 | Lucent Technologies Inc. | Bond pad design for integrated circuits |
US6261944B1 (en) * | 1998-11-24 | 2001-07-17 | Vantis Corporation | Method for forming a semiconductor device having high reliability passivation overlying a multi-level interconnect |
-
1996
- 1996-08-21 JP JP21998796A patent/JP3526376B2/en not_active Expired - Fee Related
-
1997
- 1997-08-19 TW TW086111861A patent/TW337035B/en not_active IP Right Cessation
- 1997-08-20 US US08/915,398 patent/US6362528B2/en not_active Expired - Fee Related
- 1997-08-20 SG SG1997003001A patent/SG65674A1/en unknown
- 1997-08-20 EP EP97114374A patent/EP0825646B1/en not_active Expired - Lifetime
- 1997-08-20 DE DE69721411T patent/DE69721411T2/en not_active Expired - Lifetime
- 1997-08-20 KR KR1019970039531A patent/KR100276191B1/en not_active IP Right Cessation
- 1997-08-21 CN CN97117718A patent/CN1096116C/en not_active Expired - Fee Related
-
2001
- 2001-10-11 US US09/974,045 patent/US6500748B2/en not_active Expired - Fee Related
-
2002
- 2002-10-30 US US10/283,253 patent/US6720658B2/en not_active Expired - Fee Related
Cited By (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060017163A1 (en) * | 1999-02-24 | 2006-01-26 | Tongbi Jiang | Device having contact pad with a conductive layer and a conductive passivation layer |
US7358185B2 (en) * | 1999-02-24 | 2008-04-15 | Micron Technology, Inc. | Device having contact pad with a conductive layer and a conductive passivation layer |
US6873053B2 (en) * | 2001-02-16 | 2005-03-29 | Sanyo Electric Co., Ltd. | Semiconductor device with smoothed pad portion |
US20020125512A1 (en) * | 2001-02-16 | 2002-09-12 | Yoshinori Hino | Semiconductor device and manufacturing method thereof |
US8089162B2 (en) | 2002-08-30 | 2012-01-03 | Fujitsu Semiconductor Limited | Semiconductor device and method for manufacturing the same |
US8034703B2 (en) | 2002-08-30 | 2011-10-11 | Fujitsu Semiconductor Limited | Semiconductor device and method for manufacturing the same |
US20050146041A1 (en) * | 2002-08-30 | 2005-07-07 | Fujitsu Limited | Semiconductor device and method for manufacturing the same |
US20090294988A1 (en) * | 2002-08-30 | 2009-12-03 | Fujitsu Microelectronics Limited | Semiconductor device and method for manufacturing the same |
US7692315B2 (en) | 2002-08-30 | 2010-04-06 | Fujitsu Microelectronics Limited | Semiconductor device and method for manufacturing the same |
US20100130004A1 (en) * | 2002-08-30 | 2010-05-27 | Fujitsu Microelectronics Limited | Semiconductor device and method for manufacturing the same |
US20050077626A1 (en) * | 2003-10-13 | 2005-04-14 | Jacky Seiller | Forming of the last metallization level of an integrated circuit |
US7919864B2 (en) * | 2003-10-13 | 2011-04-05 | Stmicroelectronics S.A. | Forming of the last metallization level of an integrated circuit |
US7785947B2 (en) * | 2005-04-28 | 2010-08-31 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing semiconductor device comprising the step of forming nitride/oxide by high-density plasma |
US20060246644A1 (en) * | 2005-04-28 | 2006-11-02 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing semiconductor device |
US7935979B2 (en) * | 2008-05-01 | 2011-05-03 | Bridgelux, Inc. | Wire bonding to connect electrodes |
US20090273001A1 (en) * | 2008-05-01 | 2009-11-05 | Frank Shum | Wire bonding to connect electrodes |
US8736067B2 (en) | 2010-08-02 | 2014-05-27 | Panasonic Corporation | Semiconductor device having a pad |
US9773719B2 (en) | 2012-11-26 | 2017-09-26 | Infineon Technologies Dresden Gmbh | Semiconductor packages and methods of fabrication thereof |
US10325834B2 (en) | 2012-11-26 | 2019-06-18 | Infineon Technologies Dresden Gmbh | Semiconductor packages and methods of fabrication thereof |
DE102013113061B4 (en) * | 2012-11-26 | 2020-10-08 | Infineon Technologies Dresden Gmbh | Semiconductor device and method for manufacturing the same |
DE102013022519B3 (en) | 2012-11-26 | 2023-07-13 | Infineon Technologies Dresden Gmbh | Semiconductor device and method of forming a semiconductor device |
Also Published As
Publication number | Publication date |
---|---|
DE69721411D1 (en) | 2003-06-05 |
CN1096116C (en) | 2002-12-11 |
JPH1064938A (en) | 1998-03-06 |
SG65674A1 (en) | 1999-06-22 |
US6362528B2 (en) | 2002-03-26 |
US20020020918A1 (en) | 2002-02-21 |
JP3526376B2 (en) | 2004-05-10 |
EP0825646A3 (en) | 1999-10-13 |
TW337035B (en) | 1998-07-21 |
US6720658B2 (en) | 2004-04-13 |
CN1174409A (en) | 1998-02-25 |
KR100276191B1 (en) | 2001-01-15 |
KR19980018795A (en) | 1998-06-05 |
US20030062625A1 (en) | 2003-04-03 |
US6500748B2 (en) | 2002-12-31 |
EP0825646B1 (en) | 2003-05-02 |
EP0825646A2 (en) | 1998-02-25 |
DE69721411T2 (en) | 2004-03-18 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6500748B2 (en) | Semiconductor device and method of manufacturing the same | |
US5703408A (en) | Bonding pad structure and method thereof | |
US5707894A (en) | Bonding pad structure and method thereof | |
US6867070B2 (en) | Bonding pad structure of a semiconductor device and method for manufacturing the same | |
US7067928B2 (en) | Method of forming a bonding pad structure | |
KR100272499B1 (en) | Method for forming self aligned vias in multi level metal integrated circuit | |
KR100437460B1 (en) | Semiconductor device having bonding pads and fabrication method thereof | |
EP0583877B1 (en) | Bond pad structure of an integrated circuit and manufacturing method thereof | |
KR100370238B1 (en) | Bond pad of semiconductor device and method for fabrication thereof | |
KR100368115B1 (en) | Bonding pad structure of semiconductor device and method for fabricating the same | |
US6960492B1 (en) | Semiconductor device having multilayer wiring and manufacturing method therefor | |
US6566752B2 (en) | Bonding pad and method for manufacturing it | |
US6677235B1 (en) | Silicon die with metal feed through structure | |
KR100691051B1 (en) | Dual damascene bond pad structure for lowering stress and allowing circuitry under pads and a process to form the same | |
US5924006A (en) | Trench surrounded metal pattern | |
US6194318B1 (en) | Manufacturing multiple layered structures of large scale integrated semiconductor devices | |
KR100495288B1 (en) | Semiconductor device and method of manufacturing the same | |
US6686269B2 (en) | Semiconductor device having improved contact hole structure, and method of manufacturing the same | |
US11715710B2 (en) | Method of treatment of an electronic circuit for a hybrid molecular bonding | |
KR100471171B1 (en) | Bonding pad structure of a semiconductor device and a method of fabricating the same | |
KR100324341B1 (en) | Manufacturing method for pad on semiconductor device | |
JPH0595048A (en) | Manufacture of semiconductor integrated circuit device | |
JP2003332425A (en) | Semiconductor device and its manufacturing method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: KABUSHIKI KAISHA TOSHIBA, JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:ANAND, MINAKSHISUNDARAN BALASUBRAMANIAN;REEL/FRAME:008755/0055 Effective date: 19970813 |
|
FEPP | Fee payment procedure |
Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20140326 |