US20010009799A1 - Method to fabricate an intrinsic polycrystalline silicon film - Google Patents

Method to fabricate an intrinsic polycrystalline silicon film Download PDF

Info

Publication number
US20010009799A1
US20010009799A1 US09/777,375 US77737501A US2001009799A1 US 20010009799 A1 US20010009799 A1 US 20010009799A1 US 77737501 A US77737501 A US 77737501A US 2001009799 A1 US2001009799 A1 US 2001009799A1
Authority
US
United States
Prior art keywords
silicon
forming
layer
amorphous silicon
grained
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/777,375
Other versions
US6383851B2 (en
Inventor
Er-Xuan Ping
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US09/777,375 priority Critical patent/US6383851B2/en
Publication of US20010009799A1 publication Critical patent/US20010009799A1/en
Priority to US10/133,029 priority patent/US6703268B2/en
Application granted granted Critical
Publication of US6383851B2 publication Critical patent/US6383851B2/en
Priority to US10/778,440 priority patent/US6881652B2/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02436Intermediate layers between substrates and deposited layers
    • H01L21/02439Materials
    • H01L21/02488Insulating materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02367Substrates
    • H01L21/0237Materials
    • H01L21/02373Group 14 semiconducting materials
    • H01L21/02381Silicon, silicon germanium, germanium
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02436Intermediate layers between substrates and deposited layers
    • H01L21/02439Materials
    • H01L21/02441Group 14 semiconducting materials
    • H01L21/0245Silicon, silicon germanium, germanium
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02436Intermediate layers between substrates and deposited layers
    • H01L21/02494Structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02518Deposited layers
    • H01L21/02521Materials
    • H01L21/02524Group 14 semiconducting materials
    • H01L21/02532Silicon, silicon germanium, germanium
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02518Deposited layers
    • H01L21/02587Structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02518Deposited layers
    • H01L21/02587Structure
    • H01L21/0259Microstructure
    • H01L21/02595Microstructure polycrystalline
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02656Special treatments
    • H01L21/02664Aftertreatments
    • H01L21/02667Crystallisation or recrystallisation of non-monocrystalline semiconductor materials, e.g. regrowth
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/02104Forming layers
    • H01L21/02365Forming inorganic semiconducting materials on a substrate
    • H01L21/02656Special treatments
    • H01L21/02664Aftertreatments
    • H01L21/02667Crystallisation or recrystallisation of non-monocrystalline semiconductor materials, e.g. regrowth
    • H01L21/02672Crystallisation or recrystallisation of non-monocrystalline semiconductor materials, e.g. regrowth using crystallisation enhancing elements
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66742Thin film unipolar transistors
    • H01L29/6675Amorphous silicon or polysilicon transistors
    • H01L29/66757Lateral single gate single channel transistors with non-inverted structure, i.e. the channel layer is formed before the gate
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/786Thin film transistors, i.e. transistors with a channel being at least partly a thin film
    • H01L29/78651Silicon transistors
    • H01L29/7866Non-monocrystalline silicon transistors
    • H01L29/78672Polycrystalline or microcrystalline silicon transistor
    • H01L29/78675Polycrystalline or microcrystalline silicon transistor with normal-type structure, e.g. with top gate

Definitions

  • This invention relates to semiconductor fabrication processing and more particularly to a method for forming large grain polysilicon films for semiconductor structures, such as thin film transistors used in random access memories.
  • an intrinsic silicon film ideally having high charge carrier mobility
  • the conventional approach to obtain such a film is to anneal an amorphous silicon film either by rapid thermal annealing step or by low temperature furnace annealing, which requires considerable processing time.
  • the resultant film has a large grain size and therefore the acceptable carrier mobility needed for the device.
  • this approach requires a high temperature process in the case of rapid thermal anneal or long processing time in the case of furnace anneal.
  • the high temperature should be avoided in most thin film transistor fabrication because of the extensive use of metal electrodes.
  • the long processing time is not desired due to the slow through put required for each wafer to be processed.
  • a major problem that must be overcome is that the thin film transistor is formed after the metal lines of the memory device have been fabricated. Once metal lines are formed, the subsequent fabrication steps that follow must stay below the re-flow temperature, or melting point, of the metal used.
  • the present invention discloses a method to form very-large grain silicon as a way to increase charge carrier mobility of a thin film transistor pullup device, while avoiding high temperatures and long annealing times.
  • Exemplary implementations of the present invention comprise processes for forming a large grain silicon film for use in a semiconductor assembly.
  • the process first forms hemispherical grain (HSG) silicon over a semiconductor assembly substrate by deposition of HSG silicon directly, or by converting an amorphous silicon layer seeded with silicon nucleation sites into HSG silicon by annealing.
  • HSG hemispherical grain
  • an amorphous silicon layer is formed directly on the hemispherical silicon grain surface.
  • an anneal step is performed to cause the amorphous silicon layer to convert into large silicon grains that use the hemispherical grain silicon as a base.
  • FIG. 1A is a cross-sectional view depicting a semiconductor substrate after the formation of a first amorphous silicon film, followed by the deposition of silicon nucleation sites.
  • FIG. 1B is a cross-sectional view of the structure of FIG. 1A taken after an annealing step to form a hemispherical grain silicon.
  • FIG. 1C is a cross-sectional view of the structure of FIG. 1B taken after the formation of a second amorphous silicon film.
  • FIG. 1D is a cross-sectional view of the structure of FIG. 1C taken after an annealing step to form a large grain silicon.
  • FIG. 2A is a cross-sectional view depicting a semiconductor substrate after the deposition of HSG silicon on an insulation layer.
  • FIG. 2B is a cross-sectional view of the structure of FIG. 2A taken after the formation of an amorphous silicon film over the HSG silicon.
  • FIG. 2C is a cross-sectional view of the structure of FIG. 2B taken after an annealing step to form a large grain silicon film.
  • FIG. 3 is a cross-sectional view of the structures of either FIG. 1D or FIG. 2C taken after the formation of a transistor gate oxide, doping of the grain silicon film to form the transistor's source/drain terminals and finally the formation of a transistor gate.
  • FIGS. 1 - 3 Exemplary implementations of the present invention directed to processes for forming a large grain silicon film, which may be used to develop a thin film transistor in a semiconductor device, are depicted in FIGS. 1 - 3 .
  • FIGS. 1 A- 1 D A first exemplary implementation of the present invention is depicted in FIGS. 1 A- 1 D.
  • substrate 10 comprising a semiconductive material, such as a silicon wafer, is prepared for the processing steps of the present invention.
  • an insulation layer 11 overlying substrate 10 is formed to isolate a subsequently formed thin film transistor (TFT) from substrate 10 .
  • TFT thin film transistor
  • an amorphous silicon layer 12 is formed over the top of insulation layer 11 .
  • Amorphous silicon layer 12 is formed with conventional fabrication techniques using deposition temperatures ranging from 500° C. to 550° C.
  • an amorphous silicon layer having a thickness of approximately 300 angstroms can be deposited by presenting a silicon-based gas and nitrogen to the semiconductor assembly for time of 30 minutes at the temperature range above. At 500° C. to 550° C. and with a silicon to nitrogen ratio of 10:1 or 20 : 1 , amorphous silicon is deposited at a rate of 10 angtroms/minute. After amorphous silicon layer 12 is formed, silicon nucleation sites 13 are formed on top of amorphous silicon layer 12 .
  • Silicon nucleation sites 13 can also be formed by conventional fabrication techniques. For example, one method is to deposit silicon at a temperature of 550° C. to 650° C., using a silicon-based gas (such as SiH 4 , SiH 6 , etc.) in combination with an inert gas (such as N 2 , He 2 , etc.), which results in the formation of silicon nucleation sites 13 .
  • silicon-based gas such as SiH 4 , SiH 6 , etc.
  • an inert gas such as N 2 , He 2 , etc.
  • the actual silicon nucleation sites 13 may vary in size and be distributed in a more random fashion than as depicted. However, to gain the desired large grain silicon of the present invention, it is desired that silicon nucleation sites 13 be approximately 200 angstroms or less in size and separated from one another by approximately 0.1 micron to 0.5 microns.
  • the development of silicon nucleation sites 13 and the spaces between them are controlled by the length of time the silicon-based gas is allowed to develop the silicon to nucleate. To gain the desired spacing, the silicon-based gas is presented to the semiconductor assembly for approximately 10 minutes and at the temperature range of 550° C. to 650° C. The reason for these desired dimension requirements will become apparent as the method of the present invention is fully developed.
  • silicon nucleation sites 13 and amorphous silicon layer 12 are subjected to an annealing step at a temperature of 550° C. to 650° C. to convert the amorphous silicon film into HSG silicon layer 14 by using silicon nucleation sites 13 as seeding for grain formation.
  • the annealing step is performed for a period of time that is sufficient to convert the entire amorphous silicon to HSG. For example, to convert a 300 angstroms amorphous silicon layer to HSG at a temperature range of 550° C. to 650° C., the annealing step will need to be conducted for a period of 10 minutes to 20 minutes.
  • the largest grain size that can be obtained by conventional method used to form HSG silicon is 500 angstroms to 1000 angstroms, which is less than 2 to 5 times the desired grain size of the present invention.
  • addition processing steps are employed.
  • a second amorphous silicon layer 15 is deposited directly on HSG silicon 14 .
  • the desired thickness of amorphous silicon layer 15 is 500 angstroms to 1000 angstroms.
  • a silicon-based gas and nitrogen having a ration of silicon to nitrogen of 20:1 is presented to the semiconductor assembly at a temperature of 500° C. to 550° C. for a time period of 10 minutes to 20 minutes.
  • Amorphous silicon layer 15 will provide the catalyst to form the very-large grain silicon of the present invention.
  • amorphous silicon layer is subjected to an annealing step at a temperature from 550° C. to 580° C.
  • the annealing step is performed for a period of time that is sufficient to convert the entire amorphous silicon to large grain silicon. For example, to convert a 500 angstroms amorphous silicon layer into large gain silicon at a temperature range of 550° C. to 580° C., the annealing step will need to be conducted for a period of 10 minutes to 20 minutes. It is preferred that this annealing step be performed insitu after the deposition of amorphous silicon layer 15 .
  • the size of the resulting very-large grain silicon is controlled by silicon nucleation sites 13 , amorphous layer 15 and the annealing temperature used.
  • the average size of the large grain silicon that can be obtained directly relates to the distance between individual nucleation sites.
  • the desired distance between silicon nucleation sites 13 is between 0.1 to 0.5 microns (1000 angstroms to 5000 angstroms).
  • the resulting large silicon grain will be between the range of 0.1 to 0.5 microns, an optimum size grain for intrinsic polycrystalline silicon films that may be used to form various devices for a semiconductor assembly, namely a thin film transistor.
  • FIGS. 2 A- 2 C A second exemplary implementation of the present invention is depicted in FIGS. 2 A- 2 C.
  • HSG silicon 22 is deposited on insulation layer 21 , which resides on substrate 20 .
  • HSG silicon 22 can be deposited by creating silicon nucleation sites at a temperature of 550° C. to 650° C., using a silicon-based gas (such as SiH 4 , SiH 6 , etc.) in combination with an inert gas (such as N 2 , He 2 , etc.). The silicon nucleation is allowed to continue until HSG silicon, having a grain size of approximately 500 angstroms to 1000 angstroms is obtained.
  • Other methods to form HSG silicon such as HSG formation methods taught in U.S. Pat. No.
  • HSG silicon 22 appears uniform in size and in distribution, (in the cross-section of FIG. 2A) the representation of the HSG silicon in FIG. 2A is not intended to indicate that the resulting HSG silicon will necessarily result in such a pattern or size.
  • the actual HSG silicon 22 may vary in size and be distributed in a more random fashion than as depicted.
  • HSG silicon 22 be approximately 500 angstroms to 1000 angstroms and be separated from one another, at each grain center, by approximately 0.1 micron to 0.5 microns, as taught in the first embodiment of the present invention.
  • an amorphous silicon layer 23 is deposited directly on HSG silicon 22 .
  • Amorphous silicon layer 23 will provide the catalyst to form the very-large grain silicon of the present invention.
  • amorphous silicon layer 23 is subjected to an annealing step at a temperature from 550° C. to 580° C. to convert silicon layer 23 into very-large grain silicon 24 , as shown in FIG. 2C. It is preferred that this annealing step is performed insitu after the deposition of amorphous silicon layer 23 .
  • the size of the resulting very-large grain silicon is controlled by the size and spacing of HSG silicon 24 , amorphous layer 23 and the annealing temperature employed.
  • the desired distance between the centers of HSG silicon 22 is between 0.1 to 0.5 microns.
  • the resulting large silicon grain will be within the range of 0.1 to 0.5 microns across.
  • deposition conditions are the same as taught in the first exemplary implementation of the present invention.
  • Either of the above exemplary implementations of the present invention can be used to fabricate the thin film transistor (TFT) as depicted in FIG. 3.
  • TFT thin film transistor
  • gate oxide 32 and metal gate 33 are formed and patterned on very-large grain silicon layer 31 .
  • the very-large grain intrinsic silicon layer 31 is conductively doped to form conductive active regions 31 A on opposing sides of gate oxide 32 , while leaving an intrinsic silicon portion 31 B underlying gate oxide 32 that will function as the channel region to the completed TFT.
  • Conductive regions 31 A form source and drain regions
  • intrinsic portion 31 B forms a channel region
  • gate oxide 32 forms a gate insulation layer
  • metal gate 33 forms a conductive gate which function collectively as a thin film field effect transistor.
  • the intrinsic nature of silicon layer 31 will effectively operate as a channel region without any light conductive doping prior to the formation of the transistor. However, light conductive doping of intrinsic layer 31 prior to forming the gate oxide may be conducted if so desired to obtain certain transistor operating characteristics.
  • Source and drain regions 31 A are available for making connections to other structures required by a given process, such as a process to form dynamic random access memories, static random access memories, or any semiconductor device that could implement the TFT of the present invention.
  • the semiconductor device is then completed in accordance with fabrication processes known to those skilled in the art.

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Manufacturing & Machinery (AREA)
  • Chemical & Material Sciences (AREA)
  • Crystallography & Structural Chemistry (AREA)
  • Ceramic Engineering (AREA)
  • Materials Engineering (AREA)
  • Thin Film Transistor (AREA)
  • Recrystallisation Techniques (AREA)

Abstract

A process to fabricate a thin film transistor using an intrinsic polycrystalline silicon film, by a method of: preparing a semiconductor assembly; forming an insulation layer on a substrate; forming a first amorphous silicon layer on said insulation layer; forming silicon nucleation sites on said first amorphous silicon layer; converting said first amorphous silicon layer into hemispherical grained silicon, said hemispherical grained silicon being formed about said silicon nucleation sites; forming a second amorphous silicon layer covering said hemispherical grained silicon; annealing said second amorphous silicon layer to convert said second amorphous silicon layer into a grained silicon film, said grained silicon film being formed about said hemispherical grained silicon and having a dimension of approximately 0.1 microns to 0.5 microns in size; patterning an oxide layer into a transistor gate oxide, thus leaving uncovered sections of said grained silicon on opposing sides of said transistor gate oxide; conductively doping said uncovered sections of said grained silicon; forming a patterned metal gate on said transistor gate oxide.

Description

    FIELD OF THE INVENTION
  • This invention relates to semiconductor fabrication processing and more particularly to a method for forming large grain polysilicon films for semiconductor structures, such as thin film transistors used in random access memories. [0001]
  • BACKGROUND OF THE INVENTION
  • In current technology to fabricate thin film field effect transistors, an intrinsic silicon film, ideally having high charge carrier mobility, is needed for the transistor channel. The conventional approach to obtain such a film is to anneal an amorphous silicon film either by rapid thermal annealing step or by low temperature furnace annealing, which requires considerable processing time. The resultant film has a large grain size and therefore the acceptable carrier mobility needed for the device. However, this approach requires a high temperature process in the case of rapid thermal anneal or long processing time in the case of furnace anneal. The high temperature should be avoided in most thin film transistor fabrication because of the extensive use of metal electrodes. The long processing time is not desired due to the slow through put required for each wafer to be processed. [0002]
  • A major problem that must be overcome is that the thin film transistor is formed after the metal lines of the memory device have been fabricated. Once metal lines are formed, the subsequent fabrication steps that follow must stay below the re-flow temperature, or melting point, of the metal used. The present invention discloses a method to form very-large grain silicon as a way to increase charge carrier mobility of a thin film transistor pullup device, while avoiding high temperatures and long annealing times. [0003]
  • SUMMARY OF THE INVENTION
  • Exemplary implementations of the present invention comprise processes for forming a large grain silicon film for use in a semiconductor assembly. The process first forms hemispherical grain (HSG) silicon over a semiconductor assembly substrate by deposition of HSG silicon directly, or by converting an amorphous silicon layer seeded with silicon nucleation sites into HSG silicon by annealing. Next, an amorphous silicon layer is formed directly on the hemispherical silicon grain surface. Next, an anneal step is performed to cause the amorphous silicon layer to convert into large silicon grains that use the hemispherical grain silicon as a base. [0004]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1A is a cross-sectional view depicting a semiconductor substrate after the formation of a first amorphous silicon film, followed by the deposition of silicon nucleation sites. [0005]
  • FIG. 1B is a cross-sectional view of the structure of FIG. 1A taken after an annealing step to form a hemispherical grain silicon. [0006]
  • FIG. 1C is a cross-sectional view of the structure of FIG. 1B taken after the formation of a second amorphous silicon film. [0007]
  • FIG. 1D is a cross-sectional view of the structure of FIG. 1C taken after an annealing step to form a large grain silicon. [0008]
  • FIG. 2A is a cross-sectional view depicting a semiconductor substrate after the deposition of HSG silicon on an insulation layer. [0009]
  • FIG. 2B is a cross-sectional view of the structure of FIG. 2A taken after the formation of an amorphous silicon film over the HSG silicon. [0010]
  • FIG. 2C is a cross-sectional view of the structure of FIG. 2B taken after an annealing step to form a large grain silicon film. [0011]
  • FIG. 3 is a cross-sectional view of the structures of either FIG. 1D or FIG. 2C taken after the formation of a transistor gate oxide, doping of the grain silicon film to form the transistor's source/drain terminals and finally the formation of a transistor gate. [0012]
  • DETAILED DESCRIPTION OF THE INVENTION
  • Exemplary implementations of the present invention directed to processes for forming a large grain silicon film, which may be used to develop a thin film transistor in a semiconductor device, are depicted in FIGS. [0013] 1-3.
  • A first exemplary implementation of the present invention is depicted in FIGS. [0014] 1A-1D. Referring to FIG. 1A, substrate 10 comprising a semiconductive material, such as a silicon wafer, is prepared for the processing steps of the present invention. During preparation, an insulation layer 11, overlying substrate 10 is formed to isolate a subsequently formed thin film transistor (TFT) from substrate 10. Next, an amorphous silicon layer 12 is formed over the top of insulation layer 11. Amorphous silicon layer 12 is formed with conventional fabrication techniques using deposition temperatures ranging from 500° C. to 550° C. For example, an amorphous silicon layer having a thickness of approximately 300 angstroms can be deposited by presenting a silicon-based gas and nitrogen to the semiconductor assembly for time of 30 minutes at the temperature range above. At 500° C. to 550° C. and with a silicon to nitrogen ratio of 10:1 or 20:1, amorphous silicon is deposited at a rate of 10 angtroms/minute. After amorphous silicon layer 12 is formed, silicon nucleation sites 13 are formed on top of amorphous silicon layer 12.
  • [0015] Silicon nucleation sites 13 can also be formed by conventional fabrication techniques. For example, one method is to deposit silicon at a temperature of 550° C. to 650° C., using a silicon-based gas (such as SiH4, SiH6, etc.) in combination with an inert gas (such as N2, He2, etc.), which results in the formation of silicon nucleation sites 13. Though silicon nucleation sites 13 appear uniform in size and in distribution, (in the cross-section of FIG. 1A) the representation of the silicon nucleation sites in FIG. 1A is not intended to indicate that the resulting silicon nucleation will necessarily result in such a pattern or size. The actual silicon nucleation sites 13 may vary in size and be distributed in a more random fashion than as depicted. However, to gain the desired large grain silicon of the present invention, it is desired that silicon nucleation sites 13 be approximately 200 angstroms or less in size and separated from one another by approximately 0.1 micron to 0.5 microns. The development of silicon nucleation sites 13 and the spaces between them are controlled by the length of time the silicon-based gas is allowed to develop the silicon to nucleate. To gain the desired spacing, the silicon-based gas is presented to the semiconductor assembly for approximately 10 minutes and at the temperature range of 550° C. to 650° C. The reason for these desired dimension requirements will become apparent as the method of the present invention is fully developed.
  • Referring to FIG. 1B, [0016] silicon nucleation sites 13 and amorphous silicon layer 12 are subjected to an annealing step at a temperature of 550° C. to 650° C. to convert the amorphous silicon film into HSG silicon layer 14 by using silicon nucleation sites 13 as seeding for grain formation. The annealing step is performed for a period of time that is sufficient to convert the entire amorphous silicon to HSG. For example, to convert a 300 angstroms amorphous silicon layer to HSG at a temperature range of 550° C. to 650° C., the annealing step will need to be conducted for a period of 10 minutes to 20 minutes. The largest grain size that can be obtained by conventional method used to form HSG silicon is 500 angstroms to 1000 angstroms, which is less than 2 to 5 times the desired grain size of the present invention. In order to create the very-large grain size of the present invention addition processing steps are employed.
  • Referring to FIG. 1C, a second [0017] amorphous silicon layer 15 is deposited directly on HSG silicon 14. The desired thickness of amorphous silicon layer 15 is 500 angstroms to 1000 angstroms. To obtain the desired thickness of layer 15 a silicon-based gas and nitrogen having a ration of silicon to nitrogen of 20:1, is presented to the semiconductor assembly at a temperature of 500° C. to 550° C. for a time period of 10 minutes to 20 minutes. Amorphous silicon layer 15 will provide the catalyst to form the very-large grain silicon of the present invention. Next, amorphous silicon layer is subjected to an annealing step at a temperature from 550° C. to 580° C. to convert silicon layer 15 into very-large grain silicon layer 16, as shown in FIG. 1D. The annealing step is performed for a period of time that is sufficient to convert the entire amorphous silicon to large grain silicon. For example, to convert a 500 angstroms amorphous silicon layer into large gain silicon at a temperature range of 550° C. to 580° C., the annealing step will need to be conducted for a period of 10 minutes to 20 minutes. It is preferred that this annealing step be performed insitu after the deposition of amorphous silicon layer 15.
  • The size of the resulting very-large grain silicon is controlled by [0018] silicon nucleation sites 13, amorphous layer 15 and the annealing temperature used. The average size of the large grain silicon that can be obtained directly relates to the distance between individual nucleation sites. As taught previously, the desired distance between silicon nucleation sites 13 is between 0.1 to 0.5 microns (1000 angstroms to 5000 angstroms). Thus, the resulting large silicon grain will be between the range of 0.1 to 0.5 microns, an optimum size grain for intrinsic polycrystalline silicon films that may be used to form various devices for a semiconductor assembly, namely a thin film transistor.
  • A second exemplary implementation of the present invention is depicted in FIGS. [0019] 2A-2C. Referring to FIG. 2A, HSG silicon 22 is deposited on insulation layer 21, which resides on substrate 20. HSG silicon 22 can be deposited by creating silicon nucleation sites at a temperature of 550° C. to 650° C., using a silicon-based gas (such as SiH4, SiH6, etc.) in combination with an inert gas (such as N2, He2, etc.). The silicon nucleation is allowed to continue until HSG silicon, having a grain size of approximately 500 angstroms to 1000 angstroms is obtained. Other methods to form HSG silicon, such as HSG formation methods taught in U.S. Pat. No. 5,418,180, U.S. and U.S. Pat. No. 5,721,171, assigned to the assignee of the present application, and are hereby incorporated by reference as if set forth in their entirety. Though HSG silicon 22 appears uniform in size and in distribution, (in the cross-section of FIG. 2A) the representation of the HSG silicon in FIG. 2A is not intended to indicate that the resulting HSG silicon will necessarily result in such a pattern or size. The actual HSG silicon 22 may vary in size and be distributed in a more random fashion than as depicted. However, to gain the desired large grain silicon of the present invention, it is desired that HSG silicon 22 be approximately 500 angstroms to 1000 angstroms and be separated from one another, at each grain center, by approximately 0.1 micron to 0.5 microns, as taught in the first embodiment of the present invention.
  • Referring to FIG. 2B, an [0020] amorphous silicon layer 23 is deposited directly on HSG silicon 22. Amorphous silicon layer 23 will provide the catalyst to form the very-large grain silicon of the present invention. Next, amorphous silicon layer 23 is subjected to an annealing step at a temperature from 550° C. to 580° C. to convert silicon layer 23 into very-large grain silicon 24, as shown in FIG. 2C. It is preferred that this annealing step is performed insitu after the deposition of amorphous silicon layer 23.
  • The size of the resulting very-large grain silicon is controlled by the size and spacing of [0021] HSG silicon 24, amorphous layer 23 and the annealing temperature employed. The desired distance between the centers of HSG silicon 22 is between 0.1 to 0.5 microns. Thus the resulting large silicon grain will be within the range of 0.1 to 0.5 microns across. To obtain the desired layer thickness and grain size, deposition conditions are the same as taught in the first exemplary implementation of the present invention.
  • Either of the above exemplary implementations of the present invention can be used to fabricate the thin film transistor (TFT) as depicted in FIG. 3. Referring to FIG. 3, [0022] gate oxide 32 and metal gate 33 are formed and patterned on very-large grain silicon layer 31. Next, the very-large grain intrinsic silicon layer 31 is conductively doped to form conductive active regions 31A on opposing sides of gate oxide 32, while leaving an intrinsic silicon portion 31B underlying gate oxide 32 that will function as the channel region to the completed TFT. Conductive regions 31A form source and drain regions, intrinsic portion 31B forms a channel region, gate oxide 32 forms a gate insulation layer and metal gate 33 forms a conductive gate which function collectively as a thin film field effect transistor. The intrinsic nature of silicon layer 31 will effectively operate as a channel region without any light conductive doping prior to the formation of the transistor. However, light conductive doping of intrinsic layer 31 prior to forming the gate oxide may be conducted if so desired to obtain certain transistor operating characteristics.
  • Source and [0023] drain regions 31A are available for making connections to other structures required by a given process, such as a process to form dynamic random access memories, static random access memories, or any semiconductor device that could implement the TFT of the present invention. The semiconductor device is then completed in accordance with fabrication processes known to those skilled in the art.
  • It is to be understood that although the present invention has been described with reference to several preferred embodiments, various modifications, known to those skilled in the art, such as utilizing the disclosed methods to form programmable floating gate devices, may be made to the process steps presented herein without departing from the invention as recited in the several claims appended hereto. [0024]

Claims (24)

What is claimed is:
1. A process for forming an intrinsic polycrystalline silicon film for a semiconductor assembly, said process comprising the steps of:
forming an insulation layer on a substrate;
forming hemispherical grained silicon on said insulation layer;
forming an amorphous silicon layer covering said hemispherical grained silicon and said insulation layer;
converting said amorphous silicon layer into a grained silicon film, said grained silicon film being formed about said hemispherical grained silicon and having a dimension of approximately 0.1 microns to 0.5 microns in size.
2. The process as recited in
claim 1
, wherein said step of forming said hemispherical grained silicon comprises presenting a silicon-based gas to said semiconductor assembly at a temperature of 500° C. to 550° C.
3. The process as recited in
claim 2
, wherein said silicon-based gas is a gas selected from the group consisting of SiH4 and SiH6.
4. The process as recited in
claim 1
, wherein said step of forming an amorphous silicon layer comprises depositing an amorphous silicon layer having a thickness of 300 angstroms at a temperature ranging from 500° C. to 550° C.
5. The process as recited in
claim 1
, wherein said step of converting said amorphous silicon layer into a grained silicon film comprises subjecting said amorphous silicon layer to an annealing step at a temperature ranging from 550° C. to 380° C.
6. The process as recited in
claim 1
, wherein said hemispherical grained silicon is made up of grains that are approximately 500 angstroms to 1000 angstroms in size and are spaced approximately 0.1 microns to 0.5 microns apart from the center of each said grain.
7. A process for forming an intrinsic polycrystalline silicon film for a semiconductor assembly, said process comprising the steps of:
forming an insulation layer on a substrate;
forming a first amorphous silicon layer on said insulation layer;
forming silicon nucleation sites on said first amorphous silicon layer;
converting said first amorphous silicon layer into hemispherical grained silicon, said hemispherical grained silicon being formed about said silicon nucleation sites;
forming a second amorphous silicon layer covering said hemispherical grained silicon;
annealing said second amorphous silicon layer to convert said second amorphous silicon layer into a grained silicon film, said grained silicon film being formed about said hemispherical grained silicon and having a dimension of approximately 0.1 microns to 0.5 microns in size.
8. The process as recited in
claim 7
, wherein said step of forming said hemispherical grained silicon comprises presenting a silicon-based gas to said semiconductor assembly at a temperature of 500° C. to 550° C.
9. The process as recited in
claim 8
, wherein said silicon-based gas is a gas selected from the group consisting of SiH4 and SiH6.
10. The process as recited in
claim 7
, wherein said step of forming said second amorphous silicon layer comprises depositing an amorphous silicon layer having a thickness of 500 angstroms at a temperature ranging from 500° C. to 550° C.
11. The process as recited in
claim 7
, wherein said step of converting said second amorphous silicon layer into a grained silicon film comprises subjecting said second amorphous silicon layer to an annealing step at a temperature ranging from 550° C. to 580° C.
12. The process as recited in
claim 7
, wherein said silicon nucleation sites are made up of silicon deposits that are approximately 200 angstroms or less in size and are spaced approximately 0.1 microns to 0.5 microns apart.
13. A process for forming a thin film transistor for a semiconductor device, said process comprising the steps of:
forming an insulation layer on a silicon substrate;
forming hemispherical grained silicon on said insulation layer;
forming an amorphous silicon layer covering said hemispherical grained silicon and said insulation layer;
converting said amorphous silicon layer into a grained silicon film, said grained silicon film being formed about said hemispherical grained silicon and having a dimension of approximately 0.1 microns to 0.5 microns in size;
patterning an oxide layer into a transistor gate oxide, thus leaving uncovered sections of said grained silicon on opposing sides of said transistor gate oxide;
conductively doping said uncovered sections of said grained silicon;
forming a patterned metal gate on said transistor gate oxide.
14. The process as recited in
claim 13
, wherein said step of forming said hemispherical grained silicon comprises presenting a silicon-based gas to said semiconductor assembly at a temperature of 500° C. to 550° C.
15. The process as recited in
claim 14
, wherein said silicon-based gas is a gas selected from the group consisting of SiH4 and SiH6.
16. The process as recited in
claim 13
, wherein said step of forming said amorphous silicon layer comprises depositing an amorphous silicon layer having a thickness of 300 angstroms at a temperature ranging from 500° C. to 550° C.
17. The process as recited in
claim 13
, wherein said step of converting said amorphous silicon layer into a grained silicon film comprises subjecting said amorphous silicon layer to an annealing step at a temperature ranging from 550° C. to 580° C.
18. The process as recited in
claim 13
, wherein said hemispherical grained silicon is made up of grains that are approximately 500 angstroms to 1000 angstroms in size and are spaced approximately 0.1 microns to 0.5 microns apart from the center of each said grain.
19. A process for forming a thin film transistor for a semiconductor device, said process comprising the steps of:
forming an insulation layer on a substrate;
forming a first amorphous silicon layer on said insulation layer;
forming silicon nucleation sites on said first amorphous silicon layer;
converting said first amorphous silicon layer into hemispherical grained silicon, said hemispherical grained silicon being formed about said silicon nucleation sites;
forming a second amorphous silicon layer covering said hemispherical grained silicon;
annealing said second amorphous silicon layer to convert said second amorphous silicon layer into a grained silicon film, said grained silicon film being formed about said hemispherical grained silicon and having a dimension of approximately 0.1 microns to 0.5 microns in size;
patterning an oxide layer into a transistor gate oxide, thus leaving uncovered sections of said grained silicon on opposing sides of said transistor gate oxide;
conductively doping said uncovered sections of said grained silicon;
forming a patterned metal gate on said transistor gate oxide.
20. The process as recited in
claim 19
, wherein said step of forming said hemispherical grained silicon comprises presenting a silicon-based gas to said semiconductor assembly at a temperature of 500° C. to 550° C.
21. The process as recited in
claim 20
, wherein said silicon-based gas is a gas selected from the group consisting of SiH4 and SiH6.
22. The process as recited in
claim 19
, wherein said step of forming said first amorphous silicon layer comprises depositing an amorphous silicon layer having a thickness of 500 angstroms at a temperature ranging from 500° C. to 550° C.
23. The process as recited in
claim 19
, wherein said step of converting said second amorphous silicon layer into a grained silicon film comprises subjecting said second amorphous silicon layer to an annealing step at a temperature ranging from 550° C. to 580° C.
24. The process as recited in
claim 19
, wherein said silicon nucleation sites are made up of silicon deposits that are approximately 200 angstroms or less in size and are spaced approximately 0.1 microns to 0.5 microns apart.
US09/777,375 1999-09-02 2001-02-05 Method to fabricate an intrinsic polycrystalline silicon film thin film transistor Expired - Fee Related US6383851B2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US09/777,375 US6383851B2 (en) 1999-09-02 2001-02-05 Method to fabricate an intrinsic polycrystalline silicon film thin film transistor
US10/133,029 US6703268B2 (en) 1999-09-02 2002-04-26 Method to fabricate an intrinsic polycrystalline silicon film
US10/778,440 US6881652B2 (en) 1999-09-02 2004-02-13 Method to fabricate an intrinsic polycrystalline silicon film

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US09/389,656 US6204156B1 (en) 1999-09-02 1999-09-02 Method to fabricate an intrinsic polycrystalline silicon film
US09/777,375 US6383851B2 (en) 1999-09-02 2001-02-05 Method to fabricate an intrinsic polycrystalline silicon film thin film transistor

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US09/389,656 Division US6204156B1 (en) 1999-09-02 1999-09-02 Method to fabricate an intrinsic polycrystalline silicon film

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US10/133,029 Continuation US6703268B2 (en) 1999-09-02 2002-04-26 Method to fabricate an intrinsic polycrystalline silicon film

Publications (2)

Publication Number Publication Date
US20010009799A1 true US20010009799A1 (en) 2001-07-26
US6383851B2 US6383851B2 (en) 2002-05-07

Family

ID=23539161

Family Applications (4)

Application Number Title Priority Date Filing Date
US09/389,656 Expired - Lifetime US6204156B1 (en) 1999-09-02 1999-09-02 Method to fabricate an intrinsic polycrystalline silicon film
US09/777,375 Expired - Fee Related US6383851B2 (en) 1999-09-02 2001-02-05 Method to fabricate an intrinsic polycrystalline silicon film thin film transistor
US10/133,029 Expired - Fee Related US6703268B2 (en) 1999-09-02 2002-04-26 Method to fabricate an intrinsic polycrystalline silicon film
US10/778,440 Expired - Lifetime US6881652B2 (en) 1999-09-02 2004-02-13 Method to fabricate an intrinsic polycrystalline silicon film

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US09/389,656 Expired - Lifetime US6204156B1 (en) 1999-09-02 1999-09-02 Method to fabricate an intrinsic polycrystalline silicon film

Family Applications After (2)

Application Number Title Priority Date Filing Date
US10/133,029 Expired - Fee Related US6703268B2 (en) 1999-09-02 2002-04-26 Method to fabricate an intrinsic polycrystalline silicon film
US10/778,440 Expired - Lifetime US6881652B2 (en) 1999-09-02 2004-02-13 Method to fabricate an intrinsic polycrystalline silicon film

Country Status (1)

Country Link
US (4) US6204156B1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050142752A1 (en) * 2003-12-31 2005-06-30 Dongbuanam Semiconductor Inc. Method for fabricating flash memory device

Families Citing this family (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6204156B1 (en) * 1999-09-02 2001-03-20 Micron Technology, Inc. Method to fabricate an intrinsic polycrystalline silicon film
US6489222B2 (en) * 2000-06-02 2002-12-03 Semiconductor Energy Laboratory Co., Ltd. Method of manufacturing a semiconductor device
US6750172B2 (en) * 2001-03-14 2004-06-15 Micron Technology, Inc. Nanometer engineering of metal-support catalysts
AU2002951838A0 (en) * 2002-10-08 2002-10-24 Unisearch Limited Method of preparation for polycrystalline semiconductor films
JP3933039B2 (en) * 2002-11-22 2007-06-20 王子製紙株式会社 Inkjet recording medium
US6713371B1 (en) 2003-03-17 2004-03-30 Matrix Semiconductor, Inc. Large grain size polysilicon films formed by nuclei-induced solid phase crystallization
US7195992B2 (en) * 2003-10-07 2007-03-27 Sandisk 3D Llc Method of uniform seeding to control grain and defect density of crystallized silicon for use in sub-micron thin film transistors
KR101263726B1 (en) * 2008-11-07 2013-05-13 엘지디스플레이 주식회사 Array substrate including thin film transistor of polycrystalline silicon and method of fabricating the same
JP5503946B2 (en) * 2008-11-28 2014-05-28 株式会社半導体エネルギー研究所 Photoelectric conversion device
US8895352B2 (en) * 2009-06-02 2014-11-25 International Business Machines Corporation Method to improve nucleation of materials on graphene and carbon nanotubes
US8263988B2 (en) 2010-07-16 2012-09-11 Micron Technology, Inc. Solid state lighting devices with reduced crystal lattice dislocations and associated methods of manufacturing
CN109860109A (en) * 2019-02-28 2019-06-07 武汉华星光电半导体显示技术有限公司 A kind of thin film transistor and its manufacturing method, display panel

Family Cites Families (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3322440B2 (en) * 1993-06-24 2002-09-09 三洋電機株式会社 Method for producing thin-film polycrystalline silicon
US5529937A (en) 1993-07-27 1996-06-25 Semiconductor Energy Laboratory Co., Ltd. Process for fabricating thin film transistor
US5418180A (en) 1994-06-14 1995-05-23 Micron Semiconductor, Inc. Process for fabricating storage capacitor structures using CVD tin on hemispherical grain silicon
JP3942651B2 (en) * 1994-10-07 2007-07-11 株式会社半導体エネルギー研究所 Method for manufacturing semiconductor device
JPH09115833A (en) * 1995-10-07 1997-05-02 Hyundai Electron Ind Co Ltd Manufacture of polysilicon film in semiconductor device
US5721171A (en) 1996-02-29 1998-02-24 Micron Technology, Inc. Method for forming controllable surface enhanced three dimensional objects
US6013555A (en) * 1996-08-30 2000-01-11 United Microelectronics Corp. Process for rounding an intersection between an HSG-SI grain and a polysilicon layer
US6069053A (en) * 1997-02-28 2000-05-30 Micron Technology, Inc. Formation of conductive rugged silicon
US6046083A (en) * 1998-06-26 2000-04-04 Vanguard International Semiconductor Corporation Growth enhancement of hemispherical grain silicon on a doped polysilicon storage node capacitor structure, for dynamic random access memory applications
US6049106A (en) * 1999-01-14 2000-04-11 Micron Technology, Inc. Large grain single crystal vertical thin film polysilicon MOSFETs
US6204156B1 (en) * 1999-09-02 2001-03-20 Micron Technology, Inc. Method to fabricate an intrinsic polycrystalline silicon film

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20050142752A1 (en) * 2003-12-31 2005-06-30 Dongbuanam Semiconductor Inc. Method for fabricating flash memory device
US7132345B2 (en) 2003-12-31 2006-11-07 Dongbu Electronics Co., Ltd. Method for fabricating flash memory device

Also Published As

Publication number Publication date
US6383851B2 (en) 2002-05-07
US6881652B2 (en) 2005-04-19
US20040161912A1 (en) 2004-08-19
US6703268B2 (en) 2004-03-09
US20020115243A1 (en) 2002-08-22
US6204156B1 (en) 2001-03-20

Similar Documents

Publication Publication Date Title
US4358326A (en) Epitaxially extended polycrystalline structures utilizing a predeposit of amorphous silicon with subsequent annealing
US5464791A (en) Method of fabricating a micro-trench storage capacitor
US5326722A (en) Polysilicon contact
US5064775A (en) Method of fabricating an improved polycrystalline silicon thin film transistor
US5534445A (en) Method of fabricating a polysilicon thin film transistor
US6410412B1 (en) Methods for fabricating memory devices
US6204156B1 (en) Method to fabricate an intrinsic polycrystalline silicon film
JPS63255968A (en) Manufacture of field effect transistor
JP3240719B2 (en) Semiconductor thin film crystal growth method
JPH08139278A (en) Manufacture of semiconductor device
US6346462B1 (en) Method of fabricating a thin film transistor
US4954454A (en) Method for fabricating a polycrystalline silicon resistor
JP2707654B2 (en) Method for manufacturing thin film transistor
JPH0555142A (en) Crystallizing method for amorphous semiconductor layer
US6440829B1 (en) N-profile engineering at the poly/gate oxide and gate oxide/SI interfaces through NH3 annealing of a layered poly/amorphous-silicon structure
JP2797200B2 (en) Polycrystalline silicon electrode and method of manufacturing the same
KR0136532B1 (en) Thin film transistor
JPH0284716A (en) Semiconductor element and manufacture thereof
JP3278237B2 (en) Method for manufacturing thin film transistor
KR19980055759A (en) Polysilicon Layer Formation Method
JPH03200319A (en) Formation of poly-crystalline silicon
KR100265560B1 (en) Gate electrode of semiconductor device and method for forming the same
KR960013782B1 (en) Manufacturing method of wiring device of semiconductor device
JPH10303418A (en) Manufacture of semiconductor device
KR100271797B1 (en) A mothod of fabricating doped polysilicon

Legal Events

Date Code Title Description
FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362

FP Lapsed due to failure to pay maintenance fee

Effective date: 20140507