US20010000631A1 - Chip scale surface mount package for semiconductor device and process of fabricating the same - Google Patents
Chip scale surface mount package for semiconductor device and process of fabricating the same Download PDFInfo
- Publication number
- US20010000631A1 US20010000631A1 US09/733,823 US73382300A US2001000631A1 US 20010000631 A1 US20010000631 A1 US 20010000631A1 US 73382300 A US73382300 A US 73382300A US 2001000631 A1 US2001000631 A1 US 2001000631A1
- Authority
- US
- United States
- Prior art keywords
- die
- substrate
- wafer
- front side
- metal layer
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 69
- 239000004065 semiconductor Substances 0.000 title claims abstract description 69
- 229910052751 metal Inorganic materials 0.000 claims abstract description 104
- 239000002184 metal Substances 0.000 claims abstract description 104
- 239000000758 substrate Substances 0.000 claims abstract description 97
- 238000000151 deposition Methods 0.000 claims description 20
- PXHVJJICTQNCMI-UHFFFAOYSA-N Nickel Chemical compound [Ni] PXHVJJICTQNCMI-UHFFFAOYSA-N 0.000 claims description 16
- 239000004020 conductor Substances 0.000 claims description 15
- 229910000679 solder Inorganic materials 0.000 claims description 15
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 claims description 12
- 229910052802 copper Inorganic materials 0.000 claims description 12
- 239000010949 copper Substances 0.000 claims description 12
- 238000007747 plating Methods 0.000 claims description 11
- 239000004568 cement Substances 0.000 claims description 10
- 238000000227 grinding Methods 0.000 claims description 8
- 229910052759 nickel Inorganic materials 0.000 claims description 8
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 claims description 7
- 229920001940 conductive polymer Polymers 0.000 claims description 7
- 229910052709 silver Inorganic materials 0.000 claims description 7
- 239000004332 silver Substances 0.000 claims description 7
- 238000000059 patterning Methods 0.000 claims description 6
- 238000005530 etching Methods 0.000 claims description 5
- 230000008020 evaporation Effects 0.000 claims description 5
- 238000001704 evaporation Methods 0.000 claims description 5
- 238000004544 sputter deposition Methods 0.000 claims description 5
- PCHJSUWPFVWCPO-UHFFFAOYSA-N gold Chemical compound [Au] PCHJSUWPFVWCPO-UHFFFAOYSA-N 0.000 claims description 4
- 229910052737 gold Inorganic materials 0.000 claims description 4
- 239000010931 gold Substances 0.000 claims description 4
- 238000007789 sealing Methods 0.000 claims 1
- 238000002161 passivation Methods 0.000 abstract description 11
- 239000010410 layer Substances 0.000 description 90
- 235000012431 wafers Nutrition 0.000 description 64
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 6
- 229910052782 aluminium Inorganic materials 0.000 description 5
- 230000000694 effects Effects 0.000 description 4
- 239000011521 glass Substances 0.000 description 4
- 239000004593 Epoxy Substances 0.000 description 3
- 239000002775 capsule Substances 0.000 description 3
- 239000000919 ceramic Substances 0.000 description 3
- 230000008021 deposition Effects 0.000 description 3
- 238000007772 electroless plating Methods 0.000 description 3
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 3
- 239000004033 plastic Substances 0.000 description 3
- 229920000642 polymer Polymers 0.000 description 3
- 239000004642 Polyimide Substances 0.000 description 2
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 2
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 2
- 239000012790 adhesive layer Substances 0.000 description 2
- 239000003795 chemical substances by application Substances 0.000 description 2
- 238000005553 drilling Methods 0.000 description 2
- 238000009713 electroplating Methods 0.000 description 2
- 230000005669 field effect Effects 0.000 description 2
- 239000012811 non-conductive material Substances 0.000 description 2
- 229920001721 polyimide Polymers 0.000 description 2
- 238000007650 screen-printing Methods 0.000 description 2
- 229910052719 titanium Inorganic materials 0.000 description 2
- 239000010936 titanium Substances 0.000 description 2
- JBRZTFJDHDCESZ-UHFFFAOYSA-N AsGa Chemical compound [As]#[Ga] JBRZTFJDHDCESZ-UHFFFAOYSA-N 0.000 description 1
- 229910001218 Gallium arsenide Inorganic materials 0.000 description 1
- 239000000853 adhesive Substances 0.000 description 1
- 230000001070 adhesive effect Effects 0.000 description 1
- 230000015572 biosynthetic process Effects 0.000 description 1
- 238000005137 deposition process Methods 0.000 description 1
- 238000005538 encapsulation Methods 0.000 description 1
- 239000003292 glue Substances 0.000 description 1
- 238000001746 injection moulding Methods 0.000 description 1
- 238000003698 laser cutting Methods 0.000 description 1
- 239000007788 liquid Substances 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 239000000463 material Substances 0.000 description 1
- 238000004806 packaging method and process Methods 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 1
- 229910010271 silicon carbide Inorganic materials 0.000 description 1
- 239000007921 spray Substances 0.000 description 1
- 229920001169 thermoplastic Polymers 0.000 description 1
- 229920001187 thermosetting polymer Polymers 0.000 description 1
- 239000004634 thermosetting polymer Substances 0.000 description 1
- NWONKYPBYAMBJT-UHFFFAOYSA-L zinc sulfate Chemical compound [Zn+2].[O-]S([O-])(=O)=O NWONKYPBYAMBJT-UHFFFAOYSA-L 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/50—Multistep manufacturing processes of assemblies consisting of devices, each device being of a type provided for in group H01L27/00 or H01L29/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/50—Assembly of semiconductor devices using processes or apparatus not provided for in a single one of the subgroups H01L21/06 - H01L21/326, e.g. sealing of a cap to a base of a container
- H01L21/60—Attaching or detaching leads or other conductive members, to be used for carrying current to or from the device in operation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49805—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers the leads being also applied on the sidewalls or the bottom of the substrate, e.g. leadless packages for surface mounting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06513—Bump or bump-like direct electrical connections between devices, e.g. flip-chip connection, solder bumps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06517—Bump or bump-like direct electrical connections from device to substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06551—Conductive connections on the side of the device
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06582—Housing for the assembly, e.g. chip scale package [CSP]
- H01L2225/06586—Housing with external bump or bump-like connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/095—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00 with a principal constituent of the material being a combination of two or more materials provided in the groups H01L2924/013 - H01L2924/0715
- H01L2924/097—Glass-ceramics, e.g. devitrified glass
- H01L2924/09701—Low temperature co-fired ceramic [LTCC]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/12—Passive devices, e.g. 2 terminal devices
- H01L2924/1204—Optical Diode
- H01L2924/12044—OLED
Definitions
- IC chips or dice After the processing of a semiconductor wafer has been completed, the resulting integrated circuit (IC) chips or dice must be separated and packaged in such a way that they can be connected to external circuitry.
- packaging techniques Most involve mounting the die on a leadframe, connecting the die pads to the leadframe by wire-bonding or otherwise, and then encapsulating the die and wire bonds in a plastic capsule, with the leadframe left protruding from the capsule. The encapsulation is often done by injection-molding. The leadframe is then trimmed to remove the tie bars that hold it together, and the leads are bent in such a way that the package can be mounted on a flat surface, typically a printed circuit board (PCB).
- PCB printed circuit board
- the fabrication process starts with a semiconductor wafer including a plurality of dice and includes: forming an overcoat on a surface of the wafer; attaching the wafer to a substrate; patterning the overcoat to expose connection pads on a front side of the dice; forming an electrically conductive wraparound layer on a side of a die, the wraparound layer wrapping around an edge of the die to form at least a portion of an electrical connection between a location on the front side of the die and a terminal on a back side of the die; and breaking the wafer into individual dice.
- the formation of a wraparound layer includes severing the wafer along parallel lines between the dice so as to yield a plurality of multiple-die strips; mounting the strips adjacent to each other, sandwich-like, to form a stack; depositing at least a first metal layer on an exposed side of the stack, the first metal layer wrapping around the edge of each die to form an electrical connection between the front side of the die and an electrical terminal on the back side of the die; disassembling the strips in the stack; separating the individual dice in the strips; and plating a second metal layer over the first metal layer.
- the first and second metal layers are, in effect, sublayers of a single metal “layer”.
- the process may also include forming solder or polymer bumps or balls on the connection pads on the front side of the die, thereby enabling the package to be mounted to a PCB using known flip-chip techniques.
- perpendicular saw cuts are made between the dice, the cuts extending partially through the substrate such that the substrate remains intact at its back side.
- the multiple-die strips are formed by breaking the wafer along a series of parallel cuts. After the first metal layer has been deposited and the stack has been disassembled, the strips are broken into individual dice along the cuts perpendicular to those that were broken to form the strips.
- the substrate may be a sheet of a conductive material such as copper or aluminum and may be attached to at least one terminal on a back side of the die with a conductive cement.
- the conductive substrate may serve as a heat sink as well as an electrical contact.
- the substrate may be nonconductive, and vias or holes may be formed in the substrate and filled with a conductive material to facilitate electrical contact with the back side of the die.
- the first metal layer is a relatively thin layer deposited by sputtering or evaporation and the second metal layer is a relatively thick layer formed by plating. In some embodiments, it may be possible to make the first metal layer thick enough that the second metal layer can be omitted.
- the semiconductor wafer thinner, for example by grinding the back side of the wafer, to reduce the resistance of the semiconductor device.
- the front side of the wafer is initially attached to a supporting substrate, which could be made of a nonconductive material such as glass or a conductive material such as copper. Holes are opened in the supporting substrate to expose the connection pads on the front side of the wafer.
- a semiconductor package in accordance with this invention comprises a semiconductor die; a supporting substrate attached to a back side of the die; a nonconductive overcoat overlying a front side of the die, an opening in the overcoat corresponding with a connection pad on the front side of the die, and an electrically conductive wraparound layer (which may include a conductive polymer layer or one or more metal layers or sublayers) extending from the front side of the die, around an edge of the die to the substrate, and thereby establishing an electrical connection between a location on the front side of the die and a terminal on the back side of the die.
- a solder or polymer bump or ball can be formed on the connection pad.
- the semiconductor package includes a vertical power MOSFET, and the supporting substrate comprises a sheet of copper.
- the overcoat is patterned so as to expose source and gate pads on the front side of the die.
- the copper substrate is attached with a conductive cement to a drain terminal on the back side of the die, and the wraparound layer extends around an edge of the die to establish an electrical connection between the front side of the die and the copper substrate.
- the portion of the wraparound layer on the front side of the die effectively forms a front side drain pad.
- Solder balls are formed on the source, gate and drain pads.
- the package can be inverted and mounted, flip-chip style, on a PCB.
- the substrate is nonconductive, and vias filled with a conductive material extend through the substrate to allow electrical contact between the wraparound layer and the terminal on the back side of the die.
- Semiconductor packages according to this invention do not require an epoxy capsule or bond wires; the one or more substrates attached to the die serve to protect the die and act as heat sinks for the die; the packages are very small (e.g., 50% the size of molded packages) and thin; they provide a very low on-resistance for the semiconductor device, particularly if the wafer is ground thinner; they are economical to produce, since they require no molds or lead frames; and they can be used for a wide variety of semiconductor devices such as diodes, MOSFETs, JFETs, bipolar transistors and various types of integrated circuit chips.
- FIG. 1 illustrates a top view of a conventional semiconductor wafer including a plurality of dice.
- FIG. 2A illustrates a cross-sectional view of a wafer attached to a substrate in accordance with this invention.
- FIG. 2B illustrates a single die of the wafer after the overcoat has been deposited and patterned.
- FIG. 2C illustrates the wafer after partial cuts have been made along the scribe lines separating the dice.
- FIG. 3 illustrates a cross-sectional view of strips of dice mounted together to form a stack in accordance with this invention.
- FIGS. 4A and 4B illustrate top and cross-sectional views, respectively, of one of the dice in the stack.
- FIG. 5 illustrates a cross-sectional view of three of the dice in the stack, showing how the metal layers are deposited on the pads and wrap around the edges of the dice to establish an electrical connection with a terminal on the back side of the die.
- FIG. 6 illustrates a perspective view of the die after the plating process has been completed.
- FIGS. 7A and 7B illustrate top and side views, respectively, of the completed semiconductor package including solder balls for making external connections.
- FIG. 7C illustrates a side view of a package similar to the one shown in FIGS. 7A and 7B, except that the solder balls have been omitted.
- FIG. 8 illustrates a cross-sectional view of an alternative embodiment wherein the supporting substrate is made of a nonconductive material and vias filled with a conductive material are formed in the substrate.
- FIG. 1 illustrates a top view of a wafer 100 and dice 102 .
- the dice are separated by a perpendicular network of scribe lines 104 , where saw cuts are typically made to separate the dice 102 .
- This invention will be described with respect to a package for a vertical power MOSFET, which typically has source and gate terminals on its front side and a drain terminal on its back side. It should be understood, however, that the broad principles of this invention can be used to fabricate a package for any type of semiconductor die which has terminals both its front and back sides, including diodes, bipolar transistors, junction field effect transistors (JFETs), and various types of integrated circuits (ICs).
- the “front side” of a die refers to the side of the die on which the electrical devices and/or a majority of the connection pads are located; “back side” refers to the opposite side of the die.
- a semiconductor die normally has a top metal layer that includes connection pads used for making interconnections with external devices. Typically, this is an aluminum metal layer, although copper layers are also being used. In most embodiments of this invention, this metal layer needs to be modified so that it will adhere to a solder metal such as tin/lead, for the reasons described below. If there is a native oxide layer on the metal, this native oxide layer must first be removed. Then a solderable metal, such as gold, nickel or silver, is deposited on the exposed metal. The removal of the oxide layer and deposition of a solderable metal can be accomplished by means of a number of known processes.
- an aluminum layer can be sputter-etched to remove the native aluminum oxide layer and then gold, silver or nickel can be sputtered onto the aluminum.
- the die can be dipped in a liquid etchant to strip away the oxide layer and the solderable metal can then be deposited by electroless or electrolytic plating.
- Electroless plating includes the use of a “zyering” process to displace the oxide, followed by the plating of nickel to displace the zincate.
- FIG. 2A shows a rectangular section of a semiconductor wafer 200 containing a number of dice 206 .
- the back side of semiconductor wafer 200 is attached to an electrically conductive supporting substrate 202 with a layer of a conductive cement 204 .
- substrate 202 is made of copper, but it could also be made of any other conductive material capable of providing support and acting as an electrical contact for wafer 200 .
- Cement 204 could be a metallic cement, a silver-filled conductive epoxy or another conductive glue.
- Wafer 200 is typically silicon but it could also be another semiconductor material such as silicon carbide or gallium arsenide.
- a metal layer (not shown) is formed on the backside of wafer 200 before the cement 204 is applied to provide good adhesion to the cement.
- the metal layer can include a 500 ⁇ titanium sublayer overlain by a 3,000 ⁇ nickel sublayer and a 1 ⁇ m silver sublayer.
- the titanium, nickel and silver sublayers can be deposited by evaporation or sputtering.
- Wafer 200 includes dice 206 which in this embodiment contain power MOSFETs, but as described above dice 206 could alternatively contain bipolar transistors, diodes, JFETs, ICs or any type of vertical or lateral current-flow device.
- the MOSFETs, bipolar transistors, diodes or other devices are often formed in a two-dimensional array in each of dice 206 .
- dice 206 are separated by a perpendicular network of scribe lines 207 .
- Dice 206 have connection pads on their front sides which are exemplified by source pads 208 S and gate pads 208 G shown in one of dice 206 designated die 206 A. There are typically drain pads (not shown) on the backsides of the dice 206 .
- pads 208 S and 208 G are located in a central region of die 206 A.
- the portion of the front side of die 206 A that is not occupied by pads 208 G and 208 S is covered by a passivation layer 209 .
- openings are etched in the passivation layer to expose the gate and source pads.
- an overcoat 210 of polyimide, plastic or glass is formed in the exposed surface of wafer 200 using spin-on, deposition or spray techniques, and overcoat 210 is then patterned using known photolithographic techniques, for example, so as to leave the pads 208 S and 208 G and portions of passivation layer 209 exposed.
- the patterned overcoat can be formed by other processes such as screen printing.
- screen-printed polyimide is used to form an overcoat that is 1 mil thick.
- FIG. 2B shows a view of die 206 A after overcoat 210 has been deposited and patterned, leaving pads 208 S and 208 G and portions of passivation layer 209 exposed.
- Overcoat 210 can also be formed of a conductive material such as aluminum or copper, but in that case a nonconductive adhesive layer should be formed between the overcoat and the wafer to ensure that the conductive overcoat does not become shorted to the connection pads 208 S and 208 G.
- wafer 200 can be screen-printed or laser-marked with markings such as the model number, etc.
- partial cuts 212 X and 212 Y are made in the sandwich of wafer 200 , overcoat 210 and substrate 202 .
- Partial cuts 212 X and 212 Y do not extend all the way through the sandwich, but they extend entirely through wafer 200 and overcoat 210 and far enough into substrate 202 that substrate 202 can easily be broken at the locations of partial cuts 212 X and 212 Y without damaging the dice 206 .
- partial cuts 212 X and 212 Y are perpendicular to each other and are made at the locations of the scribe lines 207 between the individual dice 206 . Partial cuts 212 X and 212 Y can be made with a conventional dicing saw or, alternatively, by other methods such as laser cutting or photolithographic patterning and etching techniques.
- Wafer 200 and substrate 202 are then broken into multichip strips 214 along partial cuts 212 X, each of which contains a row of dice 206 .
- partial cuts 212 X can be made somewhat deeper than partial cuts 212 Y.
- partial cuts 212 X are 5 mils deeper than partial cuts 212 Y.
- a ceramic breaking machine such as the Tokyo Weld TWA-100 AG III can be used to break the wafer 200 into strips 214 .
- partial cuts 212 Y are not made at this time, and the strips 214 are separated into individual dice at a later stage in the process. Another possibility is that partial cuts 212 Y are made before cuts 212 X, and cuts 212 X can extend all the way through the substrate 202 such that there is no need to break the substrate.
- Strips 214 are assembled sandwich-like to form a stack 213 , as shown in FIG. 3, which is a cross-sectional view taken at the location of one of the cuts 212 Y.
- strips 214 can be held against one another in a magazine or other fixture which contains a cavity shaped to hold the strips 214 in place with one edge of the strips 214 exposed. While only three strips 214 are shown in FIG. 3, as many as 50 or 100 or more strips 214 or can be mounted in the stack.
- FIG. 3 also shows the overcoat 210 (exaggerated in thickness) which covers the surface of wafer 200 except where the pads 208 S and 208 G and the exposed portions of passivation layer 209 are located.
- FIG. 4A shows a top view of die 206 A in one of strips 214 , showing the locations of pads 208 S and 208 G. Also shown are the exposed portions of passivation layer 209 , which are located adjacent an edge of die 206 A.
- FIG. 4B shows a view taken at cross-section 4 B- 4 B in FIG. 4A, showing how overcoat 210 surrounds the source pad 208 S. It will be evident that overcoat 210 similarly surrounds the gate pad 208 G.
- Strips 214 are then exposed to a deposition process by which a first metal layer 215 is sputtered on the exposed portions of passivation layer 209 and on the edges of strips 214 , as shown in the cross-sectional view of FIG. 5.
- Metal layer 215 begins on the front side of the die 206 A and extends around the edge of the die 206 A to conductive substrate 202 , thereby establishing an electrical connection between the front side of die 206 A and the drain terminal of the MOSFET (shown symbolically) within dice 206 .
- metal layer 215 contacts both the edge and back side of substrate 202 .
- layer 215 can be a layer of nickel or copper 1000 ⁇ thick. Since, as shown in FIGS.
- pads 208 S and 208 G are totally enclosed by overcoat 210 and the back side of the adjacent strip 214 , the metal does not sputter onto pads 208 S and 208 G.
- another process such as evaporation can be used to form metal layer 215 .
- Metal layer 215 may extend onto the edges of overcoat 210 but this does not create a problem because the strips 214 will later be separated as described below.
- the stack 213 is then turned over in the magazine to expose the opposite edges of the dice 206 , and the same process is performed to create a similar layer 215 on the opposite sides of the dice 206 .
- stack 213 is disassembled into individual strips 214 , and the multichip strips 214 are broken into individual dice 206 along the cuts 212 X.
- a Tokyo Weld TWA-100 AG III ceramic breaking machine can be used to break the strips.
- the individual dice 206 are placed in a barrel-plating machine such as one manufactured by HBS or American Plating, and an electroplating process is performed to form a second metal layer 216 over the first metal layer 215 .
- a barrel-plating machine such as one manufactured by HBS or American Plating
- an electroplating process is performed to form a second metal layer 216 over the first metal layer 215 .
- other types of electroless plating machines or processes can be used to form second metal layer 216 .
- Metal layer 216 forms only on top of the metal layer 215 and does not adhere to overcoat 210 .
- metal layer 216 can be a one mil thick layer of a solderable metal such as tin/lead. Metal layer 216 thus creates a good electrical connection between the front side of die 206 A and the copper substrate 202 along opposite edges of the die.
- the overcoat 210 is formed of a conductive material, as described above a nonconductive adhesive layer is preferably applied to separate the overcoat from the wafer. This nonconductive layer creates a gap between the overcoat and the connection pads and prevents the plated metal layer from creating a short between the overcoat and the connection pads.
- the second metal layer may be omit by depositing a relatively thick first metal layer by, for example, sputtering or evaporation.
- more than two metal layers may be deposited to make the connection between the front side of the die and the device terminal on the back side of the die. When two or more layers are deposited, the layers can be viewed, in effect, as sublayers in a single wraparound metal “layer”.
- FIG. 6 shows die 206 A after the plating process has been completed, with the front side of die 206 A being connected to substrate 202 by means of the metal layers 215 and 216 .
- the portion of metal layer 216 on the front side of die 206 A becomes in effect a front side “drain pad.” Since die 206 A contains power MOSFETs, substrate 202 would be in electrical contact with their drain terminals, and thus the front side drain pads would be electrically connected to the drain terminals of the power MOSFETs.
- metal layers 215 and 216 would connect the front side of die 206 A to whichever terminals (anodes or cathodes) were located on the back side of the die 206 A. Either pad 208 G or 208 S could be used to connect to the other terminal of the diodes.
- a wraparound conductive polymer or metal layer functionally similar to layers 215 and 216 can be formed on die strips 214 using, for example, a machine available from the Nitto company of Japan.
- the electrically conductive wraparound layer connecting the front side of the die and the device terminal on the back side of the die can be formed after the wafer has been separated into individual dice.
- solder bumps or balls 219 can then be formed on the pads 208 S and 208 G and the portions of the metal layer 216 on the front side of die 206 A (the “front side drain pad”), producing the completed package 220 shown in the top view of FIG. 7A and the side view of FIG. 7B.
- solder balls 219 may be applied in a conventional manner by depositing and reflowing solder paste or by other processes such as screen-printing or solder jetting (using, for example, equipment available from Pac Tech GmbH, Am Sch GmbH, Am Sch GmbH, Am Sch GmbH, Am Sch GmbH, Am Sch GmbH, Am Sch GmbH, Am Sch GmbH, Am Sch GmbH, Am Sch GmbH, Am Sch GmbH, Am Sch GmbH, Am Sch GmbH, Am Sch GmbH, Am Sch GmbH, Am Sch GmbH, 1841 Nauen, Germany) or by using the wafer level solder ball mounter available from Shibuya Kogyo Co., Ltd., Mameda-Honmachi, Kanazawa 920-8681, Japan.
- Conductive polymer bumps are another alternative, using for example thermosetting polymers, B-state adhesives, or thermoplastic polymers.
- Package 220 is then mounted on a PCB or other flat surface by the well-known “flip-chip” technique.
- the solder or polymer bumps or balls 219 can be omitted to produce the package 230 shown in the side view of FIG. 7C.
- a nonconductive substrate can be used to support the wafer, and vias or holes can be formed in the substrate and filled with a conductive material to make electrical contact with the back side of the wafer.
- FIG. 8 shows a package 250 wherein a nonconductive substrate 252 is attached to the back side of die 254 . Vias 256 extend through substrate 252 . Vias 256 are filled with a conductive material 260 that is in electrical contact with a layer 258 of conductive cement.
- the package is similar to the embodiment described above, with an overcoat 262 deposited on the front side of die 254 and metal layers 264 extending around the edges of die 254 and substrate 252 to make electrical contact with the conductive material 260 .
- Substrate 252 could be made of ceramic, aluminum oxide, glass, or plastic.
- Conductive material 260 could be a metal.
- Conductive material 260 may also extend through the layer 258 so as to make a direct contact with a terminal on the back side of die 254 .
- Vias 256 could be formed, for example, by drilling, and they could be filled by a plating process, using machines manufactured by 3M or Nikko Denko.
- Semiconductor wafers are normally on the order of 15 to 30 mils thick. In order to reduce the resistance between the front and back sides of the wafer, it may to desirable to make the wafer thinner. This can be accomplished by processing the back side of the wafer, e.g., by grinding. To provide proper support for the wafer during the grinding process, the front side of the wafer is bonded to a supporting substrate. After the grinding has been completed, the back side of the wafer is attached to a substrate, in the manner in which wafer 200 is attached to a conductive substrate 202 , as shown in FIG. 2A, or a nonconductive substrate 252 , as shown in FIG. 8. Thus a sandwich is created, including the thinned wafer interposed between the substrates attached to its front and back sides, respectively. Thereafter, the process described above is applied to the sandwich structure.
- FIG. 9A shows a section of a thinned wafer 300 sandwiched between a front side substrate 302 and a back side substrate 304 . Openings 306 have been formed in the front side substrate 302 to provide access to connection pads (not shown) and a portion of the passivation layer on the front side of wafer 300 .
- Front side substrate 302 could be made of glass or copper and is attached to wafer 300 with a layer 301 of a nonconductive cement such as nonconductive epoxy, for example, to prevent shorting between the connection pads.
- Openings 306 could be formed by etching or by a mechanical means such as stamping or drilling, and openings 306 can be performed in front side substrate 302 before substrate 302 is attached to wafer 300 .
- the back side of wafer 300 is ground with, for example, a grinding machine available from Strausbaugh after wafer 300 is attached to front side substrate 302 but before wafer 300 is attached to back side substrate 304 .
- Wafer 300 may be ground to a thickness of 1-2 mils, for example.
- wafer 300 can be thinned by lapping or etching.
- front side substrate 302 may eliminate the need for an overcoat on the front side of wafer 300 , or an overcoat may be applied to the front side of wafer 300 before front side substrate 302 is attached.
- FIG. 9A The sandwich structure shown in FIG. 9A is processed as described above in, for example, FIGS. 2C, 3, and 5 , to produce a semiconductor package having a wraparound metal layer which establishes an electrical connection between the front side of the die and a device terminal on their back side of the die.
- a cross-sectional view of the resulting package at section 9 B- 9 B is shown in FIG. 9B, with one or more metal layers 310 wrapping around an edge of die 300 A to form an electrical connection between the front side of die 300 A and a terminal on the back side of die 300 A.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Dicing (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Abstract
Description
- This application is related to application No. [Attorney Docket No. 7766 US] and application No. [Attorney Docket No. 7791 US], both of which were filed by the same applicants on the same date as this application and both of which are incorporated herein by reference.
- After the processing of a semiconductor wafer has been completed, the resulting integrated circuit (IC) chips or dice must be separated and packaged in such a way that they can be connected to external circuitry. There are many known packaging techniques. Most involve mounting the die on a leadframe, connecting the die pads to the leadframe by wire-bonding or otherwise, and then encapsulating the die and wire bonds in a plastic capsule, with the leadframe left protruding from the capsule. The encapsulation is often done by injection-molding. The leadframe is then trimmed to remove the tie bars that hold it together, and the leads are bent in such a way that the package can be mounted on a flat surface, typically a printed circuit board (PCB).
- This is generally an expensive, time-consuming process, and the resulting semiconductor package is considerably larger than the die itself, using up an undue amount of scarce “real estate” on the PCB. In addition, wire bonds are fragile and introduce a considerable resistance between the die pads and the leads of the package.
- The problems are particularly difficult when the device to be packaged is a “vertical” device, having terminals on opposite faces of the die. For example, a power MOSFET typically has its source and gate terminals on the front side of the die and its drain terminal on the back side of the die. Similarly, a vertical diode has its anode terminal on one face of the die and its cathode terminal on the opposite face of the die. Bipolar transistors, junction field effect transistors (JFETs), and various types of integrated circuits (ICs) can also be fabricated in a “vertical” configuration.
- Accordingly, there is a need for a process which is simpler and less expensive than existing processes and which produces a package that is essentially the same size as the die. There is a particular need for such a process and package that can be used with semiconductor dice having terminals on both their front and back sides.
- These objectives are achieved in a semiconductor package fabricated in accordance with this invention. The fabrication process starts with a semiconductor wafer including a plurality of dice and includes: forming an overcoat on a surface of the wafer; attaching the wafer to a substrate; patterning the overcoat to expose connection pads on a front side of the dice; forming an electrically conductive wraparound layer on a side of a die, the wraparound layer wrapping around an edge of the die to form at least a portion of an electrical connection between a location on the front side of the die and a terminal on a back side of the die; and breaking the wafer into individual dice.
- In one version of the process, the formation of a wraparound layer includes severing the wafer along parallel lines between the dice so as to yield a plurality of multiple-die strips; mounting the strips adjacent to each other, sandwich-like, to form a stack; depositing at least a first metal layer on an exposed side of the stack, the first metal layer wrapping around the edge of each die to form an electrical connection between the front side of the die and an electrical terminal on the back side of the die; disassembling the strips in the stack; separating the individual dice in the strips; and plating a second metal layer over the first metal layer. The first and second metal layers are, in effect, sublayers of a single metal “layer”.
- The process may include forming a solderable metal layer on the connection pads. The solderable metal layer can be formed, for example, by removing a native oxide layer from the connection pad (e.g., removing aluminum oxide from an aluminum layer) and depositing a solderable metal such as gold, nickel or silver on the exposed metal by sputtering or plating.
- The process may also include forming solder or polymer bumps or balls on the connection pads on the front side of the die, thereby enabling the package to be mounted to a PCB using known flip-chip techniques.
- In some embodiments, perpendicular saw cuts are made between the dice, the cuts extending partially through the substrate such that the substrate remains intact at its back side. The multiple-die strips are formed by breaking the wafer along a series of parallel cuts. After the first metal layer has been deposited and the stack has been disassembled, the strips are broken into individual dice along the cuts perpendicular to those that were broken to form the strips.
- The substrate may be a sheet of a conductive material such as copper or aluminum and may be attached to at least one terminal on a back side of the die with a conductive cement. The conductive substrate may serve as a heat sink as well as an electrical contact. Alternatively, the substrate may be nonconductive, and vias or holes may be formed in the substrate and filled with a conductive material to facilitate electrical contact with the back side of the die.
- Typically the first metal layer is a relatively thin layer deposited by sputtering or evaporation and the second metal layer is a relatively thick layer formed by plating. In some embodiments, it may be possible to make the first metal layer thick enough that the second metal layer can be omitted.
- In some cases, it may be desirable to make the semiconductor wafer thinner, for example by grinding the back side of the wafer, to reduce the resistance of the semiconductor device. To provide support for the wafer during grinding, the front side of the wafer is initially attached to a supporting substrate, which could be made of a nonconductive material such as glass or a conductive material such as copper. Holes are opened in the supporting substrate to expose the connection pads on the front side of the wafer.
- A semiconductor package in accordance with this invention comprises a semiconductor die; a supporting substrate attached to a back side of the die; a nonconductive overcoat overlying a front side of the die, an opening in the overcoat corresponding with a connection pad on the front side of the die, and an electrically conductive wraparound layer (which may include a conductive polymer layer or one or more metal layers or sublayers) extending from the front side of the die, around an edge of the die to the substrate, and thereby establishing an electrical connection between a location on the front side of the die and a terminal on the back side of the die. A solder or polymer bump or ball can be formed on the connection pad.
- In one embodiment, the semiconductor package includes a vertical power MOSFET, and the supporting substrate comprises a sheet of copper. The overcoat is patterned so as to expose source and gate pads on the front side of the die. The copper substrate is attached with a conductive cement to a drain terminal on the back side of the die, and the wraparound layer extends around an edge of the die to establish an electrical connection between the front side of the die and the copper substrate. The portion of the wraparound layer on the front side of the die effectively forms a front side drain pad. Solder balls are formed on the source, gate and drain pads. The package can be inverted and mounted, flip-chip style, on a PCB.
- In another embodiment, the substrate is nonconductive, and vias filled with a conductive material extend through the substrate to allow electrical contact between the wraparound layer and the terminal on the back side of the die.
- Semiconductor packages according to this invention do not require an epoxy capsule or bond wires; the one or more substrates attached to the die serve to protect the die and act as heat sinks for the die; the packages are very small (e.g., 50% the size of molded packages) and thin; they provide a very low on-resistance for the semiconductor device, particularly if the wafer is ground thinner; they are economical to produce, since they require no molds or lead frames; and they can be used for a wide variety of semiconductor devices such as diodes, MOSFETs, JFETs, bipolar transistors and various types of integrated circuit chips.
- This invention will be better understood by reference to the following drawings (not drawn to scale), in which similar components are similarly numbered.
- FIG. 1 illustrates a top view of a conventional semiconductor wafer including a plurality of dice.
- FIG. 2A illustrates a cross-sectional view of a wafer attached to a substrate in accordance with this invention.
- FIG. 2B illustrates a single die of the wafer after the overcoat has been deposited and patterned.
- FIG. 2C illustrates the wafer after partial cuts have been made along the scribe lines separating the dice.
- FIG. 3 illustrates a cross-sectional view of strips of dice mounted together to form a stack in accordance with this invention.
- FIGS. 4A and 4B illustrate top and cross-sectional views, respectively, of one of the dice in the stack.
- FIG. 5 illustrates a cross-sectional view of three of the dice in the stack, showing how the metal layers are deposited on the pads and wrap around the edges of the dice to establish an electrical connection with a terminal on the back side of the die.
- FIG. 6 illustrates a perspective view of the die after the plating process has been completed.
- FIGS. 7A and 7B illustrate top and side views, respectively, of the completed semiconductor package including solder balls for making external connections.
- FIG. 7C illustrates a side view of a package similar to the one shown in FIGS. 7A and 7B, except that the solder balls have been omitted.
- FIG. 8 illustrates a cross-sectional view of an alternative embodiment wherein the supporting substrate is made of a nonconductive material and vias filled with a conductive material are formed in the substrate.
- FIG. 9A shows an alternative embodiment wherein a supporting substrate is attached to the front side of the wafer to support the wafer as the back side of the wafer is being ground to make the wafer thinner.
- FIG. 9B shows a cross-sectional view of a semiconductor package fabricated by the process shown in FIG. 9A.
- The processing of a semiconductor wafer yields a rectangular array of dice. This is shown in FIG. 1, which illustrates a top view of a
wafer 100 anddice 102. The dice are separated by a perpendicular network ofscribe lines 104, where saw cuts are typically made to separate thedice 102. - This invention will be described with respect to a package for a vertical power MOSFET, which typically has source and gate terminals on its front side and a drain terminal on its back side. It should be understood, however, that the broad principles of this invention can be used to fabricate a package for any type of semiconductor die which has terminals both its front and back sides, including diodes, bipolar transistors, junction field effect transistors (JFETs), and various types of integrated circuits (ICs). As used herein, the “front side” of a die refers to the side of the die on which the electrical devices and/or a majority of the connection pads are located; “back side” refers to the opposite side of the die.
- A semiconductor die normally has a top metal layer that includes connection pads used for making interconnections with external devices. Typically, this is an aluminum metal layer, although copper layers are also being used. In most embodiments of this invention, this metal layer needs to be modified so that it will adhere to a solder metal such as tin/lead, for the reasons described below. If there is a native oxide layer on the metal, this native oxide layer must first be removed. Then a solderable metal, such as gold, nickel or silver, is deposited on the exposed metal. The removal of the oxide layer and deposition of a solderable metal can be accomplished by means of a number of known processes. For example, an aluminum layer can be sputter-etched to remove the native aluminum oxide layer and then gold, silver or nickel can be sputtered onto the aluminum. Alternatively, the die can be dipped in a liquid etchant to strip away the oxide layer and the solderable metal can then be deposited by electroless or electrolytic plating. Electroless plating includes the use of a “zincating” process to displace the oxide, followed by the plating of nickel to displace the zincate.
- After the layer of solderable metal has been deposited, the next step in the process of this invention is illustrated in FIG. 2A, which shows a rectangular section of a
semiconductor wafer 200 containing a number ofdice 206. The back side ofsemiconductor wafer 200 is attached to an electrically conductive supportingsubstrate 202 with a layer of aconductive cement 204. In one embodiment,substrate 202 is made of copper, but it could also be made of any other conductive material capable of providing support and acting as an electrical contact forwafer 200.Cement 204 could be a metallic cement, a silver-filled conductive epoxy or another conductive glue.Wafer 200 is typically silicon but it could also be another semiconductor material such as silicon carbide or gallium arsenide. - Typically, a metal layer (not shown) is formed on the backside of
wafer 200 before thecement 204 is applied to provide good adhesion to the cement. For example, the metal layer can include a 500 Å titanium sublayer overlain by a 3,000 Å nickel sublayer and a 1 μm silver sublayer. The titanium, nickel and silver sublayers can be deposited by evaporation or sputtering. -
Wafer 200 includesdice 206 which in this embodiment contain power MOSFETs, but as described abovedice 206 could alternatively contain bipolar transistors, diodes, JFETs, ICs or any type of vertical or lateral current-flow device. The MOSFETs, bipolar transistors, diodes or other devices are often formed in a two-dimensional array in each ofdice 206. As is typical,dice 206 are separated by a perpendicular network of scribe lines 207.Dice 206 have connection pads on their front sides which are exemplified bysource pads 208S andgate pads 208G shown in one ofdice 206 designateddie 206A. There are typically drain pads (not shown) on the backsides of thedice 206. In this embodiment,pads die 206A. The portion of the front side ofdie 206A that is not occupied bypads passivation layer 209. Typically, in the processing of the wafer, openings are etched in the passivation layer to expose the gate and source pads. - As shown in FIG. 2B, an
overcoat 210 of polyimide, plastic or glass is formed in the exposed surface ofwafer 200 using spin-on, deposition or spray techniques, andovercoat 210 is then patterned using known photolithographic techniques, for example, so as to leave thepads passivation layer 209 exposed. Alternatively, the patterned overcoat can be formed by other processes such as screen printing. In one embodiment, screen-printed polyimide is used to form an overcoat that is 1 mil thick. - FIG. 2B shows a view of
die 206A afterovercoat 210 has been deposited and patterned, leavingpads passivation layer 209 exposed. For clarity, the thickness ofovercoat 210 is exaggerated in FIG. 2B. As shown, the exposed portions ofpassivation layer 209 are adjacent to the edges of thedie 206A.Overcoat 210 can also be formed of a conductive material such as aluminum or copper, but in that case a nonconductive adhesive layer should be formed between the overcoat and the wafer to ensure that the conductive overcoat does not become shorted to theconnection pads - Next, if desired,
wafer 200 can be screen-printed or laser-marked with markings such as the model number, etc. Then, as shown in FIG. 2C,partial cuts wafer 200,overcoat 210 andsubstrate 202.Partial cuts wafer 200 andovercoat 210 and far enough intosubstrate 202 thatsubstrate 202 can easily be broken at the locations ofpartial cuts dice 206. As shown,partial cuts scribe lines 207 between theindividual dice 206.Partial cuts -
Wafer 200 andsubstrate 202 are then broken intomultichip strips 214 alongpartial cuts 212X, each of which contains a row ofdice 206. To make sure that thedice 206 are not separated alongpartial cuts 212Y at this stage,partial cuts 212X can be made somewhat deeper thanpartial cuts 212Y. For example, in one embodimentpartial cuts 212X are 5 mils deeper thanpartial cuts 212Y. A ceramic breaking machine such as the Tokyo Weld TWA-100 AG III can be used to break thewafer 200 intostrips 214. - Alternatively,
partial cuts 212Y are not made at this time, and thestrips 214 are separated into individual dice at a later stage in the process. Another possibility is thatpartial cuts 212Y are made beforecuts 212X, and cuts 212X can extend all the way through thesubstrate 202 such that there is no need to break the substrate. - Strips214 are assembled sandwich-like to form a
stack 213, as shown in FIG. 3, which is a cross-sectional view taken at the location of one of thecuts 212Y. To form thestack 213, strips 214 can be held against one another in a magazine or other fixture which contains a cavity shaped to hold thestrips 214 in place with one edge of thestrips 214 exposed. While only threestrips 214 are shown in FIG. 3, as many as 50 or 100 ormore strips 214 or can be mounted in the stack. FIG. 3 also shows the overcoat 210 (exaggerated in thickness) which covers the surface ofwafer 200 except where thepads passivation layer 209 are located. Because of the geometry and locations of the pads, only the exposed portions ofpassivation layer 209 are exposed when thestrips 214 have been arranged together in thestack 213. When thestrips 214 are assembled into thestack 213,pads - FIG. 4A shows a top view of
die 206A in one ofstrips 214, showing the locations ofpads passivation layer 209, which are located adjacent an edge ofdie 206A. FIG. 4B shows a view taken atcross-section 4B-4B in FIG. 4A, showing howovercoat 210 surrounds thesource pad 208S. It will be evident thatovercoat 210 similarly surrounds thegate pad 208G. - Strips214 are then exposed to a deposition process by which a
first metal layer 215 is sputtered on the exposed portions ofpassivation layer 209 and on the edges ofstrips 214, as shown in the cross-sectional view of FIG. 5.Metal layer 215 begins on the front side of thedie 206A and extends around the edge of thedie 206A toconductive substrate 202, thereby establishing an electrical connection between the front side ofdie 206A and the drain terminal of the MOSFET (shown symbolically) withindice 206. In thisembodiment metal layer 215 contacts both the edge and back side ofsubstrate 202. For example,layer 215 can be a layer of nickel or copper 1000 Å thick. Since, as shown in FIGS. 4A and 4B,pads overcoat 210 and the back side of theadjacent strip 214, the metal does not sputter ontopads metal layer 215. -
Metal layer 215 may extend onto the edges ofovercoat 210 but this does not create a problem because thestrips 214 will later be separated as described below. - The
stack 213 is then turned over in the magazine to expose the opposite edges of thedice 206, and the same process is performed to create asimilar layer 215 on the opposite sides of thedice 206. - Following the deposition of
metal layer 215,stack 213 is disassembled intoindividual strips 214, and the multichip strips 214 are broken intoindividual dice 206 along thecuts 212X. Again, a Tokyo Weld TWA-100 AG III ceramic breaking machine can be used to break the strips. Next, theindividual dice 206 are placed in a barrel-plating machine such as one manufactured by HBS or American Plating, and an electroplating process is performed to form asecond metal layer 216 over thefirst metal layer 215. Alternatively, other types of electroless plating machines or processes can be used to formsecond metal layer 216.Metal layer 216 forms only on top of themetal layer 215 and does not adhere to overcoat 210. For example,metal layer 216 can be a one mil thick layer of a solderable metal such as tin/lead.Metal layer 216 thus creates a good electrical connection between the front side ofdie 206A and thecopper substrate 202 along opposite edges of the die. - If the
overcoat 210 is formed of a conductive material, as described above a nonconductive adhesive layer is preferably applied to separate the overcoat from the wafer. This nonconductive layer creates a gap between the overcoat and the connection pads and prevents the plated metal layer from creating a short between the overcoat and the connection pads. - In some cases, it may be possible to omit the second metal layer by depositing a relatively thick first metal layer by, for example, sputtering or evaporation. In other embodiments, more than two metal layers may be deposited to make the connection between the front side of the die and the device terminal on the back side of the die. When two or more layers are deposited, the layers can be viewed, in effect, as sublayers in a single wraparound metal “layer”.
- FIG. 6 shows die206A after the plating process has been completed, with the front side of
die 206A being connected tosubstrate 202 by means of the metal layers 215 and 216. The portion ofmetal layer 216 on the front side ofdie 206A becomes in effect a front side “drain pad.” Since die 206A contains power MOSFETs,substrate 202 would be in electrical contact with their drain terminals, and thus the front side drain pads would be electrically connected to the drain terminals of the power MOSFETs. Alternatively, if die 206A contained diodes,metal layers die 206A to whichever terminals (anodes or cathodes) were located on the back side of thedie 206A. Eitherpad - As an alternative to assembling die
strips 214 into astack 213 and forminglayers layers die strips 214 using, for example, a machine available from the Nitto company of Japan. As another alternative, the electrically conductive wraparound layer connecting the front side of the die and the device terminal on the back side of the die can be formed after the wafer has been separated into individual dice. - Using a conventional process, solder bumps or
balls 219 can then be formed on thepads metal layer 216 on the front side ofdie 206A (the “front side drain pad”), producing the completedpackage 220 shown in the top view of FIG. 7A and the side view of FIG. 7B. Thesolder balls 219 may be applied in a conventional manner by depositing and reflowing solder paste or by other processes such as screen-printing or solder jetting (using, for example, equipment available from Pac Tech GmbH, Am Schlangenhorst 15-17, 14641 Nauen, Germany) or by using the wafer level solder ball mounter available from Shibuya Kogyo Co., Ltd., Mameda-Honmachi, Kanazawa 920-8681, Japan. Conductive polymer bumps are another alternative, using for example thermosetting polymers, B-state adhesives, or thermoplastic polymers. -
Package 220 is then mounted on a PCB or other flat surface by the well-known “flip-chip” technique. Alternatively, the solder or polymer bumps orballs 219 can be omitted to produce thepackage 230 shown in the side view of FIG. 7C. - Instead of attaching the wafer to an electrically conductive substrate, a nonconductive substrate can be used to support the wafer, and vias or holes can be formed in the substrate and filled with a conductive material to make electrical contact with the back side of the wafer. FIG. 8 shows a
package 250 wherein anonconductive substrate 252 is attached to the back side ofdie 254.Vias 256 extend throughsubstrate 252.Vias 256 are filled with aconductive material 260 that is in electrical contact with alayer 258 of conductive cement. Otherwise, the package is similar to the embodiment described above, with anovercoat 262 deposited on the front side ofdie 254 andmetal layers 264 extending around the edges ofdie 254 andsubstrate 252 to make electrical contact with theconductive material 260.Substrate 252 could be made of ceramic, aluminum oxide, glass, or plastic.Conductive material 260 could be a metal.Conductive material 260 may also extend through thelayer 258 so as to make a direct contact with a terminal on the back side ofdie 254.Vias 256 could be formed, for example, by drilling, and they could be filled by a plating process, using machines manufactured by 3M or Nikko Denko. - Semiconductor wafers are normally on the order of 15 to 30 mils thick. In order to reduce the resistance between the front and back sides of the wafer, it may to desirable to make the wafer thinner. This can be accomplished by processing the back side of the wafer, e.g., by grinding. To provide proper support for the wafer during the grinding process, the front side of the wafer is bonded to a supporting substrate. After the grinding has been completed, the back side of the wafer is attached to a substrate, in the manner in which
wafer 200 is attached to aconductive substrate 202, as shown in FIG. 2A, or anonconductive substrate 252, as shown in FIG. 8. Thus a sandwich is created, including the thinned wafer interposed between the substrates attached to its front and back sides, respectively. Thereafter, the process described above is applied to the sandwich structure. - FIG. 9A shows a section of a thinned
wafer 300 sandwiched between afront side substrate 302 and aback side substrate 304.Openings 306 have been formed in thefront side substrate 302 to provide access to connection pads (not shown) and a portion of the passivation layer on the front side ofwafer 300.Front side substrate 302 could be made of glass or copper and is attached towafer 300 with alayer 301 of a nonconductive cement such as nonconductive epoxy, for example, to prevent shorting between the connection pads.Openings 306 could be formed by etching or by a mechanical means such as stamping or drilling, andopenings 306 can be performed infront side substrate 302 beforesubstrate 302 is attached towafer 300. The back side ofwafer 300 is ground with, for example, a grinding machine available from Strausbaugh afterwafer 300 is attached tofront side substrate 302 but beforewafer 300 is attached to backside substrate 304.Wafer 300 may be ground to a thickness of 1-2 mils, for example. As an alternative to grinding,wafer 300 can be thinned by lapping or etching. The use offront side substrate 302 may eliminate the need for an overcoat on the front side ofwafer 300, or an overcoat may be applied to the front side ofwafer 300 beforefront side substrate 302 is attached. - The sandwich structure shown in FIG. 9A is processed as described above in, for example, FIGS. 2C, 3, and5, to produce a semiconductor package having a wraparound metal layer which establishes an electrical connection between the front side of the die and a device terminal on their back side of the die. A cross-sectional view of the resulting package at
section 9B-9B is shown in FIG. 9B, with one ormore metal layers 310 wrapping around an edge ofdie 300A to form an electrical connection between the front side ofdie 300A and a terminal on the back side ofdie 300A. - While particular embodiments of this invention have been described, these embodiments are illustrative and not limiting. It will be understood by those skilled in the art that many alternative embodiments are possible within the broad scope of this invention.
Claims (61)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/733,823 US6441475B2 (en) | 1999-09-13 | 2000-12-08 | Chip scale surface mount package for semiconductor device and process of fabricating the same |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US09/395,095 US6271060B1 (en) | 1999-09-13 | 1999-09-13 | Process of fabricating a chip scale surface mount package for semiconductor device |
US09/733,823 US6441475B2 (en) | 1999-09-13 | 2000-12-08 | Chip scale surface mount package for semiconductor device and process of fabricating the same |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/395,095 Division US6271060B1 (en) | 1999-09-13 | 1999-09-13 | Process of fabricating a chip scale surface mount package for semiconductor device |
Publications (2)
Publication Number | Publication Date |
---|---|
US20010000631A1 true US20010000631A1 (en) | 2001-05-03 |
US6441475B2 US6441475B2 (en) | 2002-08-27 |
Family
ID=23561666
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/395,095 Expired - Lifetime US6271060B1 (en) | 1999-09-13 | 1999-09-13 | Process of fabricating a chip scale surface mount package for semiconductor device |
US09/733,823 Expired - Lifetime US6441475B2 (en) | 1999-09-13 | 2000-12-08 | Chip scale surface mount package for semiconductor device and process of fabricating the same |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/395,095 Expired - Lifetime US6271060B1 (en) | 1999-09-13 | 1999-09-13 | Process of fabricating a chip scale surface mount package for semiconductor device |
Country Status (7)
Country | Link |
---|---|
US (2) | US6271060B1 (en) |
EP (1) | EP1085561B1 (en) |
JP (1) | JP3343535B2 (en) |
KR (1) | KR100419352B1 (en) |
CN (1) | CN1177358C (en) |
SG (1) | SG106568A1 (en) |
TW (1) | TW441051B (en) |
Cited By (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040183182A1 (en) * | 2002-01-23 | 2004-09-23 | Susan Swindlehurst | Apparatus incorporating small-feature-size and large-feature-size components and method for making same |
US20050270757A1 (en) * | 2001-05-31 | 2005-12-08 | Credelle Thomas L | Electronic devices with small functional elements supported on a carrier |
US6975527B1 (en) * | 2002-11-12 | 2005-12-13 | Integrated Device Technology, Inc. | Memory device layout |
US20060109129A1 (en) * | 2004-11-22 | 2006-05-25 | Curt Carrender | Transponder incorporated into an electronic device |
US20060109123A1 (en) * | 2004-11-22 | 2006-05-25 | Curt Carrender | Radio frequency identification (RFID) tag for an item having a conductive layer included or attached |
US20060109130A1 (en) * | 2004-11-22 | 2006-05-25 | Hattick John B | Radio frequency identification (RFID) tag for an item having a conductive layer included or attached |
US20060148166A1 (en) * | 2004-11-08 | 2006-07-06 | Craig Gordon S | Assembly comprising functional devices and method of making same |
US20090026592A1 (en) * | 2007-07-24 | 2009-01-29 | Micron Technology, Inc. | Semiconductor dies with recesses, associated leadframes, and associated systems and methods |
US20090026593A1 (en) * | 2007-07-24 | 2009-01-29 | Micron Technology, Inc. | Thin semiconductor die packages and associated systems and methods |
US20090032871A1 (en) * | 2007-08-01 | 2009-02-05 | Louis Vervoort | Integrated circuit with interconnected frontside contact and backside contact |
US20090056113A1 (en) * | 2004-11-08 | 2009-03-05 | Craig Gordon S W | Strap assembly comprising functional block deposited therein and method of making same |
US20090167534A1 (en) * | 2003-03-24 | 2009-07-02 | Gengel Glenn W | Rfid tags and processes for producing rfid tags |
US20110198741A1 (en) * | 2010-02-17 | 2011-08-18 | Analog Devices, Inc. | Integrated Circuit Package with Enlarged Die Paddle |
US8564106B2 (en) | 2002-06-14 | 2013-10-22 | Micron Technology, Inc. | Wafer level packaging |
US9484225B2 (en) | 2003-05-06 | 2016-11-01 | Micron Technology, Inc. | Method for packaging circuits |
Families Citing this family (40)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7211877B1 (en) * | 1999-09-13 | 2007-05-01 | Vishay-Siliconix | Chip scale surface mount package for semiconductor device and process of fabricating the same |
JP3368876B2 (en) * | 1999-11-05 | 2003-01-20 | 株式会社東京精密 | Semiconductor chip manufacturing method |
US6853074B2 (en) * | 1999-12-27 | 2005-02-08 | Matsushita Electric Industrial Co., Ltd. | Electronic part, an electronic part mounting element and a process for manufacturing such the articles |
EP1284014A4 (en) * | 2000-04-20 | 2006-09-13 | Digirad Corp | Technique for suppression of edge current in semiconductor devices |
US6856006B2 (en) * | 2002-03-28 | 2005-02-15 | Siliconix Taiwan Ltd | Encapsulation method and leadframe for leadless semiconductor packages |
SE518640C2 (en) * | 2000-07-11 | 2002-11-05 | Mydata Automation Ab | Method, apparatus for applying a viscous medium to a substrate, apparatus for applying additional viscous medium and the use of screen printing |
KR100394808B1 (en) * | 2001-07-19 | 2003-08-14 | 삼성전자주식회사 | Wafer level stack chip package and method for manufacturing the same |
FR2828428B1 (en) * | 2001-08-07 | 2003-10-17 | Soitec Silicon On Insulator | DEVICE FOR PICKING UP SUBSTRATES AND ASSOCIATED METHOD |
SG139508A1 (en) * | 2001-09-10 | 2008-02-29 | Micron Technology Inc | Wafer dicing device and method |
SG102639A1 (en) * | 2001-10-08 | 2004-03-26 | Micron Technology Inc | Apparatus and method for packing circuits |
SG115429A1 (en) * | 2001-11-16 | 2005-10-28 | Micron Technology Inc | Stackable semiconductor package and wafer level fabrication method |
KR100452819B1 (en) | 2002-03-18 | 2004-10-15 | 삼성전기주식회사 | Chip scale package and method of fabricating the same |
KR100452818B1 (en) * | 2002-03-18 | 2004-10-15 | 삼성전기주식회사 | Chip scale package and method of fabricating the same |
KR100461718B1 (en) | 2002-03-18 | 2004-12-14 | 삼성전기주식회사 | Chip scale package and the method of fabricating the same |
US6875691B2 (en) * | 2002-06-21 | 2005-04-05 | Mattson Technology, Inc. | Temperature control sequence of electroless plating baths |
US6667191B1 (en) | 2002-08-05 | 2003-12-23 | Asat Ltd. | Chip scale integrated circuit package |
US6921719B2 (en) * | 2002-10-31 | 2005-07-26 | Strasbaugh, A California Corporation | Method of preparing whole semiconductor wafer for analysis |
US6797312B2 (en) * | 2003-01-21 | 2004-09-28 | Mattson Technology, Inc. | Electroless plating solution and process |
JP3693665B2 (en) * | 2003-08-06 | 2005-09-07 | 東京エレクトロン株式会社 | Capacitance detection circuit and capacitance detection method |
US20060286706A1 (en) * | 2005-06-21 | 2006-12-21 | Salian Arvind S | Method of making a substrate contact for a capped MEMS at the package level |
US7316965B2 (en) * | 2005-06-21 | 2008-01-08 | Freescale Semiconductor, Inc. | Substrate contact for a capped MEMS and method of making the substrate contact at the wafer level |
US9093359B2 (en) * | 2005-07-01 | 2015-07-28 | Vishay-Siliconix | Complete power management system implemented in a single surface mount package |
DE102005061263B4 (en) * | 2005-12-20 | 2007-10-11 | Infineon Technologies Austria Ag | Semiconductor wafer substrate for power semiconductor devices and method of making the same |
US7626262B2 (en) * | 2006-06-14 | 2009-12-01 | Infineon Technologies Ag | Electrically conductive connection, electronic component and method for their production |
US7476563B2 (en) | 2006-11-17 | 2009-01-13 | Freescale Semiconductor, Inc. | Method of packaging a device using a dielectric layer |
US7807511B2 (en) * | 2006-11-17 | 2010-10-05 | Freescale Semiconductor, Inc. | Method of packaging a device having a multi-contact elastomer connector contact area and device thereof |
US7588951B2 (en) * | 2006-11-17 | 2009-09-15 | Freescale Semiconductor, Inc. | Method of packaging a semiconductor device and a prefabricated connector |
US7696016B2 (en) * | 2006-11-17 | 2010-04-13 | Freescale Semiconductor, Inc. | Method of packaging a device having a tangible element and device thereof |
US7521284B2 (en) * | 2007-03-05 | 2009-04-21 | Texas Instruments Incorporated | System and method for increased stand-off height in stud bumping process |
US8208266B2 (en) * | 2007-05-29 | 2012-06-26 | Avx Corporation | Shaped integrated passives |
CN101315899B (en) * | 2007-05-30 | 2010-11-24 | 热速得控股股份有限公司 | Production method of label type integration circuit soft plate and structure thereof |
US7763983B2 (en) * | 2007-07-02 | 2010-07-27 | Tessera, Inc. | Stackable microelectronic device carriers, stacked device carriers and methods of making the same |
US8426960B2 (en) * | 2007-12-21 | 2013-04-23 | Alpha & Omega Semiconductor, Inc. | Wafer level chip scale packaging |
US8169081B1 (en) | 2007-12-27 | 2012-05-01 | Volterra Semiconductor Corporation | Conductive routings in integrated circuits using under bump metallization |
US8001434B1 (en) | 2008-04-14 | 2011-08-16 | Netlist, Inc. | Memory board with self-testing capability |
US8709870B2 (en) | 2009-08-06 | 2014-04-29 | Maxim Integrated Products, Inc. | Method of forming solderable side-surface terminals of quad no-lead frame (QFN) integrated circuit packages |
EP2390909A1 (en) * | 2010-05-24 | 2011-11-30 | Jerry Hu | Miniature packaging for discrete circuit components |
US8362606B2 (en) | 2010-07-29 | 2013-01-29 | Alpha & Omega Semiconductor, Inc. | Wafer level chip scale package |
CN110035601B (en) * | 2019-04-23 | 2020-05-26 | Oppo广东移动通信有限公司 | Laminated board and terminal equipment |
US11296005B2 (en) | 2019-09-24 | 2022-04-05 | Analog Devices, Inc. | Integrated device package including thermally conductive element and method of manufacturing same |
Family Cites Families (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3698080A (en) | 1970-11-02 | 1972-10-17 | Gen Electric | Process for forming low impedance ohmic attachments |
JPS51426A (en) | 1974-06-19 | 1976-01-06 | Kenichi Yoshimura | Senjobutsuno haakuhojiki |
US4249299A (en) | 1979-03-05 | 1981-02-10 | Hughes Aircraft Company | Edge-around leads for backside connections to silicon circuit die |
DE3009985A1 (en) | 1980-03-14 | 1981-09-24 | Siemens AG, 1000 Berlin und 8000 München | Light emitting diode chip assembly - is formed by applying thick metal layer one side for sawing into lines and columns |
US5235211A (en) * | 1990-06-22 | 1993-08-10 | Digital Equipment Corporation | Semiconductor package having wraparound metallization |
US5170146A (en) * | 1991-08-01 | 1992-12-08 | Motorola, Inc. | Leadless resistor |
US5270261A (en) | 1991-09-13 | 1993-12-14 | International Business Machines Corporation | Three dimensional multichip package methods of fabrication |
US5375041A (en) * | 1992-12-02 | 1994-12-20 | Intel Corporation | Ra-tab array bump tab tape based I.C. package |
JP2980495B2 (en) * | 1993-09-07 | 1999-11-22 | 株式会社東芝 | Method for manufacturing semiconductor device |
KR0140034B1 (en) * | 1993-12-16 | 1998-07-15 | 모리시다 요이치 | Semiconductor wafer case, connection method and apparatus, and inspection method for semiconductor integrated circuit, probe card, and its manufacturing method |
US5753529A (en) | 1994-05-05 | 1998-05-19 | Siliconix Incorporated | Surface mount and flip chip technology for total integrated circuit isolation |
JP2570628B2 (en) * | 1994-09-21 | 1997-01-08 | 日本電気株式会社 | Semiconductor package and manufacturing method thereof |
US5767578A (en) | 1994-10-12 | 1998-06-16 | Siliconix Incorporated | Surface mount and flip chip technology with diamond film passivation for total integated circuit isolation |
KR0179920B1 (en) * | 1996-05-17 | 1999-03-20 | 문정환 | Method of manufacturing chip-size package |
JP3537447B2 (en) | 1996-10-29 | 2004-06-14 | トル‐シ・テクノロジーズ・インコーポレイテッド | Integrated circuit and manufacturing method thereof |
US6054760A (en) * | 1996-12-23 | 2000-04-25 | Scb Technologies Inc. | Surface-connectable semiconductor bridge elements and devices including the same |
JP3796016B2 (en) * | 1997-03-28 | 2006-07-12 | 三洋電機株式会社 | Semiconductor device |
US5888884A (en) | 1998-01-02 | 1999-03-30 | General Electric Company | Electronic device pad relocation, precision placement, and packaging in arrays |
US6008529A (en) * | 1998-06-25 | 1999-12-28 | Bily Wang | Laser diode package |
-
1999
- 1999-09-13 US US09/395,095 patent/US6271060B1/en not_active Expired - Lifetime
- 1999-10-05 JP JP28415199A patent/JP3343535B2/en not_active Expired - Fee Related
- 1999-10-09 SG SG9905072A patent/SG106568A1/en unknown
- 1999-10-09 EP EP99120190A patent/EP1085561B1/en not_active Expired - Lifetime
- 1999-10-19 KR KR10-1999-0045233A patent/KR100419352B1/en not_active IP Right Cessation
- 1999-11-16 CN CNB991243188A patent/CN1177358C/en not_active Expired - Fee Related
- 1999-12-02 TW TW088121054A patent/TW441051B/en not_active IP Right Cessation
-
2000
- 2000-12-08 US US09/733,823 patent/US6441475B2/en not_active Expired - Lifetime
Cited By (36)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20070256291A1 (en) * | 2001-05-31 | 2007-11-08 | Credelle Thomas L | Electronic devices with small functional elements supported on a carrier |
US20050270757A1 (en) * | 2001-05-31 | 2005-12-08 | Credelle Thomas L | Electronic devices with small functional elements supported on a carrier |
US8516683B2 (en) | 2001-05-31 | 2013-08-27 | Alien Technology Corporation | Methods of making a radio frequency identification (RFID) tags |
US20090271973A1 (en) * | 2001-05-31 | 2009-11-05 | Thomas Lloyd Credelle | Methods of Making a Radio Frequency Identification (RFID) Tags |
US20040183182A1 (en) * | 2002-01-23 | 2004-09-23 | Susan Swindlehurst | Apparatus incorporating small-feature-size and large-feature-size components and method for making same |
US7214569B2 (en) * | 2002-01-23 | 2007-05-08 | Alien Technology Corporation | Apparatus incorporating small-feature-size and large-feature-size components and method for making same |
US20070117274A1 (en) * | 2002-01-23 | 2007-05-24 | Susan Swindlehurst | Apparatus incorporating small-feature-size and large-feature-size components and method for making same |
US8564106B2 (en) | 2002-06-14 | 2013-10-22 | Micron Technology, Inc. | Wafer level packaging |
US6975527B1 (en) * | 2002-11-12 | 2005-12-13 | Integrated Device Technology, Inc. | Memory device layout |
US8912907B2 (en) | 2003-03-24 | 2014-12-16 | Alien Technology, Llc | RFID tags and processes for producing RFID tags |
US20090167534A1 (en) * | 2003-03-24 | 2009-07-02 | Gengel Glenn W | Rfid tags and processes for producing rfid tags |
US9418328B2 (en) | 2003-03-24 | 2016-08-16 | Ruizhang Technology Limited Company | RFID tags and processes for producing RFID tags |
US8350703B2 (en) | 2003-03-24 | 2013-01-08 | Alien Technology Corporation | RFID tags and processes for producing RFID tags |
US7868766B2 (en) | 2003-03-24 | 2011-01-11 | Alien Technology Corporation | RFID tags and processes for producing RFID tags |
US10811278B2 (en) | 2003-05-06 | 2020-10-20 | Micron Technology, Inc. | Method for packaging circuits |
US10453704B2 (en) | 2003-05-06 | 2019-10-22 | Micron Technology, Inc. | Method for packaging circuits |
US9484225B2 (en) | 2003-05-06 | 2016-11-01 | Micron Technology, Inc. | Method for packaging circuits |
US7967204B2 (en) | 2004-11-08 | 2011-06-28 | Alien Technology Corporation | Assembly comprising a functional device and a resonator and method of making same |
US20090056113A1 (en) * | 2004-11-08 | 2009-03-05 | Craig Gordon S W | Strap assembly comprising functional block deposited therein and method of making same |
US20060148166A1 (en) * | 2004-11-08 | 2006-07-06 | Craig Gordon S | Assembly comprising functional devices and method of making same |
US9070063B2 (en) | 2004-11-22 | 2015-06-30 | Ruizhang Technology Limited Company | Radio frequency identification (RFID) tag for an item having a conductive layer included or attached |
US20060109129A1 (en) * | 2004-11-22 | 2006-05-25 | Curt Carrender | Transponder incorporated into an electronic device |
US20090320139A1 (en) * | 2004-11-22 | 2009-12-24 | Curt Carrender | Transponder incorporated into an electronic device |
US7688206B2 (en) | 2004-11-22 | 2010-03-30 | Alien Technology Corporation | Radio frequency identification (RFID) tag for an item having a conductive layer included or attached |
US8471709B2 (en) | 2004-11-22 | 2013-06-25 | Alien Technology Corporation | Radio frequency identification (RFID) tag for an item having a conductive layer included or attached |
US20060109130A1 (en) * | 2004-11-22 | 2006-05-25 | Hattick John B | Radio frequency identification (RFID) tag for an item having a conductive layer included or attached |
US20060109123A1 (en) * | 2004-11-22 | 2006-05-25 | Curt Carrender | Radio frequency identification (RFID) tag for an item having a conductive layer included or attached |
US20090026592A1 (en) * | 2007-07-24 | 2009-01-29 | Micron Technology, Inc. | Semiconductor dies with recesses, associated leadframes, and associated systems and methods |
US7816750B2 (en) | 2007-07-24 | 2010-10-19 | Aptina Imaging Corporation | Thin semiconductor die packages and associated systems and methods |
US9679834B2 (en) | 2007-07-24 | 2017-06-13 | Micron Technology, Inc. | Semiconductor dies with recesses, associated leadframes, and associated systems and methods |
US10074599B2 (en) | 2007-07-24 | 2018-09-11 | Micron Technology, Inc. | Semiconductor dies with recesses, associated leadframes, and associated systems and methods |
US10431531B2 (en) | 2007-07-24 | 2019-10-01 | Micron Technology, Inc. | Semiconductor dies with recesses, associated leadframes, and associated systems and methods |
US20090026593A1 (en) * | 2007-07-24 | 2009-01-29 | Micron Technology, Inc. | Thin semiconductor die packages and associated systems and methods |
US20090032871A1 (en) * | 2007-08-01 | 2009-02-05 | Louis Vervoort | Integrated circuit with interconnected frontside contact and backside contact |
US20110198741A1 (en) * | 2010-02-17 | 2011-08-18 | Analog Devices, Inc. | Integrated Circuit Package with Enlarged Die Paddle |
US8193620B2 (en) * | 2010-02-17 | 2012-06-05 | Analog Devices, Inc. | Integrated circuit package with enlarged die paddle |
Also Published As
Publication number | Publication date |
---|---|
EP1085561A1 (en) | 2001-03-21 |
JP3343535B2 (en) | 2002-11-11 |
EP1085561B1 (en) | 2012-08-22 |
US6441475B2 (en) | 2002-08-27 |
US6271060B1 (en) | 2001-08-07 |
SG106568A1 (en) | 2004-10-29 |
TW441051B (en) | 2001-06-16 |
CN1177358C (en) | 2004-11-24 |
CN1288255A (en) | 2001-03-21 |
JP2001085366A (en) | 2001-03-30 |
KR100419352B1 (en) | 2004-02-19 |
KR20010029402A (en) | 2001-04-06 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6271060B1 (en) | Process of fabricating a chip scale surface mount package for semiconductor device | |
US6316287B1 (en) | Chip scale surface mount packages for semiconductor device and process of fabricating the same | |
US6562647B2 (en) | Chip scale surface mount package for semiconductor device and process of fabricating the same | |
US7211877B1 (en) | Chip scale surface mount package for semiconductor device and process of fabricating the same | |
US7537966B2 (en) | Method for fabricating board on chip (BOC) semiconductor package with circuit side polymer layer | |
US6191487B1 (en) | Semiconductor and flip chip packages and method having a back-side connection | |
US20040238945A1 (en) | Thermally enhanced semiconductor package and fabrication method thereof | |
US20070259514A1 (en) | Interconnection Structure, Electronic Component and Method of Manufacturing the Same | |
US7858512B2 (en) | Semiconductor with bottom-side wrap-around flange contact | |
US20110284997A1 (en) | Chip-Exposed Semiconductor Device and Its Packaging Method | |
US20210183799A1 (en) | Ultra-thin multichip power devices | |
US6576988B2 (en) | Semiconductor package | |
US6339253B1 (en) | Semiconductor package | |
JPH0562980A (en) | Semiconductor device and manufacture thereof | |
JP2001319995A (en) | Manufacturing method of semiconductor device | |
CN118738008A (en) | Hybrid quad flat no-lead QFN integrated circuit package | |
JP2000100864A (en) | Semiconductor device and assembly thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
AS | Assignment |
Owner name: COMERICA BANK, AS AGENT,MICHIGAN Free format text: SECURITY AGREEMENT;ASSIGNORS:VISHAY SPRAGUE, INC., SUCCESSOR IN INTEREST TO VISHAY EFI, INC. AND VISHAY THIN FILM, LLC;VISHAY DALE ELECTRONICS, INC.;VISHAY INTERTECHNOLOGY, INC.;AND OTHERS;REEL/FRAME:024006/0515 Effective date: 20100212 Owner name: COMERICA BANK, AS AGENT, MICHIGAN Free format text: SECURITY AGREEMENT;ASSIGNORS:VISHAY SPRAGUE, INC., SUCCESSOR IN INTEREST TO VISHAY EFI, INC. AND VISHAY THIN FILM, LLC;VISHAY DALE ELECTRONICS, INC.;VISHAY INTERTECHNOLOGY, INC.;AND OTHERS;REEL/FRAME:024006/0515 Effective date: 20100212 |
|
AS | Assignment |
Owner name: SILICONIX INCORPORATED, A DELAWARE CORPORATION, PE Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184 Effective date: 20101201 Owner name: VISHAY SPRAGUE, INC., SUCCESSOR-IN-INTEREST TO VIS Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184 Effective date: 20101201 Owner name: VISHAY GENERAL SEMICONDUCTOR, LLC, F/K/A GENERAL S Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184 Effective date: 20101201 Owner name: VISHAY VITRAMON, INCORPORATED, A DELAWARE CORPORAT Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184 Effective date: 20101201 Owner name: YOSEMITE INVESTMENT, INC., AN INDIANA CORPORATION, Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184 Effective date: 20101201 Owner name: VISHAY INTERTECHNOLOGY, INC., A DELAWARE CORPORATI Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184 Effective date: 20101201 Owner name: VISHAY DALE ELECTRONICS, INC., A DELAWARE CORPORAT Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184 Effective date: 20101201 Owner name: VISHAY MEASUREMENTS GROUP, INC., A DELAWARE CORPOR Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:COMERICA BANK, AS AGENT, A TEXAS BANKING ASSOCIATION (FORMERLY A MICHIGAN BANKING CORPORATION);REEL/FRAME:025489/0184 Effective date: 20101201 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, TEXAS Free format text: SECURITY AGREEMENT;ASSIGNORS:VISHAY INTERTECHNOLOGY, INC.;VISHAY DALE ELECTRONICS, INC.;SILICONIX INCORPORATED;AND OTHERS;REEL/FRAME:025675/0001 Effective date: 20101201 Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT Free format text: SECURITY AGREEMENT;ASSIGNORS:VISHAY INTERTECHNOLOGY, INC.;VISHAY DALE ELECTRONICS, INC.;SILICONIX INCORPORATED;AND OTHERS;REEL/FRAME:025675/0001 Effective date: 20101201 |
|
FPAY | Fee payment |
Year of fee payment: 12 |
|
AS | Assignment |
Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT Free format text: SECURITY INTEREST;ASSIGNORS:VISHAY DALE ELECTRONICS, INC.;DALE ELECTRONICS, INC.;VISHAY DALE ELECTRONICS, LLC;AND OTHERS;REEL/FRAME:049440/0876 Effective date: 20190605 Owner name: JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT, ILLINOIS Free format text: SECURITY INTEREST;ASSIGNORS:VISHAY DALE ELECTRONICS, INC.;DALE ELECTRONICS, INC.;VISHAY DALE ELECTRONICS, LLC;AND OTHERS;REEL/FRAME:049440/0876 Effective date: 20190605 |
|
AS | Assignment |
Owner name: VISHAY INTERTECHNOLOGY, INC., PENNSYLVANIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 Owner name: VISHAY VITRAMON, INC., VERMONT Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 Owner name: SILICONIX INCORPORATED, CALIFORNIA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 Owner name: VISHAY DALE ELECTRONICS, INC., NEBRASKA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 Owner name: SPRAGUE ELECTRIC COMPANY, VERMONT Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 Owner name: VISHAY SPRAGUE, INC., VERMONT Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 Owner name: VISHAY TECHNO COMPONENTS, LLC, VERMONT Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 Owner name: DALE ELECTRONICS, INC., NEBRASKA Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 Owner name: VISHAY EFI, INC., VERMONT Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:JPMORGAN CHASE BANK, N.A., AS ADMINISTRATIVE AGENT;REEL/FRAME:049826/0312 Effective date: 20190716 |