US11107388B2 - Gate driving circuit and display device using the same - Google Patents
Gate driving circuit and display device using the same Download PDFInfo
- Publication number
- US11107388B2 US11107388B2 US15/498,584 US201715498584A US11107388B2 US 11107388 B2 US11107388 B2 US 11107388B2 US 201715498584 A US201715498584 A US 201715498584A US 11107388 B2 US11107388 B2 US 11107388B2
- Authority
- US
- United States
- Prior art keywords
- transistor
- node
- control
- voltage
- junction stress
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/2092—Details of a display terminals using a flat panel, the details relating to the control arrangement of the display terminal and to the interfaces thereto
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C19/00—Digital stores in which the information is moved stepwise, e.g. shift registers
- G11C19/28—Digital stores in which the information is moved stepwise, e.g. shift registers using semiconductor elements
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C19/00—Digital stores in which the information is moved stepwise, e.g. shift registers
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2300/00—Aspects of the constitution of display devices
- G09G2300/08—Active matrix structure, i.e. with use of active elements, inclusive of non-linear two terminal elements, in the pixels together with light emitting or modulating elements
- G09G2300/0809—Several active elements per pixel in active matrix panels
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0243—Details of the generation of driving signals
- G09G2310/0248—Precharge or discharge of column electrodes before or after applying exact column voltages
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0264—Details of driving circuits
- G09G2310/0286—Details of a shift registers arranged for use in a driving circuit
Definitions
- the present disclosure relates to a gate driving circuit and a display device using the same, for controlling a junction stress for a transistor and a display device using the same.
- LCD liquid crystal display
- OLED organic light emitting diode display
- Such a display device includes a plurality of pixels configured to display an image and a driving circuit configured to control each of the plurality of pixels to transmit light or emit light.
- the driving circuit of the display device includes a data driving circuit configured to supply a data signal to data lines on a pixel array. Also, the driving circuit includes a gate driving circuit (or scan driving circuit) configured to sequentially supply a gate signal (or scan signal) in synchronization with the data signal to gate lines (or scan line) on the pixel array. Further, the driving circuit includes a timing controller configured to control the data driving circuit and the gate driving circuit.
- Each of the plurality of pixels may include a thin film transistor configured to supply a voltage of a data line to a pixel electrode in response to the gate signal supplied through the gate line.
- the gate signal swings between a gate high voltage (VGH) and a gate low voltage (VGL). That is, the gate signal has a pulse shape signal.
- the VGH is set to be higher than a threshold voltage of the thin film transistor in a display panel.
- the VGL is set to be lower than the threshold voltage of the thin film transistor.
- the thin film transistors in the pixels are turned on in response to the VGH.
- the gate driving circuit embedded in the display panel is known as a “gate in panel (GIP) driving circuit”.
- GIP gate in panel
- the gate driving circuit includes a shift register for generating a gate signal for the pixels.
- the shift register includes a plurality of stages dependently connected to each other. The plurality of stages generates an output signal in response to a start signal and shifts the output signal to a subsequent stage according to a shift clock. Therefore, the gate driving circuit may generate agate signal by sequentially driving the plurality of stages in the shift register.
- a typical gate driving circuit includes various transistors. Each of the transistors is configured to perform each function while charging or discharging a specific node in response to a particular signal. Signals to be input into the respective transistors may have different periods or shapes. Therefore, stresses to be applied to the respective transistors may also be different from each other. Particularly, if a high stress is applied to some transistors, a specific transistor may be degraded more rapidly than the other transistors. If an output of the specific transistor is changed accordingly, an output of the corresponding circuit may be different from what the circuit is supposed to output, which may result in a fatal defect. Therefore, it is necessary to control the speed of degradation of specific transistors included in agate driving circuit.
- embodiments of the present disclosure are directed to a gate driving circuit and display device using the same that substantially obviate one or more of the problems due to limitations and disadvantages of the related art.
- An object of the present disclosure is to provide a driving circuit and a display device including the same.
- a junction stress for specific transistors in a gate driving circuit can be reduced by controlling a period in which a high junction stress is applied.
- Another object of the present disclosure is to provide a driving circuit and a display device including the same.
- the stability and lifetime of a gate driving circuit can be improved using a controller that controls a junction stress.
- Yet another object of the present disclosure is to provide a gate driving circuit and a display device including the same.
- the stability and lifetime can be improved by compensating for a voltage drop at a Q node which can occur when a specific transistor is degraded.
- a gate driving circuit includes a plurality of stages.
- An Nth stage (N is a positive integer) of the plurality of stages includes a first transistor configured to charge a Q node and a junction stress control circuit connected to the first transistor through a common node.
- the junction stress control circuit may be configured to control a voltage of the common node in order to minimize a junction stress for the first transistor.
- a display device includes a display area having a plurality of pixels, a non-display area adjacent to the display area, and a circuit unit disposed on the non-display area and corresponding to the plurality of pixels.
- the circuit unit includes a first transistor and a junction stress control circuit.
- the first transistor is configured to charge a Q node and the first transistor is connected to the junction stress control circuit through a common node.
- the junction stress control circuit is configured to control a drain-source voltage of the first transistor.
- a gate driver includes a pull-up circuit outputting an output signal to be applied to a pixel circuit that drives pixels of a display device, a first transistor controlling the pull-up circuit, and a control circuit connected to the first transistor so as to minimize degradation of the first transistor and compensate for a current leaking through the first transistor.
- a junction stress control circuit is provided, so that a junction stress for a transistor can be reduced.
- a junction stress control circuit is provided, so that the speed of degradation of a transistor can be reduced.
- a voltage of a common node is controlled, so that the speed of degradation of a transistor connected to the common node can be reduced.
- a transistor that discharges a common node is provided, so that the introduction of a ripple signal into a Q node or Nth stage output terminal can be minimized.
- a first control transistor is configured as a diode connection structure, so that the introduction of a ripple signal into a common node can be minimized.
- a transistor that charges a Q node is provided, so that the introduction of a ripple signal into a Q node can be minimized.
- a junction stress control circuit is provided, so that the speed of degradation of a transistor that charges a Q node can be reduced.
- drain-source voltages Vds of two transistors that charge a Q node are controlled, so that the two transistors are degraded at similar speeds.
- a constant voltage signal is input into a junction stress control circuit, a common node and a Q node can be rapidly charged.
- a multi-level low voltage is applied, so that the degradation of a pull-up transistor can be compensated for.
- a junction stress control circuit is provided, so that the discharge of a Q node during a bootstrap period can be minimized.
- the discharge of a Q node during a bootstrap period is minimized, so that the speed of discharge of a gate output signal can be increased and multi-output can be minimized.
- a junction stress control circuit is provided, so that the total area of a shift register can be reduced.
- FIG. 1 is a schematic block diagram of a display device according to an exemplary embodiment of the present disclosure
- FIG. 2 is a circuit configuration diagram of an Nth stage according to an exemplary embodiment of the present disclosure
- FIG. 3 is a circuit configuration diagram of an Nth stage according to an exemplary embodiment of the present disclosure.
- FIG. 4 is a schematic timing chart of the circuit illustrated in FIG. 3 ;
- FIG. 5A illustrates the first control transistor illustrated in FIG. 3 ;
- FIG. 5B is a graph showing waveforms in a drain electrode and a source electrode of the first control transistor illustrated in FIG. 3 ;
- FIG. 6A illustrates the first transistor illustrated in FIG. 3 ;
- FIG. 6B is a graph showing waveforms in a drain electrode and a source electrode of the first transistor illustrated in FIG. 3 ;
- FIG. 7A illustrates a first transistor according to Comparative Example
- FIG. 7B is a graph showing waveforms in a drain electrode and a source electrode of the first transistor illustrated in FIG. 7A ;
- FIG. 8 shows I-V curves of the first transistor according to Example of the present disclosure and the first transistor according to Comparative Example
- FIG. 9 is a circuit configuration diagram of an Nth stage according to an exemplary embodiment of the present disclosure.
- FIG. 10 is a schematic timing chart of the circuit illustrated in FIG. 9 ;
- FIG. 11A is a graph showing waveforms according to Comparative Example.
- FIG. 11B is a graph showing waveforms of the circuit illustrated in FIG. 9 .
- one or more parts may be positioned between the two parts unless the terms are used with the term “immediately” or “directly”. It is to be understood that when one element is referred to as being “connected to” or “coupled to” another element, it may be directly connected to or directly coupled to another element, connected to or coupled to another element, having still another element “intervening” therebetween, or “connected to” or “coupled to” another element via still another element.
- first”, “second”, and the like are used for describing various components, these components are not confined by these terms. These terms are merely used for distinguishing one component from the other components. Therefore, a first component to be mentioned below may be a second component in a technical concept of the present disclosure.
- FIG. 1 is a schematic block diagram of a display device according to an exemplary embodiment of the present disclosure.
- a display device includes a display panel 100 , a timing controller 110 , a data driver 120 , and scan drivers 130 and 140 .
- the display panel 100 includes pixels PXL divided by data lines DL and scan lines GL and connected to the data lines DL and the scan lines GL.
- the display panel 100 includes a display area 100 A in which the pixels PXL are defined and a non-display area 100 B which is positioned outside the display area 100 A and in which various signal lines or pads are formed.
- the display panel 100 may be implemented as a display panel used in various display devices such as a liquid crystal display device (LCD), an organic light emitting diode display OLED, an electrophoretic display device (EPD), etc.
- LCD liquid crystal display device
- OLED organic light emitting diode display
- EPD electrophoretic display device
- Each pixel PXL includes a transistor connected to the scan line GL or the data line DL, and a pixel circuit configured to operate in response to a scan signal and a data signal supplied by the transistor.
- the pixels PXL may constitute a liquid crystal display panel including a liquid crystal element or an organic light emitting display panel including an organic light emitting element.
- the display panel 100 may be implemented in one of a twisted nematic (TN) mode, a vertical alignment (VA) mode, an in-plane switching (IPS) mode, a fringe field switching (FFS) mode, or an electrically controlled birefringence (ECB) mode.
- TN twisted nematic
- VA vertical alignment
- IPS in-plane switching
- FFS fringe field switching
- EBC electrically controlled birefringence
- the display panel 100 is configured as an organic light emitting display panel, the display panel 100 maybe implemented as one of a top-emission type, a bottom-emission type, or a dual-emission type.
- the timing controller 110 receives a timing signal such as a vertical synchronization signal, a horizontal synchronization signal, a data enable signal, a dot clock through a receiving circuit such as an LVDS or TMDS interface connected to an image board.
- the timing controller 110 generates timing control signals for controlling operation timing of the data driver 120 and the scan drivers 130 and 140 on the basis of the input timing signal.
- the data driver 120 includes a plurality of source driver integrated circuits (ICs).
- the source driver ICs are supplied with digital video data RGB and a source timing control signal DDC from the timing controller 110 .
- the source driver ICs convert the digital video data RGB into a gamma voltage so as to generate a data voltage in response to the source timing control signal DDC. Then, the source driver ICs supply the data voltage through the data lines DL of the display panel 100 .
- the source driver ICs are connected to the data lines DL of the display panel 100 through a Chip On Glass (COG) process or a Tape Automated Bonding (TAB) process.
- COG Chip On Glass
- TAB Tape Automated Bonding
- the source driver ICs may be formed on the display panel 100 , or may be formed on a separate PCB substrate and then connected to the display panel 100 .
- the scan drivers 130 and 140 may include a level shifter 130 and a shift register 140 .
- the level shifter 130 enhances voltage levels of clock signals CLK which input from the timing controller 110 , and then supplies the clock signals CLK to the shift register 140 .
- the shift register 140 may be formed as a thin film transistor (hereinafter, referred to as “TFT”) in the non-display area 100 B of the display panel 100 by a method of a gate-in panel (hereinafter, referred to as “GIP”).
- TFT thin film transistor
- GIP gate-in panel
- the shift register 140 includes stages configured to shift a scan signal in response to the clock signals CLK and a start signal VST and then output the scan signal. The stages included in the shift register 140 sequentially output scan signals through a plurality of output terminals.
- a scan signal includes a gate high voltage VGH and a gate low voltage VGL being lower than the gate high voltage VGH.
- the scan line GL of the display panel 100 receives the gate high voltage VGH, so that a pixel emits light.
- said output terminal connected to the emitting pixel outputs the gate low voltage VGL in order to suppress the introduction of a data signal. Further, while the stage output terminal is maintained at the gate low voltage VGL, it is preferable to suppress the introduction of a ripple signal.
- a gate driving circuit includes the shift register 140 , and the shift register 140 includes a plurality of transistors. While the shift register 140 operates according to power signals and clock signals, the plurality of transistors in the shift register 140 is exposed to various stresses. A transistor are exposed to stresses not only in a period in which the transistor is turned on, but also in a period in which the transistor is turned off. Particularly, in the period in which the transistor is turned off, a junction stress may be occured due to a voltage difference between a drain electrode and a source electrode. A transistor exposed to the junction stress during a particular time may be degraded. The degraded transistor and shift register may output an unintended signal.
- the shift register 140 includes a plurality of stages.
- the shift register 140 may include N number of stages (N is a positive integer) dependently connected to each other.
- N is a positive integer
- Each of the plurality of stages generates an output signal in response to a start signal VST and transfers the output signal to a subsequent stage according to a shift clock. Therefore, the gate driving circuit may sequentially drive the plurality of stages of the shift register 140 so as to output a gate signal.
- FIG. 2 is a circuit configuration diagram of an Nth stage according to an exemplary embodiment of the present disclosure.
- an Nth stage includes a pull-up transistor Tpu, a pull-down transistor Tpd, a first transistor T 1 , a second transistor T 2 , a third transistor T 3 , a junction stress control circuit 600 , and a capacitor C.
- the pull-up transistor Tpu outputs an Nth clock signal to an Nth stage output terminal Gout[n] in response to a potential of a Q node Q.
- the Nth clock signal will be defined as a first clock signal.
- another signal e.g., second clock signal, third clock signal, etc.
- a gate electrode is connected to the Q node Q
- a drain electrode is connected to an Nth clock signal terminal CLK[n] that supplies a first clock signal
- a source electrode is connected to the Nth stage output terminal Gout[n].
- the pull-down transistor Tpd discharges the Nth stage output terminal Gout[n] to a first low voltage terminal VGL in response to a potential of an N+ith clock signal terminal CLK[n+i].
- an N+ith clock signal will be defined as a third clock signal.
- another signal e.g., second clock signal, fourth clock signal, etc.
- a gate electrode is connected to the N+ith clock signal terminal CLK[n+2]
- a source electrode is connected to the first low voltage terminal VGL
- a drain electrode is connected to the Nth stage output terminal Gout[n].
- the first transistor T 1 charges the Q node Q in response to the start signal VST or a potential of an N ⁇ jth stage output terminal Gout[n ⁇ j] (j is an integer of 1 or more).
- the first transistor T 1 illustrated in FIG. 2 charges the Q node Q in response to a potential of a common node Nc.
- the common node Nc is charged to the potential of the N ⁇ jth stage output terminal Gout[n ⁇ ] by a first control transistor to be described later. Therefore, it can be said that the first transistor T 1 charges the Q node Q in response to the potential of the N ⁇ jth stage output terminal Gout [n ⁇ j].
- the first transistor T 1 may be operated by a potential of a virtual N ⁇ 2th stage output terminal Gout [n ⁇ 2] rather than the start signal VST. However, for reference, the first transistor T 1 may directly receive the start signal VST or may be supplied with a signal corresponding to the start signal VST from a previous or second previous stage output terminal depending on a position of a stage.
- a gate electrode is connected to the N ⁇ jth stage output terminal Gout [n ⁇ 2]
- a source electrode is connected to the Q node Q
- a drain electrode is connected to the junction stress control circuit 600 .
- the second transistor T 2 charges or discharges the Q node Q in response to a potential of an N ⁇ kth clock signal terminal CLK[n ⁇ k] (k is an integer of 1 or more).
- an N ⁇ kth clock signal will be defined as a fourth clock signal and an N ⁇ kth stage output terminal Gout [n ⁇ k] will be defined as an N ⁇ 1th stage output terminal Gout[n ⁇ 1].
- another signal e.g., second clock signal, third clock signal, etc.
- another stage output terminal e.g., second output terminal, third stage output terminal, etc.
- a gate electrode is connected to the N ⁇ kth clock signal terminal CLK[n ⁇ 1]
- a drain electrode is connected to the N ⁇ kth stage output terminal Gout [n ⁇ 1]
- a source electrode is connected to the Q node Q.
- the third transistor T 3 discharges the Q node Q to the first low voltage terminal VGL in response to a potential of an N+ith stage output terminal Gout[N+i] (i is an integer of 1 or more).
- the third transistor T 3 will be described as following a potential of an N+2th stage output terminal Gout[n+2]. However, for reference, the third transistor T 3 may follow a potential of a subsequent or third subsequent stage output terminal depending on a position of a stage.
- a gate electrode is connected to the N+ith stage output terminal Gout[n+2]
- a source electrode is connected to the first low voltage terminal VGL
- a drain electrode is connected to the Q node Q.
- the capacitor C bootstraps the Q node Q of the Nth stage.
- One electrode of the capacitor C is connected to the Q node Q and the gate electrode of the pull-up transistor Tpu and the other electrode of the capacitor C is connected to the Nth stage output terminal Gout[n].
- the gate driving circuit includes the junction stress control circuit 600 for controlling a drain-source voltage Vds of the first transistor T 1 .
- the configuration of the junction stress control circuit 600 will be described.
- the junction stress control circuit 600 includes a first control transistor Tc 1 and a second control transistor Tc 2 .
- the first control transistor Tc 1 is positioned between the N ⁇ jth stage output terminal Gout[n ⁇ 2] and the first transistor T 1 .
- the Q node Q is charged to the potential of the N ⁇ jth stage output terminal Gout[n ⁇ 2] through the first control transistor Tc 1 and the first transistor T 1 .
- a gate electrode and a drain electrode of the first control transistor Tc 1 may be connected to the N ⁇ jth stage output terminal Gout[n ⁇ 2], and a source electrode thereof is connected to a common node Nc.
- the common node Nc is connected to the drain electrode of the first transistor T 1 .
- the gate electrode of the first transistor T 1 and the gate electrode of the first control transistor Tc 1 may be connected in common to the N ⁇ jth stage output terminal Gout[n ⁇ 2]. Therefore said configuration can allow the Q node Q to be charged with the potential of the N ⁇ jth stage output terminal Gout [n ⁇ 2] during the same period.
- the first control transistor Tc 1 illustrated in FIG. 2 has a structure in which the gate electrode and the drain electrode are connected to each other, but is not necessarily limited thereto.
- the gate electrode of the first control transistor Tc 1 may be connected to the N ⁇ jth stage output terminal Gout[n ⁇ 2] and the drain electrode of the first control transistor Tc 1 may be applied with a constant voltage such as a logic high signal VGH.
- a higher drain-source voltage Vds is formed in the first control transistor Tc 1 than in the first control transistor Tc 1 illustrated in FIG. 2 .
- the common node Nc can be stably charged. Further, a high drain-source voltage Vds is formed in the first transistor T 1 connected to the common node Nc. Therefore, the Q node Q can be rapidly charged.
- the second control transistor Tc 2 is positioned between the Nth stage output terminal Gout[n] and the first transistor T 1 .
- the common node Nc is charged to a potential of the Nth stage output terminal Gout[n] through the second control transistor Tc 2 .
- Agate electrode and a drain electrode of the second control transistor Tc 2 are connected to the Nth stage output terminal Gout[n], and a source electrode thereof is connected to the common node Nc.
- the second control transistor Tc 2 applies a voltage of a specific level to the common node Nc in synchronization with a bootstrap period BS of the Q node Q. Therefore, the drain-source voltage Vds of the first transistor T 1 can be reduced in the bootstrap period BS of the Q node Q, which results in reduction of a junction stress for the first transistor T 1 .
- a voltage of the common node Nc can be controlled such that the drain-source voltage Vds of the first transistor T 1 becomes similar to the drain-source voltage Vds of the first control transistor Tc 1 during the bootstrap period BS of the Q node Q. If there occurs a big difference between the drain-source voltage Vds of the first transistor T 1 and the drain-source voltage Vds of the first control transistor Tc 1 , the first transistor T 1 and the first control transistor Tc 1 may receive different junction stresses respectively. Thus, the speed of degradation of the first transistor T 1 may be different from the speed of degradation of the first control transistor Tc 1 .
- any one of the first transistor T 1 or the first control transistor Tc 1 is degraded more rapidly than the other transistor, a signal to be transferred to the Q node Q may not be transferred enough during a particular period.
- the drain-source voltages Vds of the first transistor T 1 and the first control transistor Tc 1 may be controlled and the first transistor T 1 and the first control transistor Tc 1 may be controlled to be degraded at similar speeds.
- a specific voltage may be applied to the common node Nc in order for the drain-source voltages Vds of the first transistor T 1 and the first control transistor Tc 1 to have the same value.
- the drain-source voltages Vds of the first transistor T 1 and the first control transistor Tc 1 may have different values. This is because the shift register 140 includes a plurality of transistors having different characteristics from each other due to various factors. For example, a voltage of the common node Nc involved in the drain-source voltages Vds of the first transistor T 1 and the first control transistor Tc 1 may be changed according to threshold voltages Vth of the first transistor T 1 and the first control transistor Tc 1 .
- a bootstrap voltage of the Q node Q involved in the drain-source voltages Vds of the first transistor T 1 and the first control transistor Tc 1 may be changed according to a pre-charging voltage of the Q node Q. Further, the drain-source voltages Vds of the first transistor T 1 and the first control transistor Tc 1 included in the shift register 140 maybe different from each other due to various characteristics of a material of transistors.
- the second control transistor Tc 2 may control the voltage of the common node Nc such that the drain-source voltages Vds of the first transistor T 1 and the first control transistor Tc 1 have a specific range respectively.
- the second control transistor Tc 2 may control the voltage of the common node Nc such that a ratio of the drain-source voltage Vds of the first transistor T 1 to the drain-source voltage Vds of the first control transistor Tc 1 can be 1:0.9 or more. If the drain-source voltage Vds of the first control transistor Tc 1 is 30 V, the voltage of the common node Nc may be controlled such that the drain-source voltage Vds of the first transistor T 1 can be in the range of 27 V to 30 V.
- the second control transistor Tc 2 may control the voltage of the common node Nc such that the drain-source voltage Vds of the first control transistor Tc 1 and the drain-source voltage Vds of the first transistor T 1 have different values each other.
- the first control transistor Tc 1 may be applied with a higher drain-source voltage Vds than the first transistor T 1 . That is, the speed of degradation of the overall shift register 140 can be reduced by controlling a junction stress.
- the gate electrode and the drain electrode in each of the first control transistor Tc 1 and the second control transistor Tc 2 may be connected to each other. If a ripple signal is introduced to the gate electrode of the second control transistor Tc 2 , the second control transistor Tc 2 in which the gate electrode and the drain electrode are connected to each other may have a lower drain-source voltage Vds than a control transistor in which gate electrode and the drain electrode are not connected to each other. Specifically, for example, it is assumed that a gate electrode and a drain electrode are electrically connected to each other in a transistor A and a gate electrode and a drain electrode are not electrically connected to each other in a transistor B.
- a voltage of ⁇ 10 V is applied in common to source electrodes of the transistor A and the transistor B and a voltage of 10 V is applied to the drain electrode of the transistor B which is not connected to the gate electrode.
- gate-source voltages Vgs of the transistor A and the transistor B have the same value of 5 V.
- a drain-source voltage Vds of the transistor A is 5 V
- a drain-source voltage Vds of the transistor B is 20 V. Therefore, the drain-source voltage Vds of the transistor B in which the gate electrode and the drain electrode are not connected to each other has a higher value.
- FIG. 3 is a circuit configuration diagram of an Nth stage according to an exemplary embodiment of the present disclosure.
- the junction stress control circuit 600 may further include a third control transistor Tc 3 .
- the third control transistor Tc 3 functions to discharge the common node Nc when an output of the Nth stage is changed from a logic high signal VGH to a logic low signal VGL, i.e., right after the second control transistor Tc 2 is turned off.
- a gate electrode is connected to the N+ith stage output terminal Gout [n+2]
- a source electrode is connected to the first low voltage terminal VGL
- a drain electrode is connected to the common node Nc.
- the third control transistor Tc 3 allows the common node Nc to be discharged during an intended time.
- an unintended ripple signal maybe introduced into a terminal of the gate electrode of the first transistor T 1 .
- the first transistor T 1 may be temporarily turned on. Therefore, the ripple signal may be transferred into the Q node Q through the first control transistor Tc 1 and the first transistor T 1 , or a potential of the common node Nc may be charged by the Q node Q.
- the pull-up transistor Tpu may be turned on, and, thus, a potential of the Nth clock signal terminal CLK[n] may be transferred to the Nth stage output terminal Gout[n].
- the junction stress control circuit 600 includes the third control transistor Tc 3 , and thus, can suppress the introduction of an unintended ripple signal into the Nth stage output terminal Gout [n] in advance.
- FIG. 4 is a schematic timing chart of the circuit illustrated in FIG. 3 .
- positions and widths of waveforms illustrated in FIG. 4 are one of examples, but the present disclosure is not limited thereto.
- first to fourth clock signals CLK 1 to CLK 4 are formed to be sequentially converted from a logic high state into a logic low state.
- the first clock signal CLK 1 and the second clock signal CLK 2 are formed to have an overlapped period
- the second clock signal CLK 2 and the third clock signal CLK 3 are formed to have an overlapped period
- the third clock signal CLK 3 and the fourth clock signal CLK 4 are formed to have an overlapped period.
- the four-phase clock signals CLK 1 to CLK 4 may be formed to have about 1 ⁇ 2 overlapped periods, but are not necessarily limited thereto. Further, in the present exemplary embodiment, the four-phase clock signals are used, but the present disclosure is not necessarily limited thereto.
- the Nth stage charges the Q node Q in response to a potential of the N ⁇ jth stage output terminal Gout[n ⁇ 2] and discharges the Q node Q in response to a potential of the N+ith stage output terminal Gout[n+2].
- a pre-charging period PC and a bootstrap period BS refer to periods in which the Q node Q is charged to a voltage higher than a first potential V 1 described in FIG. 4 .
- a signal of the Nth clock signal terminal CLK[n] may be output through the Nth stage output terminal Gout[n].
- the Nth stage output terminal Gout[n] outputs a signal of the first low voltage terminal VGL. Details thereof will be described below.
- the first transistor T 1 and the first control transistor Tc 1 are turned on in response to the potential of the N ⁇ jth stage output terminal Gout[n ⁇ 2] and the Q node Q is charged accordingly.
- the pull-up transistor Tpu is turned on by a potential of the charged Q node Q, and an Nth scan signal corresponding to the Nth clock signal CLK 1 is output through the Nth stage output terminal Gout[n].
- the Nth clock signal CLK 1 maintains in a logic low state. Therefore the Nth stage output terminal Gout[n] outputs a logic low signal VGL. Then, if the Nth clock signal CLK 1 is changed to a logic high state during the bootstrap period BS, the Nth stage output terminal Gout [n] outputs a logic high signal VGH of the Nth clock signal CLK 1 .
- a change in potential during the bootstrap period BS of the Q node Q can be explained in association with the conservation law of electrical charge.
- C is a capacitance of a capacitor C
- ⁇ Va is a potential variation of the Q node Q
- ⁇ Vb is a potential variation of the Nth stage output terminal Gout[n]
- C TFT is a parasitic capacitance of the pull-up transistor Tpu
- ⁇ Vc is a potential variation of the Nth clock signal.
- ⁇ Vb and ⁇ Vc have a difference value of 0.
- ⁇ Vb and ⁇ Vc have the same value. Accordingly, in the bootstrap period BS of the Q node Q, Q[N] is increased in level from a second potential V 2 to a third potential V 3 higher than the second potential V 2 as illustrated in FIG. 4 .
- the pull-up transistor Tpu transfers a signal applied to the drain electrode to the source electrode while the pull-up transistor Tpu is turned on.
- a transistor is turned on only when a gate-source voltage Vgs of the transistor is higher than a threshold voltage Vth of the transistor. If the Q node Q is maintained at the second potential V 2 without bootstrapping, there may occur a period in which the gate-source voltage Vgs is lower than the threshold voltage Vth. If the Q node Q is maintained at the third potential V 3 higher than the second potential V 2 after bootstrapping, a period in which the gate-source voltage Vgs is higher than the threshold voltage Vth can last more longer than the case where the Q node Q is not bootstrapped.
- the pull-up transistor Tpu can be turned on for a enough time. Accordingly, the pull-up transistor Tpu can more effectively transfer a signal applied to the drain electrode to the source electrode in the case where the Q node Q is maintained at the third potential V 3 than in the case where the Q node Q is maintained at the second potential V 2 . Even if the pull-up transistor Tpu is degraded, the gate electrode of the pull-up transistor Tpu is applied with the third potential V 3 higher than the second potential V 2 . Thus, it can be turned on for a longer time than a pull-up transistor which is not bootstrapped to the third potential V 3 . Therefore, the degradation of the pull-up transistor Tpu can be compensated for through the bootstrap period BS of the Q node Q.
- the bootstrap period BS of the Q node Q may be more effective in an NMOS transistor.
- the NMOS transistor is turned off during a period in which a gate-source voltage Vgs is lower than a threshold voltage Vth. Therefore, time may be not enough to sufficiently charge a source electrode. If the bootstrap period is applied thereto, the gate-source voltage Vgs can maintain a higher value than the threshold voltage Vth and the transistor is not turned off. Therefore, time may be enough to transfer a signal applied to a drain electrode to the source electrode.
- the pull-up transistor Tpu of FIG. 3 and FIG. 4 in which the bootstrapped Q node Q and the gate electrode are connected to each other may be an NMOS transistor.
- a semiconductor layer of the NMOS transistor maybe formed of oxide. The oxide maybe anyone of a-IGZO, a-ITZO, IZO, ZnO, IGO, or IAZO, but is not necessarily limited thereto.
- the pull-down transistor Tpd is turned on in response to a logic high signal VGH of the N+ith clock signal CLK 3 and its output terminal, i.e., the Nth stage output terminal Gout[n], is discharged.
- the Q node Q is discharged by the third transistor T 3 in response to the potential of the N+ith stage output terminal Gout[n+2].
- a potential of the Q node Q is periodically discharged to the N ⁇ kth stage output terminal Gout [n ⁇ 1] by the second transistor T 2 which is turned on in response to the N ⁇ kth clock signal terminal CLK[n ⁇ 1]. Therefore, the Nth stage output terminal Gout[n] maintains the first potential V 1 of the first low voltage terminal VGL.
- a waveform of the common node Nc will be described with reference to FIG. 3 and FIG. 4 .
- the first control transistor Tc 1 is turned on and the common node Nc is maintained in a logic high state. Then, if the Nth stage output terminal Gout[n] is in a logic high state, the common node Nc is maintained in a logic high state by the second control transistor Tc 2 . Then, when a signal of the N+ith stage output terminal Gout[n+2] is in a logic high state, the common node Nc is discharged and then maintained in a logic low state by a third control transistor Tc 3 .
- the Q node Q is maintained in a logic low state except during the pre-charging period PC and the bootstrap period BS. However, the Q node Q may be coupled to a rising edge of a signal of the Nth clock signal terminal CLK[n], so that a ripple signal may be introduced to the Q node Q.
- the second transistor T 2 can suppress the introduction of a ripple signal.
- the second transistor T 2 is turned on in response to the N ⁇ kth clock signal terminal CLK[n ⁇ 1]. A period in which the second transistor T 2 is turned on can be classified into two cases.
- the N ⁇ kth clock signal terminal CLK[n ⁇ 1] is maintained in a logic high state
- the N ⁇ kth stage output terminal Gout [n ⁇ 1] is maintained in a logic low state.
- the Nth stage output terminal Gout [n] needs to be maintained at the logic low signal VGL.
- the second transistor T 2 may discharge a ripple signal introduced to the Q node Q to the N ⁇ kth stage output terminal Gout[n ⁇ 1].
- the N ⁇ kth clock signal terminal CLK[n ⁇ 1] is maintained in a logic high state
- the N ⁇ kth stage output terminal Gout [n ⁇ 1] is maintained in a logic high state.
- the Q node Q needs to be maintained at the second potential V 2 or more.
- the second transistor T 2 transfers a logic high signal VGH of the N ⁇ kth stage output terminal Gout [n ⁇ 1] to the Q node and thus suppresses a decrease in potential of the Q node Q to be lower than the second potential V 2 .
- the gate electrodes of the first control transistor Tc 1 and the first transistor T 1 are connected to the N ⁇ 2th stage output terminal Gout[n ⁇ 2].
- the present disclosure is not necessarily limited thereto.
- the gate electrodes of the first control transistor Tc 1 and the first transistor T 1 may be connected to the N ⁇ 1th stage output terminal Gout [n ⁇ 1].
- a pre-charging period PC may be shorter as compared with the case where the gate electrodes are connected to the N ⁇ 2th stage output terminal Gout [n ⁇ 2].
- a length of the pre-charging period PC of the Q node Q can be adjusted depending on various circuit configurations.
- the first control transistor Tc 1 and the first transistor T 1 are turned off in response to a logic low signal VGL of the N ⁇ jth stage output terminal Gout[n ⁇ 2].
- the drain-source voltage Vds of the first control transistor Tc 1 and the drain-source voltage Vds of the first transistor T 1 serve as junction stresses for the respective transistors.
- the second control transistor Tc 2 is turned on to charge the common node Nc with a voltage having a lower potential than the voltage of the Q node Q.
- the drain-source voltage Vds of the first control transistor Tc 1 and the drain-source voltage Vds of the first transistor T 1 are decreased as compared with the case where the junction stress control circuit 600 is not provided. Therefore, junction stresses to be applied to the first control transistor Tc 1 and the first transistor T 1 are decreased, so that the speed of degradation is reduced, thereby minimizing degradation.
- FIG. 5A illustrates the first control transistor Tc 1 illustrated in FIG. 3
- FIG. 6A illustrates the first transistor T 1 illustrated in FIG. 3 .
- the gate electrode and the drain electrode of the first control transistor Tc 1 are connected to the N ⁇ jth stage output terminal Gout[n ⁇ 2] and the source electrode thereof is connected to the common node Nc.
- the gate electrode of the first transistor T 1 is connected to the N ⁇ jth stage output terminal Gout[n ⁇ 2], the drain electrode thereof is connected to the common node Nc, and the source electrode is connected to the Q node Q.
- FIG. 5B is a graph showing waveforms in a drain electrode and a source electrode of the first control transistor Tc 1 illustrated in FIG. 3 .
- FIG. 6B is a graph showing waveforms in a drain electrode and a source electrode of the first transistor T 1 illustrated in FIG. 3 .
- a change in the waveform of the Q node Q will be described in detail with reference to FIG. 6B .
- a first period ⁇ circle around ( 1 ) ⁇ is the pre-charging period PC of the Q node Q. During the first period ⁇ circle around ( 1 ) ⁇ ), the Q node Q is maintained at the second potential V 2 .
- a second period ⁇ circle around ( 2 ) ⁇ is the bootstrap period BS of the Q node Q. During the second period ⁇ circle around ( 2 ) ⁇ , the Q node is maintained at the third potential V 3 .
- a third period ⁇ circle around ( 3 ) ⁇ is a discharge period of the Q node Q. During the third period ⁇ circle around ( 3 ) ⁇ , the Q node Q is maintained at the first potential V 1 .
- the Q node Q is charged to the second potential V 2 or the third potential V 3 . Therefore, the pull-up transistor Tpu is turned on so as to transfer a voltage of the Nth clock signal terminal CLK 1 as a logic high signal VGH to its output terminal, i.e., the Nth stage output terminal Gout[n].
- a drain-source voltage Vds is a difference between a voltage of a drain electrode and a voltage of a source electrode.
- a difference between the drain-source voltage Vds of the first control transistor Tc 1 and the drain-source voltage Vds of the first transistor T 1 is approximately equal to a peak voltage Vpp.
- the peak voltage Vpp is defined as a difference between a voltage of the first potential V 1 and a voltage of the second potential V 2 .
- a difference between the voltage of the second potential V 2 and a voltage of the third potential V 3 is also approximately equal to the peak voltage Vpp.
- the maximum difference between the drain-source voltage Vds of the first control transistor Tc 1 and the drain-source voltage Vds of the first transistor T 1 is approximately equal to the peak voltage Vpp.
- FIG. 7A illustrates a first transistor T 1 according to a Comparative Example. Specifically, FIG. 7A illustrates a first transistor T 1 of the shift register 140 to which the junction stress control circuit 600 is not applied. In this case, a gate electrode and a drain electrode of the first transistor T 1 are connected to the N ⁇ jth stage output terminal Gout[n ⁇ 2] and a source electrode thereof is connected to the Q node Q.
- FIG. 7B is a graph showing waveforms in a drain electrode and a source electrode of the first transistor T 1 illustrated in FIG. 7A .
- a voltage of the drain electrode is maintained at the first potential V 1 and a voltage of the source electrode is maintained at the third potential V 3 . Therefore, during the second period ⁇ circle around ( 2 ) ⁇ , a drain-source voltage Vds equal to about two times the peak voltage Vpp is formed in the first transistor T 1 .
- the first transistors T 1 according to the Comparative Example and the exemplary embodiment have a great difference in drain-source voltage Vds. More specifically, during the bootstrap period BS of the Q node Q, i.e., the second period ⁇ circle around ( 2 ) ⁇ , there is about two times difference in drain-source voltage Vds of the first transistor T 1 depending on absence or presence of the junction stress control circuit 600 . Also, it can be seen that the junction stress control circuit 600 allows the first transistor T 1 to reduce a junction stress.
- a drain-source voltage Vds approximately equal to the peak voltage Vpp is formed in the first control transistor Tc 1 . It can be seen that the drain-source voltage Vds of the first control transistor Tc 1 illustrated in FIG. 5A is decreased as compared with that of the first transistor T 1 illustrated in FIG. 7A .
- the second period ⁇ circle around ( 2 ) ⁇ refers to a period in which the first transistor T 1 is applied with a higher junction stress than the other transistors.
- the drain-source voltage Vds of the first transistor T 1 can be controlled to be the peak voltage Vpp.
- FIG. 8 shows I-V curves of the first transistor T 1 according to the Example of the present disclosure and the first transistor T 1 according to the Comparative Example. Specifically, FIG. 8 shows I-V curves of the first transistor T 1 according to the Example of the present disclosure and the first transistor T 1 according to the Comparative Example measured under severe conditions.
- the first transistor T 1 illustrated in FIG. 6A and the first transistor T 1 illustrated in FIG. 7A are compared.
- the I-V curves illustrated in FIG. 8 degradation characteristics of the first transistors T 1 during the bootstrap period BS of the Q node Q can be seen.
- the degradation characteristics refer to deterioration in performance of a transistor caused by a change in output characteristics of the transistor when the transistor is exposed to a stress such as a junction stress for a long time.
- a solid line indicates the first transistor T 1 illustrated in FIG. 6A and a dotted line indicates the first transistor T 1 illustrated in FIG. 7A . While the two kinds of first transistors T 1 were exposed at 60° C. for 10 minutes under the conditions similar to those of the bootstrap period BS, I-V curves thereof were measured.
- the transistor indicated by the solid line is improved in degradation characteristics as compared with the transistor indicated by the dotted line.
- an on-current hereinafter, referred to as “Ion”
- the on-current refers to a current flowing through an active layer of a transistor during a period in which the transistor is turned on.
- the degradation of the Ion refers to a decrease in amount of current flowing through the active layer of the transistor after a particular time.
- the inventors of the present disclosure recognized that Ion is degraded due to a junction stress, and invented a circuit for adjusting a junction stress for a transistor and a display device including the circuit in order to improve the degradation. Also, the inventors of the present disclosure invented the shift register 140 improved in lifetime and reliability by minimizing the introduction of a ripple signal to an output of a stage and a display device including the shift register 140 .
- junction stress control circuit 600 reduces a junction stress for the first transistor T 1 has been described above.
- configuration of the junction stress control circuit 600 is not limited to the first transistor T 1 illustrated in FIG. 2 or FIG. 3 .
- the shift register 140 may be configured by applying the junction stress control circuit 600 to another transistor connected to the Q node Q.
- FIG. 9 is a circuit configuration diagram of an Nth stage according to an exemplary embodiment of the present disclosure
- FIG. 10 is a schematic timing chart of the circuit illustrated in FIG. 9 .
- the shift register 140 illustrated in FIG. 9 may employ a multi-level low voltage terminal.
- the shift register 140 may further include a low voltage terminal having a different potential level from the first low voltage terminal VGL.
- the shift register 140 illustrated in FIG. 9 uses a second low voltage terminal VSS having a lower potential level than the first low voltage terminal VGL.
- the lower potential level refers to a potential level having a higher absolute potential value when the potential level is lower than 0.
- the lower potential level refers to a potential level having a lower absolute potential value when the potential level is higher than 0.
- a voltage of the second low voltage terminal VSS may be ⁇ 15 V which is lower than ⁇ 12 V.
- a voltage of the second low voltage terminal VSS may be 3 V which is lower than 5 V.
- the multi-level low voltage terminal can also be applied to the shift register 140 illustrated in FIG. 2 and FIG. 3 .
- An output signal of the Nth stage may include two kinds of signals to be output through the Nth stage output terminal Gout [n] and an Nth stage carry terminal CRY[n]. These two signals may be the same each other, but maybe different from each other in actually measured waveform.
- the Nth stage output terminal Gout[n] is connected to a pixel PXL of the display panel 100 .
- the Nth stage carry terminal CRY[n] is not connected to the pixel PXL of the display panel 100 and connected to the shift register circuit 140 . Therefore, a signal of the Nth stage output terminal Gout[n] connected to the pixel PXL having a high load may be distorted in waveform due to an RC delay.
- a signal of the Nth stage carry terminal CRY[n] connected to the shift register circuit 140 having a lower load than the pixel PXL shows a clean waveform as compared with the signal of the Nth stage output terminal Gout[n]. That is, since the Nth stage carry terminal CRY[n] is not connected to the pixel PXL, it has a shorter RC delay than the Nth stage output terminal Gout[n]. Thus, a signal of the Nth stage carry terminal CRY[n] is faster in time for rising edge or falling edge. Therefore, a transistor connected to the Nth stage carry terminal CRY[n] can be turned on or turned off quickly. Accordingly, the shift register 140 including a carry terminal can operate more effectively.
- the Nth stage of the shift register 140 includes the Nth stage output terminal Gout [n] and the Nth stage carry terminal CRY[n]. Also, the Nth stage of the shift register 140 includes a first transistor T 1 , a second transistor T 2 , a third transistor T 3 , a fourth transistor T 4 , a fifth transistor T 5 , a sixth transistor T 6 , a seventh transistor T 7 , an eighth transistor T 8 , a ninth transistor T 9 , and a capacitor.
- the first transistor T 1 charges the Q node Q in response to a potential of an N ⁇ rth stage carry output terminal CRY[n ⁇ r] (r is an integer of 1 or more).
- the first transistor T 1 will be described as following a potential of a virtual N ⁇ 2th stage carry output terminal CRY[n ⁇ 2] rather than the start signal VST.
- the first transistor T 1 may directly receive the start signal VST or may be supplied with a signal corresponding to the start signal VST from a previous or second previous stage carry output terminal depending on a position of a stage.
- a gate electrode and a drain electrode of the first transistor T 1 are connected to the N ⁇ rth stage carry output terminal CRY[n ⁇ 2] and a source electrode of the first transistor T 1 is connected to the Q node Q.
- the second transistor T 2 discharges the Q node Q to the second low voltage terminal VSS in response to a potential of an N+sth stage carry output terminal CRY[n+s] (s is an integer of 1 or more).
- the second transistor T 2 will be described as following a potential of an N+2th stage carry output terminal CRY[n+2]. However, for reference, the second transistor T 2 may follow a potential of a subsequent or third subsequent stage carry output terminal depending on a position of a stage.
- the second transistor T 2 is turned on after the bootstrap period BS of the Q node Q is ended so as to discharge the Q node Q to the second low voltage terminal VSS.
- a gate electrode is connected to the N+2th stage carry output terminal CRY[n+2]
- a source electrode is connected to the second low voltage terminal VSS
- a drain electrode is connected to the Q node Q.
- the third transistor T 3 charges or discharges the Q node Q in response to a potential of an N ⁇ tth clock signal terminal CLK[n ⁇ t] (t is an integer of 1 or more).
- an N ⁇ tth clock signal will be defined as a fourth clock signal and an N ⁇ tth stage carry output terminal CRY [n ⁇ t] will be described as an N ⁇ 1th stage carry output terminal CRY [n ⁇ 1].
- the second clock signal or the third clock signal may be connected to a gate electrode of the third transistor T 3 depending on a position of a stage.
- a second stage carry output terminal CRY[ 2 ] or a third stage carry output terminal CRY[ 3 ] may be connected to a drain electrode of the third transistor T 3 depending on a position of a stage.
- the gate electrode is connected to the N ⁇ tth clock signal terminal CLK[n ⁇ 1]
- a source electrode is connected to the Q node Q
- the drain electrode is connected to the N ⁇ tth stage carry output terminal CRY[n ⁇ 1].
- the second transistor T 2 and the third transistor T 3 function to discharge the Q node Q, but are different from each other in number of times of discharging the Q node Q during a frame of the display panel 100 .
- the second transistor T 2 is turned on one time during a frame so as to discharge the Q node Q one time
- the third transistor T 3 is turned on several times during a frame so as to discharge the Q node Q several times.
- a transistor may have a double transistor structure in which two transistors having a gate electrode in common are connected in series to each other, so that a length of a channel layer through which charges are transfered can be longer than a typical transistor.
- the double transistor structure is resistant to leakage current and Ion degradation.
- a transistor may have a triple transistor structure in which three transistors having a gate electrode in common are connected in series to each other, so that a length of a channel layer through which charges are transfered can be longer than the double transistor structure.
- the triple transistor structure is more resistant to leakage current and Ion degradation than the double transistor structure.
- the triple transistor structure occupies a greater area than the double transistor structure and thus makes it difficult to manufacture the display panel 100 to have a small thickness. Accordingly, the inventors of the present disclosure invented a structure capable of improving Ion degradation using the double transistor structure.
- the shift register 140 employing the double transistor structure is greatly reduced in size as compared with the shift register 140 employing the triple transistor structure and thus makes it possible to manufacture the display device 100 to have a narrow bezel and a small thickness.
- the first transistor T 1 , the second transistor T 2 , and the third transistor T 3 illustrated in FIG. 9 have the double transistor structure, but are not necessarily limited thereto. At least one of the first transistor T 1 , the second transistor T 2 , and the third transistor T 3 may have the double transistor structure.
- two transistors having a gate electrode in common and connected in series to each other may be connected to each other with the common node Nc interposed therebetween.
- two transistors having a gate electrode in common and connected in series to each other may be connected to each other with the common node Nc interposed therebetween.
- the fourth transistor T 4 outputs a clock signal of the Nth clock signal terminal CLK[n] to the Nth stage output terminal Gout[n] in response to a potential of the Q node Q. Further, the sixth transistor T 6 outputs a clock signal of the Nth clock signal terminal CLK[n] to the Nth stage carry output terminal CRY[n] in response to the potential of the Q node Q.
- the clock signal of the Nth clock signal terminal CLK[n] will be defined as a first clock signal. However, for reference, another signal (e.g., second clock signal, third clock signal, etc.) may be selected and input as the Nth clock signal depending on a position of a stage.
- a gate electrode is connected to the Q node Q, a source electrode is connected to the Nth stage output terminal Gout[n], and a drain electrode is connected to the Nth clock signal terminal CLK[n].
- a gate electrode is connected to the Q node Q, a source electrode is connected to the Nth stage carry output terminal CRY[n], and a drain electrode is connected to the Nth clock signal terminal CLK[n].
- the Nth stage output terminal Gout[n] is connected to each pixel PXL in the display area 100 A of the display panel 100 , and the Nth stage carry output terminal CRY[n] is connected to the the shift register 140 without connection to the pixel PXL.
- the fifth transistor T 5 discharges a potential of the Nth stage output terminal Gout [n] to the first low voltage terminal VGL in response to a potential of an N+m clock signal terminal CLK[n+m]. Further, the seventh transistor T 7 discharges a potential of the Nth stage carry output terminal CRY[n] to the second low voltage terminal VSS in response to the potential of the N+m clock signal terminal CLK[n+m].
- a clock signal of the N+m clock signal terminal CLK[n+m] will be defined as a third clock signal.
- another signal e.g., second clock signal, fourth clock signal, etc.
- another signal may be selected and input as the N+mth clock signal depending on a position of a stage.
- a gate electrode is connected to the N+m clock signal terminal CLK[n+ 2 ], a source electrode is connected to the first low voltage terminal VGL, and a drain electrode is connected to the Nth stage output terminal Gout[n].
- a gate electrode is connected to the N+m clock signal terminal CLK[n+ 2 ]
- a source electrode is connected to the second low voltage terminal VSS
- a drain electrode is connected to the Nth stage carry output terminal CRY[n].
- the capacitor C bootstraps the Q node Q of the Nth stage.
- One electrode of the capacitor C is connected to the Q node Q and the gate electrode of the pull-up transistor Tpu and the another electrode of the capacitor C is connected to the Nth stage output terminal Gout[n].
- the Q node Q illustrated in FIG. 2 and FIG. 3 has a value ranging from a lowest first potential V 1 to a highest third potential V 3 .
- the Q node Q illustrated in FIG. 9 has a value ranging from a lowest 0(zero)th potential V 0 to a highest third potential V 3 .
- the 0(zero)th potential V 0 refer to a potential of the second low voltage terminal VSS and the first potential V 1 refer to a potential of the first low voltage terminal VGL.
- the Nth clock signal is maintained at a logic low level during the pre-charging period PC of the Q node Q. Therefore, even if the fourth transistor T 4 and the sixth transistor T 6 are turned on, the Nth stage output terminal Gout[n] and the Nth stage carry output terminal CRY[n] output a logic low signal VGL.
- the Nth stage output terminal Gout [n] outputs a signal having the first potential V 1 of the first low voltage terminal VGL through the fifth transistor T 5 .
- the Nth stage carry output terminal CRY[n] outputs a signal having the 0(zero)th potential V 0 of the second low voltage terminal VSS through the seventh transistor T 7 .
- the Nth clock signal is maintained at a logic high level. Therefore, the fourth transistor T 4 and the sixth transistor T 6 are turned on and the Nth stage output terminal Gout[n] and the Nth stage carry output terminal CRY[n] output a logic high signal VGH.
- the Nth stage of the shift register 140 includes the eighth transistor T 8 .
- the eighth transistor T 8 refers to a junction stress control circuit that controls junction stresses for the first transistor T 1 , the second transistor T 2 , and the third transistor T 3 .
- the eighth transistor T 8 charges the common node Nc in response to a potential of the Nth stage carry output terminal CRY[n].
- a potential of the Nth stage carry output terminal CRY[n] has a logic high level
- the eighth transistor T 8 applies the second potential V 2 to the common node Nc.
- a gate electrode and a drain electrode are connected to the Nth stage carry output terminal CRY[n] and a source electrode is connected to the Q node Q.
- the shift register 140 may further include the ninth transistor T 9 .
- the ninth transistor T 9 refers to a junction stress control circuit with the eighth transistor T 8 .
- the ninth transistor T 9 discharges the common node Nc to the second low voltage terminal VSS in response to a potential of the N+sth stage carry output terminal CRY[n+2].
- the ninth transistor T 9 is applied with a logic high signal of the N+sth stage carry output terminal CRY[n+2] and thus turned on, and a potential of the common node Nc is discharged to the second low voltage terminal VSS.
- a gate electrode is connected to the N+sth stage carry output terminal CRY[n+2]
- a source electrode is connected to the second low voltage terminal VSS
- a drain electrode is connected to the common node Nc.
- the Q node Q is increased to the third potential level V 3 and the N ⁇ rth stage carry output terminal CRY[n ⁇ 2] has the 0(zero)th potential level V 0 . Therefore, there occurs a big difference of voltage between the source electrode and the drain electrode of the first transistor T 1 .
- the difference of voltage serves as a junction stress for the first transistor T 1 , so that Ion degradation may occur.
- the eighth transistor T 8 allows the common node Nc to be maintained at the second potential level V 2 of the Nth stage carry output terminal CRY[n]. Accordingly, in the first transistor T 1 , the second transistor T 2 , and the third transistor T 3 connected to the common node Nc, a drain-source voltage Vds becomes equal to a peak voltage Vpp which is a difference between the third potential V 3 and the second potential V 2 . Therefore, when all of the transistors included in the shift register 140 are turned off, a drain-source voltage Vds becomes equal to the peak voltage Vpp. Accordingly, it is possible to reduce that a specific transistor is degraded faster than the other transistors.
- FIG. 11A is a graph showing waveforms according to the Comparative Example
- FIG. 11B is a graph showing waveforms according to the exemplary embodiment illustrated in FIG. 9 .
- the first transistor T 1 , the second transistor T 2 , or the third transistor T 3 illustrated in FIG. 9 there may be a change in threshold voltage Vth while the transistor is formed. Further, while the bootstrap period BS of the Q node Q is overlapped with turn-off periods of the first to third transistors T 1 , T 2 , and T 3 , some of charges of the Q node Q may leak through the first to third transistors T 1 , T 2 , and T 3 . Particularly, as a change in threshold voltage Vth of the first to third transistors T 1 , T 2 , and T 3 is increased, the amount of charges to be discharged may be increased. Referring to FIG. 11A and FIG. 11B , it can be seen that a waveform of the Q node Q charged to the third potential V 3 in the second period ⁇ circle around ( 2 ) ⁇ is decreased toward the second potential V 2 .
- the eighth transistor T 8 charges the common node Nc. Therefore, charges of Q node Q, discharged through the common node Nc, can be compensated by the eighth transistor T 8 .
- FIG. 11A is a waveform diagram of the Comparative Example in which the threshold voltage Vth of the first transistor T 1 is changed by ⁇ 3 V
- FIG. 11B is a waveform diagram of an example in which the threshold voltage Vth of the first transistor T 1 in the shift register 140 illustrated in FIG. 9 is changed by ⁇ 5 V.
- the threshold voltage Vth in FIG. 11B is more changed than the threshold voltage Vth in FIG. 11A . Therefore, the Q node Q of the shift register 140 corresponding to FIG. 11B may be more discharged than the Q node Q of the shift register 140 corresponding to FIG. 11A .
- the eighth transistor T 8 compensates for charges discharged from the Q node Q.
- the Q node Q has a higher potential in FIG. 11B than in FIG. 11A . Accordingly, it is possible to stably maintain an output of the shift register 140 .
- the same effect can be seen in the other exemplary embodiments such as the shift register 140 illustrated in FIG. 2 and FIG. 3 .
- the fifth transistor T 5 When the bootstrap period BS is ended, the fifth transistor T 5 is turned on so as to start discharge of the Nth stage output terminal Gout[n]. Meanwhile, the Nth stage output terminal Gout [n] may also be discharged temporarily by the fourth transistor T 4 . Meanwhile, the Q node Q is the gate electrode of the fourth transistor T 4 . Therefore, if a voltage of the Q node Q when the bootstrap period BS is ended is large, a gate-source voltage Vgs of the fourth transistor T 4 may be large. Therefore, the fourth transistor T 4 can more discharge the Nth stage output terminal Gout[n].
- a voltage of the Q node Q when the bootstrap period BS is ended is relatively high. Also, it can be seen that a falling edge of a voltage of the Nth stage output terminal Gout[n] has a steep slope as compared with FIG. 11A . Therefore, an overlapped period with respect to an output of a subsequent stage can be reduced, so that output characteristics of the shift register 140 can be improved.
- This effect is not limited to the shift register 140 illustrated in FIG. 9 , but the same effect can be obtained from the other exemplary embodiments such as the shift register 140 illustrated in FIG. 2 or FIG. 3 .
- the shift register 140 employing a multi-level low voltage terminal may have the following characteristics.
- the Q node Q is maintained at the 0 (zero) th potential V 0 of the second low voltage terminal VSS, which is lower than the first potential V 1 of the Nth stage output terminal Gout[n]. Therefore, if the fourth transistor T 4 illustrated in FIG. 9 is turned off, there occurs a period in which a gate-source voltage Vgs of the fourth transistor T 4 is lower than 0. Accordingly, a negative shift may occur in the fourth transistor T 4 , and the negative shift may allow the fourth transistor T 4 to be compensated as much as a positive shift is proceeded.
- a drain-source voltage Vds of the first transistor T 1 illustrated in FIG. 9 may be higher than a drain-source voltage Vds of the first transistor T 1 illustrated in FIG. 2 or FIG. 3 . Accordingly, the first transistor T 1 illustrated in FIG. 9 employing a multi-level low voltage terminal is applied with a higher junction stress, Ion degradation may proceed more rapidly. Therefore, in the shift register 140 employing a multi-level low voltage terminal, compensation for degradation can be conducted more effectively by the junction stress control circuit of the present disclosure.
- the shift register 140 employing a multi-level low voltage terminal has a higher peak voltage Vpp of the Q node Q than the shift register 140 employing a single-level low voltage terminal. Therefore, the transistor connected to the Q node Q has a higher gate-source voltage Vgs, so that the operation characteristics can be improved.
- a gate driving circuit includes a plurality of stages.
- An Nth stage (N is a positive integer) of the plurality of stages includes a first transistor charging a Q node and a junction stress control circuit connected to the first transistor through a common node.
- the junction stress control circuit may be configured to control a voltage of the common node in order to minimize a junction stress for the first transistor.
- the junction stress control circuit may be configured to adjust a drain-source voltage of the first transistor in order to minimize degradation of the first transistor.
- the junction stress control circuit may include a first control transistor and a second control transistor, and the first control transistor, the second control transistor, and the first transistor may be connected to each other through the common node.
- the second control transistor may be configured to control a first junction stress and a second junction stress.
- the first junction stress is generated by a voltage difference between a drain electrode and a source electrode of the first transistor
- the second junction stress is generated by a voltage difference between a drain electrode and a source electrode of the first control transistor.
- a first potential V 1 is applied to the Q node during a first time period
- a second potential V 2 higher than the first potential V 1 is applied to the Q node during a second time period
- a third potential V 3 higher than the second potential V 2 is applied to the Q node during a bootstrap period.
- the second control transistor may be configured to control a voltage of the common node such that a ratio of the second junction stress to the first junction stress during the bootstrap period is controlled in the range of 1:0.9 to 1:1.
- a gate electrode of the first transistor and a gate electrode of the first control transistor may be connected to an N ⁇ jth stage output terminal (N and j are an integer of 1 or more).
- the junction stress control circuit may further include a third control transistor that discharges the common node.
- the first transistor, the first control transistor, the second control transistor, and the third control transistor may be configured as NMOS transistors.
- At least one of the first control transistor and the second control transistor may have a gate electrode and a drain electrode connected to each other.
- a display device includes a display area having a plurality of pixels , a non-display area adjacent to the display area, and a circuit unit disposed on the non-display area and corresponding to the plurality of pixels.
- the circuit unit includes a first transistor and a junction stress control circuit.
- the first transistor charges a Q node and the first transistor is connected to the junction stress control circuit through a common node.
- the junction stress control circuit controls a drain-source voltage Vds of the first transistor.
- the junction stress control circuit may include a first control transistor and a second control transistor connected to the first control transistor.
- the second control transistor may be configured to control a drain-source voltage of the first control transistor or the drain-source voltage of the first transistor by charging the common node to a first voltage.
- the second control transistor may be configured to apply a voltage lower than a voltage applied to the Q node to the common node in a turn-off period of the first transistor and the first control transistor.
- the junction stress control circuit may further include a third control transistor connected to the common node.
- the third control transistor may be configured to discharge the common node in a turn-off period of the second control transistor.
- a gate driver includes a pull-up circuit configured to output an output signal to be applied to a pixel circuit that drives pixels of a display device, a first transistor configured to control the pull-up circuit, and a control circuit connected to the first transistor so as to minimize degradation of the first transistor and compensate for a current leaking through the first transistor.
- the first transistor may include an oxide semiconductor layer.
- the pull-up circuit may include a first pull-up transistor configured to apply a first output signal to a first output signal terminal and a second pull-up transistor configured to apply a second output signal to a second output signal terminal.
- the first output signal terminal may be connected to the pixel circuit, and the second output signal terminal may not be connected to the pixel circuit.
- a low level of the first output signal may be higher than a low level of the second output signal.
- the control circuit may be configured to apply the first output signal or the second output signal to the first transistor during a period in which the first output signal and the second output signal maintain a high level.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
Abstract
Description
Claims (10)
Applications Claiming Priority (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| KR20160052608 | 2016-04-29 | ||
| KR10-2016-0052608 | 2016-04-29 | ||
| KR10-2016-0096986 | 2016-07-29 | ||
| KR1020160096986A KR102557841B1 (en) | 2016-04-29 | 2016-07-29 | Gate driving circuit and display dedvice using the same |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| US20170316731A1 US20170316731A1 (en) | 2017-11-02 |
| US11107388B2 true US11107388B2 (en) | 2021-08-31 |
Family
ID=60157188
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| US15/498,584 Active 2037-12-21 US11107388B2 (en) | 2016-04-29 | 2017-04-27 | Gate driving circuit and display device using the same |
Country Status (1)
| Country | Link |
|---|---|
| US (1) | US11107388B2 (en) |
Families Citing this family (7)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN106023947B (en) * | 2016-08-09 | 2018-09-07 | 京东方科技集团股份有限公司 | Shift register cell and driving method, gate driving circuit, display device |
| US11361819B2 (en) * | 2017-12-14 | 2022-06-14 | Advanced Micro Devices, Inc. | Staged bitline precharge |
| KR102555779B1 (en) * | 2018-02-26 | 2023-07-17 | 삼성디스플레이 주식회사 | Gate driver and display device having the same |
| KR102522425B1 (en) | 2018-08-21 | 2023-04-19 | 삼성디스플레이 주식회사 | Scan driver and display device having the same |
| CN110111740B (en) * | 2019-06-26 | 2020-12-25 | 京东方科技集团股份有限公司 | Control device and method for charging time of display panel and electronic equipment |
| TWI726523B (en) | 2019-12-06 | 2021-05-01 | 友達光電股份有限公司 | Driving circuit |
| US12437690B2 (en) | 2022-05-19 | 2025-10-07 | Mianyang Boe Optoelectronics Technology Co., Ltd. | Driving module, display panel and display device |
Citations (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20060187177A1 (en) * | 2005-02-21 | 2006-08-24 | Au Optronics Corp. | Shift register units, display panels utilizing the same, and methods for improving current leakage thereof |
| US20070248204A1 (en) * | 2006-04-25 | 2007-10-25 | Mitsubishi Electric Corporation | Shift register circuit and image display apparatus equipped with the same |
| US20080002805A1 (en) * | 2005-03-30 | 2008-01-03 | Mitsubishi Denki Kabushiki Kaisha | Shift register and image display apparatus containing the same |
| US20080101529A1 (en) * | 2006-10-26 | 2008-05-01 | Mitsubishi Electric Corporation | Shift register and image display apparatus containing the same |
| US20080219401A1 (en) * | 2007-03-05 | 2008-09-11 | Mitsubishi Electric Corporation | Shift register circuit and image display apparatus containing the same |
| US20100086097A1 (en) * | 2008-10-06 | 2010-04-08 | Chi Mei El Corp. | Shift register circuit and display module |
| US20110140108A1 (en) * | 2009-12-11 | 2011-06-16 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and electronic device |
| US8054935B2 (en) * | 2009-11-13 | 2011-11-08 | Au Optronics Corporation | Shift register with low power consumption |
| US20110291712A1 (en) * | 2010-05-25 | 2011-12-01 | Mitsubishi Electric Corporation | Scanning-line drive circuit |
| US20140093028A1 (en) * | 2012-04-13 | 2014-04-03 | Boe Technology Group Co., Ltd. | Shift register unit and driving method thereof, shift register and display apparatus |
| US20150043703A1 (en) * | 2013-08-09 | 2015-02-12 | Chengdu Boe Optoelectronics Technology Co., Ltd. | Shift register unit, driving method thereof, shift register and display device |
| US20160064098A1 (en) * | 2013-07-27 | 2016-03-03 | Boe Technology Group Co., Ltd. | Shift register unit, method for driving the same, shift register and display device |
| US20160267854A1 (en) * | 2015-03-09 | 2016-09-15 | Qualcomm Mems Technologies, Inc. | Driver circuit with reduced leakage |
| US9489878B2 (en) * | 2013-12-20 | 2016-11-08 | Au Optronics Corp. | Shift register |
Family Cites Families (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| TW200746593A (en) * | 2006-06-07 | 2007-12-16 | Sunonwealth Electr Mach Ind Co | Shock prevention structure for motor |
-
2017
- 2017-04-27 US US15/498,584 patent/US11107388B2/en active Active
Patent Citations (14)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US20060187177A1 (en) * | 2005-02-21 | 2006-08-24 | Au Optronics Corp. | Shift register units, display panels utilizing the same, and methods for improving current leakage thereof |
| US20080002805A1 (en) * | 2005-03-30 | 2008-01-03 | Mitsubishi Denki Kabushiki Kaisha | Shift register and image display apparatus containing the same |
| US20070248204A1 (en) * | 2006-04-25 | 2007-10-25 | Mitsubishi Electric Corporation | Shift register circuit and image display apparatus equipped with the same |
| US20080101529A1 (en) * | 2006-10-26 | 2008-05-01 | Mitsubishi Electric Corporation | Shift register and image display apparatus containing the same |
| US20080219401A1 (en) * | 2007-03-05 | 2008-09-11 | Mitsubishi Electric Corporation | Shift register circuit and image display apparatus containing the same |
| US20100086097A1 (en) * | 2008-10-06 | 2010-04-08 | Chi Mei El Corp. | Shift register circuit and display module |
| US8054935B2 (en) * | 2009-11-13 | 2011-11-08 | Au Optronics Corporation | Shift register with low power consumption |
| US20110140108A1 (en) * | 2009-12-11 | 2011-06-16 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and electronic device |
| US20110291712A1 (en) * | 2010-05-25 | 2011-12-01 | Mitsubishi Electric Corporation | Scanning-line drive circuit |
| US20140093028A1 (en) * | 2012-04-13 | 2014-04-03 | Boe Technology Group Co., Ltd. | Shift register unit and driving method thereof, shift register and display apparatus |
| US20160064098A1 (en) * | 2013-07-27 | 2016-03-03 | Boe Technology Group Co., Ltd. | Shift register unit, method for driving the same, shift register and display device |
| US20150043703A1 (en) * | 2013-08-09 | 2015-02-12 | Chengdu Boe Optoelectronics Technology Co., Ltd. | Shift register unit, driving method thereof, shift register and display device |
| US9489878B2 (en) * | 2013-12-20 | 2016-11-08 | Au Optronics Corp. | Shift register |
| US20160267854A1 (en) * | 2015-03-09 | 2016-09-15 | Qualcomm Mems Technologies, Inc. | Driver circuit with reduced leakage |
Also Published As
| Publication number | Publication date |
|---|---|
| US20170316731A1 (en) | 2017-11-02 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US11107388B2 (en) | Gate driving circuit and display device using the same | |
| US11651738B2 (en) | Scan driver and display device having the same | |
| US10338727B2 (en) | Display device and method for driving same | |
| US11443674B2 (en) | Display device having gate driver | |
| US9245489B2 (en) | Gate driving circuit and display apparatus having the same | |
| US10424266B2 (en) | Gate driving circuit and display device using the same | |
| US11322068B2 (en) | Display device having gate driver | |
| KR102175905B1 (en) | Scan driver and display device using thereof | |
| US11217175B2 (en) | Pixel-driving circuit and method, and a display utilizing the same | |
| KR102557841B1 (en) | Gate driving circuit and display dedvice using the same | |
| US10403203B2 (en) | Organic light emitting display device | |
| KR20210047436A (en) | Display device | |
| US20190108810A1 (en) | Shift register and display device provided with same | |
| KR102040659B1 (en) | Scan Driver and Display Device Using the same | |
| KR20140131448A (en) | Scan Driver and Display Device Using the same | |
| US11749225B2 (en) | Scanning signal line drive circuit and display device provided with same | |
| US11574587B2 (en) | Display device | |
| US10796659B2 (en) | Display device and method for driving the same | |
| US12536965B2 (en) | Display panel and display device | |
| US12482428B2 (en) | Display panel includes a plurality of high-potential voltage lines and low-potential voltage lines on different sides of a gate driving circuit and display device | |
| US12505806B2 (en) | Gate driving circuit | |
| KR20200129582A (en) | Gate driving circuit and display device comprising the same | |
| US20250246154A1 (en) | Gate driving panel circuit and display device | |
| KR102710414B1 (en) | Gate driving circuit and display dedvice using the same | |
| KR20180062185A (en) | Shift register and display device using the same |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| AS | Assignment |
Owner name: LG DISPLAY CO., LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:CHO, SUNGHYUN;KONG, CHUNGSIK;KIM, BYOUNGWOO;AND OTHERS;SIGNING DATES FROM 20170425 TO 20170426;REEL/FRAME:042160/0181 |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NON FINAL ACTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: DOCKETED NEW CASE - READY FOR EXAMINATION |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE TO NON-FINAL OFFICE ACTION ENTERED AND FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: FINAL REJECTION MAILED |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: RESPONSE AFTER FINAL ACTION FORWARDED TO EXAMINER |
|
| STPP | Information on status: patent application and granting procedure in general |
Free format text: NOTICE OF ALLOWANCE MAILED -- APPLICATION RECEIVED IN OFFICE OF PUBLICATIONS |
|
| STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
| MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |