US10204997B2 - Thin film transistor, display substrate and display panel having the same, and fabricating method thereof - Google Patents
Thin film transistor, display substrate and display panel having the same, and fabricating method thereof Download PDFInfo
- Publication number
- US10204997B2 US10204997B2 US15/560,724 US201615560724A US10204997B2 US 10204997 B2 US10204997 B2 US 10204997B2 US 201615560724 A US201615560724 A US 201615560724A US 10204997 B2 US10204997 B2 US 10204997B2
- Authority
- US
- United States
- Prior art keywords
- electrode
- layer
- amorphous carbon
- base substrate
- carbon material
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 239000000758 substrate Substances 0.000 title claims abstract description 91
- 238000000034 method Methods 0.000 title claims abstract description 69
- 239000010409 thin film Substances 0.000 title claims abstract description 67
- 239000002194 amorphous carbon material Substances 0.000 claims abstract description 92
- 239000000463 material Substances 0.000 claims description 85
- 239000004065 semiconductor Substances 0.000 claims description 57
- 229920002120 photoresistant polymer Polymers 0.000 claims description 35
- 238000002161 passivation Methods 0.000 claims description 34
- 229910003481 amorphous carbon Inorganic materials 0.000 claims description 26
- 229910052751 metal Inorganic materials 0.000 claims description 23
- 239000002184 metal Substances 0.000 claims description 23
- XLOMVQKBTHCTTD-UHFFFAOYSA-N Zinc monoxide Chemical compound [Zn]=O XLOMVQKBTHCTTD-UHFFFAOYSA-N 0.000 claims description 16
- 238000000059 patterning Methods 0.000 claims description 16
- 238000000151 deposition Methods 0.000 claims description 13
- QVGXLLKOCUKJST-UHFFFAOYSA-N atomic oxygen Chemical compound [O] QVGXLLKOCUKJST-UHFFFAOYSA-N 0.000 claims description 12
- 229910052760 oxygen Inorganic materials 0.000 claims description 12
- 239000001301 oxygen Substances 0.000 claims description 12
- 238000001312 dry etching Methods 0.000 claims description 11
- 229910052738 indium Inorganic materials 0.000 claims description 11
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 claims description 11
- 150000002739 metals Chemical class 0.000 claims description 9
- 238000000137 annealing Methods 0.000 claims description 8
- 238000004519 manufacturing process Methods 0.000 claims description 8
- 239000011787 zinc oxide Substances 0.000 claims description 8
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 claims description 6
- 229910052733 gallium Inorganic materials 0.000 claims description 6
- YZZNJYQZJKSEER-UHFFFAOYSA-N gallium tin Chemical compound [Ga].[Sn] YZZNJYQZJKSEER-UHFFFAOYSA-N 0.000 claims description 5
- 229910052739 hydrogen Inorganic materials 0.000 claims description 5
- 239000001257 hydrogen Substances 0.000 claims description 5
- 238000001755 magnetron sputter deposition Methods 0.000 claims description 5
- 229910001887 tin oxide Inorganic materials 0.000 claims description 5
- UFHFLCQGNIYNRP-UHFFFAOYSA-N Hydrogen Chemical compound [H][H] UFHFLCQGNIYNRP-UHFFFAOYSA-N 0.000 claims description 4
- 238000004380 ashing Methods 0.000 claims description 4
- 238000005019 vapor deposition process Methods 0.000 claims description 4
- 239000010410 layer Substances 0.000 description 284
- 238000005530 etching Methods 0.000 description 11
- 239000007772 electrode material Substances 0.000 description 10
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 10
- OKTJSMMVPCPJKN-UHFFFAOYSA-N Carbon Chemical compound [C] OKTJSMMVPCPJKN-UHFFFAOYSA-N 0.000 description 9
- 229910052799 carbon Inorganic materials 0.000 description 7
- 229910052814 silicon oxide Inorganic materials 0.000 description 7
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 description 6
- 229910052581 Si3N4 Inorganic materials 0.000 description 6
- 238000004544 sputter deposition Methods 0.000 description 6
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 5
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 5
- 238000001459 lithography Methods 0.000 description 5
- 229910044991 metal oxide Inorganic materials 0.000 description 5
- 150000004706 metal oxides Chemical class 0.000 description 5
- 229910052710 silicon Inorganic materials 0.000 description 5
- 239000010703 silicon Substances 0.000 description 5
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 5
- 238000001039 wet etching Methods 0.000 description 5
- CBENFWSGALASAD-UHFFFAOYSA-N Ozone Chemical compound [O-][O+]=O CBENFWSGALASAD-UHFFFAOYSA-N 0.000 description 4
- 238000010586 diagram Methods 0.000 description 4
- 238000007740 vapor deposition Methods 0.000 description 4
- -1 SiN4) Inorganic materials 0.000 description 3
- RTAQQCXQSZGOHL-UHFFFAOYSA-N Titanium Chemical compound [Ti] RTAQQCXQSZGOHL-UHFFFAOYSA-N 0.000 description 3
- 229910052782 aluminium Inorganic materials 0.000 description 3
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 3
- 238000005137 deposition process Methods 0.000 description 3
- PJXISJQVUVHSOJ-UHFFFAOYSA-N indium(iii) oxide Chemical compound [O-2].[O-2].[O-2].[In+3].[In+3] PJXISJQVUVHSOJ-UHFFFAOYSA-N 0.000 description 3
- 239000011810 insulating material Substances 0.000 description 3
- 229910052757 nitrogen Inorganic materials 0.000 description 3
- 239000002356 single layer Substances 0.000 description 3
- 229910052719 titanium Inorganic materials 0.000 description 3
- 239000010936 titanium Substances 0.000 description 3
- TYHJXGDMRRJCRY-UHFFFAOYSA-N zinc indium(3+) oxygen(2-) tin(4+) Chemical compound [O-2].[Zn+2].[Sn+4].[In+3] TYHJXGDMRRJCRY-UHFFFAOYSA-N 0.000 description 3
- VYZAMTAEIAYCRO-UHFFFAOYSA-N Chromium Chemical compound [Cr] VYZAMTAEIAYCRO-UHFFFAOYSA-N 0.000 description 2
- RYGMFSIKBFXOCR-UHFFFAOYSA-N Copper Chemical compound [Cu] RYGMFSIKBFXOCR-UHFFFAOYSA-N 0.000 description 2
- ZOKXTWBITQBERF-UHFFFAOYSA-N Molybdenum Chemical compound [Mo] ZOKXTWBITQBERF-UHFFFAOYSA-N 0.000 description 2
- 229910004304 SiNy Inorganic materials 0.000 description 2
- 229910020286 SiOxNy Inorganic materials 0.000 description 2
- GWEVSGVZZGPLCZ-UHFFFAOYSA-N Titan oxide Chemical compound O=[Ti]=O GWEVSGVZZGPLCZ-UHFFFAOYSA-N 0.000 description 2
- 229910045601 alloy Inorganic materials 0.000 description 2
- 239000000956 alloy Substances 0.000 description 2
- 238000000541 cathodic arc deposition Methods 0.000 description 2
- 238000005229 chemical vapour deposition Methods 0.000 description 2
- 229910052804 chromium Inorganic materials 0.000 description 2
- 239000011651 chromium Substances 0.000 description 2
- 229910052802 copper Inorganic materials 0.000 description 2
- 239000010949 copper Substances 0.000 description 2
- 229910002804 graphite Inorganic materials 0.000 description 2
- 239000010439 graphite Substances 0.000 description 2
- 125000004435 hydrogen atom Chemical group [H]* 0.000 description 2
- 238000007735 ion beam assisted deposition Methods 0.000 description 2
- 238000007737 ion beam deposition Methods 0.000 description 2
- 150000002500 ions Chemical class 0.000 description 2
- 229910001092 metal group alloy Inorganic materials 0.000 description 2
- 239000007769 metal material Substances 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 229910052750 molybdenum Inorganic materials 0.000 description 2
- 239000011733 molybdenum Substances 0.000 description 2
- 229910052755 nonmetal Inorganic materials 0.000 description 2
- 238000005240 physical vapour deposition Methods 0.000 description 2
- 238000004549 pulsed laser deposition Methods 0.000 description 2
- 229910052715 tantalum Inorganic materials 0.000 description 2
- GUVRBAGPIYLISA-UHFFFAOYSA-N tantalum atom Chemical compound [Ta] GUVRBAGPIYLISA-UHFFFAOYSA-N 0.000 description 2
- WFKWXMTUELFFGS-UHFFFAOYSA-N tungsten Chemical compound [W] WFKWXMTUELFFGS-UHFFFAOYSA-N 0.000 description 2
- 229910052721 tungsten Inorganic materials 0.000 description 2
- 239000010937 tungsten Substances 0.000 description 2
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 1
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 1
- 229910020923 Sn-O Inorganic materials 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- HCHKCACWOHOZIP-UHFFFAOYSA-N Zinc Chemical compound [Zn] HCHKCACWOHOZIP-UHFFFAOYSA-N 0.000 description 1
- NIXOWILDQLNWCW-UHFFFAOYSA-N acrylic acid group Chemical group C(C=C)(=O)O NIXOWILDQLNWCW-UHFFFAOYSA-N 0.000 description 1
- 229910021417 amorphous silicon Inorganic materials 0.000 description 1
- 229910052796 boron Inorganic materials 0.000 description 1
- 229910052793 cadmium Inorganic materials 0.000 description 1
- BDOSMKKIYDKNTQ-UHFFFAOYSA-N cadmium atom Chemical compound [Cd] BDOSMKKIYDKNTQ-UHFFFAOYSA-N 0.000 description 1
- 239000003575 carbonaceous material Substances 0.000 description 1
- 238000005520 cutting process Methods 0.000 description 1
- AJNVQOSZGJRYEI-UHFFFAOYSA-N digallium;oxygen(2-) Chemical compound [O-2].[O-2].[O-2].[Ga+3].[Ga+3] AJNVQOSZGJRYEI-UHFFFAOYSA-N 0.000 description 1
- 239000002019 doping agent Substances 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000002708 enhancing effect Effects 0.000 description 1
- 229910001195 gallium oxide Inorganic materials 0.000 description 1
- 229910052732 germanium Inorganic materials 0.000 description 1
- GNPVGFCGXDBREM-UHFFFAOYSA-N germanium atom Chemical compound [Ge] GNPVGFCGXDBREM-UHFFFAOYSA-N 0.000 description 1
- 150000002431 hydrogen Chemical class 0.000 description 1
- 239000007943 implant Substances 0.000 description 1
- 229910003437 indium oxide Inorganic materials 0.000 description 1
- AMGQUBHHOARCQH-UHFFFAOYSA-N indium;oxotin Chemical compound [In].[Sn]=O AMGQUBHHOARCQH-UHFFFAOYSA-N 0.000 description 1
- 229910010272 inorganic material Inorganic materials 0.000 description 1
- 239000011147 inorganic material Substances 0.000 description 1
- 239000004973 liquid crystal related substance Substances 0.000 description 1
- 239000011159 matrix material Substances 0.000 description 1
- 238000011089 mechanical engineering Methods 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 1
- 229910052758 niobium Inorganic materials 0.000 description 1
- 239000011368 organic material Substances 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920001296 polysiloxane Polymers 0.000 description 1
- 239000002210 silicon-based material Substances 0.000 description 1
- 239000003826 tablet Substances 0.000 description 1
- TXEYQDLBPFQVAA-UHFFFAOYSA-N tetrafluoromethane Chemical compound FC(F)(F)F TXEYQDLBPFQVAA-UHFFFAOYSA-N 0.000 description 1
- 238000002834 transmittance Methods 0.000 description 1
- 229910052725 zinc Inorganic materials 0.000 description 1
- 239000011701 zinc Substances 0.000 description 1
- YVTHLONGBIQYBO-UHFFFAOYSA-N zinc indium(3+) oxygen(2-) Chemical compound [O--].[Zn++].[In+3] YVTHLONGBIQYBO-UHFFFAOYSA-N 0.000 description 1
Images
Classifications
-
- C—CHEMISTRY; METALLURGY
- C23—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
- C23C—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
- C23C14/00—Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material
- C23C14/22—Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material characterised by the process of coating
- C23C14/34—Sputtering
- C23C14/35—Sputtering by application of a magnetic field, e.g. magnetron sputtering
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1343—Electrodes
-
- G—PHYSICS
- G03—PHOTOGRAPHY; CINEMATOGRAPHY; ANALOGOUS TECHNIQUES USING WAVES OTHER THAN OPTICAL WAVES; ELECTROGRAPHY; HOLOGRAPHY
- G03F—PHOTOMECHANICAL PRODUCTION OF TEXTURED OR PATTERNED SURFACES, e.g. FOR PRINTING, FOR PROCESSING OF SEMICONDUCTOR DEVICES; MATERIALS THEREFOR; ORIGINALS THEREFOR; APPARATUS SPECIALLY ADAPTED THEREFOR
- G03F5/00—Screening processes; Screens therefor
- G03F5/14—Screening processes; Screens therefor by contact methods
- G03F5/16—Screening processes; Screens therefor by contact methods using grey half-tone screens
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02518—Deposited layers
- H01L21/02521—Materials
- H01L21/02565—Oxide semiconducting materials not being Group 12/16 materials, e.g. ternary compounds
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02104—Forming layers
- H01L21/02365—Forming inorganic semiconducting materials on a substrate
- H01L21/02612—Formation types
- H01L21/02617—Deposition types
- H01L21/02631—Physical deposition at reduced pressure, e.g. MBE, sputtering, evaporation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/027—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34
- H01L21/0271—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers
- H01L21/0273—Making masks on semiconductor bodies for further photolithographic processing not provided for in group H01L21/18 or H01L21/34 comprising organic layers characterised by the treatment of photoresist layers
- H01L21/0274—Photolithographic processes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/34—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies not provided for in groups H01L21/0405, H01L21/0445, H01L21/06, H01L21/16 and H01L21/18 with or without impurities, e.g. doping materials
- H01L21/44—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/38 - H01L21/428
- H01L21/441—Deposition of conductive or insulating materials for electrodes
- H01L21/443—Deposition of conductive or insulating materials for electrodes from a gas or vapour, e.g. condensation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
- H01L27/1222—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or crystalline structure of the active layer
- H01L27/1225—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs with a particular composition, shape or crystalline structure of the active layer with semiconductor materials not belonging to the group IV of the periodic table, e.g. InGaZnO
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
- H01L27/1259—Multistep manufacturing methods
- H01L27/127—Multistep manufacturing methods with a particular formation, treatment or patterning of the active layer specially adapted to the circuit arrangement
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
- H01L27/1214—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body comprising a plurality of TFTs formed on a non-semiconducting substrate, e.g. driving circuits for AMLCDs
- H01L27/1259—Multistep manufacturing methods
- H01L27/1288—Multistep manufacturing methods employing particular masking sequences or specially adapted masks, e.g. half-tone mask
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/12—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/24—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only semiconductor materials not provided for in groups H01L29/16, H01L29/18, H01L29/20, H01L29/22
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/45—Ohmic electrodes
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66969—Multistep manufacturing processes of devices having semiconductor bodies not comprising group 14 or group 13/15 materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78606—Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device
- H01L29/78618—Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device characterised by the drain or the source properties, e.g. the doping structure, the composition, the sectional shape or the contact structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/78606—Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device
- H01L29/78633—Thin film transistors, i.e. transistors with a channel being at least partly a thin film with supplementary region or layer in the thin film or in the insulated bulk substrate supporting it for controlling or increasing the safety of the device with a light shield
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
- H01L29/786—Thin film transistors, i.e. transistors with a channel being at least partly a thin film
- H01L29/7869—Thin film transistors, i.e. transistors with a channel being at least partly a thin film having a semiconductor body comprising an oxide semiconductor material, e.g. zinc oxide, copper aluminium oxide, cadmium stannate
-
- G—PHYSICS
- G02—OPTICS
- G02F—OPTICAL DEVICES OR ARRANGEMENTS FOR THE CONTROL OF LIGHT BY MODIFICATION OF THE OPTICAL PROPERTIES OF THE MEDIA OF THE ELEMENTS INVOLVED THEREIN; NON-LINEAR OPTICS; FREQUENCY-CHANGING OF LIGHT; OPTICAL LOGIC ELEMENTS; OPTICAL ANALOGUE/DIGITAL CONVERTERS
- G02F1/00—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics
- G02F1/01—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour
- G02F1/13—Devices or arrangements for the control of the intensity, colour, phase, polarisation or direction of light arriving from an independent light source, e.g. switching, gating or modulating; Non-linear optics for the control of the intensity, phase, polarisation or colour based on liquid crystals, e.g. single liquid crystal display cells
- G02F1/133—Constructional arrangements; Operation of liquid crystal cells; Circuit arrangements
- G02F1/1333—Constructional arrangements; Manufacturing methods
- G02F1/1335—Structural association of cells with optical devices, e.g. polarisers or reflectors
- G02F1/13363—Birefringent elements, e.g. for optical compensation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
Definitions
- the present invention relates to display technology, more particularly, to a thin film transistor, a display substrate and display panel having the same, and a fabricating method thereof.
- Display devices such as liquid crystal display (LCD) and organic light-emitting diode (OLED) have been widely used.
- LCD and OLED display devices use thin film transistor (TFT) to control pixels in the display panel.
- TFT thin film transistor
- Examples of TFT include amorphous silicon TFT, polycrystalline silicone TFT, single crystal silicon TFT, and metal oxide TFT.
- the present invention provides a thin film transistor comprising a base substrate; an active layer on the base substrate comprising a channel region, a first electrode contact region, and a second electrode contact region; and a first electrode on a side of the first electrode contact region distal to the base substrate; and a second electrode on a side of the second electrode contact region distal to the base substrate; the first electrode and the second electrode being made of an amorphous carbon material.
- the thin film transistor further comprises a gate insulating layer on a side of the channel region distal to the base substrate; and a gate electrode layer on a side of the gate insulating layer distal to the channel region.
- the thin film transistor further comprises a buffer layer on a side of the active layer proximal to the base substrate; and a light shielding layer on a side of the buffer layer distal to the channel region in an area corresponding to the channel region for shielding the channel region from light.
- the amorphous carbon material comprises a hydrogenated amorphous carbon material.
- the active layer is made of a material comprising M1O a N b , wherein M1 is a single metal or a combination of metals, a>0, and b ⁇ 0.
- the active layer is made of indium gallium zinc oxide.
- the thin film transistor further comprises a passivation layer on a side of the gate electrode layer distal to the base substrate; and a pixel electrode layer on a side of the passivation layer distal to the base substrate.
- the active layer has a thickness in the range of approximately 40 nm to approximately 50 nm.
- the first electrode and the second electrode have a thickness in the range of approximately 200 nm to approximately 500 nm.
- the present invention provides a method of fabricating a thin film transistor comprising forming an active layer on a base substrate having a channel region, a first electrode contact region, and a second electrode contact region; forming a first electrode on a side of the first electrode contact region distal to the base substrate; and forming a second electrode on a side of the second electrode contact region distal to the base substrate; the first electrode and the second electrode being made of an amorphous carbon material.
- the step of forming the active layer, the step of forming the first electrode, and the step of forming the second electrode comprise sequentially forming a semiconductor material layer and an amorphous carbon material layer on the base substrate; patterning the semiconductor material layer to form the active layer; and patterning the amorphous carbon material layer to form the first electrode and the second electrode.
- the active layer, the first electrode, and the second electrode are formed by patterning the semiconductor material layer and the amorphous carbon material layer using a single mask plate.
- the semiconductor material layer and the amorphous carbon material layer are formed by depositing a semiconductor material on the base substrate to form a semiconductor material layer; and depositing an amorphous carbon material on the semiconductor material layer to form the amorphous carbon material layer on a side of the semiconductor material layer distal to the base substrate.
- the semiconductor material comprises indium gallium tin oxide, and is deposited on the base substrate using a vapor deposition process in an atmosphere comprising oxygen in a range of approximately 15% to approximately 30% by volume.
- the amorphous carbon material is deposited by a magnetron sputtering process.
- the step of forming the active layer, the first electrode, and the second electrode using a single mask plate comprises depositing a semiconductor material on the base substrate to form the semiconductor material layer, depositing an amorphous carbon material on the semiconductor material layer to form the amorphous carbon material layer on a side of the semiconductor material layer distal to the base substrate; forming a photoresist layer on a side of the amorphous carbon material layer distal to the semiconductor material layer; exposing the photoresist layer with a half-tone mask plate or a gray-tone mask plate, and developing the exposed photoresist layer to obtain a photoresist pattern having a first section corresponding to the channel region, a second section corresponding to the first electrode contact region and the second electrode contact region, and a third section outside of the first section and the second section, the first section being partially exposed, the second section being substantially unexposed, the third section being fully exposed, and the photoresist material being removed in the third section; removing the semiconductor material layer and the amorphous carbon material layer
- the amorphous carbon material layer in the first section and the third section is removed by dry etching using oxygen.
- the photoresist layer in the first section is removed by ashing.
- the method further comprises annealing the active layer at an annealing temperature in the range of approximately 230 degrees to approximately 400 degrees.
- the active layer being made of a semiconductor material comprising M1O a N b , wherein M1 is a single metal or a combination of metals, a>0, and b ⁇ 0.
- the present invention provides a display apparatus comprising a thin film transistor described herein or fabricated by a method described herein.
- FIG. 1 is a diagram illustrating the structure of a thin film transistor in some embodiments.
- FIG. 2 is a diagram illustrating the structure of a thin film transistor in some embodiments.
- FIG. 3A-3J illustrates a process of fabricating a thin film transistor in some embodiments.
- TFTs typically use metal material for making various electrodes such as a gate electrode, a source electrode and a drain electrode. Because metal materials are non-transparent, the aperture ratio of conventional TFTs is relatively low. Further convention TFTs typically are fabricated using multiple patterning steps. For example, an oxide TFT is typically fabricated in at least 8 to 9 patterning steps. The manufacturing costs of a display panel having a conventional TFT remains relatively high due to these reasons.
- the present disclosure provides a novel thin film transistor, a display substrate and display panel having the same, and a fabricating method thereof that substantially obviate one or more of the problems due to limitations and disadvantages of the related art.
- the present disclosure provides a thin film transistor.
- the thin film transistor includes a base substrate; an active layer on the base substrate having a channel region, a first electrode contact region, and a second electrode contact region; a first electrode on a side of the first electrode contact region distal to the base substrate; and a second electrode on a side of the second electrode contact region distal to the base substrate; the first electrode and the second electrode being made of an amorphous carbon material.
- the active layer being made of a material including M1O a N b , wherein M1 is a single metal or a combination of metals, a>0, and b ⁇ 0.
- the present disclosure provides a method of fabricating a thin film transistor.
- the method includes forming an active layer on a base substrate having a channel region, a first electrode contact region, and a second electrode contact region; forming a first electrode on a side of the first electrode contact region distal to the base substrate; and forming a second electrode on a side of the second electrode contact region distal to the base substrate; the first electrode and the second electrode being made of an amorphous carbon material.
- the active layer being made of a material including M1O a N b , wherein M1 is a single metal or a combination of metals, a>0, and b ⁇ 0.
- FIG. 1 is a diagram illustrating the structure of a thin film transistor in some embodiments.
- the thin film transistor in the embodiment includes a base substrate BS, an active layer AL on the base substrate BS, and a first electrode S and a second electrode D.
- the active layer AL includes a channel region CR, a first electrode contact region SCR, and a second electrode contact region DCR.
- the channel region CR is between the first electrode contact region SCR and the second electrode contact region DCR (as shown in FIG. 1 ).
- the first electrode S is on a side of the first electrode contact region SCR distal to the base substrate BS.
- the second electrode D is on a side of the second electrode contact region DCR distal to the base substrate BS.
- the first electrode S and the second electrode D are made of an amorphous carbon material.
- amorphous carbon refers to a carbonaceous material composed of a mixture of “sp 2 ” and “sp 3 ” bonded carbon.
- Sp 2 bonded carbon refers to double bonded carbon commonly associated with graphite.
- Sp 3 bonded carbon refers to single bonded carbon.
- Amorphous carbon does not possess a highly ordered crystalline structure, but generally takes the form of small nanometer sized (or larger) islands of graphite dispersed within an amorphous matrix of sp 3 bonded carbon.
- the amorphous carbon has a graphite-like amorphous carbon microstructure, a diamond-like amorphous carbon microstructure, a polymer-like amorphous carbon microstructure, or any combination thereof.
- the term amorphous carbon may be used without limitation as to the percentage of the material having a particular polycrystalline microstructure.
- the amorphous carbon is a hydrogenated amorphous carbon.
- the amorphous carbon may include essentially 100% carbon.
- the amorphous carbon may include up to approximately 50% C—H bonded hydrogen.
- the amorphous carbon may include approximately 0.1% to approximately 50% C—H bonded hydrogen, e.g., approximately 0.1% to approximately 1%, approximately 1% to approximately 5%, approximately 5% to approximately 10%, approximately 10% to approximately 20%, approximately 20% to approximately 30%, approximately 30% to approximately 40%, and approximately 40% to approximately 50%.
- the amorphous carbon is a diamond-like hydrogenated amorphous carbon.
- the amorphous carbon is a polymer-like hydrogenated amorphous carbon.
- the amorphous carbon is a graphite-like hydrogenated amorphous carbon.
- the amorphous carbon is doped with a dopant (e.g., nitrogen or boron).
- the amorphous carbon is a derivatized amorphous carbon.
- amorphous carbon material may be fabricated by, for example, physical vapor deposition, chemical vapor deposition, plasma enhanced chemical vapor deposition, magnetron sputtering, ion beam assisted deposition, direct ion beam deposition, ion sputtering, cathodic arc deposition, or pulsed laser deposition.
- Amorphous carbon materials have found a wide range of applications in mechanical engineering and medical engineering. For example, amorphous carbon materials have been used in bearings, seals, cutting tools (e.g., Gillette's MACH3 razor). Due to their excellent biocompatibility, amorphous carbon materials have been used in medical devices such as implants. The possibility of using amorphous carbon materials for making electrodes in semiconductor apparatus is explored in the present disclosure for the first time. It was surprisingly discovered in the present disclosure that they exhibit outstanding characteristics as electrode materials such as excellent ohmic contact with semiconductor components of a thin film transistor. The present disclosure thus provides a cost-effective solution to semiconductor manufacturing with good industrial processability.
- any appropriate fabricating methods may be used to make the first electrode S and the second electrode D.
- an amorphous carbon material may be deposited on the base substrate; and patterned (e.g., by lithography such as a wet etching process) to form the first electrode S and the second electrode D.
- amorphous carbon deposition methods include, but are not limited to, physical vapor deposition, chemical vapor deposition, plasma enhanced chemical vapor deposition, magnetron sputtering, ion beam assisted deposition, direct ion beam deposition, ion sputtering, cathodic arc deposition, or pulsed laser deposition.
- amorphous materials include, but are not limited to, a hydrogenated amorphous material, a diamond-like amorphous carbon material, a polymer-like amorphous carbon material, a graphite-like amorphous carbon material, a polymer-like hydrogenated amorphous carbon, a diamond-like hydrogenated amorphous carbon, a graphite-like hydrogenated amorphous carbon, or any combination thereof.
- the first electrode S and the second electrode D have a thickness in the range of approximately 200 nm to approximately 500 nm, e.g., approximately 200 nm to approximately 300 nm, approximately 300 nm to approximately 400 nm, and approximately 400 nm to approximately 500 nm.
- the active layer AL is made of a material including M1O a N b , wherein M1 is a single metal or a combination of metals (e.g., as metal alloys or laminates), N stands for nitrogen element, O stands for oxygen element, a>0, and b ⁇ 0, e.g., the active layer is made of a metal oxide material or a metal oxynitride material.
- the active layer may be made of indium gallium zinc oxide, indium gallium tin oxide, or indium tin zinc oxide.
- metal oxide active layer materials include, but are not limited to, indium gallium zinc oxide, zinc oxide, indium gallium tin oxide, indium tin zinc oxide, gallium oxide, indium oxide, HfInZnO (HIZO), amorphous InGaZnO (amorphous IGZO), InZnO, amorphous InZnO, ZnO:F, In 2 O 3 :Sn, In 2 O 3 :Mo, Cd 2 SnO 4 , ZnO:Al, TiO 2 :N b , and Cd—Sn—O.
- HfInZnO HfInZnO
- amorphous InGaZnO amorphous IGZO
- InZnO amorphous InZnO
- ZnO:F In 2 O 3 :Sn
- In 2 O 3 :Mo Cd 2 SnO 4
- ZnO:Al TiO 2 :N b
- metal oxynitride active layer materials include, but are not limited to, zinc oxynitride, indium oxynitride, gallium oxynitride, tin oxynitride, cadmium oxynitride, aluminum oxynitride, germanium oxynitride, titanium oxynitride, silicon oxynitride, or combination thereof.
- the active layer is made of a material including M1O a N b doped with one or more metal element.
- the active layer is made of a material including M1O a N b doped with one or more non-metal element.
- the active layer is made of a material including M1O a N b doped with one or more metal element and one or more non-metal element.
- the active layer AL is made of a polycrystalline silicon material.
- any appropriate fabricating methods may be used to make the active layer AL.
- an active layer material may be deposited on the base substrate (e.g., by sputtering or vapor deposition); and patterned (e.g., by lithography such as a wet etching process) to form the active layer AL.
- the active layer has a thickness in the range of approximately 40 nm to approximately 50 nm.
- the first electrode S is in contact with and on a side of the first electrode contact region SCR distal to the base substrate.
- the second electrode D is in contact with and on a side of the second electrode contact region DCR distal to the base substrate.
- the first electrode S is on a side of the first electrode contact region SCR, and the thin film transistor further includes an ohmic contact layer between the first electrode S and the first electrode contact region SCR.
- the second electrode D is on a side of the second electrode contact region DCR, and the thin film transistor further includes an ohmic contact layer between the second electrode D and the second electrode contact region DCR.
- the thin film transistor is a bottom gate type thin film transistor. In some embodiments, the thin film transistor is a top gate type thin film transistor. As shown in FIG. 1 , the top gate type thin film transistor further includes a gate insulating layer GI on a side of the active layer AL (e.g., the channel region CR of the active layer AL) distal to the base substrate BS, and a gate electrode layer G on a side of the gate insulating layer G distal to the active layer AL (e.g., the channel region CR of the active layer AL).
- a gate insulating layer GI on a side of the active layer AL (e.g., the channel region CR of the active layer AL) distal to the base substrate BS
- a gate electrode layer G on a side of the gate insulating layer G distal to the active layer AL (e.g., the channel region CR of the active layer AL).
- any appropriate gate electrode materials and any appropriate fabricating methods may be used to make the gate electrode layer G.
- a gate electrode material may be deposited on the base substrate (e.g., by sputtering or vapor deposition); and patterned (e.g., by lithography such as a wet etching process) to form the gate electrode layer G.
- appropriate gate electrode materials include, but are not limited to, molybdenum, aluminum, copper, chromium, tungsten, titanium, tantalum, and alloys or laminates containing the same.
- the gate electrode layer may have a single-layer structure or a stacked-layer structure including two or more sub-layers.
- the gate electrode layer has a thickness in the range of approximately 150 nm to approximately 300 nm, e.g., approximately 200 nm to approximately 300 am.
- gate insulating materials may be deposited on the base substrate by a plasma-enhanced chemical vapor deposition (PECVD) process.
- PECVD plasma-enhanced chemical vapor deposition
- Examples of appropriate gate insulating materials include, but are not limited to, silicon oxide (SiO y ), silicon nitride (SiN y , e.g., SiN 4 ), silicon oxynitride (SiO x N y ).
- the gate insulating layer GI may have a single-layer structure or a stacked-layer structure including two or more sub-layers (e.g., a stacked-layer structure including two or more of a silicon oxide sublayer, a silicon nitride sublayer, and a silicon oxynitride sublayer).
- the gate insulating layer GI has a thickness in the range of approximately 80 nm to approximately 300 nm, e.g., approximately 80 nm to approximately 150 nm, approximately 100 nm to approximately 200 nm, and approximately 200 nm to approximately 300 nm.
- the thin film transistor further includes a light shielding layer for shielding the channel region of the active layer from light.
- the thin film transistor in the embodiment further includes a buffer layer BL on a side of the active layer AL proximal to the base substrate BS, and a light shielding layer SL on a side of the buffer layer BL distal to the active layer AL (e.g., the channel region CR of the active layer AL) in an area corresponding to the gate electrode layer G for shielding the channel region CR from light, e.g., shielding the channel region CR from light emitted from a backlight.
- any appropriate light shielding materials and any appropriate fabricating methods may be used to make the light shielding layer SL.
- a light shielding material may be deposited on the base substrate (e.g., by sputtering or vapor deposition); and patterned (e.g., by lithography such as a wet etching process) to form the light shielding layer SL.
- appropriate light shielding materials include, but are not limited to, molybdenum, aluminum, copper, chromium, tungsten, titanium, tantalum, and alloys or laminates containing the same.
- the light shielding layer has a thickness in the range of approximately 200 nm to approximately 300 nm.
- buffer layer materials may be deposited on the base substrate by a plasma-enhanced chemical vapor deposition (PECVD) process.
- PECVD plasma-enhanced chemical vapor deposition
- buffer layer materials include, but are not limited to, silicon oxide (SiO y ), silicon nitride (SiN y , e.g., Si 3 N 4 ), silicon oxynitride (SiO x N y ).
- the buffer layer BL may have a single-layer structure or a stacked-layer structure including two or more sub-layers (e.g., a stacked-layer structure including two or more of a silicon oxide sublayer, a silicon nitride sublayer, and a silicon oxynitride sublayer).
- the buffer layer BL has a thickness in the range of approximately 200 nm to approximately 300 nm.
- the thin film transistor further includes a first passivation layer on a side of the gate insulating layer distal to the base substrate.
- the first passivation layer PVX 1 is on a side of the gate electrode layer G distal to the gate insulating layer GI in the channel region CR, and is on a side of the gate insulating layer GI distal to the first electrode S and the second electrode D in the first electrode contact region SCR and the second electrode contact region DCR.
- FIG. 2 is a diagram illustrating the structure of a thin film transistor in some embodiments. Referring to FIG.
- the first passivation layer PVX 1 is on a side of the gate electrode layer G distal to the gate insulating layer GI in the channel region CR, on a side of the first electrode S distal to the active layer AL in the first electrode contact region SCR, and on a side of the second electrode D distal to the active layer AL in the second electrode contact region DCR.
- the thin film transistor further includes a pixel electrode layer on a side of the first passivation layer distal to the base substrate.
- the thin film transistor in the embodiment includes a pixel electrode layer P on a side of the first passivation layer PVX 1 distal to the gate insulating layer GI.
- the thin film transistor further includes a via extending through the first passivation layer PVX 1 and the gate insulating layer GI, the pixel electrode layer P is electrically connected to the second electrode D (e.g., a drain electrode) of the thin film transistor through the via.
- the second electrode D e.g., a drain electrode
- the thin film transistor in the embodiment includes a pixel electrode layer P on a side of the first passivation layer PVX 1 distal to the buffer layer BL.
- the thin film transistor further includes a via extending through the first passivation layer PVX 1 , the pixel electrode layer P is electrically connected to the second electrode D (e.g., a drain electrode) of the thin film transistor through the via.
- a pixel electrode material may be deposited on the base substrate (e.g., by sputtering or vapor deposition); and patterned (e.g., by lithography such as a wet etching process) to form the pixel electrode layer P.
- a transparent electrode material such as indium tin oxide, indium zinc oxide, transparent metals (e.g., nano-silver), and a combination thereof.
- the thin film transistor further includes a second passivation layer PVX 2 on a side of the first passivation layer PVX 1 and the pixel electrode layer P (as shown in FIG. 1 and FIG. 2 ). In some embodiments, the thin film transistor further includes a common electrode layer C on a side of the second passivation layer PVX 2 distal to the first passivation layer PVX 1 and the pixel electrode layer P.
- a passivation layer material may be deposited on the base substrate by a plasma-enhanced chemical vapor deposition (PECVD) process.
- PECVD plasma-enhanced chemical vapor deposition
- appropriate passivation layer materials include, but are not limited to, an inorganic material (e.g., silicon oxide or silicon nitride) or an organic material (e.g., acrylic made by Dow Chemical Co.).
- the patterning process includes photoresist application, exposure, developing, etching, photoresist removal, and so on. In some patterning processes, a half-tone mask or a gray tone mask may be utilized.
- the amorphous carbon material has relatively high light transmittance.
- the first electrode and the second electrode areas are transparent.
- the aperture ratio of a display panel having the present thin film transistor may be significantly improved.
- etching conditions for etching the amorphous carbon material is highly specific to the amorphous carbon material, i.e., the etchant for etching the amorphous carbon material may not etch or damage other components of the thin film transistor, e.g., the active layer, the gate electrode layer, the gate insulating layer.
- the present thin film transistor may be fabricated in a much simplified process with a reduced number of patterning steps, leading to lower manufacturing costs. Further, because the etching condition is highly specific, the present thin film transistor does not require an etch stop layer on top of the channel region of the active layer.
- the amorphous carbon material has hydrogen absorbing ability. By having the first electrode and the second electrode made of an amorphous carbon material, free hydrogens proximal to the first electrode and the second electrode may be absorbed by the amorphous carbon material in the first electrode and the second electrode, thereby improving reliability of the thin film transistor.
- the present disclosure provides a method of fabricating a thin film transistor.
- the method includes forming an active layer on a base substrate having a channel region, a first electrode contact region, and a second electrode contact region; forming a first electrode on a side of the first electrode contact region distal to the base substrate; and forming a second electrode on a side of the second electrode contact region distal to the base substrate; the first electrode and the second electrode being made of an amorphous carbon material.
- the active layer, the first electrode, and the second electrode are formed in a single process.
- the active layer being made of a semiconductor material including M1O a N b , wherein M1 is a single metal or a combination of metals, a>0, and b ⁇ 0.
- the step of forming the active layer, the step of forming the first electrode, and the step of forming the second electrode include sequentially forming a semiconductor material layer and an amorphous carbon material layer on the base substrate; patterning the semiconductor material layer to form the active layer; and patterning the amorphous carbon material layer to form the first electrode and the second electrode.
- the semiconductor material layer and the amorphous carbon material layer are formed by depositing a semiconductor material on the base substrate to form a semiconductor material layer; and depositing an amorphous carbon material on the semiconductor material layer to form the amorphous carbon material layer on a side of the semiconductor material layer distal to the base substrate.
- the semiconductor material including M1O a N b .
- M1 is a single metal or a combination of metals (e.g., as metal alloys or laminates), N stands for nitrogen element, O stands for oxygen element, a>0, and b ⁇ 0.
- the active layer may be made of indium gallium zinc oxide, indium gallium tin oxide, or indium tin zinc oxide.
- the semiconductor material may be deposited on the base substrate using a vapor deposition process, e.g., a PECVD deposition process.
- a vapor deposition process e.g., a PECVD deposition process.
- the deposition process may be optionally performed in an atmosphere having oxygen.
- the semiconductor material is deposited on the base substrate using a vapor deposition process in an atmosphere containing oxygen in a range of approximately 15% to approximately 30% by volume.
- the amorphous carbon material is deposited on the base substrate by a magnetron sputtering process.
- the amorphous carbon material is deposited on the base substrate by PECVD deposition process.
- the active layer, the first electrode, and the second electrode are formed by patterning the semiconductor material layer and the amorphous carbon material layer in a single process, e.g., using a single mask plate.
- the method in some embodiments includes depositing a semiconductor material on the base substrate to form the semiconductor material layer; depositing an amorphous carbon material on the semiconductor material layer to form the amorphous carbon material layer on a side of the semiconductor material layer distal to the base substrate; forming a photoresist layer on a side of the amorphous carbon material layer distal to the semiconductor material layer; exposing the photoresist layer with a half-tone mask plate or a gray-tone mask plate, and developing the exposed photoresist layer to obtain a photoresist pattern having a first section corresponding to the channel region, a second section corresponding to the first electrode contact region and the second electrode contact region, and a third section outside of the first section and the second section, the first section being partially exposed, the second section being substantially unexposed
- the amorphous carbon material layer may be etched using a dry etching process.
- the dry etching process is performed by dry etching using oxygen plasma or UV ozone.
- the etching of the amorphous carbon material layer may be achieved by adjusting the flow of oxygen or ozone. Because a dry etching condition using oxygen or ozone is highly specific for etching the amorphous carbon material layer, the gate insulating layer and the gate electrode layer are not damaged or etched during the dry etching process of the amorphous carbon material layer. Accordingly, the amorphous carbon material layer in the first section and the third section may be removed by dry etching using oxygen or ozone.
- the gate insulating layer is etched using a dry etching process.
- the dry etching process is performed by dry etching using tetrafluoromethane.
- the method further includes annealing the active layer.
- the active layer material e.g., metal oxide or metal oxynitride
- the active layer is annealed at an annealing temperature in the range of approximately 230 degrees to approximately 400 degrees.
- the active layer is annealed for an annealing duration of at least 10 minutes.
- the method further includes forming a gate insulating layer on a side of the channel region distal to the base substrate; and forming a gate electrode layer on a side of the gate insulating layer distal to the channel region.
- the method further includes forming a buffer layer on a side of the active layer proximal to the base substrate; and forming a light shielding layer on a side of the buffer layer distal to the channel region in an area corresponding to the channel region for shielding the channel region from light.
- the method further includes forming a first passivation layer on a side of the gate electrode layer distal to the base substrate.
- the method further includes forming a pixel electrode layer on a side of the first passivation layer distal to the base substrate.
- the method further includes forming a second passivation layer on a side of the pixel electrode layer distal to the base substrate, e.g., on a side of the first passivation layer and the pixel electrode layer distal to the base substrate.
- the method further includes forming a common electrode layer on a side of the second passivation layer distal to the base substrate, e.g., on a side of the second passivation layer distal to the first passivation layer and the pixel electrode layer.
- FIG. 3A-3J illustrates a process of fabricating a thin film transistor in some embodiments.
- the fabricating method includes forming a light shielding layer SL on the base substrate BS, and forming a buffer layer BL on a side of the light shielding layer SL distal to the base substrate BS.
- the method in the embodiment further includes sequentially forming a semiconductor material layer SC on a side of the buffer layer BL distal to the base substrate BS, followed by forming an amorphous carbon material layer GC on a side of the semiconductor material layer SC distal to the buffer layer BL.
- the method in the embodiment further includes forming a photoresist layer PR on a side of the amorphous carbon material layer GC distal to the semiconductor material layer SC.
- the photoresist layer PR is then exposed with a half-tone mask plate or a gray-tone mask plate, and the exposed photoresist layer is developed to obtain a photoresist pattern having a first section R 1 corresponding to the channel region, a second section R 2 corresponding to the first electrode contact region and the second electrode contact region, and a third section R 3 outside of the first section and the second section.
- the first section R 1 is partially exposed, the second section R 2 is substantially unexposed.
- the third section R 3 is fully exposed, and the photoresist material is removed in the third section R 3 .
- the method in the embodiment further includes removing the semiconductor material layer SC and the amorphous carbon material GC layer in the third section R 3 , thereby forming the active layer AL.
- the method in the embodiment further includes removing the photoresist layer PR in the first section R while maintaining the photoresist layer PR in the second section R 2 (e.g., by ashing the photoresist layer PR), thereby exposing the amorphous carbon material layer GC in the first section R 1
- the method in the embodiment further includes removing the amorphous carbon material layer GC in the first section, thereby forming the first electrode S and the second electrode D. Subsequently, the remaining photoresist layer PR in the second section may be removed.
- the method in the embodiment further includes forming a gate insulating layer GI on a side of the active layer AL, the first electrode S, and the second electrode D distal to the buffer layer BL, and a gate electrode material layer G on a side of the gate insulating layer distal to the active layer AL, the first electrode S and the second electrode D, and patterning the gate electrode material layer G to form a gate electrode layer on a side of the gate insulating layer GI distal to the active layer AL (e.g., the channel region of the active layer AL).
- the method in the embodiment further includes forming a first passivation layer PVX 1 on a side of the gate electrode layer G distal to the gate insulating layer GI in the channel region, on a side of the gate insulating layer GI distal to the first electrode S in the first electrode contact region, and on a side of the gate insulating layer GI distal to the second electrode D in the second electrode contact region.
- the method further includes forming a via V extending through the first passivation layer PVX 1 and the gate insulating layer GI, exposing a portion of the second electrode D.
- the pixel electrode layer P electrically connected to the second electrode D (e.g., a drain electrode) through the via V.
- the method in the embodiment further includes forming a second passivation layer PVX 2 on a side of the pixel electrode layer P distal to the first passivation layer PVX 1 .
- the method in the embodiment further includes forming a common electrode layer C on a side of the second passivation layer PVX 2 distal to the first passivation layer PVX 1 .
- the aperture ratio of a display panel having the present thin film transistor may be significantly improved.
- etching conditions for etching the amorphous carbon material is highly specific to the amorphous carbon material, i.e., the etchant for etching the amorphous carbon material may not etch or damage other components of the thin film transistor, e.g., the active layer, the gate electrode layer, the gate insulating layer.
- the present thin film transistor may be fabricated in a much simplified process with a reduced number of patterning steps, leading to lower manufacturing costs.
- the present thin film transistor does not require an etch stop layer on top of the channel region of the active layer.
- the amorphous carbon material has hydrogen absorbing ability.
- the present disclosure provides a display substrate having a thin film transistor described herein or fabricated by a method described herein.
- the present disclosure further provides a display panel having a display substrate described herein.
- the present disclosure further provides a display apparatus having a display panel described herein. Examples of appropriate display apparatuses include, but are not limited to, an electronic paper, a mobile phone, a tablet computer, a television, a monitor, a notebook computer, a digital album, a GPS, etc.
- the term “the invention”, “the present invention” or the like does not necessarily limit the claim scope to a specific embodiment, and the reference to exemplary embodiments of the invention does not imply a limitation on the invention, and no such limitation is to be inferred.
- the invention is limited only by the spirit and scope of the appended claims. Moreover, these claims may refer to use “first”, “second”, etc. following with noun or element. Such terms should be understood as a nomenclature and should not be construed as giving the limitation on the number of the elements modified by such nomenclature unless specific number has been given. Any advantages and benefits described may not apply to all embodiments of the invention.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Chemical & Material Sciences (AREA)
- Crystallography & Structural Chemistry (AREA)
- Nonlinear Science (AREA)
- Materials Engineering (AREA)
- Mechanical Engineering (AREA)
- Metallurgy (AREA)
- Organic Chemistry (AREA)
- Chemical Kinetics & Catalysis (AREA)
- Mathematical Physics (AREA)
- Optics & Photonics (AREA)
- Thin Film Transistor (AREA)
- Electrodes Of Semiconductors (AREA)
Abstract
Description
Claims (20)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
PCT/CN2016/099573 WO2018053707A1 (en) | 2016-09-21 | 2016-09-21 | Thin film transistor, display substrate and display panel having the same, and fabricating method thereof |
Publications (2)
Publication Number | Publication Date |
---|---|
US20180254328A1 US20180254328A1 (en) | 2018-09-06 |
US10204997B2 true US10204997B2 (en) | 2019-02-12 |
Family
ID=61689300
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US15/560,724 Expired - Fee Related US10204997B2 (en) | 2016-09-21 | 2016-09-21 | Thin film transistor, display substrate and display panel having the same, and fabricating method thereof |
Country Status (5)
Country | Link |
---|---|
US (1) | US10204997B2 (en) |
EP (1) | EP3516453A4 (en) |
JP (1) | JP7060205B2 (en) |
CN (1) | CN108474986B (en) |
WO (1) | WO2018053707A1 (en) |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN109103203B (en) * | 2018-06-29 | 2021-03-05 | 武汉华星光电技术有限公司 | CMOS thin film transistor and manufacturing method thereof |
US20200091274A1 (en) * | 2018-09-18 | 2020-03-19 | Abhishek Sharma | Non-linear gate dielectric material for thin-film transistors |
CN109860305B (en) * | 2018-12-25 | 2020-11-06 | 合肥鑫晟光电科技有限公司 | Thin film transistor, manufacturing method thereof, display substrate and display device |
CN113437236B (en) * | 2021-06-23 | 2023-09-01 | 合肥鑫晟光电科技有限公司 | Display panel and preparation method thereof |
US20230102219A1 (en) * | 2021-09-17 | 2023-03-30 | Intel Corporation | Graphitic carbon contacts for devices with oxide channels |
Citations (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5219680A (en) * | 1991-07-29 | 1993-06-15 | Ultracell Incorporated | Lithium rocking-chair rechargeable battery and electrode therefor |
US5843393A (en) * | 1997-07-28 | 1998-12-01 | Motorola, Inc. | Carbon electrode material for electrochemical cells and method of making same |
US6329672B1 (en) * | 1996-12-06 | 2001-12-11 | Lg Electronics | Thin film transistor having a second gate metal layer preventing formation of hillocks |
US20040159835A1 (en) * | 2001-08-13 | 2004-08-19 | Krieger Juri Heinrich | Memory device |
US7291970B2 (en) * | 2002-09-11 | 2007-11-06 | Semiconductor Energy Laboratory Co., Ltd. | Light-emitting apparatus with improved bank structure |
US7307338B1 (en) * | 2004-07-26 | 2007-12-11 | Spansion Llc | Three dimensional polymer memory cell systems |
US7335917B2 (en) * | 2003-11-27 | 2008-02-26 | Samsung Sdi Co., Ltd. | Thin film transistor using a metal induced crystallization process and method for fabricating the same and active matrix flat panel display using the thin film transistor |
KR100850495B1 (en) | 2007-03-02 | 2008-08-05 | 성균관대학교산학협력단 | Organic thin film transistor and method for fabricating the same |
US7476901B2 (en) * | 2006-05-12 | 2009-01-13 | Lg Display Co., Ltd. | Poly-silicon thin film transistor array substrate and method for fabricating the same |
US20100012509A1 (en) * | 2007-01-05 | 2010-01-21 | Bayer Healthcare Llc | Electrochemical Test Sensor With Light Guide |
CN102269900A (en) | 2010-06-03 | 2011-12-07 | 北京京东方光电科技有限公司 | Thin film transistor (TFT) array substrate and making method thereof |
US20120094176A1 (en) * | 2009-02-10 | 2012-04-19 | Gerold Neumann | Power-Optimized And Energy-Density-Optimized Flat Electrodes For Electrochemcal Energy Stores |
US8299470B2 (en) * | 2007-04-06 | 2012-10-30 | Samsung Display Co., Ltd. | Flat display device and method of manufacturing the same |
US20140042390A1 (en) * | 2011-02-16 | 2014-02-13 | The Regents Of University Of California | Interpenetrating networks of carbon nanostructures and nano-scale electroactive materials |
US20140204305A1 (en) * | 2013-01-23 | 2014-07-24 | Shenzhen China Star Optoelectronics Technology Co., Ltd. | Tft structure, lcd device, and method for manufacturing tft |
US20140374740A1 (en) * | 2013-06-24 | 2014-12-25 | Tianma Micro-Electronics Co., Ltd. | Oxide semiconductor tft array substrate and method for forming the same |
KR20150070839A (en) | 2013-12-17 | 2015-06-25 | 삼성디스플레이 주식회사 | Method of manufacturing display apparatus |
US20150179743A1 (en) | 2013-12-19 | 2015-06-25 | Intermolecular, Inc. | Graphene as a Ge Surface Passivation Layer to Control Metal-Semiconductor Junction Resistivity |
US20160111180A1 (en) | 2014-10-16 | 2016-04-21 | Samsung Electronics Co., Ltd. | Method of forming amorphous carbon monolayer and electronic device including amorphous carbon monolayer |
US20170294456A1 (en) * | 2016-04-08 | 2017-10-12 | Innolux Corporation | Hybrid thin film transistor structure, display device, and method of making the same |
US20170349442A1 (en) * | 2009-07-01 | 2017-12-07 | Basf Se | Ultrapure synthetic carbon materials |
US20180062155A1 (en) * | 2016-09-01 | 2018-03-01 | Maxwell Technologies, Inc. | Methods and apparatuses for energy storage device electrode fabrication |
Family Cites Families (16)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS57144620A (en) | 1981-02-27 | 1982-09-07 | Daido Steel Co Ltd | Half cut controller of material |
JPS6229166A (en) * | 1985-07-29 | 1987-02-07 | Oki Electric Ind Co Ltd | Thin film transistor |
JP4892814B2 (en) * | 2004-05-27 | 2012-03-07 | 凸版印刷株式会社 | Method for producing organic thin film transistor |
US7772064B2 (en) * | 2007-03-05 | 2010-08-10 | United Microelectronics Corp. | Method of fabricating self-aligned contact |
US9082857B2 (en) | 2008-09-01 | 2015-07-14 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device comprising an oxide semiconductor layer |
CN101692439B (en) * | 2009-09-10 | 2011-12-21 | 福建华映显示科技有限公司 | Manufacturing method for a plurality of groups of substrates of thin-film transistor |
JP5437776B2 (en) * | 2009-11-18 | 2014-03-12 | 三井金属鉱業株式会社 | Thin film transistor using oxide semiconductor and method of manufacturing the same |
US8653514B2 (en) * | 2010-04-09 | 2014-02-18 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
JP2014175504A (en) | 2013-03-08 | 2014-09-22 | Kobe Steel Ltd | Oxide for semiconductor layer of thin film transistor, thin film transistor, and display apparatus |
US9608122B2 (en) | 2013-03-27 | 2017-03-28 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
TWI566405B (en) * | 2013-11-08 | 2017-01-11 | 元太科技工業股份有限公司 | Organic-inorganic hybrid transistor |
CN103913944A (en) * | 2014-03-20 | 2014-07-09 | 京东方科技集团股份有限公司 | Half-toning mask plate, array substrate, its manufacturing method and display apparatus |
CN104701384A (en) * | 2015-04-09 | 2015-06-10 | 京东方科技集团股份有限公司 | Thin film transistor, preparation method thereof, array substrate and display device |
CN104779302A (en) * | 2015-05-11 | 2015-07-15 | 京东方科技集团股份有限公司 | Thin film transistor and manufacturing method, array substrate and display device thereof |
CN105093763A (en) * | 2015-08-19 | 2015-11-25 | 京东方科技集团股份有限公司 | Array substrate, manufacturing method thereof, liquid crystal display panel and display device |
CN105575819A (en) | 2016-02-26 | 2016-05-11 | 华南理工大学 | Metal oxide thin film transistor with top gate structure and manufacturing method thereof |
-
2016
- 2016-09-21 WO PCT/CN2016/099573 patent/WO2018053707A1/en active Application Filing
- 2016-09-21 EP EP16894805.7A patent/EP3516453A4/en not_active Withdrawn
- 2016-09-21 US US15/560,724 patent/US10204997B2/en not_active Expired - Fee Related
- 2016-09-21 CN CN201680000897.5A patent/CN108474986B/en not_active Expired - Fee Related
- 2016-09-21 JP JP2017550669A patent/JP7060205B2/en active Active
Patent Citations (23)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5219680A (en) * | 1991-07-29 | 1993-06-15 | Ultracell Incorporated | Lithium rocking-chair rechargeable battery and electrode therefor |
US6329672B1 (en) * | 1996-12-06 | 2001-12-11 | Lg Electronics | Thin film transistor having a second gate metal layer preventing formation of hillocks |
US5843393A (en) * | 1997-07-28 | 1998-12-01 | Motorola, Inc. | Carbon electrode material for electrochemical cells and method of making same |
US20040159835A1 (en) * | 2001-08-13 | 2004-08-19 | Krieger Juri Heinrich | Memory device |
US7291970B2 (en) * | 2002-09-11 | 2007-11-06 | Semiconductor Energy Laboratory Co., Ltd. | Light-emitting apparatus with improved bank structure |
US7335917B2 (en) * | 2003-11-27 | 2008-02-26 | Samsung Sdi Co., Ltd. | Thin film transistor using a metal induced crystallization process and method for fabricating the same and active matrix flat panel display using the thin film transistor |
US7307338B1 (en) * | 2004-07-26 | 2007-12-11 | Spansion Llc | Three dimensional polymer memory cell systems |
US7476901B2 (en) * | 2006-05-12 | 2009-01-13 | Lg Display Co., Ltd. | Poly-silicon thin film transistor array substrate and method for fabricating the same |
US20100012509A1 (en) * | 2007-01-05 | 2010-01-21 | Bayer Healthcare Llc | Electrochemical Test Sensor With Light Guide |
KR100850495B1 (en) | 2007-03-02 | 2008-08-05 | 성균관대학교산학협력단 | Organic thin film transistor and method for fabricating the same |
US8299470B2 (en) * | 2007-04-06 | 2012-10-30 | Samsung Display Co., Ltd. | Flat display device and method of manufacturing the same |
US20120094176A1 (en) * | 2009-02-10 | 2012-04-19 | Gerold Neumann | Power-Optimized And Energy-Density-Optimized Flat Electrodes For Electrochemcal Energy Stores |
US20170349442A1 (en) * | 2009-07-01 | 2017-12-07 | Basf Se | Ultrapure synthetic carbon materials |
CN102269900A (en) | 2010-06-03 | 2011-12-07 | 北京京东方光电科技有限公司 | Thin film transistor (TFT) array substrate and making method thereof |
US20110299004A1 (en) | 2010-06-03 | 2011-12-08 | Beijing Boe Optoelectronics Technology Co., Ltd. | Array substrate and manufacturing method thereof |
US20140042390A1 (en) * | 2011-02-16 | 2014-02-13 | The Regents Of University Of California | Interpenetrating networks of carbon nanostructures and nano-scale electroactive materials |
US20140204305A1 (en) * | 2013-01-23 | 2014-07-24 | Shenzhen China Star Optoelectronics Technology Co., Ltd. | Tft structure, lcd device, and method for manufacturing tft |
US20140374740A1 (en) * | 2013-06-24 | 2014-12-25 | Tianma Micro-Electronics Co., Ltd. | Oxide semiconductor tft array substrate and method for forming the same |
KR20150070839A (en) | 2013-12-17 | 2015-06-25 | 삼성디스플레이 주식회사 | Method of manufacturing display apparatus |
US20150179743A1 (en) | 2013-12-19 | 2015-06-25 | Intermolecular, Inc. | Graphene as a Ge Surface Passivation Layer to Control Metal-Semiconductor Junction Resistivity |
US20160111180A1 (en) | 2014-10-16 | 2016-04-21 | Samsung Electronics Co., Ltd. | Method of forming amorphous carbon monolayer and electronic device including amorphous carbon monolayer |
US20170294456A1 (en) * | 2016-04-08 | 2017-10-12 | Innolux Corporation | Hybrid thin film transistor structure, display device, and method of making the same |
US20180062155A1 (en) * | 2016-09-01 | 2018-03-01 | Maxwell Technologies, Inc. | Methods and apparatuses for energy storage device electrode fabrication |
Non-Patent Citations (1)
Title |
---|
International Search Report & Written Opinion dated Jun. 28, 2017 regarding PCT/CN2016/099573; English translation attached. |
Also Published As
Publication number | Publication date |
---|---|
CN108474986A (en) | 2018-08-31 |
CN108474986B (en) | 2022-07-05 |
EP3516453A4 (en) | 2020-05-06 |
US20180254328A1 (en) | 2018-09-06 |
JP7060205B2 (en) | 2022-04-26 |
EP3516453A1 (en) | 2019-07-31 |
JP2019532484A (en) | 2019-11-07 |
WO2018053707A1 (en) | 2018-03-29 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10204997B2 (en) | Thin film transistor, display substrate and display panel having the same, and fabricating method thereof | |
JP5599026B2 (en) | Thin film transistor manufacturing method | |
US8610119B2 (en) | Stability enhancements in metal oxide semiconductor thin film transistors | |
US10325943B2 (en) | Thin film transistor, display substrate and display panel having the same, and fabricating method thereof | |
JP6004308B2 (en) | Thin film device | |
US8450850B2 (en) | Thin-film transistor substrate and method of manufacturing the same | |
US8728861B2 (en) | Fabrication method for ZnO thin film transistors using etch-stop layer | |
US10431694B2 (en) | Thin film transistor, display apparatus having the same, and fabricating method thereof | |
JP2008140984A (en) | Semiconductor device, method of manufacturing the same, and display device | |
WO2011013682A1 (en) | Wiring structure, method for manufacturing wiring structure, and display device provided with wiring structure | |
JP2008108985A (en) | Method of manufacturing semiconductor element | |
US10707353B2 (en) | Thin film transistor, method for fabricating the same, display substrate and display device | |
US10475822B2 (en) | Array substrate, display panel and display apparatus having the same, and fabricating method thereof | |
US7960219B2 (en) | Thin-film transistor substrate and method of fabricating the same | |
KR20080049208A (en) | Thin film transistor substrate and method for manufacturing the same | |
US6921698B2 (en) | Thin film transistor and fabricating method thereof | |
JP2011243605A (en) | Thin film transistor, manufacturing method thereof, and active matrix substrate | |
KR20110075518A (en) | Method of fabricating an array substrate | |
JP6179912B2 (en) | Thin film device and manufacturing method thereof | |
TWI297547B (en) | Manufacturing method for a thin film transistor | |
CN111613578A (en) | Preparation method of low-temperature polycrystalline silicon array substrate, array substrate and display panel | |
WO2010058825A1 (en) | Al ALLOY FILM FOR DISPLAY DEVICE, THIN FILM TRANSISTOR SUBSTRATE, METHOD FOR MANUFACTURING SAME, AND DISPLAY DEVICE |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: BOE TECHNOLOGY GROUP CO., LTD., CHINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:NING, CE;REEL/FRAME:043702/0604 Effective date: 20170905 Owner name: BOE TECHNOLOGY GROUP CO., LTD., CHINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:WANG, KE;REEL/FRAME:043702/0680 Effective date: 20170905 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20230212 |