TWI785921B - Resistive random access memory and method for forming the same - Google Patents

Resistive random access memory and method for forming the same Download PDF

Info

Publication number
TWI785921B
TWI785921B TW110146023A TW110146023A TWI785921B TW I785921 B TWI785921 B TW I785921B TW 110146023 A TW110146023 A TW 110146023A TW 110146023 A TW110146023 A TW 110146023A TW I785921 B TWI785921 B TW I785921B
Authority
TW
Taiwan
Prior art keywords
layer
wire structure
lower electrode
forming
variable resistance
Prior art date
Application number
TW110146023A
Other languages
Chinese (zh)
Other versions
TW202324730A (en
Inventor
劉奇青
黃智超
蔡世寧
Original Assignee
華邦電子股份有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 華邦電子股份有限公司 filed Critical 華邦電子股份有限公司
Priority to TW110146023A priority Critical patent/TWI785921B/en
Application granted granted Critical
Publication of TWI785921B publication Critical patent/TWI785921B/en
Publication of TW202324730A publication Critical patent/TW202324730A/en

Links

Images

Abstract

A resistive random access memory, including: a conductive line structure disposed in an array area and a periphery circuit area, respectively; and a memory unit disposed on the conductive line structure in the array area, and the memory unit includes: a lower electrode disposed on the conductive line structure; a resistive switching layer disposed on the lower electrode; and an upper electrode disposed on the resistive switching layer, wherein an upper surface of the conductive line structure is in direct contact with the lower electrode.

Description

可變電阻式記憶體及其製造方法Variable resistance memory and its manufacturing method

本發明實施例是關於半導體製造技術,特別是有關於可變電阻式記憶體及其製造方法。The embodiments of the present invention relate to semiconductor manufacturing technology, in particular to variable resistance memory and its manufacturing method.

可變電阻式記憶體(resistive random access memories,RRAM)具有運算速度快、低功率消耗等優點,是下一代非揮發性記憶體的理想選擇。可變電阻式記憶體於兩金屬電極間設置有過渡金屬氧化物(transition metal oxide,TMO)層,藉由改變過渡金屬氧化物層中導電絲(conductive filament)的狀態以在高電阻狀態(high resistance state,HRS)以及低電阻狀態(low resistance state,LRS)之間進行電性切換。Resistive random access memories (RRAM) have the advantages of fast computing speed and low power consumption, and are ideal for the next generation of non-volatile memories. The variable resistance memory is provided with a transition metal oxide (transition metal oxide, TMO) layer between two metal electrodes. By changing the state of the conductive filament (conductive filament) in the transition metal oxide layer, the high resistance state (high Resistance state (HRS) and low resistance state (low resistance state, LRS) are electrically switched.

然而,可變電阻式記憶體的成形(forming)操作取決於裝置中的串聯電阻,且外部電阻的大小會影響到記憶體單元能在對整個可變電阻式記憶體施加偏壓時被分配到多少電位差。習知的可變電阻式記憶體的導線結構與記憶體單元並未直接接觸,且兩者之間具有在整個可變電阻式記憶體中提供較高的接觸電阻的其他導電結構(例如導孔)。這樣的配置使得可變電阻式記憶體無法良好地進行成形操作(例如成形時的高電阻狀態與低電阻狀態之間的電流差異太小),可能導致可變電阻式記憶體無法適當地切換。However, the forming operation of the RRAM depends on the series resistance in the device, and the magnitude of the external resistance affects the memory cells that can be assigned to when biasing the entire RRAM. How much potential difference. The wire structure of the conventional variable resistance memory is not in direct contact with the memory unit, and there are other conductive structures (such as via holes) that provide high contact resistance in the entire variable resistance memory. ). Such a configuration prevents the variable resistive memory from performing a good forming operation (for example, the current difference between the high resistance state and the low resistance state during forming is too small), which may cause the variable resistive memory to not switch properly.

本發明實施例提供一種可變電阻式記憶體,包括:導線結構,分別設置於可變電阻式記憶體的陣列區及周邊電路區;以及記憶體單元,設置於位於陣列區的導線結構上,且記憶體單元包括:下電極,設置於導線結構上;電阻轉態層,設置於下電極上;以及上電極,設置於電阻轉態層上,其中導線結構的上表面與記憶體單元的下電極直接接觸。An embodiment of the present invention provides a variable resistance memory, comprising: a wire structure respectively disposed in the array area and the peripheral circuit area of the variable resistance memory; and a memory unit disposed on the wire structure located in the array area, And the memory unit includes: a lower electrode, arranged on the wire structure; a resistance transition layer, arranged on the lower electrode; and an upper electrode, arranged on the resistance transition layer, wherein the upper surface of the wire structure and the lower surface of the memory unit The electrodes are in direct contact.

本發明實施例提供一種可變電阻式記憶體的製造方法,包括:分別在陣列區及周邊電路區形成導線結構;以及在位於陣列區的導線結構上形成記憶體單元,且記憶體單元的形成包括:在導線結構上形成下電極;在下電極上形成電阻轉態層;以及在電阻轉態層上形成上電極,其中記憶體單元的下電極係直接形成在導線結構的上表面。An embodiment of the present invention provides a method for manufacturing a variable resistance memory, including: forming a wire structure in the array area and a peripheral circuit area; and forming a memory cell on the wire structure located in the array area, and the formation of the memory cell It includes: forming a lower electrode on the wire structure; forming a resistance transition layer on the lower electrode; and forming an upper electrode on the resistance transition layer, wherein the lower electrode of the memory unit is directly formed on the upper surface of the wire structure.

本揭露提供了一種可變電阻式記憶體及其製造方法,其中導線結構不透過導孔而直接與記憶體單元接觸,藉此可以降低可變電阻式記憶體內的串聯電阻。如此一來,由於可以對所形成的可變電阻式記憶體進行良好的成形操作,可以確保所形成的可變電阻式記憶體具有改善的良率及效能。此外,由於在導線結構與記憶體單元之間省略了其他導電結構(例如導孔)的形成,在減少可變電阻式記憶體內的接觸電阻的同時也能夠簡化製造過程並降低成本。應可理解的是,在本說明書中所稱之「導線結構」是指水平延伸的一或多層導電線路,但不包含垂直延伸的導孔或插塞。The present disclosure provides a variable resistance memory and a manufacturing method thereof, wherein the wire structure is directly in contact with the memory unit without passing through the via hole, thereby reducing the series resistance in the variable resistance memory. In this way, since the formed variable resistive memory can be well formed, it can be ensured that the formed variable resistive memory has improved yield and performance. In addition, since the formation of other conductive structures (such as vias) is omitted between the wire structure and the memory unit, the manufacturing process and cost can be simplified while reducing the contact resistance in the variable resistance memory. It should be understood that the "wire structure" referred to in this specification refers to one or more layers of conductive lines extending horizontally, but does not include via holes or plugs extending vertically.

如第1A圖所示,半導體結構100包括以分隔符號101分隔的陣列區100A及周邊電路區100B,且在陣列區100A及周邊電路區100B皆形成有介電層102。As shown in FIG. 1A , the semiconductor structure 100 includes an array region 100A and a peripheral circuit region 100B separated by separation symbols 101 , and a dielectric layer 102 is formed in the array region 100A and the peripheral circuit region 100B.

在一些實施例中,介電層102的材料包括氧化物、氮化物、介電常數小於約3.9的低介電常數(low-k)介電材料或介電常數小於約2的極低介電常數(Extreme low-k,ELK)介電材料、或前述之組合。具體而言,介電層102的材料例如是氧化矽、氮氧化矽、磷矽酸鹽玻璃(phosphosilicate glass,PSG)、硼矽酸鹽玻璃(borosilicate glass,BSG)、硼磷矽酸鹽玻璃(borophosphosilicate glass,BPSG)、未摻雜的矽酸鹽玻璃(undoped silicate glass,USG)、氟矽酸鹽玻璃(fluorinated silicate glass,FSG)、其他適合的材料、或前述之組合。In some embodiments, the material of the dielectric layer 102 includes oxides, nitrides, low-k dielectric materials with a dielectric constant of less than about 3.9, or very low-k dielectric materials with a dielectric constant of less than about 2. Constant (Extreme low-k, ELK) dielectric material, or a combination of the foregoing. Specifically, the material of the dielectric layer 102 is silicon oxide, silicon oxynitride, phosphosilicate glass (phosphosilicate glass, PSG), borosilicate glass (borosilicate glass, BSG), borophosphosilicate glass ( borophosphosilicate glass (BPSG), undoped silicate glass (undoped silicate glass, USG), fluorosilicate glass (fluorinated silicate glass, FSG), other suitable materials, or a combination of the foregoing.

接著,可以在位於陣列區100A及/或周邊電路區100B內的介電層102中形成接觸插塞104,其中陣列區100A內的接觸插塞104可以將後續形成的可變電阻式記憶體(例如可變電阻式記憶體200、300)電性連接至下方用於施加偏壓的控制元件(未顯示)。舉例而言,上述控制元件可以是電晶體,且陣列區100A內的接觸插塞104可以電性連接至上述電晶體的汲極。接觸插塞104可以包括例如銅、鎢、鈦、氮化鈦、鋁、釕、鉬、鈷、其他適合的導電材料、或前述之組合。Next, contact plugs 104 may be formed in the dielectric layer 102 located in the array region 100A and/or the peripheral circuit region 100B, wherein the contact plugs 104 in the array region 100A may connect the subsequently formed variable resistance memory ( For example, the variable resistance memory 200, 300) is electrically connected to the lower control element (not shown) for applying bias voltage. For example, the above-mentioned control element may be a transistor, and the contact plug 104 in the array region 100A may be electrically connected to the drain of the above-mentioned transistor. The contact plug 104 may include, for example, copper, tungsten, titanium, titanium nitride, aluminum, ruthenium, molybdenum, cobalt, other suitable conductive materials, or combinations thereof.

在一些實施例中,在介電層102上設置遮罩層(未繪示),並以其作為蝕刻遮罩進行蝕刻製程,以在介電層102蝕刻出接觸開口(contact opening)。接著,在開口中填入接觸插塞104的材料,並進行一平坦化製程,以形成接觸插塞104。舉例而言,遮罩層可以包括光阻,例如正型光阻或負型光阻。在一些實施例中,遮罩層可以包括硬遮罩,且可由氧化矽、氮化矽、氮氧化矽、碳化矽、氮碳化矽、類似的材料或前述之組合形成。遮罩層可以是單層或多層結構。形成遮罩層的方法可以包括沉積製程、微影製程等。上述蝕刻製程可以包括乾式蝕刻製程、濕式蝕刻製程或前述之組合。在開口中填入接觸插塞104材料的方法例如可以包括物理氣相沉積(physical vapor deposition,PVD)製程、化學氣相沉積(chemical vapor deposition,CVD)製程、原子層沉積(atomic layer deposition,ALD)製程、蒸鍍或任何適合的沉積製程。在一些實施例中,接觸插塞104的材料可以包括銅、鋁、鎢或任何適合的導電材料。In some embodiments, a mask layer (not shown) is disposed on the dielectric layer 102 and used as an etching mask to perform an etching process to etch a contact opening in the dielectric layer 102 . Next, fill the opening with the material of the contact plug 104 and perform a planarization process to form the contact plug 104 . For example, the mask layer may include a photoresist, such as a positive photoresist or a negative photoresist. In some embodiments, the mask layer may include a hard mask and may be formed of silicon oxide, silicon nitride, silicon oxynitride, silicon carbide, silicon carbide nitride, similar materials, or combinations thereof. The mask layer can be a single-layer or multi-layer structure. The method of forming the mask layer may include a deposition process, a lithography process, and the like. The aforementioned etching process may include a dry etching process, a wet etching process, or a combination thereof. The method of filling the contact plug 104 material in the opening may include, for example, a physical vapor deposition (physical vapor deposition, PVD) process, a chemical vapor deposition (chemical vapor deposition, CVD) process, an atomic layer deposition (atomic layer deposition, ALD) ) process, evaporation or any suitable deposition process. In some embodiments, the material of the contact plug 104 may include copper, aluminum, tungsten, or any suitable conductive material.

接著,可以在介電層102上依序形成下導電材料層106與黏著材料層108。藉由在下導電材料層106上形成黏著材料層108,可以調整下導電材料層106與上方的導電材料之間的接著性或功函數性質。下導電材料層106的材料可以包括例如鋁或其他適合的導電材料,且黏著材料層108的材料可以包括鈦、氮化鈦、其他適合的材料、或前述之組合。下導電材料層106與黏著材料層108的形成方法可以包括物理氣相沉積(PVD)、化學氣相沉積(CVD)、原子層沉積(ALD)、電子束蒸鍍、電鍍、或其他適合的方法、或前述之組合。Next, a lower conductive material layer 106 and an adhesive material layer 108 may be sequentially formed on the dielectric layer 102 . By forming the adhesive material layer 108 on the lower conductive material layer 106 , the adhesion or work function properties between the lower conductive material layer 106 and the upper conductive material can be adjusted. The material of the lower conductive material layer 106 may include, for example, aluminum or other suitable conductive materials, and the material of the adhesive material layer 108 may include titanium, titanium nitride, other suitable materials, or a combination thereof. The method for forming the lower conductive material layer 106 and the adhesive material layer 108 may include physical vapor deposition (PVD), chemical vapor deposition (CVD), atomic layer deposition (ALD), electron beam evaporation, electroplating, or other suitable methods. , or a combination of the foregoing.

在一些實施例中,黏著材料層108為多層結構。舉例而言,黏著材料層108的形成可以包括:在下導電材料層106上形成鈦層;以及在鈦層上形成氮化鈦層。應注意的是,儘管並未繪示,也可以在接觸插塞104與下導電材料層106之間形成黏著材料層,藉此調整接觸插塞104與下導電材料層106之間的黏著性或功函數性質。In some embodiments, the adhesive material layer 108 is a multilayer structure. For example, forming the adhesive material layer 108 may include: forming a titanium layer on the lower conductive material layer 106 ; and forming a titanium nitride layer on the titanium layer. It should be noted that, although not shown, an adhesive material layer may also be formed between the contact plug 104 and the lower conductive material layer 106, thereby adjusting the adhesion between the contact plug 104 and the lower conductive material layer 106 or work function properties.

接著,可以在下導電材料層106與黏著材料層108上形成遮罩材料層110。遮罩材料層110可以包括與上述遮罩層類似的材料,例如氧化矽、氮化矽、氮氧化矽、碳化矽、氮碳化矽、其他適合的材料、或前述之組合。形成遮罩材料層110的方法可以包括化學氣相沉積製程、原子層沉積製程、或任何適合的沉積製程。在一些實施例中,可以使用包括氮化矽、氮氧化矽、氮碳化矽、或前述之組合的氮化物以形成遮罩材料層110。如此一來,可以在後續製程中藉由濕式蝕刻移除上述氮化物所形成的遮罩(例如第1C圖的圖案化遮罩112)。Next, a mask material layer 110 may be formed on the lower conductive material layer 106 and the adhesive material layer 108 . The mask material layer 110 may include materials similar to the above mask layer, such as silicon oxide, silicon nitride, silicon oxynitride, silicon carbide, silicon carbide nitride, other suitable materials, or combinations thereof. The method of forming the mask material layer 110 may include a chemical vapor deposition process, an atomic layer deposition process, or any suitable deposition process. In some embodiments, a nitride including silicon nitride, silicon oxynitride, silicon carbide nitride, or a combination thereof may be used to form the mask material layer 110 . In this way, the mask (such as the patterned mask 112 in FIG. 1C ) formed by the above-mentioned nitride can be removed by wet etching in subsequent processes.

請參見第1B圖,在形成遮罩材料層110後,可以使用蝕刻製程移除部分的遮罩材料層110以形成圖案化遮罩112,其中蝕刻製程可以包括乾式蝕刻製程、濕式蝕刻製程或前述之組合。在一些實施例中,所形成的圖案化遮罩112係對應下方的接觸插塞104的位置。Referring to FIG. 1B, after forming the mask material layer 110, part of the mask material layer 110 may be removed by an etching process to form a patterned mask 112, wherein the etching process may include a dry etching process, a wet etching process, or combination of the foregoing. In some embodiments, the formed patterned mask 112 corresponds to the position of the underlying contact plug 104 .

接著請參見第1C圖,使用圖案化遮罩112作為蝕刻遮罩,依序蝕刻下方的黏著材料層108與下導電材料層106,藉此分別形成黏著層116與下導電層114。上述蝕刻製程可以包括乾式蝕刻製程、濕式蝕刻製程或前述之組合。取決於蝕刻製程的條件,在一些實施例中,所形成的下導電層114與黏著層116具有傾斜的側壁,且下導電層114具有比黏著層116寬的平均寬度。如第1C圖所示,下導電層114與黏著層116具有朝上方漸縮的剖面輪廓。在本揭露的一些實施例中,下導電層114與黏著層116為後續形成的可變電阻式記憶體的導線結構的一部分。Next, referring to FIG. 1C , using the patterned mask 112 as an etching mask, the lower adhesive material layer 108 and the lower conductive material layer 106 are sequentially etched, thereby forming the adhesive layer 116 and the lower conductive layer 114 respectively. The aforementioned etching process may include a dry etching process, a wet etching process, or a combination thereof. Depending on the conditions of the etching process, in some embodiments, the formed lower conductive layer 114 and the adhesive layer 116 have sloped sidewalls, and the lower conductive layer 114 has a wider average width than the adhesive layer 116 . As shown in FIG. 1C , the lower conductive layer 114 and the adhesive layer 116 have a cross-sectional profile that tapers upward. In some embodiments of the present disclosure, the lower conductive layer 114 and the adhesive layer 116 are part of the wire structure of the subsequently formed variable resistance memory.

接著請參見第1D圖,在形成下導電層114與黏著層116之後,可以在半導體結構100上沉積另一介電層102’,其與下方的介電層102共同構成介電層103,其中介電層103包括先前形成的介電層102的材料以及沉積在介電層102上的介電層102’的材料。由於介電層102’的材料及形成方法可以與介電層102類似,在此為了簡潔起見而省略其詳細描述。如第1D圖所示,介電層103可以填充於下導電層114之間的空間且覆蓋下導電層114、黏著層116、及圖案化遮罩112。在一些實施例中,如果所欲形成的導線結構具有較短的節距(pitch),可以使用高密度電漿化學氣相沉積(high density plasma chemical vapor deposition,HDP-CVD)以填充介電層103,藉此避免孔洞產生於下導電層114之間的空間。Referring to FIG. 1D, after forming the lower conductive layer 114 and the adhesive layer 116, another dielectric layer 102' can be deposited on the semiconductor structure 100, which together with the underlying dielectric layer 102 constitutes the dielectric layer 103, wherein The dielectric layer 103 includes the material of the previously formed dielectric layer 102 and the material of the dielectric layer 102 ′ deposited on the dielectric layer 102 . Since the material and forming method of the dielectric layer 102' may be similar to those of the dielectric layer 102, a detailed description thereof is omitted here for brevity. As shown in FIG. 1D , the dielectric layer 103 may fill the space between the lower conductive layer 114 and cover the lower conductive layer 114 , the adhesive layer 116 , and the patterned mask 112 . In some embodiments, if the desired wire structure has a short pitch, high density plasma chemical vapor deposition (HDP-CVD) can be used to fill the dielectric layer 103 , so as to prevent holes from being generated in the spaces between the lower conductive layers 114 .

請參見第1E圖,在形成覆蓋圖案化遮罩112的介電層103之後,為了移除過量的介電層103並露出圖案化遮罩112的頂表面,可以進行例如化學機械研磨(chemical mechanical polishing,CMP)製程的平坦化製程,使得圖案化遮罩112與介電層103的頂表面實質上等高。在其他實施例中,也可以利用回蝕(etch back)製程使圖案化遮罩112與介電層103的頂表面實質上等高。1E, after forming the dielectric layer 103 covering the patterned mask 112, in order to remove the excess dielectric layer 103 and expose the top surface of the patterned mask 112, for example, chemical mechanical polishing (chemical mechanical) can be performed. The planarization process of the polishing (CMP) process makes the top surface of the patterned mask 112 and the dielectric layer 103 substantially equal in height. In other embodiments, an etch back process may also be used to make the top surface of the patterned mask 112 substantially equal to the height of the dielectric layer 103 .

請參照第1F圖,在一些實施例中,移除圖案化遮罩112以形成溝槽118,且溝槽118露出黏著層116。在一些實施例中,上述移除是利用濕蝕刻製程來進行,所使用的蝕刻劑包括氫氟酸(HF)、硝酸(HNO 3)、硫酸(H 2SO 4)、磷酸(H 3PO 4)、鹽酸(HCl)、氨(NH 3)、其他適合的蝕刻劑、或前述之組合。在圖案化遮罩112的材料包括氮化物的實施例中,可以利用使用例如熱磷酸的濕蝕刻製程以移除圖案化遮罩112。 Referring to FIG. 1F , in some embodiments, the patterned mask 112 is removed to form a trench 118 , and the trench 118 exposes the adhesive layer 116 . In some embodiments, the above removal is performed using a wet etching process, and the used etchant includes hydrofluoric acid (HF), nitric acid (HNO 3 ), sulfuric acid (H 2 SO 4 ), phosphoric acid (H 3 PO 4 ), hydrochloric acid (HCl), ammonia (NH 3 ), other suitable etchant, or a combination of the foregoing. In embodiments where the material of the patterned mask 112 includes nitride, a wet etch process using, for example, hot phosphoric acid may be utilized to remove the patterned mask 112 .

請參見第1G圖,在一些實施例中,在溝槽118中以及介電層103上形成上導電材料層120。上導電材料層120可以包括例如銅、鎢、鈦、氮化鈦、鋁、釕、鉬、鈷、其他適合的導電材料、或前述之組合。上導電材料層120的形成方法可以包括物理氣相沉積(PVD)、化學氣相沉積(CVD)、原子層沉積(ALD)、電子束蒸鍍、電鍍、或其他適合的方法、或前述之組合。Referring to FIG. 1G , in some embodiments, an upper conductive material layer 120 is formed in the trench 118 and on the dielectric layer 103 . The upper conductive material layer 120 may include, for example, copper, tungsten, titanium, titanium nitride, aluminum, ruthenium, molybdenum, cobalt, other suitable conductive materials, or combinations thereof. The formation method of the upper conductive material layer 120 may include physical vapor deposition (PVD), chemical vapor deposition (CVD), atomic layer deposition (ALD), electron beam evaporation, electroplating, or other suitable methods, or a combination of the foregoing .

接著請參見第1H圖,在形成上導電材料層120之後,可以利用適當的回蝕製程或平坦化製程以移除過量的上導電材料層120,藉此形成上導電層122。如第1H圖所示,所形成的上導電層122可以具有大抵對應下方的下導電層114與黏著層116的寬度,且黏著層116係設置於上導電層122與下導電層114之間。應注意的是,在後續形成的可變電阻式記憶體的第一實施型態(例如可變電阻式記憶體200)中,上導電層122係用作導線結構的最頂層;在第二實施型態(例如可變電阻式記憶體300)中,上導電層係用作記憶體單元的下電極。Referring to FIG. 1H , after the upper conductive material layer 120 is formed, the excess upper conductive material layer 120 may be removed by an appropriate etch-back process or planarization process, thereby forming the upper conductive layer 122 . As shown in FIG. 1H , the formed upper conductive layer 122 may have a width roughly corresponding to the lower conductive layer 114 and the adhesive layer 116 below, and the adhesive layer 116 is disposed between the upper conductive layer 122 and the lower conductive layer 114 . It should be noted that in the first implementation of the subsequently formed variable resistance memory (such as the variable resistance memory 200), the upper conductive layer 122 is used as the topmost layer of the wire structure; In one type (such as the variable resistance memory 300), the upper conductive layer is used as the lower electrode of the memory cell.

第2A、2B圖是根據本揭露的第一實施型態,繪示出可變電阻式記憶體接續第1H圖的製程剖面圖。FIG. 2A and FIG. 2B are cross-sectional views of the manufacturing process of the variable resistive memory following FIG. 1H according to the first embodiment of the present disclosure.

參照第2A圖,在形成上導電層122之後,可以在上導電層122與介電層103上依序形成下電極層124、金屬氧化層126、及上電極層128,且下電極層124係直接形成在上導電層122的上表面。下電極層124與上電極層128的材料可以包括鉑、氮化鈦、金、鈦、鉭、氮化鉭、鎢、氮化鎢、銅、其他適合的材料、或前述之組合,且下電極層124與上電極層128可以分別包括單層結構或多層結構。金屬氧化層126的材料可以包括過渡金屬氧化物,例如氧化鎳、氧化鈦、氧化鉿、氧化鋯、氧化鋅、氧化鎢、氧化鋁、氧化鉭、氧化鉬、氧化銅、其他適合的材料、或前述之組合。2A, after forming the upper conductive layer 122, the lower electrode layer 124, the metal oxide layer 126, and the upper electrode layer 128 can be sequentially formed on the upper conductive layer 122 and the dielectric layer 103, and the lower electrode layer 124 is directly formed on the upper surface of the upper conductive layer 122 . The material of the lower electrode layer 124 and the upper electrode layer 128 may include platinum, titanium nitride, gold, titanium, tantalum, tantalum nitride, tungsten, tungsten nitride, copper, other suitable materials, or a combination thereof, and the lower electrode The layer 124 and the upper electrode layer 128 may respectively comprise a single-layer structure or a multi-layer structure. The material of the metal oxide layer 126 may include transition metal oxides, such as nickel oxide, titanium oxide, hafnium oxide, zirconium oxide, zinc oxide, tungsten oxide, aluminum oxide, tantalum oxide, molybdenum oxide, copper oxide, other suitable materials, or combination of the foregoing.

參照第2B圖,在依序形成下電極層124、金屬氧化層126、及上電極層128之後,進行圖案化製程以移除位於周邊電路區200B的下電極層124、金屬氧化層126、及上電極層128,藉此分別形成位於陣列區200A的下電極224、電阻轉態層226、及上電極228。Referring to FIG. 2B, after sequentially forming the lower electrode layer 124, the metal oxide layer 126, and the upper electrode layer 128, a patterning process is performed to remove the lower electrode layer 124, the metal oxide layer 126, and the peripheral circuit region 200B. The upper electrode layer 128, thereby forming the lower electrode 224, the resistance transition layer 226, and the upper electrode 228 in the array area 200A, respectively.

如第2B圖所示,所形成的可變電阻式記憶體200包括導線結構210與記憶體單元220,其中導線結構210的上表面與記憶體單元220的下電極224直接接觸。在一些實施例中,在導線結構210與記憶體單元220之間不形成導孔。應理解的是,在這個實施型態中,導線結構210包括下導電層114、黏著層116、及上導電層122,且記憶體單元220包括位於陣列區200A的下電極224、電阻轉態層226、及上電極228。As shown in FIG. 2B , the formed variable resistance memory 200 includes a wire structure 210 and a memory unit 220 , wherein the upper surface of the wire structure 210 is in direct contact with the lower electrode 224 of the memory unit 220 . In some embodiments, no via is formed between the wire structure 210 and the memory unit 220 . It should be understood that, in this embodiment, the wire structure 210 includes the lower conductive layer 114, the adhesive layer 116, and the upper conductive layer 122, and the memory unit 220 includes the lower electrode 224 and the resistive transition layer located in the array region 200A. 226, and the upper electrode 228.

在這個實施型態中,由於可以在單一的圖案化製程中形成記憶體單元220,因此下電極224、電阻轉態層226、及上電極228可以具有實質上共平面的側壁。此外,由於在導線結構210與記憶體單元220之間省略了其他導電結構(例如導孔)的形成,在減少可變電阻式記憶體200內的接觸電阻的同時也能夠簡化製造過程並降低成本。。In this embodiment, since the memory cell 220 can be formed in a single patterning process, the bottom electrode 224, the resistive transition layer 226, and the top electrode 228 can have substantially coplanar sidewalls. In addition, since the formation of other conductive structures (such as vias) is omitted between the wire structure 210 and the memory unit 220, the manufacturing process can be simplified and the cost can be reduced while reducing the contact resistance in the variable resistance memory 200. . .

第3A、3B圖是根據本揭露的第二實施型態,繪示出可變電阻式記憶體接續第1H圖的製程剖面圖。FIGS. 3A and 3B are cross-sectional views of the process of the variable resistive memory following FIG. 1H according to the second embodiment of the present disclosure.

參照第3A圖,在形成上導電層122之後,可以在上導電層122與介電層103上依序形成金屬氧化層126及上電極層128,且金屬氧化層126係直接形成在上導電層122的上表面。上電極層128的材料可以包括鉑、氮化鈦、金、鈦、鉭、氮化鉭、鎢、氮化鎢、銅、其他適合的材料、或前述之組合,且上電極層128可以包括單層結構或多層結構。金屬氧化層126的材料可以包括過渡金屬氧化物,例如氧化鎳、氧化鈦、氧化鉿、氧化鋯、氧化鋅、氧化鎢、氧化鋁、氧化鉭、氧化鉬、氧化銅、其他適合的材料、或前述之組合。在一些實施例中,可以在形成金屬氧化層126及上電極層128之前先對上導電層122進行氮化或氧化處理,使上導電層122成為適合的電極材料。藉此,可以減少對金屬氧化層126(及後續形成的電阻轉態層326)的氧化還原反應以避免元件無法轉態。Referring to FIG. 3A, after the upper conductive layer 122 is formed, a metal oxide layer 126 and an upper electrode layer 128 can be sequentially formed on the upper conductive layer 122 and the dielectric layer 103, and the metal oxide layer 126 is directly formed on the upper conductive layer. 122 upper surface. The material of the upper electrode layer 128 may include platinum, titanium nitride, gold, titanium, tantalum, tantalum nitride, tungsten, tungsten nitride, copper, other suitable materials, or a combination thereof, and the upper electrode layer 128 may include a single layer structure or multilayer structure. The material of the metal oxide layer 126 may include transition metal oxides, such as nickel oxide, titanium oxide, hafnium oxide, zirconium oxide, zinc oxide, tungsten oxide, aluminum oxide, tantalum oxide, molybdenum oxide, copper oxide, other suitable materials, or combination of the foregoing. In some embodiments, before forming the metal oxide layer 126 and the upper electrode layer 128 , the upper conductive layer 122 may be nitridated or oxidized to make the upper conductive layer 122 a suitable electrode material. Thereby, the oxidation-reduction reaction to the metal oxide layer 126 (and the resistive transition layer 326 formed subsequently) can be reduced to prevent the device from failing to transition.

參照第3B圖,在依序形成金屬氧化層126及上電極層128之後,進行圖案化製程以移除位於周邊電路區300B的金屬氧化層126及上電極層128,藉此分別形成位於陣列區300A的電阻轉態層326及上電極328。此外,在一些實施例中,上電極328及電阻轉態層326的側壁實質上共平面,且上電極328與電阻轉態層326的寬度大於上導電層122的寬度。Referring to FIG. 3B, after the metal oxide layer 126 and the upper electrode layer 128 are sequentially formed, a patterning process is performed to remove the metal oxide layer 126 and the upper electrode layer 128 located in the peripheral circuit area 300B, thereby respectively forming the metal oxide layer 126 and the upper electrode layer 128 in the array area. A resistive transition layer 326 and an upper electrode 328 of 300A. In addition, in some embodiments, the sidewalls of the upper electrode 328 and the resistive transition layer 326 are substantially coplanar, and the width of the upper electrode 328 and the resistive transition layer 326 is greater than the width of the upper conductive layer 122 .

如第3B圖所示,所形成的可變電阻式記憶體300包括導線結構310與記憶體單元320,其中導線結構310的上表面與記憶體單元320之作為下電極的上導電層122直接接觸。在一些實施例中,在導線結構310與記憶體單元320之間不形成導孔。應理解的是,在這個實施型態中,陣列區300A的導線結構310包括下導電層114及黏著層116而不包括上導電層122,而周邊電路區300B的導線結構310包括下導電層114、黏著層116、及上導電層122。此外,記憶體單元320包括位於陣列區300A的上導電層122、電阻轉態層326、及上電極328,其中上導電層122係用作記憶體單元320的下電極。如第3A、3B圖所示,在一些實施例中,作為下電極的上導電層122的側壁對準導線結構310的側壁。As shown in FIG. 3B, the formed variable resistance memory 300 includes a wire structure 310 and a memory unit 320, wherein the upper surface of the wire structure 310 is in direct contact with the upper conductive layer 122 of the memory unit 320 as the lower electrode. . In some embodiments, no via is formed between the wire structure 310 and the memory unit 320 . It should be understood that, in this embodiment, the wiring structure 310 of the array area 300A includes the lower conductive layer 114 and the adhesive layer 116 but does not include the upper conductive layer 122, while the wiring structure 310 of the peripheral circuit area 300B includes the lower conductive layer 114 , an adhesive layer 116 , and an upper conductive layer 122 . In addition, the memory unit 320 includes an upper conductive layer 122 , a resistive transition layer 326 , and an upper electrode 328 located in the array region 300A, wherein the upper conductive layer 122 is used as a lower electrode of the memory unit 320 . As shown in FIGS. 3A and 3B , in some embodiments, the sidewalls of the upper conductive layer 122 serving as the bottom electrodes are aligned with the sidewalls of the wire structure 310 .

在這個實施型態中,上導電層122埋設於介電層103中的對應導線結構310的溝槽,且可以將作為下電極的上導電層122直接形成在黏著層116的上表面,使得黏著層116的上表面直接接觸上導電層122。由於是以上導電層122直接用作記憶體單元320的下電極,且在上導電層122與電阻轉態層326之間省略其他膜層的形成,在進一步降低可變電阻式記憶體300內的串聯電阻的同時也能夠簡化製造過程並降低成本。In this embodiment, the upper conductive layer 122 is buried in the groove corresponding to the wire structure 310 in the dielectric layer 103, and the upper conductive layer 122 as the lower electrode can be directly formed on the upper surface of the adhesive layer 116, so that the adhesive The upper surface of layer 116 directly contacts upper conductive layer 122 . Since the above conductive layer 122 is directly used as the lower electrode of the memory cell 320, and the formation of other film layers is omitted between the upper conductive layer 122 and the resistance transition layer 326, the resistance in the variable resistance memory 300 is further reduced. The series resistance also simplifies the manufacturing process and reduces the cost.

特別說明的是,當對可變電阻式記憶體200、300施加正向電壓時,電阻轉態層226、326中的氧離子遷移至其上方的電極,並在電阻轉態層226、326中形成氧空缺導電絲,使電阻轉態層226、326轉換為低電阻狀態。反之,對可變電阻式記憶體200、300施加反向電壓時,氧離子回到電阻轉態層226、326中並與電阻轉態層226、326中的氧空缺結合,導致氧空缺導電絲消失,使電阻轉態層226、326轉換為高電阻狀態。可變電阻式記憶體200、300藉由上述方式轉換電阻值以進行資料的儲存或讀取,達到記憶功能。It is particularly noted that when a forward voltage is applied to the variable resistance memory 200, 300, the oxygen ions in the resistance transition layer 226, 326 migrate to the electrode above it, and in the resistance transition layer 226, 326 Oxygen vacancy conductive filaments are formed to switch the resistance transition layer 226, 326 to a low resistance state. Conversely, when a reverse voltage is applied to the variable resistive memory 200, 300, oxygen ions return to the resistance transition layer 226, 326 and combine with the oxygen vacancies in the resistance transition layer 226, 326, resulting in an oxygen vacancy conductive filament disappears, causing the resistance transition layer 226, 326 to switch to a high resistance state. The variable resistive memory 200, 300 converts the resistance value in the above-mentioned way to store or read data, thereby achieving the memory function.

綜上所述,本揭露提供了一種可變電阻式記憶體及其製造方法,其中導線結構與記憶體單元直接接觸,藉此可以降低可變電阻式記憶體內的串聯電阻。如此一來,由於可以對所形成的可變電阻式記憶體進行良好的成形操作,可以確保所形成的可變電阻式記憶體具有改善的良率及效能。此外,由於在導線結構與記憶體單元之間省略了其他導電結構(例如導孔)的形成,在減少可變電阻式記憶體內的接觸電阻的同時也能夠簡化製造過程並降低成本。應可理解的是,在本說明書中所稱之「導線結構」是指水平延伸的一或多層導電線路,但不包含垂直延伸的導孔或插塞。To sum up, the present disclosure provides a variable resistance memory and a manufacturing method thereof, wherein the wire structure is in direct contact with the memory unit, thereby reducing the series resistance in the variable resistance memory. In this way, since the formed variable resistive memory can be well formed, it can be ensured that the formed variable resistive memory has improved yield and performance. In addition, since the formation of other conductive structures (such as vias) is omitted between the wire structure and the memory unit, the manufacturing process and cost can be simplified while reducing the contact resistance in the variable resistance memory. It should be understood that the "wire structure" referred to in this specification refers to one or more layers of conductive lines extending horizontally, but does not include via holes or plugs extending vertically.

以上概述數個實施例之特徵,以使本發明所屬技術領域中具有通常知識者可更易理解本發明實施例的觀點。本發明所屬技術領域中具有通常知識者應理解,可輕易地以本發明實施例為基礎,設計或修改其他製程和結構,以達到與在此介紹的實施例相同之目的及/或優勢。在本發明所屬技術領域中具有通常知識者也應理解到,此類等效的製程和結構並無悖離本發明的精神與範圍,且可在不違背本發明之精神和範圍之下,做各式各樣的改變、取代和替換。The features of several embodiments are summarized above, so that those skilled in the art of the present invention can understand the viewpoints of the embodiments of the present invention more easily. Those skilled in the art of the present invention should understand that other processes and structures can be easily designed or modified based on the embodiments of the present invention to achieve the same purpose and/or advantages as the embodiments described herein. Those who have ordinary knowledge in the technical field of the present invention should also understand that such equivalent processes and structures do not depart from the spirit and scope of the present invention, and can be made without departing from the spirit and scope of the present invention. Changes, substitutions and substitutions of all kinds.

100:半導體結構100: Semiconductor Structures

100A,200A,300A:陣列區100A, 200A, 300A: array area

100B,200B,300B:周邊電路區100B, 200B, 300B: peripheral circuit area

101:分隔符號101: Delimiter

102,102’,103:介電層102, 102', 103: dielectric layer

104:接觸插塞104: contact plug

106:下導電材料層106: lower conductive material layer

108:黏著材料層108: Adhesive material layer

110:遮罩材料層110: mask material layer

112:圖案化遮罩112: Patterned mask

114:下導電層114: lower conductive layer

116:黏著層116: Adhesive layer

118:溝槽118: Groove

120:上導電材料層120: upper conductive material layer

122:上導電層122: upper conductive layer

124:下電極層124: Lower electrode layer

126:金屬氧化層126: metal oxide layer

128:上電極層128: Upper electrode layer

200,300:可變電阻式記憶體200,300: variable resistance memory

210,310:導線結構210,310: wire structure

220,320:記憶體單元220,320: memory unit

224:下電極224: Lower electrode

226,326:電阻轉態層226,326: resistance transition layer

228,328:上電極228,328: Upper electrode

第1A~1H圖是根據本揭露的一些實施例,繪示出可變電阻式記憶體的製程剖面圖。 第2A、2B圖是根據本揭露的第一實施型態,繪示出可變電阻式記憶體接續第1H圖的製程剖面圖。 第3A、3B圖是根據本揭露的第二實施型態,繪示出可變電阻式記憶體接續第1H圖的製程剖面圖。 FIGS. 1A-1H are cross-sectional views illustrating the process of variable resistive memory according to some embodiments of the present disclosure. FIG. 2A and FIG. 2B are cross-sectional views of the manufacturing process of the variable resistive memory following FIG. 1H according to the first embodiment of the present disclosure. FIGS. 3A and 3B are cross-sectional views of the process of the variable resistive memory following FIG. 1H according to the second embodiment of the present disclosure.

101:分隔符號 101: Delimiter

103:介電層 103: Dielectric layer

104:接觸插塞 104: contact plug

114:下導電層 114: lower conductive layer

116:黏著層 116: Adhesive layer

122:上導電層 122: upper conductive layer

200:可變電阻式記憶體 200: variable resistance memory

200A:陣列區 200A: array area

200B:周邊電路區 200B: peripheral circuit area

210:導線結構 210: wire structure

220:記憶體單元 220: memory unit

224:下電極 224: Lower electrode

226:電阻轉態層 226: resistance transition layer

228:上電極 228: Upper electrode

Claims (13)

一種可變電阻式記憶體,包括:一導線結構,分別設置於該可變電阻式記憶體的一陣列區及一周邊電路區,其中該導線結構為水平延伸的一或多層導電線路且不包含垂直延伸的導孔或插塞;以及一記憶體單元,設置於位於該陣列區的該導線結構上,且該記憶體單元包括:一下電極,設置於該導線結構上;一電阻轉態層,設置於該下電極上;以及一上電極,設置於該電阻轉態層上,其中該導線結構的上表面與該記憶體單元的該下電極直接接觸。 A variable resistance memory, comprising: a wire structure, respectively arranged in an array area and a peripheral circuit area of the variable resistance memory, wherein the wire structure is one or more layers of conductive lines extending horizontally and does not include vertically extending guide holes or plugs; and a memory unit disposed on the wire structure located in the array area, and the memory unit includes: a lower electrode disposed on the wire structure; a resistance transition layer, disposed on the lower electrode; and an upper electrode disposed on the resistance transition layer, wherein the upper surface of the wire structure is in direct contact with the lower electrode of the memory unit. 如請求項1之可變電阻式記憶體,其中在該導線結構與該記憶體單元之間不具有導孔。 The variable resistance memory according to claim 1, wherein there is no via hole between the wire structure and the memory unit. 如請求項1之可變電阻式記憶體,更包括:一介電層,其中設置有一溝槽,且該導線結構包括:一上導電層,設置於該溝槽中,且該上導電層與該下電極的下表面直接接觸;以及一下導電層,設置於該上導電層下方;其中該導線結構更包括:一黏著層,設置於該上導電層與該下導電層之間。 The variable resistance memory according to claim 1, further comprising: a dielectric layer, wherein a groove is arranged, and the wiring structure includes: an upper conductive layer, arranged in the groove, and the upper conductive layer and The lower surface of the lower electrode is in direct contact; and a lower conductive layer is disposed under the upper conductive layer; wherein the wire structure further includes: an adhesive layer is disposed between the upper conductive layer and the lower conductive layer. 如請求項1之可變電阻式記憶體,更包括: 一介電層,其中設置有對應於該導線結構的一溝槽,且該下電極埋設於該溝槽中。 Such as the variable resistive memory of claim 1, further comprising: A dielectric layer is provided with a groove corresponding to the wire structure, and the lower electrode is buried in the groove. 如請求項4之可變電阻式記憶體,其中該導線結構更包括:一黏著層,該黏著層的上表面直接接觸該下電極。 The variable resistance memory according to claim 4, wherein the wire structure further includes: an adhesive layer, the upper surface of the adhesive layer directly contacts the lower electrode. 一種可變電阻式記憶體的製造方法,包括:分別在一陣列區及一周邊電路區形成一導線結構,其中該導線結構為水平延伸的一或多層導電線路且不包含垂直延伸的導孔或插塞;以及在位於該陣列區的該導線結構上形成一記憶體單元,且該記憶體單元的形成包括:在該導線結構上形成一下電極;在該下電極上形成一電阻轉態層;以及在該電阻轉態層上形成一上電極,其中該記憶體單元的該下電極係直接形成在該導線結構的上表面。 A method for manufacturing a variable resistance memory, comprising: respectively forming a wire structure in an array area and a peripheral circuit area, wherein the wire structure is one or more layers of conductive lines extending horizontally and does not include vertically extending via holes or plug; and forming a memory cell on the wire structure located in the array area, and the formation of the memory cell includes: forming a lower electrode on the wire structure; forming a resistance transition layer on the lower electrode; And an upper electrode is formed on the resistance transition layer, wherein the lower electrode of the memory unit is directly formed on the upper surface of the wire structure. 如請求項6之可變電阻式記憶體的製造方法,其中在該導線結構與該記憶體單元之間不形成導孔。 The method of manufacturing a variable resistance memory according to claim 6, wherein no via hole is formed between the wire structure and the memory unit. 如請求項6之可變電阻式記憶體的製造方法,其中該導線結構的形成包括:形成一下導電層;以及 形成該下導電層上的一黏著層。 The method for manufacturing a variable resistance memory according to claim 6, wherein the formation of the wire structure includes: forming a conductive layer; and An adhesive layer is formed on the lower conductive layer. 如請求項8之可變電阻式記憶體的製造方法,更包括:依序形成一下導電材料層與一黏著材料層;在該下導電材料層與該黏著材料層上形成一圖案化遮罩;以該圖案化遮罩蝕刻該黏著材料層與該下導電材料層,以分別形成該黏著層與該下導電層;沉積一介電層以覆蓋該圖案化遮罩;平坦化該介電層以露出該圖案化遮罩;以及移除該圖案化遮罩以形成一溝槽,且該溝槽露出該黏著層。 The method for manufacturing a variable resistance memory according to claim 8, further comprising: sequentially forming a lower conductive material layer and an adhesive material layer; forming a patterned mask on the lower conductive material layer and the adhesive material layer; etching the adhesive material layer and the lower conductive material layer with the patterned mask to form the adhesive layer and the lower conductive layer respectively; depositing a dielectric layer to cover the patterned mask; planarizing the dielectric layer to exposing the patterned mask; and removing the patterned mask to form a groove, and the groove exposes the adhesive layer. 如請求項9之可變電阻式記憶體的製造方法,其中該導線結構的形成更包括在該溝槽中形成位於該黏著層上的一上導電層,且該下電極係直接形成在該上導電層的上表面。 The method for manufacturing a variable resistance memory according to claim 9, wherein the formation of the wiring structure further includes forming an upper conductive layer on the adhesive layer in the trench, and the lower electrode is directly formed on the upper conductive layer the upper surface of the conductive layer. 如請求項10項之可變電阻式記憶體的製造方法,更包括:在該導線結構上依序形成一下電極層、一金屬氧化層、及一上電極層;以及進行圖案化製程以移除位於該周邊電路區的該下電極層、該金屬氧化層、及該上電極層,藉此分別形成該下電極、該電阻轉態層、及該上電極。 The manufacturing method of the variable resistance memory according to item 10 of the claim further includes: sequentially forming a lower electrode layer, a metal oxide layer, and an upper electrode layer on the wire structure; and performing a patterning process to remove The lower electrode layer, the metal oxide layer, and the upper electrode layer located in the peripheral circuit area, thereby respectively forming the lower electrode, the resistance transition layer, and the upper electrode. 如請求項9之可變電阻式記憶體的製造方法,更 包括在該些溝槽中形成該下電極,且該下電極係直接形成在該黏著層的上表面。 Such as the manufacturing method of the variable resistive memory of claim item 9, more The lower electrode is formed in the grooves, and the lower electrode is directly formed on the upper surface of the adhesive layer. 如請求項12之可變電阻式記憶體的製造方法,更包括:在該下電極上依序形成一金屬氧化層及一上電極層;以及進行圖案化製程以移除位於該周邊電路區的該金屬氧化層及該上電極層,藉此分別形成該電阻轉態層及該上電極。 The method for manufacturing a variable resistance memory according to claim 12 further includes: sequentially forming a metal oxide layer and an upper electrode layer on the lower electrode; and performing a patterning process to remove the The metal oxide layer and the upper electrode layer thereby respectively form the resistance transition layer and the upper electrode.
TW110146023A 2021-12-09 2021-12-09 Resistive random access memory and method for forming the same TWI785921B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
TW110146023A TWI785921B (en) 2021-12-09 2021-12-09 Resistive random access memory and method for forming the same

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
TW110146023A TWI785921B (en) 2021-12-09 2021-12-09 Resistive random access memory and method for forming the same

Publications (2)

Publication Number Publication Date
TWI785921B true TWI785921B (en) 2022-12-01
TW202324730A TW202324730A (en) 2023-06-16

Family

ID=85794818

Family Applications (1)

Application Number Title Priority Date Filing Date
TW110146023A TWI785921B (en) 2021-12-09 2021-12-09 Resistive random access memory and method for forming the same

Country Status (1)

Country Link
TW (1) TWI785921B (en)

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20200020847A1 (en) * 2018-07-11 2020-01-16 Samsung Electronics Co., Ltd. Magnetic memory device and method for manufacturing the same
TWI713029B (en) * 2019-11-25 2020-12-11 華邦電子股份有限公司 Resistive random access memory and manufacturing method thereof
TWI732232B (en) * 2019-04-18 2021-07-01 南亞科技股份有限公司 Memory device and fabrication method thereof

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20200020847A1 (en) * 2018-07-11 2020-01-16 Samsung Electronics Co., Ltd. Magnetic memory device and method for manufacturing the same
TWI732232B (en) * 2019-04-18 2021-07-01 南亞科技股份有限公司 Memory device and fabrication method thereof
TWI713029B (en) * 2019-11-25 2020-12-11 華邦電子股份有限公司 Resistive random access memory and manufacturing method thereof

Also Published As

Publication number Publication date
TW202324730A (en) 2023-06-16

Similar Documents

Publication Publication Date Title
US11094744B2 (en) Interconnect landing method for RRAM technology
US10629811B2 (en) Resistance variable memory structure and method of forming the same
CN107046096B (en) Semiconductor structure and manufacturing method thereof
US10014469B2 (en) Resistive random access memory and manufacturing method thereof
WO1999019905A1 (en) Semiconductor device having fuse and fabrication method thereof
TWI550778B (en) Semiconductor structure
TWI702744B (en) Resistive random access memory structure and manufacturing method thereof
KR20040079677A (en) Metal-Insulator-Metal capacitor and method for manufacturing the same
TW202141822A (en) Memory device and method for forming the same
TW201316456A (en) Methods of forming semiconductor devices having capacitor and via contacts
CN113380947A (en) Semiconductor integrated circuit device and method for manufacturing the same
US20230129196A1 (en) Semiconductor device and method of fabricating the same
TWI785921B (en) Resistive random access memory and method for forming the same
US20230225228A1 (en) Resistive random access memory and method for manufacturing the same
TWI681509B (en) Resistive random access memory and method for forming the same
CN110473961B (en) Resistive random access memory structure and manufacturing method thereof
CN116456725A (en) Variable resistance memory and manufacturing method thereof
KR100190055B1 (en) White electrode manufacturing method of semiconductor device
US11329226B2 (en) Memory devices including step shape electrode and methods for forming the same
TW202147651A (en) Resistive random acessory memory and method of manufacturing the same
CN113889569A (en) Resistive random access memory and manufacturing method thereof
CN112951986A (en) Semiconductor device and method for manufacturing the same
TW202121582A (en) Semiconductor device and method of fabricating the same