TWI685284B - Package structure and manufacturing method thereof - Google Patents

Package structure and manufacturing method thereof Download PDF

Info

Publication number
TWI685284B
TWI685284B TW107144592A TW107144592A TWI685284B TW I685284 B TWI685284 B TW I685284B TW 107144592 A TW107144592 A TW 107144592A TW 107144592 A TW107144592 A TW 107144592A TW I685284 B TWI685284 B TW I685284B
Authority
TW
Taiwan
Prior art keywords
layer
circuit
circuit layer
conductive
electrically connected
Prior art date
Application number
TW107144592A
Other languages
Chinese (zh)
Other versions
TW202023330A (en
Inventor
林溥如
柯正達
陳裕華
曾子章
譚瑞敏
Original Assignee
欣興電子股份有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 欣興電子股份有限公司 filed Critical 欣興電子股份有限公司
Priority to TW107144592A priority Critical patent/TWI685284B/en
Priority to US16/240,806 priority patent/US10685922B2/en
Priority to US16/785,630 priority patent/US10950535B2/en
Application granted granted Critical
Publication of TWI685284B publication Critical patent/TWI685284B/en
Priority to US16/866,530 priority patent/US10957658B2/en
Publication of TW202023330A publication Critical patent/TW202023330A/en
Priority to US17/170,736 priority patent/US11410940B2/en

Links

Images

Abstract

A package structure includes a redistribution structure, a chip, one or more structural strengthening elements, and a protective layer. The redistribution structure includes a first circuit layer and a second circuit layer disposed over the first circuit layer. The first circuit layer is electrically connected to the second circuit layer. The chip is disposed on the redistribution structure and electrically connected to the second circuit layer. The one or more structural strengthening elements are disposed on the redistribution structure. The structural strengthening elements have a Young's modulus of 30 to 200GPa. The protective layer covers the chip and the sidewalls of the structural strengthening elements.

Description

封裝結構及其製造方法 Packaging structure and its manufacturing method

本揭示內容係關於一種封裝結構,以及關於一種封裝結構的製造方法。 This disclosure relates to a packaging structure and a method of manufacturing a packaging structure.

傳統上,晶片封裝結構包括基板、位於基板上之晶片及淹蓋晶片的封裝材料層。由於基板、晶片及封裝材料層的熱膨脹係數差異大,當執行熱製程以形成晶片及封裝材料層於基板上時,晶片封裝結構經常嚴重翹曲。因此,降低了晶片封裝結構安裝在印刷電路板上的良率。 Traditionally, the chip packaging structure includes a substrate, a wafer on the substrate, and a package material layer covering the wafer. Due to the large differences in the thermal expansion coefficients of the substrate, the wafer, and the packaging material layer, when the thermal process is performed to form the wafer and the packaging material layer on the substrate, the chip packaging structure is often severely warped. Therefore, the yield of the chip package structure mounted on the printed circuit board is reduced.

另一方面,當欲形成一封裝結構形成於另一封裝結構上之堆疊式封裝結構(package-on-package,POP)時,翹曲現象亦導致製程上的困難。 On the other hand, when a package-on-package (POP) with a package structure formed on another package structure is to be formed, the warpage phenomenon also causes difficulties in the manufacturing process.

本揭示內容的第一實施方式係提供一種封裝結構,包括線路重佈結構、晶片、一或多個結構強化元件及保護層。線路重佈結構包括第一線路層及設置於第一線路層之上的第二線路層。第一線路層電性連接第二線路層。晶片設 置於線路重佈結構上,並電性連接第二線路層。一或多個結構強化元件設置於線路重佈結構上。結構強化元件具有30~200GPa的楊氏模數。保護層淹蓋晶片及結構強化元件的側壁。 The first embodiment of the present disclosure provides a packaging structure including a circuit redistribution structure, a chip, one or more structural strengthening elements, and a protective layer. The circuit redistribution structure includes a first circuit layer and a second circuit layer disposed on the first circuit layer. The first circuit layer is electrically connected to the second circuit layer. Chip design It is placed on the circuit redistribution structure and electrically connected to the second circuit layer. One or more structural strengthening elements are arranged on the circuit redistribution structure. The structural strengthening element has a Young's modulus of 30~200GPa. The protective layer covers the side walls of the wafer and the structural strengthening element.

在本揭示內容的第一實施方式中,封裝結構包括一個結構強化元件,且結構強化元件圍繞晶片。 In the first embodiment of the present disclosure, the package structure includes a structure strengthening element, and the structure strengthening element surrounds the chip.

在本揭示內容的第一實施方式中,封裝結構包括多個結構強化元件,且多個結構強化元件中之一者位於晶片的第一側,多個結構強化元件中之另一者位於晶片的第二側,且第二側與第一側相對或相鄰。 In the first embodiment of the present disclosure, the package structure includes a plurality of structural strengthening elements, and one of the plurality of structural strengthening elements is located on the first side of the chip, and the other of the plurality of structural strengthening elements is located on the chip The second side, and the second side is opposite or adjacent to the first side.

在本揭示內容的第一實施方式中,結構強化元件與晶片具有50~1000微米的水平距離。 In the first embodiment of the present disclosure, the structural strengthening element and the wafer have a horizontal distance of 50 to 1000 microns.

在本揭示內容的第一實施方式中,結構強化元件包括但不限於雙馬來醯亞胺三嗪樹脂、環氧樹脂、錫膏或銅膏。 In the first embodiment of the present disclosure, the structural strengthening element includes but is not limited to bismaleimide triazine resin, epoxy resin, solder paste or copper paste.

在本揭示內容的第一實施方式中,結構強化元件的上表面及保護層的上表面共平面。 In the first embodiment of the present disclosure, the upper surface of the structure strengthening element and the upper surface of the protective layer are coplanar.

本揭示內容的第二實施方式係提供一種封裝結構,包括線路重佈結構、晶片、一內導電強化元件、第一保護層及電子元件。線路重佈結構包括第一線路層及設置於第一線路層之上的第二線路層,其中第一線路層電性連接第二線路層。晶片設置於線路重佈結構上,並電性連接第二線路層。內導電強化元件設置於線路重佈結構上。內導電強化元件包括強化層及導電連接件。強化層具有30~200GPa的 楊氏模數,且強化層具有通孔。導電連接件設置於通孔中。導電連接件的頂部及底部暴露於強化層外,且導電連接件的底部電性連接第二線路層。第一保護層淹蓋晶片及內導電強化元件的側壁。電子元件設置於第一保護層之上,並電性連接導電連接件的頂部。 The second embodiment of the present disclosure provides a packaging structure including a circuit redistribution structure, a chip, an inner conductive reinforcement element, a first protective layer, and an electronic element. The circuit redistribution structure includes a first circuit layer and a second circuit layer disposed above the first circuit layer, wherein the first circuit layer is electrically connected to the second circuit layer. The chip is arranged on the circuit redistribution structure and is electrically connected to the second circuit layer. The internal conductive strengthening element is arranged on the circuit redistribution structure. The internal conductive strengthening element includes a strengthening layer and a conductive connection piece. The reinforced layer has 30~200GPa Young's modulus, and the reinforcement layer has through holes. The conductive connector is disposed in the through hole. The top and bottom of the conductive connector are exposed to the reinforcement layer, and the bottom of the conductive connector is electrically connected to the second circuit layer. The first protective layer covers the side walls of the wafer and the internal conductive strengthening element. The electronic component is disposed on the first protective layer and is electrically connected to the top of the conductive connector.

在本揭示內容的第二實施方式中,封裝結構進一步包括基板結構及第二保護層。基板結構設置於第一保護層與電子元件之間,且電子元件通過基板結構電性連接至導電連接件的頂部。第二保護層淹蓋電子元件。 In the second embodiment of the present disclosure, the packaging structure further includes a substrate structure and a second protective layer. The substrate structure is disposed between the first protective layer and the electronic component, and the electronic component is electrically connected to the top of the conductive connector through the substrate structure. The second protective layer floods the electronic components.

在本揭示內容的第二實施方式中,內導電強化元件圍繞晶片。 In the second embodiment of the present disclosure, the inner conductive strengthening element surrounds the wafer.

在本揭示內容的第二實施方式中,內導電強化元件與晶片具有50~1000微米的水平距離。 In the second embodiment of the present disclosure, the inner conductive strengthening element and the wafer have a horizontal distance of 50 to 1000 microns.

在本揭示內容的第二實施方式中,強化層包括但不限於雙馬來醯亞胺三嗪樹脂、環氧樹脂、玻璃或陶瓷。 In the second embodiment of the present disclosure, the reinforcement layer includes, but is not limited to, bismaleimide triazine resin, epoxy resin, glass, or ceramic.

在本揭示內容的第二實施方式中,內導電強化元件的上表面及第一保護層的上表面共平面。 In the second embodiment of the present disclosure, the upper surface of the inner conductive strengthening element and the upper surface of the first protective layer are coplanar.

本揭示內容的第三實施方式係提供一種封裝結構,包括線路重佈結構、晶片、內導電強化元件、保護層及天線圖案。線路重佈結構包括第一線路層及設置於第一線路層之上的第二線路層,其中第一線路層電性連接第二線路層。晶片設置於線路重佈結構上,並電性連接第二線路層。內導電強化元件設置於線路重佈結構上。內導電強化元件包括強化層及導電連接件。強化層具有30~200GPa的楊氏 模數,且強化層具有通孔。導電連接件設置於通孔中,其中導電連接件的頂部及底部暴露於強化層外,且導電連接件的底部電性連接第二線路層。保護層淹蓋晶片及內導電強化元件的側壁。天線圖案設置於保護層上,並電性連接導電連接件的頂部。 The third embodiment of the present disclosure provides a packaging structure including a circuit redistribution structure, a chip, an internal conductive reinforcement element, a protective layer, and an antenna pattern. The circuit redistribution structure includes a first circuit layer and a second circuit layer disposed above the first circuit layer, wherein the first circuit layer is electrically connected to the second circuit layer. The chip is arranged on the circuit redistribution structure and is electrically connected to the second circuit layer. The internal conductive strengthening element is arranged on the circuit redistribution structure. The internal conductive strengthening element includes a strengthening layer and a conductive connection piece. The reinforced layer has 30~200GPa Young's Modulus, and the reinforcement layer has through holes. The conductive connection member is disposed in the through hole, wherein the top and bottom of the conductive connection member are exposed outside the reinforcement layer, and the bottom of the conductive connection member is electrically connected to the second circuit layer. The protective layer covers the side walls of the wafer and the internal conductive strengthening element. The antenna pattern is arranged on the protective layer, and is electrically connected to the top of the conductive connector.

在本揭示內容的第三實施方式中,內導電強化元件圍繞晶片。 In a third embodiment of the present disclosure, the inner conductive strengthening element surrounds the wafer.

在本揭示內容的第三實施方式中,內導電強化元件與晶片具有50~1000微米的水平距離。 In the third embodiment of the present disclosure, the inner conductive strengthening element and the wafer have a horizontal distance of 50 to 1000 microns.

在本揭示內容的第三實施方式中,強化層包括但不限於雙馬來醯亞胺三嗪、玻璃或陶瓷。 In a third embodiment of the present disclosure, the strengthening layer includes but is not limited to bismaleimide triazine, glass, or ceramic.

在本揭示內容的第三實施方式中,內導電強化元件的上表面及保護層的上表面共平面。 In the third embodiment of the present disclosure, the upper surface of the inner conductive strengthening element and the upper surface of the protective layer are coplanar.

本揭示內容的第四實施方式提供一種封裝結構的製造方法,包括下列操作:(i)提供一線路重佈結構,其中線路重佈結構包括一第一線路層及設置於第一線路層之上的一第二線路層,且第一線路層電性連接第二線路層;(ii)形成一或多個結構強化元件於線路重佈結構上,其中結構強化元件具有30~200GPa的一楊氏模數;(iii)設置一晶片於線路重佈結構上,其中晶片電性連接第二線路層;以及(iv)形成一保護層淹蓋晶片及結構強化元件。 The fourth embodiment of the present disclosure provides a method for manufacturing a package structure, including the following operations: (i) providing a circuit redistribution structure, wherein the circuit redistribution structure includes a first circuit layer and is disposed on the first circuit layer A second circuit layer, and the first circuit layer is electrically connected to the second circuit layer; (ii) forming one or more structure strengthening elements on the circuit redistribution structure, wherein the structure strengthening elements have a Young's of 30~200GPa Module; (iii) setting a chip on the circuit redistribution structure, wherein the chip is electrically connected to the second circuit layer; and (iv) forming a protective layer to cover the chip and the structure strengthening element.

在本揭示內容的第四實施方式中,在操作(iv)之後,進一步包括:(v)去除保護層的一頂部,以暴露出結構強化元件的一上表面。 In the fourth embodiment of the present disclosure, after the operation (iv), it further includes: (v) removing a top portion of the protective layer to expose an upper surface of the structural strengthening element.

本揭示內容的第五實施方式係提供一種封裝結構的製造方法,包括下列操作:(i)提供一線路重佈結構,其中線路重佈結構包括一第一線路層及設置於第一線路層之上的一第二線路層,且第一線路層電性連接第二線路層;(ii)形成內導電強化元件於線路重佈結構上,其中內導電強化元件包括:一強化層,具有30~200GPa的一楊氏模數,其中強化層具有一通孔;以及一導電連接件,設置於通孔中,其中導電連接件的一頂部及一底部暴露於強化層外,且導電連接件的底部電性連接第二線路層;(iii)設置一晶片於線路重佈結構上,其中晶片電性連接第二線路層;(iv)形成一第一保護層淹蓋晶片及內導電強化元件;以及(v)設置一電子元件於第一保護層之上,其中電子元件電性連接導電連接件的頂部。 The fifth embodiment of the present disclosure provides a method for manufacturing a packaging structure, including the following operations: (i) providing a circuit redistribution structure, wherein the circuit redistribution structure includes a first circuit layer and a circuit layer disposed on the first circuit layer A second circuit layer on the top, and the first circuit layer is electrically connected to the second circuit layer; (ii) forming an internal conductive reinforcing element on the circuit redistribution structure, wherein the internal conductive reinforcing element includes: a reinforcing layer having 30~ A Young's modulus of 200GPa, in which the reinforcement layer has a through hole; and a conductive connection member, which is disposed in the through hole, wherein a top and a bottom of the conductive connection member are exposed outside the reinforcement layer, and the bottom of the conductive connection member is electrically Connect the second circuit layer; (iii) Set a chip on the circuit redistribution structure, where the chip is electrically connected to the second circuit layer; (iv) Form a first protective layer to cover the chip and the internal conductive strengthening element; and ( v) An electronic component is disposed on the first protective layer, wherein the electronic component is electrically connected to the top of the conductive connector.

在本揭示內容的第五實施方式中,操作(ii)包括下列步驟:(a)提供一基板,其中基板具有30~200GPa的一楊氏模數;(b)對基板進行一鑽孔製程,以形成具有通孔的強化層;(c)形成導電連接件於通孔中,以形成內導電強化元件;以及(d)設置內導電強化元件於線路重佈結構上。 In the fifth embodiment of the present disclosure, operation (ii) includes the following steps: (a) providing a substrate, wherein the substrate has a Young's modulus of 30 to 200 GPa; (b) performing a drilling process on the substrate, In order to form a strengthening layer with a through hole; (c) forming a conductive connector in the through hole to form an inner conductive strengthening element; and (d) setting an inner conductive strengthening element on the circuit redistribution structure.

在本揭示內容的第五實施方式中,在操作(v)中,電子元件設置於一基板結構上並被一第二保護層所淹蓋,且電子元件通過基板結構電性連接至導電連接件的頂部。 In the fifth embodiment of the present disclosure, in operation (v), the electronic component is disposed on a substrate structure and is covered by a second protective layer, and the electronic component is electrically connected to the conductive connection member through the substrate structure the top of.

本揭示內容的第六實施方式係提供一種封裝結 構的製造方法,包括下列操作:(i)提供一線路重佈結構,其中線路重佈結構包括一第一線路層及設置於第一線路層之上的一第二線路層,且第一線路層電性連接第二線路層;(ii)形成內導電強化元件於線路重佈結構上,其中內導電強化元件包括:一強化層,具有30~200GPa的一楊氏模數,其中強化層具有一通孔;以及一導電連接件,設置於通孔中,其中導電連接件的一頂部及一底部暴露於強化層外,且導電連接件的底部電性連接第二線路層;(iii)設置一晶片於線路重佈結構上,其中晶片電性連接第二線路層;(iv)形成一保護層淹蓋晶片及內導電強化元件;以及(v)形成一天線圖案於保護層之上,其中天線圖案電性連接導電連接件的頂部。 The sixth embodiment of the present disclosure provides a packaging junction The manufacturing method of the structure includes the following operations: (i) providing a circuit redistribution structure, wherein the circuit redistribution structure includes a first circuit layer and a second circuit layer disposed on the first circuit layer, and the first circuit The layer is electrically connected to the second circuit layer; (ii) forming an internal conductive reinforcing element on the circuit redistribution structure, wherein the internal conductive reinforcing element includes: a reinforcing layer with a Young's modulus of 30-200 GPa, wherein the reinforcing layer has A through hole; and a conductive connector disposed in the through hole, wherein a top and a bottom of the conductive connector are exposed to the reinforcement layer, and the bottom of the conductive connector is electrically connected to the second circuit layer; (iii) a The chip is on the circuit redistribution structure, wherein the chip is electrically connected to the second circuit layer; (iv) forming a protective layer to cover the chip and the internal conductive strengthening element; and (v) forming an antenna pattern on the protective layer, wherein the antenna The pattern is electrically connected to the top of the conductive connector.

以下將以實施方式對上述之說明作詳細的描述,並對本揭示內容的技術方案提供更進一步的解釋。 The above description will be described in detail in the following embodiments, and the technical solutions of the present disclosure will be further explained.

10、10a、10b‧‧‧封裝結構 10, 10a, 10b‧‧‧ package structure

100‧‧‧線路重佈結構 100‧‧‧ Line redistribution structure

110‧‧‧第一線路重佈層 110‧‧‧ Redistribution layer of the first line

111‧‧‧第一線路層 111‧‧‧ First circuit layer

112‧‧‧第一絕緣層 112‧‧‧First insulation layer

112a‧‧‧導通孔 112a‧‧‧via

113‧‧‧第一導電接觸件 113‧‧‧First conductive contact

120‧‧‧第二線路重佈層 120‧‧‧ Redistribution layer of the second line

121‧‧‧第二線路層 121‧‧‧ Second circuit layer

122‧‧‧第二絕緣層 122‧‧‧Second insulation layer

122a‧‧‧導通孔 122a‧‧‧via

123‧‧‧第二導電接觸件 123‧‧‧Second conductive contact

130‧‧‧第三線路重佈層 130‧‧‧ Redistribution layer of the third line

131‧‧‧第三線路層 131‧‧‧ Third circuit layer

132‧‧‧第三絕緣層 132‧‧‧The third insulation layer

132a‧‧‧導通孔 132a‧‧‧via

133‧‧‧第三導電接觸件 133‧‧‧third conductive contact

140‧‧‧導電墊 140‧‧‧conductive pad

200‧‧‧晶片 200‧‧‧chip

200a‧‧‧第一側 200a‧‧‧First side

200b‧‧‧第二側 200b‧‧‧Second side

200c‧‧‧第三側 200c‧‧‧third side

210‧‧‧金屬凸塊 210‧‧‧Metal bump

300‧‧‧結構強化元件 300‧‧‧Strengthening components

310‧‧‧黏接材料 310‧‧‧adhesive material

400、400"‧‧‧保護層 400, 400"‧‧‧protection layer

410‧‧‧第一保護層 410‧‧‧The first protective layer

420‧‧‧第二保護層 420‧‧‧Second protective layer

500‧‧‧焊球 500‧‧‧solder ball

510‧‧‧焊接材料 510‧‧‧ welding material

600‧‧‧內導電強化元件 600‧‧‧Internal conductive strengthening element

610‧‧‧強化層 610‧‧‧Strengthening layer

610a‧‧‧通孔 610a‧‧‧Through hole

612‧‧‧基板 612‧‧‧ substrate

612a‧‧‧通孔 612a‧‧‧Through hole

613‧‧‧基板 613‧‧‧ substrate

620‧‧‧導電連接件 620‧‧‧Conductive connector

700‧‧‧電子元件 700‧‧‧Electronic components

700c‧‧‧導線 700c‧‧‧wire

800‧‧‧基板結構 800‧‧‧Substrate structure

810‧‧‧第一導電墊 810‧‧‧The first conductive pad

820‧‧‧第二導電墊 820‧‧‧Second conductive pad

900‧‧‧天線圖案 900‧‧‧ Antenna pattern

S‧‧‧基板 S‧‧‧Substrate

D1‧‧‧水平距離 D1‧‧‧Horizontal distance

R1‧‧‧區域 R1‧‧‧Region

第1A圖為本揭示內容第一實施方式之封裝結構的剖面示意圖。 FIG. 1A is a schematic cross-sectional view of the package structure of the first embodiment of the present disclosure.

第1B圖為本揭示內容一實施方式之封裝結構的俯視示意圖。 FIG. 1B is a schematic top view of a packaging structure according to an embodiment of the disclosure.

第1C圖為本揭示內容一實施方式之封裝結構的俯視示意圖。 FIG. 1C is a schematic top view of a packaging structure according to an embodiment of the disclosure.

第1D圖為本揭示內容一實施方式之封裝結構的俯視示 意圖。 FIG. 1D is a top view of a packaging structure according to an embodiment of the disclosure intention.

第1E圖為本揭示內容一實施方式之封裝結構的俯視示意圖。 FIG. 1E is a schematic top view of a packaging structure according to an embodiment of the present disclosure.

第2圖為本揭示內容第二實施方式之封裝結構的剖面示意圖。 FIG. 2 is a schematic cross-sectional view of a packaging structure according to a second embodiment of the disclosure.

第3圖為本揭示內容第三實施方式之封裝結構的剖面示意圖。 FIG. 3 is a schematic cross-sectional view of the package structure of the third embodiment of the present disclosure.

第4圖~第11圖為本揭示內容第一實施方式之封裝結構的製造方法的各個階段的剖面示意圖。 4 to 11 are cross-sectional schematic diagrams at various stages of the method for manufacturing a package structure according to the first embodiment of the present disclosure.

第12圖~第17圖為本揭示內容第二實施方式之封裝結構的製造方法的各個階段的剖面示意圖。 12 to 17 are cross-sectional schematic diagrams at various stages of a method of manufacturing a package structure according to a second embodiment of the present disclosure.

第18圖為本揭示內容第三實施方式之封裝結構的製造方法的一階段的剖面示意圖。 FIG. 18 is a schematic cross-sectional view of a stage of a method of manufacturing a package structure according to a third embodiment of the present disclosure.

第19圖~第22圖為本揭示內容一實施方式之內導電強化元件的製造方法的各個階段的剖面示意圖。 19 to 22 are schematic cross-sectional views of various stages of a method of manufacturing an internal conductive strengthening element according to an embodiment of the present disclosure.

為了使本揭示內容的敘述更加詳盡與完備,下文針對了本揭示內容的實施態樣與具體實施例提出了說明性的描述;但這並非實施或運用本揭示內容具體實施例的唯一形式。以下所揭露的各實施例,在有益的情形下可相互組合或取代,也可在一實施例中附加其他的實施例,而無須進一步的記載或說明。在以下描述中,將詳細敘述許多特定細 節以使讀者能夠充分理解以下的實施例。然而,可在無此等特定細節之情況下實踐本揭示內容的實施例。 In order to make the description of this disclosure more detailed and complete, the following provides an illustrative description of the implementation and specific embodiments of this disclosure; however, this is not the only way to implement or use specific embodiments of this disclosure. The embodiments disclosed below can be combined or replaced with each other under beneficial circumstances, and other embodiments can be added to an embodiment without further description or description. In the following description, many specific details will be described in detail Section to enable the reader to fully understand the following embodiments. However, embodiments of the present disclosure may be practiced without these specific details.

再者,空間相對用語,例如「下方」、「之下」、「上方」、「之上」等,這是為了便於敘述一元件或特徵與另一元件或特徵之間的相對關係。這些空間上的相對用語的真實意義包含其他的方位。例如,當圖式上下翻轉180度時,一元件與另一元件之間的關係,可能從「下方」、「之下」變成「上方」、「之上」。此外,本文中所使用的空間上的相對敘述也應作同樣的解釋。 Furthermore, relative spatial terms, such as "below", "below", "above", "above", etc., are for the convenience of describing the relative relationship between one element or feature and another element or feature. The true meaning of these spatial relative terms includes other orientations. For example, when the diagram is turned upside down by 180 degrees, the relationship between one component and another component may change from "below" and "below" to "above" and "above". In addition, the relative spatial description used in this article should also be interpreted in the same way.

請參考第1A圖,第1A圖為本揭示內容第一實施方式之封裝結構10的剖面示意圖。封裝結構10包括線路重佈結構100、晶片200、一或多個結構強化元件300、保護層400、以及焊球500。 Please refer to FIG. 1A, which is a schematic cross-sectional view of the package structure 10 according to the first embodiment of the present disclosure. The package structure 10 includes a circuit redistribution structure 100, a chip 200, one or more structural reinforcement elements 300, a protective layer 400, and a solder ball 500.

線路重佈結構100包括第一線路重佈層110、第二線路重佈層120、第三線路重佈層130、以及導電墊140。 具體地,第一線路重佈層110包括第一線路層111、第一絕緣層112、以及第一導電接觸件113。在一些實施例中,第一線路層111及第一導電接觸件113包括任何導電材料,例如銅、鎳或銀等金屬。在一些實施例中,第一線路層111的線寬和線距小於8微米,例如7微米、6微米、5微米、4微米、3微米、2微米、1微米或0.5微米。第一絕緣層112覆蓋第一線路層111,且第一絕緣層112具有導通孔112a。在一些實施例中,第一絕緣層112包括光敏介電材料。導通孔112a暴露出第一線路層111的一部分,且第一導電接觸件113共 型地形成於導通孔112a中,從而第一導電接觸件113接觸第一線路層111。 The circuit redistribution structure 100 includes a first circuit redistribution layer 110, a second circuit redistribution layer 120, a third circuit redistribution layer 130, and a conductive pad 140. Specifically, the first circuit redistribution layer 110 includes a first circuit layer 111, a first insulating layer 112, and a first conductive contact 113. In some embodiments, the first circuit layer 111 and the first conductive contact 113 include any conductive material, such as copper, nickel, or silver. In some embodiments, the line width and line spacing of the first circuit layer 111 are less than 8 microns, such as 7 microns, 6 microns, 5 microns, 4 microns, 3 microns, 2 microns, 1 microns, or 0.5 microns. The first insulating layer 112 covers the first circuit layer 111, and the first insulating layer 112 has a via 112a. In some embodiments, the first insulating layer 112 includes a photosensitive dielectric material. The via hole 112a exposes a portion of the first circuit layer 111, and the first conductive contact 113 has a total of A profile is formed in the via 112a so that the first conductive contact 113 contacts the first circuit layer 111.

第二線路重佈層120設置於第一線路重佈層110之上。具體地,第二線路重佈層120包括第二線路層121、第二絕緣層122、以及第二導電接觸件123。第二線路層121接觸第一導電接觸件113,從而第二線路層121與第一線路層111電性連接。在一些實施例中,第二線路層121及第二導電接觸件123包括任何導電材料,例如銅、鎳或銀等金屬。在一些實施例中,第二線路層121的線寬和線距小於8微米,例如7微米、6微米、5微米、4微米、3微米、2微米、1微米或0.5微米。第二絕緣層122覆蓋第二線路層121,且第二絕緣層122具有導通孔122a。在一些實施例中,第二絕緣層122包括光敏介電材料。導通孔122a暴露出第二線路層121的一部分,且第二導電接觸件123共型地形成於導通孔122a中,從而第二導電接觸件123接觸第二線路層121。 The second circuit redistribution layer 120 is disposed on the first circuit redistribution layer 110. Specifically, the second circuit redistribution layer 120 includes a second circuit layer 121, a second insulating layer 122, and a second conductive contact 123. The second circuit layer 121 contacts the first conductive contact 113 so that the second circuit layer 121 is electrically connected to the first circuit layer 111. In some embodiments, the second circuit layer 121 and the second conductive contact 123 include any conductive material, such as copper, nickel, or silver. In some embodiments, the line width and line spacing of the second circuit layer 121 are less than 8 microns, such as 7 microns, 6 microns, 5 microns, 4 microns, 3 microns, 2 microns, 1 microns, or 0.5 microns. The second insulating layer 122 covers the second circuit layer 121, and the second insulating layer 122 has a via 122a. In some embodiments, the second insulating layer 122 includes a photosensitive dielectric material. The via hole 122 a exposes a portion of the second circuit layer 121, and the second conductive contact 123 is conformally formed in the via hole 122 a so that the second conductive contact 123 contacts the second circuit layer 121.

第三線路重佈層130設置於第二線路重佈層120之上。具體地,第三線路重佈層130包括第三線路層131、第三絕緣層132、以及第三導電接觸件133。第三線路層131接觸第二導電接觸件123,從而第三線路層131與第二線路層121電性連接。在一些實施例中,第三線路層131及第三導電接觸件133包括任何導電材料,例如銅、鎳或銀等金屬。在一些實施例中,第三線路層131的線寬和線距小於8微米,例如7微米、6微米、5微米、4微米、3微米、2 微米、1微米或0.5微米。第三絕緣層132覆蓋第三線路層131,且第三絕緣層132具有導通孔132a。在一些實施例中,第三絕緣層132包括光敏介電材料。導通孔132a暴露出第三線路層131的一部分,且第三導電接觸件133填充於導通孔132a中,從而第三導電接觸件133接觸第三線路層131。 The third circuit redistribution layer 130 is disposed on the second circuit redistribution layer 120. Specifically, the third circuit redistribution layer 130 includes a third circuit layer 131, a third insulating layer 132, and a third conductive contact 133. The third circuit layer 131 contacts the second conductive contact 123 so that the third circuit layer 131 and the second circuit layer 121 are electrically connected. In some embodiments, the third circuit layer 131 and the third conductive contact 133 include any conductive material, such as copper, nickel, or silver. In some embodiments, the line width and line spacing of the third circuit layer 131 are less than 8 microns, such as 7 microns, 6 microns, 5 microns, 4 microns, 3 microns, 2 Micron, 1 micron or 0.5 microns. The third insulating layer 132 covers the third circuit layer 131, and the third insulating layer 132 has a via 132a. In some embodiments, the third insulating layer 132 includes a photosensitive dielectric material. The via hole 132 a exposes a portion of the third circuit layer 131, and the third conductive contact 133 is filled in the via hole 132 a so that the third conductive contact 133 contacts the third circuit layer 131.

導電墊140接觸第三導電接觸件133,從而導電墊140與第三線路層131電性連接。在一些實施例中,導電墊140包括任何導電材料,例如銅、鎳或銀等金屬。 The conductive pad 140 contacts the third conductive contact 133 so that the conductive pad 140 is electrically connected to the third circuit layer 131. In some embodiments, the conductive pad 140 includes any conductive material, such as copper, nickel, or silver.

晶片200設置於線路重佈結構100之上,並與第三線路層131電性連接。具體地,晶片200的下表面設置有多個金屬凸塊210(例如晶片接腳),並且金屬凸塊210經由焊接材料與導電墊140接合,從而晶片200與第三線路層131電性連接。 The chip 200 is disposed on the circuit redistribution structure 100 and is electrically connected to the third circuit layer 131. Specifically, the lower surface of the wafer 200 is provided with a plurality of metal bumps 210 (eg, wafer pins), and the metal bumps 210 are bonded to the conductive pad 140 via a solder material, so that the wafer 200 is electrically connected to the third circuit layer 131.

一或多個結構強化元件300設置於線路重佈結構100之上。具體地,結構強化元件300通過黏接材料310而接合於第三線路重佈層130上。在一些實施例中,黏接材料310包括矽膠、環氧樹脂膠、聚醯亞胺(polyimide,PI)膠或聚對苯二甲酸乙二酯(polyethylene terephthalate,PET)膠,但不以此為限。應理解的是,結構強化元件300具有30~200GPa的一楊氏模數(Young's modulus),例如100、150或200。如前所述,習知的晶片封裝結構常因熱製程而產生嚴重翹曲。特別地,當晶片封裝結構的尺寸達到一定範圍以上時,翹曲現象特別嚴重,例如當晶片封裝 結構的長為15毫米以上且寬為15毫米以上時。然而,藉由結構強化元件300的設置,本揭示內容的封裝結構10不易有翹曲現象的發生。 One or more structure strengthening elements 300 are disposed on the circuit redistribution structure 100. Specifically, the structural reinforcement element 300 is bonded to the third circuit redistribution layer 130 through the adhesive material 310. In some embodiments, the adhesive material 310 includes silicone glue, epoxy glue, polyimide (PI) glue or polyethylene terephthalate (PET) glue, but not as such limit. It should be understood that the structural strengthening element 300 has a Young's modulus of 30 to 200 GPa, such as 100, 150, or 200. As mentioned above, conventional chip packaging structures often suffer from severe warpage due to thermal processes. In particular, when the size of the chip package structure exceeds a certain range, the warpage phenomenon is particularly serious, for example, when the chip package When the length of the structure is 15 mm or more and the width is 15 mm or more. However, due to the arrangement of the structure strengthening element 300, the package structure 10 of the present disclosure is less prone to warping.

詳細而言,結構強化元件300具有30~200GPa的楊氏模數,因此提供封裝結構10足夠的機械強度。據此,即使封裝結構10中的各元件材料之間的熱膨脹係數差異很大,亦不易有翹曲現象的發生。在一些實施例中,結構強化元件300包括但不限於雙馬來醯亞胺三嗪(bismaleimide-tirazine,BT)樹脂、環氧樹脂、錫膏或銅膏。較佳地,在一些實施例中,結構強化元件300與晶片200具有一水平距離D1,且水平距離D1為50~1000微米。 In detail, the structural strengthening element 300 has a Young's modulus of 30 to 200 GPa, thus providing sufficient mechanical strength of the packaging structure 10. According to this, even if the coefficients of thermal expansion of each element material in the packaging structure 10 are very different, warping is unlikely to occur. In some embodiments, the structural strengthening element 300 includes, but is not limited to, bismaleimide-tirazine (BT) resin, epoxy resin, solder paste, or copper paste. Preferably, in some embodiments, the structural strengthening element 300 and the wafer 200 have a horizontal distance D1, and the horizontal distance D1 is 50-1000 microns.

為了更清楚地理解晶片200與結構強化元件300之間的關係,請參考第1B圖。第1B圖為本揭示內容一實施方式之封裝結構10的俯視示意圖。如第1B圖所示,封裝結構10包括一個結構強化元件300,且所述結構強化元件300圍繞晶片200。具體地,結構強化元件300的俯視輪廓為「口」字型。 For a clearer understanding of the relationship between the wafer 200 and the structural strengthening element 300, please refer to FIG. 1B. FIG. 1B is a schematic top view of a package structure 10 according to an embodiment of the disclosure. As shown in FIG. 1B, the package structure 10 includes a structure strengthening element 300, and the structure strengthening element 300 surrounds the wafer 200. Specifically, the top view outline of the structural reinforcement element 300 has a “mouth” shape.

在另一實施方式中,封裝結構10包括多個結構強化元件300,如第1C圖所示。第1C圖為本揭示內容一實施方式之封裝結構10的俯視示意圖。多個結構強化元件300圍繞晶片200設置。具體地,結構強化元件300設置在晶片200的四個側邊上。 In another embodiment, the packaging structure 10 includes a plurality of structural strengthening elements 300, as shown in FIG. 1C. FIG. 1C is a schematic top view of a package structure 10 according to an embodiment of the disclosure. A plurality of structure strengthening elements 300 are arranged around the wafer 200. Specifically, the structural reinforcement element 300 is provided on the four sides of the wafer 200.

可代替地,多個結構強化元件300可僅設置於晶片200的兩個側邊上,請參考第1D圖及第1E圖。如第1D 圖所示,多個結構強化元件300設置於晶片200的第一側200a及第二側200b,且第一側200a與第二側200b相對。 或者,如第1E圖所示,多個結構強化元件300設置於晶片200的第一側200a及第三側200c,且第一側200a與第三側200c相鄰。 Alternatively, the plurality of structure strengthening elements 300 may be disposed on only two sides of the wafer 200, please refer to FIGS. 1D and 1E. As 1D As shown in the figure, a plurality of structure strengthening elements 300 are disposed on the first side 200a and the second side 200b of the wafer 200, and the first side 200a is opposite to the second side 200b. Alternatively, as shown in FIG. 1E, a plurality of structure strengthening elements 300 are provided on the first side 200a and the third side 200c of the wafer 200, and the first side 200a is adjacent to the third side 200c.

回到第1A圖,保護層400淹蓋晶片200及結構強化元件300的側壁,並填充於晶片200與第三線路重佈層130之間的間隙。具體地,結構強化元件300的上表面及保護層400的上表面共平面。保護層400可保護晶片200的金屬凸塊210與導電墊140之間的接合,從而避免剝離的情況發生。另一方面,保護層400亦可阻隔水氣,並且避免金屬凸塊210、焊接材料、以及導電墊140的氧化。在一些實施例中,保護層400包括樹脂。 Returning to FIG. 1A, the protective layer 400 covers the side walls of the wafer 200 and the structural reinforcement element 300 and fills the gap between the wafer 200 and the third circuit redistribution layer 130. Specifically, the upper surface of the structural reinforcement element 300 and the upper surface of the protective layer 400 are coplanar. The protective layer 400 can protect the bonding between the metal bumps 210 of the wafer 200 and the conductive pad 140, thereby avoiding peeling. On the other hand, the protective layer 400 can also block moisture and prevent the oxidation of the metal bump 210, the solder material, and the conductive pad 140. In some embodiments, the protective layer 400 includes resin.

焊球500設置於線路重佈結構100下。具體地,焊球500接觸第一線路層111,從而焊球500與第一線路層111電性連接。在一些實施例中,焊球500包括鉛、錫、銀、銅、鉍、銻、鋅或等焊接金屬,但不以此為限。 The solder ball 500 is disposed under the circuit redistribution structure 100. Specifically, the solder ball 500 contacts the first circuit layer 111 so that the solder ball 500 is electrically connected to the first circuit layer 111. In some embodiments, the solder ball 500 includes lead, tin, silver, copper, bismuth, antimony, zinc, or other welding metals, but not limited thereto.

請參考第2圖,第2圖為本揭示內容第二實施方式之封裝結構10a的剖面示意圖。封裝結構10a包括線路重佈結構100、晶片200、內導電強化元件600、第一保護層410、電子元件700、以及焊球500。關於線路重佈結構100、晶片200、以及焊球500之細節,請參考第1A圖及對應的相關段落之敘述,在此不加以贅述。 Please refer to FIG. 2, which is a schematic cross-sectional view of the package structure 10 a according to the second embodiment of the present disclosure. The package structure 10a includes a circuit redistribution structure 100, a chip 200, an internal conductive reinforcement element 600, a first protective layer 410, an electronic element 700, and a solder ball 500. For the details of the circuit redistribution structure 100, the chip 200, and the solder ball 500, please refer to the description in FIG. 1A and the corresponding relevant paragraphs, which will not be repeated here.

內導電強化元件600設置於線路重佈結構100 上,且內導電強化元件600包括一強化層610及一導電連接件620。在一些實施例中,導電連接件620包括任何導電材料,例如銅、鎳或銀等金屬。具體地,強化層610具有一通孔610a,且導電連接件620設置於通孔610a中。更具體地,導電連接件620的頂部及底部暴露於強化層610外,且導電連接件620的底部接觸導電墊140,從而導電連接件620電性連接至第三線路層131。 The internal conductive reinforcing element 600 is disposed on the circuit redistribution structure 100 The inner conductive strengthening element 600 includes a strengthening layer 610 and a conductive connection 620. In some embodiments, the conductive connector 620 includes any conductive material, such as copper, nickel, or silver. Specifically, the reinforcement layer 610 has a through hole 610a, and the conductive connection member 620 is disposed in the through hole 610a. More specifically, the top and bottom of the conductive connector 620 are exposed outside the reinforcement layer 610, and the bottom of the conductive connector 620 contacts the conductive pad 140 so that the conductive connector 620 is electrically connected to the third circuit layer 131.

應理解的是,強化層610具有30~200GPa的楊氏模數,因此提供封裝結構10a足夠的機械強度。在一些實施例中,強化層610包括但不限於雙馬來醯亞胺三嗪樹脂、環氧樹脂、玻璃或陶瓷。較佳地,在一些實施例中,內導電強化元件600與晶片200具有一水平距離D1,且水平距離D1為50~1000微米。 It should be understood that the strengthening layer 610 has a Young's modulus of 30 to 200 GPa, thus providing sufficient mechanical strength of the packaging structure 10a. In some embodiments, the reinforcement layer 610 includes, but is not limited to, bismaleimide triazine resin, epoxy resin, glass, or ceramic. Preferably, in some embodiments, the inner conductive strengthening element 600 and the wafer 200 have a horizontal distance D1, and the horizontal distance D1 is 50-1000 microns.

關於晶片200與內導電強化元件600之間的關係,可對應於第1B圖中晶片200與結構強化元件300之間的關係。亦即,內導電強化元件600圍繞晶片200。 The relationship between the wafer 200 and the internal conductive strengthening element 600 may correspond to the relationship between the wafer 200 and the structural strengthening element 300 in FIG. 1B. That is, the inner conductive strengthening element 600 surrounds the wafer 200.

第一保護層410淹蓋晶片200及內導電強化元件600的側壁,並填充於晶片200與第三線路重佈層130之間的間隙。具體地,內導電強化元件600的上表面及第一保護層410的上表面共平面。第一保護層410可保護晶片200的金屬凸塊210與導電墊140之間的接合,從而避免剝離的情況發生。另一方面,第一保護層410亦可阻隔水氣,並且避免金屬凸塊210、焊接材料、以及導電墊140的氧化。在一些實施例中,第一保護層410包括樹脂。 The first protective layer 410 covers the side walls of the wafer 200 and the inner conductive strengthening element 600 and fills the gap between the wafer 200 and the third circuit redistribution layer 130. Specifically, the upper surface of the inner conductive strengthening element 600 and the upper surface of the first protective layer 410 are coplanar. The first protective layer 410 can protect the bonding between the metal bumps 210 of the wafer 200 and the conductive pad 140, so as to avoid peeling. On the other hand, the first protective layer 410 can also block moisture and prevent the oxidation of the metal bump 210, the solder material, and the conductive pad 140. In some embodiments, the first protective layer 410 includes resin.

電子元件700設置於第一保護層410之上,並電性連接導電連接件620的頂部。具體地,電子元件700設置於一基板結構800上,且被一第二保護層420所淹蓋。基板結構800具有第一導電墊810、第二導電墊820及內部線路,且內部線路電性連接第一導電墊810及第二導電墊820。如第2圖所示,電子元件700通過導線700c電性連接至第一導電墊810。此外,第二導電墊820通過焊接材料510與導電連接件620的頂部電性連接。在一些實施例中,焊接材料510包括鉛、錫、銀、銅、鉍、銻、鋅或等焊接金屬,但不以此為限。 The electronic component 700 is disposed on the first protective layer 410 and is electrically connected to the top of the conductive connector 620. Specifically, the electronic component 700 is disposed on a substrate structure 800, and is covered by a second protective layer 420. The substrate structure 800 has a first conductive pad 810, a second conductive pad 820 and an internal circuit, and the internal circuit is electrically connected to the first conductive pad 810 and the second conductive pad 820. As shown in FIG. 2, the electronic component 700 is electrically connected to the first conductive pad 810 through a wire 700c. In addition, the second conductive pad 820 is electrically connected to the top of the conductive connector 620 through a solder material 510. In some embodiments, the welding material 510 includes lead, tin, silver, copper, bismuth, antimony, zinc, or other welding metals, but not limited thereto.

第二保護層420可阻隔水氣,並且避免導線700c、以及第一導電墊810的氧化。在一些實施例中,第二保護層420包括樹脂。在一些實施例中,電子元件700為記憶體。 The second protective layer 420 can block moisture and prevent oxidation of the wire 700c and the first conductive pad 810. In some embodiments, the second protective layer 420 includes resin. In some embodiments, the electronic component 700 is a memory.

請參考第3圖,第3圖為本揭示內容第三實施方式之封裝結構10b的剖面示意圖。須說明的是,在第3圖中,與第2圖相同或相似之元件被給予相同的符號,並省略相關說明。第3圖的封裝結構10b與第2圖的封裝結構10a相似,差異在第3圖的封裝結構10b不具有電子元件700、基板結構800及第二保護層420等元件。取而代之的是,封裝結構10b進一步包括一天線圖案900。天線圖案900設置於第一保護層410上,並接觸導電連接件620的頂部,從而與導電連接件620電性連接。 Please refer to FIG. 3, which is a schematic cross-sectional view of a package structure 10b according to a third embodiment of the present disclosure. It should be noted that in FIG. 3, elements that are the same as or similar to FIG. 2 are given the same symbols, and related descriptions are omitted. The package structure 10b of FIG. 3 is similar to the package structure 10a of FIG. 2 except that the package structure 10b of FIG. 3 does not have components such as the electronic component 700, the substrate structure 800, and the second protective layer 420. Instead, the packaging structure 10b further includes an antenna pattern 900. The antenna pattern 900 is disposed on the first protective layer 410 and contacts the top of the conductive connector 620 to be electrically connected to the conductive connector 620.

本揭示內容亦提供一種封裝結構之製造方法。 第4圖~第11圖為本揭示內容第一實施方式之封裝結構10的製造方法的各個階段的剖面示意圖。 The disclosure also provides a method of manufacturing a packaging structure. 4 to 11 are cross-sectional schematic diagrams at various stages of the manufacturing method of the package structure 10 according to the first embodiment of the present disclosure.

如第4圖所示,形成第一線路層111於一基板S之上。例如,形成導電材料於基板S之上,並圖案化導電材料以形成第一線路層111。在一些實施例中,形成導電材料的方式包括電鍍、化學氣相沉積、物理氣相沉積等,但不以此為限。 As shown in FIG. 4, a first circuit layer 111 is formed on a substrate S. For example, a conductive material is formed on the substrate S, and the conductive material is patterned to form the first circuit layer 111. In some embodiments, the method of forming the conductive material includes electroplating, chemical vapor deposition, physical vapor deposition, etc., but it is not limited thereto.

接下來,如第5圖所示,形成第一絕緣層112覆蓋第一線路層111,並且第一絕緣層112包括暴露出第一線路層111的一部分的導通孔112a。例如,形成介電材料於第一線路層111之上,並圖案化介電材料以形成導通孔112a。在一些實施例中,形成介電材料的方法包括化學氣相沉積、物理氣相沉積等,但不以此為限。在一些實施例中,圖案化導電材料和介電材料的方法包括沉積光阻於待圖案化層上,並經過曝光和顯影來形成圖案化光阻層。接著,使用此圖案化光阻層作為蝕刻遮罩來蝕刻待圖案化層。最後,移除圖案化光阻層。可代替地,在介電材料為光敏介電材料的實施例中,可藉由曝光和顯影來移除光敏介電材料的一部分以完成圖案化。 Next, as shown in FIG. 5, a first insulating layer 112 is formed to cover the first circuit layer 111, and the first insulating layer 112 includes a via 112 a that exposes a part of the first circuit layer 111. For example, a dielectric material is formed on the first circuit layer 111, and the dielectric material is patterned to form the via hole 112a. In some embodiments, the method for forming the dielectric material includes chemical vapor deposition, physical vapor deposition, etc., but not limited thereto. In some embodiments, the method of patterning the conductive material and the dielectric material includes depositing a photoresist on the layer to be patterned, and performing exposure and development to form a patterned photoresist layer. Next, the patterned photoresist layer is used as an etching mask to etch the layer to be patterned. Finally, the patterned photoresist layer is removed. Alternatively, in embodiments where the dielectric material is a photosensitive dielectric material, a portion of the photosensitive dielectric material can be removed by exposure and development to complete patterning.

接著,形成第二線路層121於第一絕緣層112之上,以及共型地形成第一導電接觸件113於導通孔112a中。例如,形成導電材料於第一絕緣層112之上,並共型地形成於導通孔112a中。接著,圖案化導電材料以形成第二線路層121和第一導電接觸件113。 Next, a second circuit layer 121 is formed on the first insulating layer 112, and a first conductive contact 113 is conformally formed in the via hole 112a. For example, a conductive material is formed on the first insulating layer 112 and conformally formed in the via hole 112a. Next, the conductive material is patterned to form the second circuit layer 121 and the first conductive contact 113.

接下來,如第6圖所示,形成第二絕緣層122覆蓋第二線路層121,並且第二絕緣層122包括暴露出第二線路層121的一部分的導通孔122a。例如,形成介電材料於第二線路層121之上,並圖案化介電材料以形成導通孔122a。 Next, as shown in FIG. 6, a second insulating layer 122 is formed to cover the second wiring layer 121, and the second insulating layer 122 includes a via hole 122 a exposing a part of the second wiring layer 121. For example, a dielectric material is formed on the second circuit layer 121, and the dielectric material is patterned to form the via hole 122a.

接著,形成第三線路層131於第二絕緣層122之上,以及共型地形成第二導電接觸件123於導通孔122a中。例如,形成導電材料於第二絕緣層122之上,並共型地形成於導通孔122a中。接著,圖案化導電材料以形成第三線路層131和第二導電接觸件123。 Next, a third circuit layer 131 is formed on the second insulating layer 122, and a second conductive contact 123 is conformally formed in the via hole 122a. For example, a conductive material is formed on the second insulating layer 122 and conformally formed in the via hole 122a. Next, the conductive material is patterned to form the third circuit layer 131 and the second conductive contact 123.

接下來,如第7圖所示,形成第三絕緣層132覆蓋第三線路層131,並且第三絕緣層132包括暴露出第三線路層131的一部分的導通孔132a。例如,形成介電材料於第三線路層131之上,並圖案化介電材料以形成導通孔132a。 Next, as shown in FIG. 7, a third insulating layer 132 is formed to cover the third circuit layer 131, and the third insulating layer 132 includes a via hole 132 a exposing a part of the third circuit layer 131. For example, a dielectric material is formed on the third circuit layer 131, and the dielectric material is patterned to form the via hole 132a.

接著,形成導電墊140於第三絕緣層132之上,以及形成第三導電接觸件133於導通孔132a中。例如,形成導電材料於第三絕緣層132之上,並形成於導通孔132a中。接著,圖案化導電材料以形成導電墊140和第三導電接觸件133。從而,形成線路重佈結構100於基板S上。 Next, a conductive pad 140 is formed on the third insulating layer 132, and a third conductive contact 133 is formed in the via hole 132a. For example, a conductive material is formed on the third insulating layer 132 and formed in the via hole 132a. Next, the conductive material is patterned to form the conductive pad 140 and the third conductive contact 133. Thus, the circuit redistribution structure 100 is formed on the substrate S.

接下來,如第8圖所示,形成一或多個結構強化元件300於線路重佈結構100上。例如,使用黏接材料310將結構強化元件300附接至第三線路重佈層130上。 Next, as shown in FIG. 8, one or more structural reinforcement elements 300 are formed on the circuit redistribution structure 100. For example, the bonding material 310 is used to attach the structural reinforcement element 300 to the third circuit redistribution layer 130.

接著,如第9圖所示,設置晶片200於線路重佈結構100上。例如,使用焊接材料將晶片200下表面的多個金屬凸塊210(例如晶片接腳)與導電墊140接合。 Next, as shown in FIG. 9, the wafer 200 is placed on the circuit redistribution structure 100. For example, a plurality of metal bumps 210 (eg, wafer pins) on the lower surface of the wafer 200 are bonded to the conductive pad 140 using a solder material.

接下來,如第10圖所示,形成保護層400"淹蓋晶片200及結構強化元件300,並且填充於晶片200與第三線路重佈層130之間的間隙。 Next, as shown in FIG. 10, a protective layer 400 ″ is formed to cover the wafer 200 and the structural reinforcement element 300 and fill the gap between the wafer 200 and the third circuit redistribution layer 130.

接著,使用化學機械研磨(chemical mechanical polishing,CMP)製程移除保護層400"的頂部,從而形成如第11圖所示的暴露出結構強化元件300的上表面的保護層400。須說明的是,移除保護層400"的頂部提供提特定的技術效果。詳細而言,保護層400"的材料的熱膨脹係數通常與其他元件的熱膨脹係數差異大,因此過厚的保護層400"容易造成封裝結構的翹曲。藉由移除保護層400"的頂部,可改善封裝結構的翹曲現象。 Next, a chemical mechanical polishing (CMP) process is used to remove the top of the protective layer 400", thereby forming a protective layer 400 that exposes the upper surface of the structure strengthening element 300 as shown in FIG. 11. It should be noted that , Removing the top of the protective layer 400" provides specific technical effects. In detail, the thermal expansion coefficient of the material of the protective layer 400" usually differs greatly from the thermal expansion coefficients of other devices. Therefore, the excessively thick protective layer 400" is likely to cause warpage of the packaging structure. By removing the top of the protective layer 400", the warpage of the packaging structure can be improved.

接下來,剝離基板S以暴露出第一線路層111。隨後,形成接觸第一線路層111的焊球500,從而形成如第1A圖所示的封裝結構10。 Next, the substrate S is peeled off to expose the first circuit layer 111. Subsequently, a solder ball 500 that contacts the first wiring layer 111 is formed, thereby forming the package structure 10 shown in FIG. 1A.

第12圖~第17圖為本揭示內容第二實施方式之封裝結構10a的製造方法的各個階段的剖面示意圖。第12圖接續第6圖,形成第三絕緣層132覆蓋第三線路層131,並且第三絕緣層132包括暴露出第三線路層131的一部分的導通孔132a。例如,形成介電材料於第三線路層131之上,並圖案化介電材料以形成導通孔132a。 12 to 17 are cross-sectional schematic diagrams at various stages of the manufacturing method of the package structure 10a according to the second embodiment of the present disclosure. FIG. 12 continues from FIG. 6, a third insulating layer 132 is formed to cover the third circuit layer 131, and the third insulating layer 132 includes a via hole 132a exposing a part of the third circuit layer 131. For example, a dielectric material is formed on the third circuit layer 131, and the dielectric material is patterned to form the via hole 132a.

接著,形成導電墊140於第三絕緣層132之上,以及形成第三導電接觸件133於導通孔132a中。例如,形成導電材料於第三絕緣層132之上,並形成於導通孔132a中。接著,圖案化導電材料以形成導電墊140和第三導電接觸件 133。從而,形成線路重佈結構100於基板S上。 Next, a conductive pad 140 is formed on the third insulating layer 132, and a third conductive contact 133 is formed in the via hole 132a. For example, a conductive material is formed on the third insulating layer 132 and formed in the via hole 132a. Next, the conductive material is patterned to form the conductive pad 140 and the third conductive contact 133. Thus, the circuit redistribution structure 100 is formed on the substrate S.

接下來,如第13圖所示,形成內導電強化元件600於線路重佈結構100上。例如,通過接合製程將內導電強化元件600的導電連接件620與導電墊140接合。值得一提的是,導電墊140具有一凹陷處(如第12圖所示),提供特定的技術效果。詳細而言,在接合導電連接件620與導電墊140時,導電連接件620的底部會擠壓導電墊140之凹陷處的斜面,因而產生一驅動力,使得導電連接件620與導電墊140中的銅原子(當兩者之材料皆為銅時)的擴散速度可以有效提升。從而,進行導電連接件620與導電墊140的接合製程時所需的溫度與壓力將能有效降低。在此同時,因為不需承受較高的溫度與壓力,因此整體結構穩定度能有效提升。關於導電墊140具有凹陷處的優點,例如降低接合製程時所需的溫度與壓力,以及提升結構穩定度等,可參照申請號為15/590,020之美國專利申請案(全部皆以引用方式併入本文中),在此不予以贅述。 Next, as shown in FIG. 13, an internal conductive reinforcement element 600 is formed on the circuit redistribution structure 100. For example, the conductive connection member 620 of the inner conductive reinforcing element 600 is bonded to the conductive pad 140 through a bonding process. It is worth mentioning that the conductive pad 140 has a recess (as shown in FIG. 12) to provide specific technical effects. In detail, when the conductive connection member 620 and the conductive pad 140 are joined, the bottom of the conductive connection member 620 presses the inclined surface of the recess of the conductive pad 140, thereby generating a driving force, so that the conductive connection member 620 and the conductive pad 140 The diffusion speed of copper atoms (when both materials are copper) can be effectively increased. Therefore, the temperature and pressure required during the bonding process of the conductive connector 620 and the conductive pad 140 can be effectively reduced. At the same time, because there is no need to withstand higher temperatures and pressures, the overall structural stability can be effectively improved. The conductive pad 140 has the advantages of depressions, such as reducing the temperature and pressure required during the bonding process, and improving the structural stability. Please refer to US Patent Application No. 15/590,020 (all of which are incorporated by reference) In this article), I will not repeat them here.

在此亦提供內導電強化元件600的製造方法。請參考第19圖~第22圖,第19圖~第22圖為本揭示內容一實施方式之內導電強化元件600的製造方法的各個階段的剖面示意圖。如第19圖所示,首先提供一基板613,其中基板613具有30~200GPa的一楊氏模數。接下來,如第20圖所示,執行一鑽孔製程,以形成具有通孔612a之基板612。接著,通過電鍍製程,以形成如第21圖所示之導電連接件620於通孔612a中。隨後,進行一移除製程(例如通過 蝕刻),以將基板612位於區域R1之部分移除,從而形成如第22圖所示之內導電強化元件600。所述區域R1即是在隨後的操作中,設置晶片200之位置。 Here, a method for manufacturing the internal conductive reinforcing element 600 is also provided. Please refer to FIG. 19 to FIG. 22. FIG. 19 to FIG. 22 are schematic cross-sectional views at various stages of the method for manufacturing the conductive strengthening element 600 according to an embodiment of the present disclosure. As shown in FIG. 19, a substrate 613 is first provided, wherein the substrate 613 has a Young's modulus of 30 to 200 GPa. Next, as shown in FIG. 20, a drilling process is performed to form a substrate 612 having a through hole 612a. Next, through the electroplating process, the conductive connecting member 620 shown in FIG. 21 is formed in the through hole 612a. Subsequently, a removal process (for example, by Etching) to remove the portion of the substrate 612 located in the region R1, thereby forming the inner conductive strengthening element 600 as shown in FIG. 22. The area R1 is the position where the wafer 200 is set in the subsequent operation.

接著,如第14圖所示,設置晶片200於線路重佈結構100上。例如,使用焊接材料將晶片200下表面的多個金屬凸塊210(例如晶片接腳)與導電墊140接合。 Next, as shown in FIG. 14, the wafer 200 is placed on the circuit redistribution structure 100. For example, a plurality of metal bumps 210 (eg, wafer pins) on the lower surface of the wafer 200 are bonded to the conductive pad 140 using a solder material.

接下來,如第15圖所示,形成保護層400"淹蓋晶片200及內導電強化元件600,並且填充於晶片200與第三線路重佈層130之間的間隙。 Next, as shown in FIG. 15, a protective layer 400 ″ is formed to cover the wafer 200 and the inner conductive reinforcement element 600 and fill the gap between the wafer 200 and the third circuit redistribution layer 130.

接著,使用化學機械研磨製程移除保護層400"的頂部,從而形成如第16圖所示的暴露出內導電強化元件600的上表面的第一保護層410。如前所述,藉由移除保護層400"的頂部,可改善封裝結構的翹曲現象。 Next, a chemical mechanical polishing process is used to remove the top of the protective layer 400" to form the first protective layer 410 that exposes the upper surface of the inner conductive strengthening element 600 as shown in FIG. 16. As described above, by removing In addition to the top of the protective layer 400", the warpage of the packaging structure can be improved.

接下來,如第17圖所示,設置電子元件700於第一保護層410之上,並使電子元件700電性連接導電連接件620的頂部。具體地,使用焊接材料510將第二導電墊820與導電連接件620的頂部接合。電子元件700通過導線700c電性連接至第一導電墊810,且第一導電墊810通過內部線路電性連接至第二導電墊820。因此,電子元件700與導電連接件620的頂部電性連接。 Next, as shown in FIG. 17, the electronic component 700 is disposed on the first protective layer 410, and the electronic component 700 is electrically connected to the top of the conductive connector 620. Specifically, the second conductive pad 820 is joined to the top of the conductive connection 620 using a solder material 510. The electronic component 700 is electrically connected to the first conductive pad 810 through a wire 700c, and the first conductive pad 810 is electrically connected to the second conductive pad 820 through an internal line. Therefore, the electronic component 700 is electrically connected to the top of the conductive connector 620.

接下來,剝離基板S以暴露出第一線路層111。隨後,形成接觸第一線路層111的焊球500,從而形成如第2圖所示的封裝結構10a。 Next, the substrate S is peeled off to expose the first circuit layer 111. Subsequently, solder balls 500 contacting the first wiring layer 111 are formed, thereby forming the package structure 10a shown in FIG. 2.

第18圖為本揭示內容第三實施方式之封裝結 構10b的製造方法的一階段的剖面示意圖。第18圖接續第16圖,形成天線圖案900於第一保護層410之上,以使天線圖案接觸並電性連接導電連接件620的頂部。 FIG. 18 is the package structure of the third embodiment of the present disclosure A schematic cross-sectional view of one stage of the manufacturing method of the structure 10b. FIG. 18 continues from FIG. 16 to form an antenna pattern 900 on the first protective layer 410 so that the antenna pattern contacts and is electrically connected to the top of the conductive connection member 620.

接下來,剝離基板S以暴露出第一線路層111。隨後,形成接觸第一線路層111的焊球500,從而形成如第3圖所示的封裝結構10b。 Next, the substrate S is peeled off to expose the first circuit layer 111. Subsequently, a solder ball 500 that contacts the first wiring layer 111 is formed, thereby forming a package structure 10b as shown in FIG. 3.

由上述發明實施例可知,在此揭露的封裝結構具有足夠的機械強度。因此,即使封裝結構中的各元件材料之間的熱膨脹係數差異很大,亦不易有翹曲現象的發生。此外,由於封裝結構不易有翹曲現象的發生,因此適合在此封裝結構上直接形成平整的天線圖案。或者,設置另一封裝結構於此封裝結構上以製成堆疊式封裝結構。 It can be known from the above embodiments of the invention that the package structure disclosed here has sufficient mechanical strength. Therefore, even if the coefficients of thermal expansion of each element material in the packaging structure are very different, warpage is unlikely to occur. In addition, since the package structure is less prone to warping, it is suitable to form a flat antenna pattern directly on the package structure. Or, another packaging structure is provided on the packaging structure to make a stacked packaging structure.

雖然本揭示內容已以實施方式揭露如上,但其他實施方式亦有可能。因此,所請請求項之精神與範圍並不限定於此處實施方式所含之敘述。 Although the present disclosure has been disclosed as above, other embodiments are also possible. Therefore, the spirit and scope of the requested items are not limited to the description contained in the embodiments herein.

任何熟習此技藝者可明瞭,在不脫離本揭示內容的精神和範圍內,當可作各種之更動與潤飾,因此本揭示內容的保護範圍當視後附之申請專利範圍所界定者為準。 Anyone who is familiar with this skill can understand that various changes and modifications can be made without departing from the spirit and scope of this disclosure. Therefore, the scope of protection of this disclosure shall be subject to the scope defined in the attached patent application.

10‧‧‧封裝結構 10‧‧‧Package structure

100‧‧‧線路重佈結構 100‧‧‧ Line redistribution structure

110‧‧‧第一線路重佈層 110‧‧‧ Redistribution layer of the first line

111‧‧‧第一線路層 111‧‧‧ First circuit layer

112‧‧‧第一絕緣層 112‧‧‧First insulation layer

112a‧‧‧導通孔 112a‧‧‧via

113‧‧‧第一導電接觸件 113‧‧‧First conductive contact

120‧‧‧第二線路重佈層 120‧‧‧ Redistribution layer of the second line

121‧‧‧第二線路層 121‧‧‧ Second circuit layer

122‧‧‧第二絕緣層 122‧‧‧Second insulation layer

122a‧‧‧導通孔 122a‧‧‧via

123‧‧‧第二導電接觸件 123‧‧‧Second conductive contact

130‧‧‧第三線路重佈層 130‧‧‧ Redistribution layer of the third line

131‧‧‧第三線路層 131‧‧‧ Third circuit layer

132‧‧‧第三絕緣層 132‧‧‧The third insulation layer

132a‧‧‧導通孔 132a‧‧‧via

133‧‧‧第三導電接觸件 133‧‧‧third conductive contact

140‧‧‧導電墊 140‧‧‧conductive pad

200‧‧‧晶片 200‧‧‧chip

210‧‧‧金屬凸塊 210‧‧‧Metal bump

300‧‧‧結構強化元件 300‧‧‧Strengthening components

310‧‧‧黏接材料 310‧‧‧adhesive material

400‧‧‧保護層 400‧‧‧Protective layer

500‧‧‧焊球 500‧‧‧solder ball

D1‧‧‧水平距離 D1‧‧‧Horizontal distance

Claims (16)

一種封裝結構,包括:一線路重佈結構,包括一第一線路層及設置於該第一線路層之上的一第二線路層,其中該第一線路層電性連接該第二線路層;一晶片,設置於該線路重佈結構上,並電性連接該第二線路層;一個結構強化元件,設置於該線路重佈結構上,其中該結構強化元件具有30~200GPa的一楊氏模數,其中,該結構強化元件圍繞該晶片;以及一保護層,淹蓋該晶片及該結構強化元件的側壁,其中該結構強化元件的一上表面及該保護層的一上表面共平面。 A packaging structure includes: a circuit redistribution structure, including a first circuit layer and a second circuit layer disposed on the first circuit layer, wherein the first circuit layer is electrically connected to the second circuit layer; A chip is arranged on the circuit redistribution structure and is electrically connected to the second circuit layer; a structure strengthening element is arranged on the circuit redistribution structure, wherein the structure strengthening element has a Young's mold of 30~200GPa In which, the structure strengthening element surrounds the wafer; and a protective layer overlies the side wall of the wafer and the structure strengthening element, wherein an upper surface of the structure strengthening element and an upper surface of the protective layer are coplanar. 一種封裝結構,包括:一線路重佈結構,包括一第一線路層及設置於該第一線路層之上的一第二線路層,其中該第一線路層電性連接該第二線路層;一晶片,設置於該線路重佈結構上,並電性連接該第二線路層;多個結構強化元件,設置於該線路重佈結構上,其中該結構強化元件具有30~200GPa的一楊氏模數,且該些結構強化元件中之一者位於該晶片的一第一側,該些結構強化元件中之另一者位於該晶片的一第二側,且該第二側與該第一側相對或相鄰;以及 一保護層,淹蓋該晶片及該結構強化元件的側壁,其中該結構強化元件的一上表面及該保護層的一上表面共平面。 A packaging structure includes: a circuit redistribution structure, including a first circuit layer and a second circuit layer disposed on the first circuit layer, wherein the first circuit layer is electrically connected to the second circuit layer; A chip is disposed on the circuit redistribution structure and is electrically connected to the second circuit layer; a plurality of structural strengthening elements are disposed on the circuit redistribution structure, wherein the structure strengthening element has a Young Modulus, and one of the structural strengthening elements is located on a first side of the wafer, the other of the structural strengthening elements is located on a second side of the wafer, and the second side and the first Side-to-side or adjacent; and A protective layer covers the side walls of the chip and the structural strengthening element, wherein an upper surface of the structural strengthening element and an upper surface of the protective layer are coplanar. 如申請專利範圍第1項或第2項所述的封裝結構,其中所述結構強化元件與該晶片具有50~1000微米的一水平距離。 The packaging structure as described in item 1 or 2 of the patent application scope, wherein the structure strengthening element has a horizontal distance of 50-1000 microns from the chip. 如申請專利範圍第1項或第2項所述的封裝結構,其中所述結構強化元件的材料包括雙馬來醯亞胺三嗪樹脂、環氧樹脂、錫膏或銅膏。 The packaging structure as described in item 1 or item 2 of the patent application scope, wherein the material of the structural strengthening element includes bismaleimide triazine resin, epoxy resin, solder paste or copper paste. 一種封裝結構,包括:一線路重佈結構,包括一第一線路層及設置於該第一線路層之上的一第二線路層,其中該第一線路層電性連接該第二線路層;一晶片,設置於該線路重佈結構上,並電性連接該第二線路層;一內導電強化元件,設置於該線路重佈結構上,且該內導電強化元件圍繞該晶片,其中該內導電強化元件包括:一強化層,具有30~200GPa的一楊氏模數,其中該強化層具有一通孔;以及一導電連接件,設置於該通孔中,其中該導電連接件的一頂部及一底部暴露於該強化層外,且該導電連接件的該底部電性連接該第二線路層; 一第一保護層,淹蓋該晶片及該內導電強化元件的側壁,其中該內導電強化元件的一上表面及該第一保護層的一上表面共平面;以及一電子元件,設置於該第一保護層之上,並電性連接該導電連接件的該頂部。 A packaging structure includes: a circuit redistribution structure, including a first circuit layer and a second circuit layer disposed on the first circuit layer, wherein the first circuit layer is electrically connected to the second circuit layer; A chip is arranged on the circuit redistribution structure and is electrically connected to the second circuit layer; an inner conductive reinforcement element is arranged on the circuit redistribution structure and the inner conductive reinforcement element surrounds the chip, wherein the inner The conductive strengthening element includes: a strengthening layer having a Young's modulus of 30-200 GPa, wherein the strengthening layer has a through hole; and a conductive connection member disposed in the through hole, wherein a top of the conductive connection member and A bottom is exposed outside the reinforcement layer, and the bottom of the conductive connection is electrically connected to the second circuit layer; A first protective layer covering the side walls of the chip and the inner conductive strengthening element, wherein an upper surface of the inner conductive strengthening element and an upper surface of the first protective layer are coplanar; and an electronic element is disposed on the The first protective layer is electrically connected to the top of the conductive connection. 如申請專利範圍第5項所述的封裝結構,進一步包括:一基板結構,設置於該第一保護層與該電子元件之間,且該電子元件通過該基板結構電性連接至該導電連接件的該頂部;以及一第二保護層,淹蓋該電子元件。 The packaging structure as described in item 5 of the patent application scope further includes: a substrate structure disposed between the first protective layer and the electronic component, and the electronic component is electrically connected to the conductive connector through the substrate structure The top; and a second protective layer to cover the electronic component. 如申請專利範圍第5項所述的封裝結構,其中該內導電強化元件與該晶片具有50~1000微米的一水平距離。 The packaging structure as described in item 5 of the patent application scope, wherein the inner conductive strengthening element and the chip have a horizontal distance of 50 to 1000 microns. 如申請專利範圍第5項所述的封裝結構,其中該強化層材料包括雙馬來醯亞胺三嗪樹脂、環氧樹脂、玻璃或陶瓷。 The packaging structure as described in item 5 of the patent application scope, wherein the reinforcing layer material includes bismaleimide triazine resin, epoxy resin, glass or ceramics. 一種封裝結構,包括:一線路重佈結構,包括一第一線路層及設置於該第一線路層之上的一第二線路層,其中該第一線路層電性連接該第二線路層; 一晶片,設置於該線路重佈結構上,並電性連接該第二線路層;一內導電強化元件,設置於該線路重佈結構上,該內導電強化元件圍繞該晶片,其中該內導電強化元件包括:一強化層,具有30~200GPa的一楊氏模數,其中該強化層具有一通孔;以及一導電連接件,設置於該通孔中,其中該導電連接件的一頂部及一底部暴露於該強化層外,且該導電連接件的該底部電性連接該第二線路層;一保護層,淹蓋該晶片及該內導電強化元件的側壁,其中該內導電強化元件的一上表面及該保護層的一上表面共平面;以及一天線圖案,設置於該保護層上,並電性連接該導電連接件的該頂部。 A packaging structure includes: a circuit redistribution structure, including a first circuit layer and a second circuit layer disposed on the first circuit layer, wherein the first circuit layer is electrically connected to the second circuit layer; A chip is disposed on the circuit redistribution structure and is electrically connected to the second circuit layer; an inner conductive reinforcement element is disposed on the circuit redistribution structure, the inner conductive reinforcement element surrounds the chip, wherein the inner conductive The strengthening element includes: a strengthening layer with a Young's modulus of 30-200 GPa, wherein the strengthening layer has a through hole; and a conductive connection member disposed in the through hole, wherein a top and a top of the conductive connection member The bottom is exposed outside the reinforcement layer, and the bottom of the conductive connector is electrically connected to the second circuit layer; a protective layer covers the side walls of the chip and the inner conductive reinforcement element, wherein one of the inner conductive reinforcement elements The upper surface and a top surface of the protective layer are coplanar; and an antenna pattern is disposed on the protective layer and is electrically connected to the top of the conductive connector. 如申請專利範圍第9項所述的封裝結構,其中該內導電強化元件與該晶片具有50~1000微米的一水平距離。 The package structure as described in item 9 of the patent application range, wherein the inner conductive strengthening element and the chip have a horizontal distance of 50 to 1000 microns. 如申請專利範圍第9項所述的封裝結構,其中該強化層包括雙馬來醯亞胺三嗪樹脂、玻璃或陶瓷。 The packaging structure as described in item 9 of the patent application range, wherein the strengthening layer comprises bismaleimide triazine resin, glass or ceramics. 一種封裝結構的製造方法,包括下列操作:(i)提供一線路重佈結構,其中該線路重佈結構包括一第一線路層及設置於該第一線路層之上的一第二線路 層,且該第一線路層電性連接該第二線路層;(ii)形成一或多個結構強化元件於該線路重佈結構上,其中該結構強化元件具有30~200GPa的一楊氏模數;(iii)設置一晶片於該線路重佈結構上,其中該晶片電性連接該第二線路層;(iv)形成一保護層淹蓋該晶片及該結構強化元件;以及(v)去除該保護層的一頂部,以暴露出該結構強化元件的一上表面。 A manufacturing method of a packaging structure includes the following operations: (i) providing a circuit redistribution structure, wherein the circuit redistribution structure includes a first circuit layer and a second circuit disposed on the first circuit layer Layer, and the first circuit layer is electrically connected to the second circuit layer; (ii) forming one or more structure strengthening elements on the circuit redistribution structure, wherein the structure strengthening elements have a Young's mold of 30~200GPa (Iii) setting a chip on the circuit redistribution structure, wherein the chip is electrically connected to the second circuit layer; (iv) forming a protective layer to cover the chip and the structure strengthening element; and (v) removing A top of the protective layer exposes an upper surface of the structural strengthening element. 一種封裝結構的製造方法,包括下列操作:(i)提供一線路重佈結構,其中該線路重佈結構包括一第一線路層及設置於該第一線路層之上的一第二線路層,且該第一線路層電性連接該第二線路層;(ii)形成一內導電強化元件於該線路重佈結構上,其中該內導電強化元件包括:一強化層,具有30~200GPa的一楊氏模數,其中該強化層具有一通孔;以及一導電連接件,設置於該通孔中,其中該導電連接件的一頂部及一底部暴露於該強化層外,且該導電連接件的該底部電性連接該第二線路層;(iii)設置一晶片於該線路重佈結構上,其中該晶片電性連接該第二線路層;(iv)形成一第一保護層淹蓋該晶片及該內導電強化 元件;以及(v)設置一電子元件於該第一保護層之上,其中該電子元件電性連接該導電連接件的該頂部。 A manufacturing method of a packaging structure includes the following operations: (i) providing a circuit redistribution structure, wherein the circuit redistribution structure includes a first circuit layer and a second circuit layer disposed on the first circuit layer, And the first circuit layer is electrically connected to the second circuit layer; (ii) forming an inner conductive reinforcement element on the circuit redistribution structure, wherein the inner conductive reinforcement element includes: a reinforcement layer with a thickness of 30~200GPa Young's modulus, wherein the reinforcement layer has a through hole; and a conductive connection member is disposed in the through hole, wherein a top and a bottom of the conductive connection member are exposed outside the reinforcement layer, and the conductive connection member The bottom is electrically connected to the second circuit layer; (iii) a chip is disposed on the circuit redistribution structure, wherein the chip is electrically connected to the second circuit layer; (iv) a first protective layer is formed to cover the chip And the internal conductivity strengthening Component; and (v) an electronic component is disposed on the first protective layer, wherein the electronic component is electrically connected to the top of the conductive connector. 如申請專利範圍第13項所述的封裝結構的製造方法,其中操作(ii)包括下列步驟:(a)提供一基板,其中該基板具有30~200GPa的一楊氏模數;(b)對該基板進行一鑽孔製程,以形成具有該通孔的該強化層;(c)形成該導電連接件於該通孔中,以形成該內導電強化元件;以及(d)設置該內導電強化元件於該線路重佈結構上。 The method for manufacturing a packaging structure as described in item 13 of the patent application scope, wherein operation (ii) includes the following steps: (a) providing a substrate, wherein the substrate has a Young's modulus of 30 to 200 GPa; (b) The substrate undergoes a drilling process to form the reinforcement layer with the through hole; (c) forming the conductive connection member in the through hole to form the inner conductive reinforcement element; and (d) providing the inner conductive reinforcement The component is on the circuit redistribution structure. 如申請專利範圍第13項所述的封裝結構的製造方法,其中在操作(v)中,該電子元件設置於一基板結構上並被一第二保護層所淹蓋,且該電子元件通過該基板結構電性連接至該導電連接件的該頂部。 The method for manufacturing a packaging structure as described in item 13 of the patent application scope, wherein in operation (v), the electronic component is disposed on a substrate structure and is covered by a second protective layer, and the electronic component passes through the The substrate structure is electrically connected to the top of the conductive connector. 一種封裝結構的製造方法,包括下列操作:(i)提供一線路重佈結構,其中該線路重佈結構包括一第一線路層及設置於該第一線路層之上的一第二線路層,且該第一線路層電性連接該第二線路層;(ii)形成一內導電強化元件於該線路重佈結構上,其中該內導電強化元件包括: 一強化層,具有30~200GPa的一楊氏模數,其中該強化層具有一通孔;以及一導電連接件,設置於該通孔中,其中該導電連接件的一頂部及一底部暴露於該強化層外,且該導電連接件的該底部電性連接該第二線路層;(iii)設置一晶片於該線路重佈結構上,其中該晶片電性連接該第二線路層;(iv)形成一保護層淹蓋該晶片及該內導電強化元件;以及(v)形成一天線圖案於該保護層之上,其中該天線圖案電性連接該導電連接件的該頂部。 A manufacturing method of a packaging structure includes the following operations: (i) providing a circuit redistribution structure, wherein the circuit redistribution structure includes a first circuit layer and a second circuit layer disposed on the first circuit layer, And the first circuit layer is electrically connected to the second circuit layer; (ii) forming an internal conductive reinforcing element on the circuit redistribution structure, wherein the internal conductive reinforcing element includes: A reinforced layer having a Young's modulus of 30 to 200 GPa, wherein the reinforced layer has a through hole; and a conductive connector disposed in the through hole, wherein a top and a bottom of the conductive connector are exposed to the Outside the reinforcement layer, and the bottom of the conductive connector is electrically connected to the second circuit layer; (iii) a chip is placed on the circuit redistribution structure, wherein the chip is electrically connected to the second circuit layer; (iv) Forming a protective layer to cover the chip and the inner conductive strengthening element; and (v) forming an antenna pattern on the protective layer, wherein the antenna pattern is electrically connected to the top of the conductive connection member.
TW107144592A 2017-05-09 2018-12-11 Package structure and manufacturing method thereof TWI685284B (en)

Priority Applications (5)

Application Number Priority Date Filing Date Title
TW107144592A TWI685284B (en) 2018-12-11 2018-12-11 Package structure and manufacturing method thereof
US16/240,806 US10685922B2 (en) 2017-05-09 2019-01-07 Package structure with structure reinforcing element and manufacturing method thereof
US16/785,630 US10950535B2 (en) 2017-05-09 2020-02-09 Package structure and method of manufacturing the same
US16/866,530 US10957658B2 (en) 2017-05-09 2020-05-04 Package structure with structure reinforcing element and manufacturing method thereof
US17/170,736 US11410940B2 (en) 2017-05-09 2021-02-08 Package structure with structure reinforcing element and manufacturing method thereof

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
TW107144592A TWI685284B (en) 2018-12-11 2018-12-11 Package structure and manufacturing method thereof

Publications (2)

Publication Number Publication Date
TWI685284B true TWI685284B (en) 2020-02-11
TW202023330A TW202023330A (en) 2020-06-16

Family

ID=70413614

Family Applications (1)

Application Number Title Priority Date Filing Date
TW107144592A TWI685284B (en) 2017-05-09 2018-12-11 Package structure and manufacturing method thereof

Country Status (1)

Country Link
TW (1) TWI685284B (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN112038242A (en) * 2020-09-10 2020-12-04 华进半导体封装先导技术研发中心有限公司 Rewiring fan-out packaging method and structure

Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110198114A1 (en) * 2010-02-16 2011-08-18 Ngk Spark Plug Co., Ltd. Multilayer Wiring Substrate, and Method of Manufacturing the Same
US20120119359A1 (en) * 2010-11-17 2012-05-17 Samsung Electronics Co., Ltd. Bump structure and semiconductor package having the bump structure
US8492893B1 (en) * 2011-03-16 2013-07-23 Amkor Technology, Inc. Semiconductor device capable of preventing dielectric layer from cracking
US20170047302A1 (en) * 2015-08-13 2017-02-16 Fujitsu Limited Electronic apparatus and method for manufacturing electronic apparatus
US9679806B1 (en) * 2015-12-03 2017-06-13 International Business Machines Corporation Nanowires for pillar interconnects
US9875957B2 (en) * 2014-07-16 2018-01-23 Shinko Electric Industries Co., Ltd. Wiring substrate and semiconductor device
TWI620303B (en) * 2014-12-18 2018-04-01 英特爾公司 Low cost package warpage solution
US20180332700A1 (en) * 2017-05-09 2018-11-15 Unimicron Technology Corp. Circuit board stacked structure and method for forming the same

Patent Citations (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20110198114A1 (en) * 2010-02-16 2011-08-18 Ngk Spark Plug Co., Ltd. Multilayer Wiring Substrate, and Method of Manufacturing the Same
US20120119359A1 (en) * 2010-11-17 2012-05-17 Samsung Electronics Co., Ltd. Bump structure and semiconductor package having the bump structure
US8492893B1 (en) * 2011-03-16 2013-07-23 Amkor Technology, Inc. Semiconductor device capable of preventing dielectric layer from cracking
US9875957B2 (en) * 2014-07-16 2018-01-23 Shinko Electric Industries Co., Ltd. Wiring substrate and semiconductor device
TWI620303B (en) * 2014-12-18 2018-04-01 英特爾公司 Low cost package warpage solution
US20170047302A1 (en) * 2015-08-13 2017-02-16 Fujitsu Limited Electronic apparatus and method for manufacturing electronic apparatus
US9679806B1 (en) * 2015-12-03 2017-06-13 International Business Machines Corporation Nanowires for pillar interconnects
US20180332700A1 (en) * 2017-05-09 2018-11-15 Unimicron Technology Corp. Circuit board stacked structure and method for forming the same

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN112038242A (en) * 2020-09-10 2020-12-04 华进半导体封装先导技术研发中心有限公司 Rewiring fan-out packaging method and structure

Also Published As

Publication number Publication date
TW202023330A (en) 2020-06-16

Similar Documents

Publication Publication Date Title
US9431325B2 (en) Semiconductor packaging structure
US8354598B2 (en) Packaging substrate and fabrication method thereof
US9040361B2 (en) Chip scale package with electronic component received in encapsulant, and fabrication method thereof
TWI479971B (en) Wiring board, method of manufacturing the same, and semiconductor device having wiring board
US7531381B2 (en) Manufacturing method of a quad flat no-lead package structure
JP4775007B2 (en) Semiconductor device and manufacturing method thereof
US20060087037A1 (en) Substrate structure with embedded chip of semiconductor package and method for fabricating the same
US11410940B2 (en) Package structure with structure reinforcing element and manufacturing method thereof
US9397081B2 (en) Fabrication method of semiconductor package having embedded semiconductor elements
KR20210157787A (en) Semiconductor package and method of fabricating the same
TWI390694B (en) Substrate for producing semiconductor packages
TWI702709B (en) Method for fabricating semiconductor package having a multi-layer molded conductive substrate and structure
JP5404513B2 (en) Manufacturing method of semiconductor device
TWI685284B (en) Package structure and manufacturing method thereof
US20020003308A1 (en) Semiconductor chip package and method for fabricating the same
CN111312665B (en) Package structure and method for manufacturing the same
JP4887170B2 (en) Manufacturing method of semiconductor device
TWI567843B (en) Package substrate and the manufacture thereof
CN213483740U (en) Package device with electrical interconnect bridge
US20050275081A1 (en) Embedded chip semiconductor having dual electronic connection faces
TWI720735B (en) Package structure and manufacturing method thereof
KR20130112353A (en) Semiconductor package and method for fabricating the same
KR20130050077A (en) Stacked package and method of manufacturing the semiconductor package
TW202115852A (en) Semiconductor device and manufacturing method thereof
US10950535B2 (en) Package structure and method of manufacturing the same