TWI523412B - Adjustable gain amplifier - Google Patents

Adjustable gain amplifier Download PDF

Info

Publication number
TWI523412B
TWI523412B TW102123553A TW102123553A TWI523412B TW I523412 B TWI523412 B TW I523412B TW 102123553 A TW102123553 A TW 102123553A TW 102123553 A TW102123553 A TW 102123553A TW I523412 B TWI523412 B TW I523412B
Authority
TW
Taiwan
Prior art keywords
block
current
field effect
mode
gain amplifier
Prior art date
Application number
TW102123553A
Other languages
Chinese (zh)
Other versions
TW201503576A (en
Inventor
Shu-Fen Wei
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed filed Critical
Priority to TW102123553A priority Critical patent/TWI523412B/en
Publication of TW201503576A publication Critical patent/TW201503576A/en
Application granted granted Critical
Publication of TWI523412B publication Critical patent/TWI523412B/en

Links

Landscapes

  • Amplifiers (AREA)
  • Control Of Amplification And Gain Control (AREA)

Description

可調增益放大器Adjustable gain amplifier

  本發明有關於一種可調增益放大器,可隨著增益模式調整電流的大小,並可有效降低可調增益放大器所消耗的能量。
The invention relates to an adjustable gain amplifier which can adjust the current according to the gain mode and can effectively reduce the energy consumed by the adjustable gain amplifier.

  請參閱第1圖,為習用放大器之電路示意圖。習用之放大器10可用以放大訊號,主要包括一第一場效電晶體M1、一第二場效電晶體M2及一直流電源11,其中第一場效電晶體M1及第二場效電晶體M2的源極(source)連接直流電源11,而第一場效電晶體M1及第二場效電晶體M2的閘極(gate)則分別連接一第一控制電壓Vc1及一第二控制電壓Vc2。Please refer to Figure 1 for a schematic diagram of the circuit of a conventional amplifier. The conventional amplifier 10 can be used to amplify the signal, and mainly includes a first field effect transistor M1, a second field effect transistor M2, and a DC power source 11, wherein the first field effect transistor M1 and the second field effect transistor M2 The source is connected to the DC power source 11, and the gates of the first field effect transistor M1 and the second field effect transistor M2 are respectively connected to a first control voltage Vc1 and a second control voltage Vc2.

  第一場效電晶體M1及第二場效電晶體M2組成一差動對,在實際應用時可調整由閘極輸入的第一控制電壓Vc1及第二控制電壓Vc2的大小,以改變第一場效電晶體M1上的第一電流I1及第二場效電晶體M2上的第二電流I2,藉此達到調整放大器10增益的目的。The first field effect transistor M1 and the second field effect transistor M2 form a differential pair. In practical applications, the first control voltage Vc1 and the second control voltage Vc2 input by the gate can be adjusted to change the first The first current I1 on the field effect transistor M1 and the second current I2 on the second field effect transistor M2, thereby achieving the purpose of adjusting the gain of the amplifier 10.

  透過上述的方式雖然可以調整放大器10的增益,但在調整的過程中第一電流I1及第二電流I2的總和並不會改變。換言之,在調降或調升放大器10增益的過程中,放大器10所消耗的能量並不會隨之減少。
Although the gain of the amplifier 10 can be adjusted in the above manner, the sum of the first current I1 and the second current I2 does not change during the adjustment. In other words, during the process of adjusting or boosting the gain of the amplifier 10, the energy consumed by the amplifier 10 is not reduced.

  本發明之一目的,在於提供一種可調增益放大器,其中放大區塊連接電流輸入區塊,而模式調整區塊則連接放大區塊及電流輸入區塊。模式調整區塊可調整電流輸入區塊提供給放大區塊的電流,藉此以降低可調增益放大器所消耗的能量It is an object of the present invention to provide an adjustable gain amplifier in which an amplification block is connected to a current input block and a mode adjustment block is connected to an amplification block and a current input block. The mode adjustment block adjusts the current supplied by the current input block to the amplifying block, thereby reducing the energy consumed by the adjustable gain amplifier

  本發明之一目的,在於提供一種可調增益放大器,其中放大區塊連接電流輸入區塊,而模式調整區塊則連接放大區塊及電流輸入區塊。當可調增益放大器及/或放大區塊工作在較小的增益區段時,可透過模式調整區塊調降電流輸入區塊所輸出的電流,以降低可調增益放大器所消耗的電流。It is an object of the present invention to provide an adjustable gain amplifier in which an amplification block is connected to a current input block and a mode adjustment block is connected to an amplification block and a current input block. When the adjustable gain amplifier and/or the amplifying block operate in a smaller gain section, the current output block can be adjusted by the mode adjustment block to reduce the current consumed by the adjustable gain amplifier.

  本發明之一目的,在於提供一種可調增益放大器,其中放大區塊連接電流輸入區塊,而模式調整區塊則連接放大區塊及電流輸入區塊。模式調整區塊包括一個或多個模式調整單元,並可透過開啟或關閉模式調整單元來改變電流輸入區塊的電流及放大區塊的增益。It is an object of the present invention to provide an adjustable gain amplifier in which an amplification block is connected to a current input block and a mode adjustment block is connected to an amplification block and a current input block. The mode adjustment block includes one or more mode adjustment units, and can change the current of the current input block and the gain of the amplification block by turning the mode adjustment unit on or off.

  為達到上述目的,本發明提供一種可調增益放大器,包括:一放大區塊,包括一第一控制端及一第二控制端;一電流輸入區塊,連接放大區塊,並向放大區塊提供一電流;一模式調整區塊,連接放大區塊及電流輸入區塊,其中模式調整單元包括一個或多個模式切換端,並透過模式切換端調整電流輸入區塊提供給放大區塊的電流。To achieve the above object, the present invention provides an adjustable gain amplifier comprising: an amplifying block comprising a first control end and a second control end; a current input block connecting the amplifying block and amplifying the block Providing a current; a mode adjusting block, connecting the amplifying block and the current input block, wherein the mode adjusting unit comprises one or more mode switching ends, and adjusting the current supplied by the current input block to the amplifying block through the mode switching end .

  在本發明可調增益放大器一實施例中,其中放大區塊包括一訊號輸入端及一訊號輸出端。In an embodiment of the adjustable gain amplifier of the present invention, the amplifying block comprises a signal input end and a signal output end.

  在本發明可調增益放大器一實施例中,還包括一阻抗調整單元連接訊號輸入端,並用以調整訊號輸入端的輸入阻抗。In an embodiment of the adjustable gain amplifier of the present invention, an impedance adjusting unit is further connected to the signal input end, and is used for adjusting the input impedance of the signal input end.

  在本發明可調增益放大器一實施例中,其中模式調整區塊包括一個或多個模式調整單元,且一個或多個模式切換端分別連接一個或多個模式調整單元,並透過模式切換端切換相連接的模式調整單元。In an embodiment of the adjustable gain amplifier of the present invention, the mode adjustment block includes one or more mode adjustment units, and one or more mode switching ends are respectively connected to one or more mode adjustment units, and are switched by the mode switching end. Connected mode adjustment unit.

  在本發明可調增益放大器一實施例中,其中一個或多個模式調整單元分別包括兩個或兩個以上串接的場效電晶體。In an embodiment of the adjustable gain amplifier of the present invention, one or more mode adjustment units respectively comprise two or more field effect transistors connected in series.

  在本發明可調增益放大器一實施例中,其中一個或多個模式調整單元的一個場效電晶體的閘極為模式切換端,而另一個場效電晶體的閘極則連接訊號輸入端及電流輸入區塊。In an embodiment of the adjustable gain amplifier of the present invention, one of the field effect transistors of one or more mode adjustment units has a gate mode switching end, and the gate of the other field effect transistor is connected to the signal input terminal and the current. Enter the block.

  在本發明可調增益放大器一實施例中,還包括一個或多個切換訊號分別連接一個或多個模式切換端,並透過一個或多個切換訊號開啟或關閉一個或多個模式調整單元。In an embodiment of the adjustable gain amplifier of the present invention, one or more switching signals are respectively connected to one or more mode switching terminals, and one or more mode adjusting units are turned on or off by one or more switching signals.

  在本發明可調增益放大器一實施例中,其中放大區塊為一電流引導電路。In an embodiment of the adjustable gain amplifier of the present invention, wherein the amplification block is a current steering circuit.

  在本發明可調增益放大器一實施例中,還包括一第一控制電壓連接第一控制端,及一第二控制電壓連接第二控制端,並透過第一控制電壓及第二控制電壓調整放大區塊的增益。In an embodiment of the adjustable gain amplifier of the present invention, the first control voltage is connected to the first control terminal, and the second control voltage is connected to the second control terminal, and the first control voltage and the second control voltage are adjusted and amplified. The gain of the block.

  在本發明可調增益放大器一實施例中,其中電流輸入區塊為一場效電晶體或一電流鏡。
In an embodiment of the adjustable gain amplifier of the present invention, wherein the current input block is a field effect transistor or a current mirror.

10‧‧‧放大器
11‧‧‧直流電源
20‧‧‧可調增益放大器
21‧‧‧放大區塊
211‧‧‧第一控制端
213‧‧‧第二控制端
214‧‧‧訊號輸入端
215‧‧‧訊號輸出端
23‧‧‧電流輸入區塊
25‧‧‧模式調整區塊
251‧‧‧模式切換端
30‧‧‧可調增益放大器
300‧‧‧可調增益放大器
31‧‧‧放大區塊
314‧‧‧訊號輸入端
315‧‧‧訊號輸出端
33‧‧‧電流輸入區塊
330‧‧‧電流輸入區塊
331‧‧‧參考電流源
35‧‧‧模式調整區塊
350‧‧‧模式調整區塊
351‧‧‧模式切換端
40‧‧‧可調增益放大器
41‧‧‧放大區塊
411‧‧‧阻抗調整單元
414‧‧‧訊號輸入端
415‧‧‧訊號輸出端
43‧‧‧電流輸入區塊
431‧‧‧參考電流源
50‧‧‧可調增益放大器
55‧‧‧模式調整區塊
551‧‧‧第一模式調整單元
552‧‧‧第一模式切換端
553‧‧‧第二模式調整單元
554‧‧‧第二模式切換端
60‧‧‧可調增益放大器
65‧‧‧模式調整區塊
651‧‧‧第一模式調整單元
652‧‧‧第一模式切換端
657‧‧‧第n模式調整單元
658‧‧‧第n模式切換端
10‧‧‧Amplifier
11‧‧‧DC power supply
20‧‧‧Adjustable Gain Amplifier
21‧‧‧Amplified block
211‧‧‧ first control end
213‧‧‧Second console
214‧‧‧Signal input
215‧‧‧ signal output
23‧‧‧ Current input block
25‧‧‧ mode adjustment block
251‧‧‧ mode switch end
30‧‧‧Adjustable Gain Amplifier
300‧‧‧Adjustable Gain Amplifier
31‧‧‧Enlarged block
314‧‧‧Signal input
315‧‧‧ signal output
33‧‧‧ Current input block
330‧‧‧current input block
331‧‧‧Reference current source
35‧‧‧Mode adjustment block
350‧‧‧ mode adjustment block
351‧‧‧ mode switch end
40‧‧‧Adjustable Gain Amplifier
41‧‧‧Enlarged block
411‧‧‧Impedance adjustment unit
414‧‧‧Signal input
415‧‧‧ signal output
43‧‧‧ Current input block
431‧‧‧Reference current source
50‧‧‧Adjustable Gain Amplifier
55‧‧‧Mode adjustment block
551‧‧‧First mode adjustment unit
552‧‧‧ first mode switch end
553‧‧‧Second mode adjustment unit
554‧‧‧Second mode switch end
60‧‧‧Adjustable Gain Amplifier
65‧‧‧Mode adjustment block
651‧‧‧First mode adjustment unit
652‧‧‧ first mode switch end
657‧‧‧nth mode adjustment unit
658‧‧‧nth mode switch end

第1圖:為習用放大器之電路示意圖;
第2圖:為本發明一實施例之可調增益放大器的方塊示意圖;
第3圖:為本發明一實施例之可調增益放大器的電路示意圖;
第4圖:為本發明又一實施例之可調增益放大器的電路示意圖;
第5圖:為本發明又一實施例之可調增益放大器的電路示意圖;
第6圖:為本發明又一實施例之可調增益放大器的電路示意圖;及
第7圖:為本發明又一實施例之可調增益放大器的電路示意圖。
  雖然已透過舉例方式在圖式中描述了本發明的具體實施方式,並在本文中對其作了詳细的說明,但是本發明還允許有各種修改和替換形式。本發明之圖式內容可為不等比例,圖式及其詳細的描述僅為特定型式的揭露,並不為本發明的限制,相反的,依據專利範圍之精神和範圍內進行修改、均等構件及其置換皆為本發明所涵蓋的範圍。
Figure 1: Schematic diagram of a circuit for a conventional amplifier;
2 is a block diagram showing an adjustable gain amplifier according to an embodiment of the present invention;
3 is a circuit diagram of an adjustable gain amplifier according to an embodiment of the present invention;
4 is a circuit diagram of an adjustable gain amplifier according to still another embodiment of the present invention;
Figure 5 is a circuit diagram showing an adjustable gain amplifier according to still another embodiment of the present invention;
6 is a circuit diagram of an adjustable gain amplifier according to still another embodiment of the present invention; and FIG. 7 is a circuit diagram of an adjustable gain amplifier according to still another embodiment of the present invention.
While the invention has been described by way of illustrations in the drawings The drawings and the detailed description of the present invention are intended to be in a singular, and the detailed description is only a limitation of the specific form and is not a limitation of the invention. And their permutations are within the scope of the invention.

  請參閱第2圖,為本發明一實施例之可調增益放大器的方塊示意圖。如圖所示,可調增益放大器20包括一放大區塊21、一電流輸入區塊23及一模式調整區塊25,其中電流輸入區塊23連接放大區塊21,並用以向放大區塊21提供電流,而模式調整區塊25則連接放大區塊21及/或電流輸入區塊23,並用以調整電流輸入區塊23提供給放大區塊21之電流的大小。Please refer to FIG. 2, which is a block diagram of an adjustable gain amplifier according to an embodiment of the present invention. As shown, the adjustable gain amplifier 20 includes an amplification block 21, a current input block 23, and a mode adjustment block 25, wherein the current input block 23 is connected to the amplification block 21 and is used to the amplification block 21. The current is supplied, and the mode adjustment block 25 is connected to the amplification block 21 and/or the current input block 23, and is used to adjust the magnitude of the current supplied by the current input block 23 to the amplification block 21.

  在本發明一實施例中,放大區塊21可為一電流引導電路(current steering type gain control),並包括一第一控制端211及一第二控制端213,其中第一控制端211及第二控制端213分別連接一第一控制電壓Vc1及一第二控制電壓Vc2,在實際應用時可透過調整第一控制電壓Vc1及第二控制電壓Vc2來改變放大區塊21的增益。此外放大區塊21還包括一訊號輸入端214及一訊號輸出端215,其中訊號輸入端214用以接收欲進行放大的訊號(如交流訊號),透過放大區塊21放大訊號輸入端214所輸入的訊號,並由訊號輸出端215輸出放大後的訊號。In an embodiment of the present invention, the amplifying block 21 can be a current steering type gain control, and includes a first control terminal 211 and a second control terminal 213, wherein the first control terminal 211 and the The second control terminal 213 is respectively connected to a first control voltage Vc1 and a second control voltage Vc2. In actual application, the gain of the amplification block 21 can be changed by adjusting the first control voltage Vc1 and the second control voltage Vc2. In addition, the amplifying block 21 further includes a signal input end 214 and a signal output end 215. The signal input end 214 is configured to receive a signal to be amplified (such as an AC signal), and the input signal is amplified by the amplifying block 21 and input by the signal input terminal 214. The signal is outputted by the signal output terminal 215.

  模式調整區塊25包括至少一模式切換端251,並透過模式切換端251調整電流輸出區塊23提供給放大區塊21的電流。在實際應用時模式切換端251可連接一切換訊號V1,切換訊號V1可用以切換模式調整區塊25的模式,並進一步調整電流輸入區塊23提供給放大區塊21之電流的大小。The mode adjustment block 25 includes at least one mode switching terminal 251, and adjusts the current supplied from the current output block 23 to the amplification block 21 through the mode switching terminal 251. In actual application, the mode switching terminal 251 can be connected to a switching signal V1, and the switching signal V1 can be used to switch the mode of the mode adjusting block 25, and further adjust the magnitude of the current supplied by the current input block 23 to the amplifying block 21.

  透過模式調整區塊25調整電流輸入區塊23提供給放大區塊21之電流的大小,將可進一步調整放大區塊21的增益。換言之,本發明所述之可調增益放大器20不僅可透過第一控制電壓Vc1及第二控制電壓Vc2來調整增益,更可透過電流輸入區塊23提供給放大區塊21的電流來改變放大區塊21及/或可調增益放大器20的增益或增益模式。此外藉由改變電流輸入區塊23所提供之電流的大小,更可進一步降低可調增益放大器20所消耗的能量。The magnitude of the current supplied to the amplifying block 21 by the current input block 23 is adjusted by the mode adjusting block 25, and the gain of the amplifying block 21 can be further adjusted. In other words, the adjustable gain amplifier 20 of the present invention can not only adjust the gain through the first control voltage Vc1 and the second control voltage Vc2, but also change the amplification region through the current supplied to the amplification block 21 by the current input block 23. The gain or gain mode of block 21 and/or adjustable gain amplifier 20. In addition, by varying the magnitude of the current provided by the current input block 23, the energy consumed by the adjustable gain amplifier 20 can be further reduced.

  在本發明上述實施例中,模式調整區塊25主要用以調整電流輸入區塊23提供給放大區塊21之電流的大小,藉此並切換可調增益放大器20的增益模式。然而可調增益放大器20在實際放大訊號(如交流訊號)的過程中,模式調整區塊25亦可為放大電路的一部分,並協同放大區塊21進行訊號(如交流訊號)的放大。In the above embodiment of the present invention, the mode adjustment block 25 is mainly used to adjust the magnitude of the current supplied from the current input block 23 to the amplifying block 21, thereby switching the gain mode of the adjustable gain amplifier 20. However, in the process of actually amplifying the signal (such as an alternating current signal), the mode adjustment block 25 may also be part of the amplifying circuit, and cooperate with the amplifying block 21 to amplify the signal (such as an alternating current signal).

  請參閱第3圖,為本發明一實施例之可調增益放大器的電路示意圖。如圖所示,可調增益放大器30包括一放大區塊31、一電流輸入區塊33及一模式調整區塊35,其中電流輸入區塊33連接放大區塊31,並用以向放大區塊31提供電流I,而模式調整區塊35則連接放大區塊31及電流輸入區塊33,並用以調整電流輸入區塊33提供給放大區塊31之電流I的大小。Please refer to FIG. 3, which is a circuit diagram of an adjustable gain amplifier according to an embodiment of the invention. As shown, the adjustable gain amplifier 30 includes an amplification block 31, a current input block 33, and a mode adjustment block 35. The current input block 33 is connected to the amplification block 31 and used to the amplification block 31. The current I is supplied, and the mode adjustment block 35 is connected to the amplification block 31 and the current input block 33, and is used to adjust the magnitude of the current I supplied to the amplification block 31 by the current input block 33.

  在本發明所述之放大區塊31可為一電流引導電路(current steering type gain control),在本發明一實施例中,放大區塊31包括一第一場效電晶體M1、一第二場效電晶體M2及一第三場效電晶體M3,其中第一場效電晶體M1及第二場效電晶體M2的閘極(gate)分別連接第一控制電壓Vc1及第二控制電壓Vc2;第一場效電晶體M1及第二場效電晶體M2的源極(source)則相互連接,並連接第三場效電晶體M3,例如連接第三場效電晶體M3的汲極(drain);而第一場效電晶體M1及第二場效電晶體M2的汲極(drain)則分別透過第一電阻R1及第二電阻R2連接供電電壓VCC。此外放大區塊31亦可包括一訊號輸入端314及一訊號輸出端315,並由訊號輸入端314輸入欲進行放大的訊號(交流訊號),由訊號輸出端315輸出經過放大的訊號(交流訊號),例如訊號輸入端314可連接第三場效電晶體M3的閘極,而訊號輸出端315可連接第二場效電晶體M2的汲極。The amplifying block 31 of the present invention may be a current steering type gain control. In an embodiment of the invention, the amplifying block 31 includes a first field effect transistor M1 and a second field. The effect transistor M2 and a third field effect transistor M3, wherein the gates of the first field effect transistor M1 and the second field effect transistor M2 are respectively connected to the first control voltage Vc1 and the second control voltage Vc2; The sources of the first field effect transistor M1 and the second field effect transistor M2 are connected to each other and connected to the third field effect transistor M3, for example, a drain connected to the third field effect transistor M3. The drains of the first field effect transistor M1 and the second field effect transistor M2 are respectively connected to the supply voltage VCC through the first resistor R1 and the second resistor R2. In addition, the amplifying block 31 can also include a signal input terminal 314 and a signal output terminal 315, and the signal input terminal 314 inputs the signal to be amplified (the alternating current signal), and the signal output terminal 315 outputs the amplified signal (the alternating current signal). For example, the signal input terminal 314 can be connected to the gate of the third field effect transistor M3, and the signal output terminal 315 can be connected to the drain of the second field effect transistor M2.

  本發明實施例所述之第一場效電晶體M1及第二場效電晶體M2的閘極可分別為第2圖所示之第一控制端211及第二控制端213,並可透過第一控制電壓Vc1及第二控制電壓Vc2分別對第一場效電晶體M1及第二場效電晶體M2的閘極偏壓,藉此以調整第一電流I1及第二電流I2的大小,並進一步改變放大區塊31的增益。The gates of the first field effect transistor M1 and the second field effect transistor M2 according to the embodiments of the present invention may be the first control terminal 211 and the second control terminal 213 shown in FIG. 2, respectively. a control voltage Vc1 and a second control voltage Vc2 bias the gates of the first field effect transistor M1 and the second field effect transistor M2, respectively, thereby adjusting the magnitudes of the first current I1 and the second current I2, and The gain of the amplification block 31 is further changed.

  在本發明一實施例中,電流輸入區塊33包括一第四場效電晶體M4。例如第四場效電晶體M4的閘極及汲極(drain)可連接放大區塊31之第三場效電晶體M3的閘極,使得第三場效電晶體M3不僅可為放大區塊31的第一級,亦可與第四場效電晶體M4形成電流鏡。In an embodiment of the invention, the current input block 33 includes a fourth field effect transistor M4. For example, the gate and the drain of the fourth field effect transistor M4 can be connected to the gate of the third field effect transistor M3 of the amplification block 31, so that the third field effect transistor M3 can be not only the amplification block 31. The first stage can also form a current mirror with the fourth field effect transistor M4.

  電流輸入區塊33亦可包括一參考電流源331,電流輸入區塊33將依據參考電流源331向放大區塊31提供電流I,例如參考電流源331可連接第四場效電晶體M4的汲極。本發明所述之模式調整區塊35包括一第五場效電晶體M5及一第六場效電晶體M6,其中第五場效電晶體M5串接(串聯)第六場效電晶體M6,例如第五場效電晶體M5的源極連接第六場效電晶體M6的汲極,第五場效電晶體M5的汲極則透過第二電阻R2連接供電電壓VCC,而第六場效電晶體M6的閘極則連接放大區塊31的第三場效電晶體M3的閘極、訊號輸入端314及電流輸入區塊33的第四場效電晶體M4的閘極及/或汲極。The current input block 33 can also include a reference current source 331. The current input block 33 will supply a current I to the amplifying block 31 according to the reference current source 331. For example, the reference current source 331 can be connected to the fourth field effect transistor M4. pole. The mode adjustment block 35 of the present invention includes a fifth field effect transistor M5 and a sixth field effect transistor M6, wherein the fifth field effect transistor M5 is connected in series (series) to the sixth field effect transistor M6, For example, the source of the fifth field effect transistor M5 is connected to the drain of the sixth field effect transistor M6, and the drain of the fifth field effect transistor M5 is connected to the supply voltage VCC through the second resistor R2, and the sixth field effect is The gate of the crystal M6 is connected to the gate of the third field effect transistor M3 of the amplification block 31, the signal input terminal 314, and the gate and/or drain of the fourth field effect transistor M4 of the current input block 33.

  第五場效電晶體M5的閘極可為一模式切換端351,其中模式切換端351連接切換訊號V1。在實際應用時可透過切換訊號V1對第五場效電晶體M5進行偏壓,並切換第五場效電晶體M5。The gate of the fifth field effect transistor M5 can be a mode switching terminal 351, wherein the mode switching terminal 351 is connected to the switching signal V1. In practical applications, the fifth field effect transistor M5 can be biased by the switching signal V1, and the fifth field effect transistor M5 can be switched.

  以本發明實施例所述之可調增益放大器30為例,使用者可透過切換訊號V1改變電流輸入區塊33提供給放大區塊31的電流I,並切換可調增益放大器30的增益模式。例如當切換訊號V1為高電壓時,第五場效電晶體M5將會導通,而電流輸入區塊33提供給放大區塊31的電流I則會增加,使得放大區塊31具有較大的增益,反之,當切換訊號V1為低電壓時,第五場效電晶體M5將不會導通,而電流輸入區塊33提供給放大區塊31的電流I則會減小,使得放大區塊31的增益下降。For example, the adjustable gain amplifier 30 of the embodiment of the present invention can change the current I supplied to the amplifying block 31 by the current input block 33 through the switching signal V1, and switch the gain mode of the adjustable gain amplifier 30. For example, when the switching signal V1 is at a high voltage, the fifth field effect transistor M5 will be turned on, and the current I supplied to the amplifying block 31 by the current input block 33 will increase, so that the amplifying block 31 has a larger gain. On the contrary, when the switching signal V1 is a low voltage, the fifth field effect transistor M5 will not be turned on, and the current I supplied to the amplifying block 31 by the current input block 33 is reduced, so that the amplification block 31 is The gain is reduced.

  本發明所述之可調增益放大器30,可依據需要的增益調整電流輸入區塊33提供給放大區塊31的電流I大小,並降低可調增益放大器30所消耗的能量。例如當可調增益放大器30工作在較小的增益區段時,可調降電流輸入區塊33提供給放大區塊31的電流I,以降低可調增益放大器30消耗的能量。The adjustable gain amplifier 30 of the present invention can adjust the magnitude of the current I supplied to the amplifying block 31 by the current input block 33 according to the required gain, and reduce the energy consumed by the adjustable gain amplifier 30. For example, when the adjustable gain amplifier 30 operates in a smaller gain section, the adjustable down current input block 33 provides a current I to the amplification block 31 to reduce the energy consumed by the adjustable gain amplifier 30.

  在本發明上述實施例中,模式調整區塊35主要用以調整電流輸入區塊33提供給放大區塊31之電流的大小,藉此並切換可調增益放大器30的增益模式。然而可調增益放大器30在實際放大訊號(如交流訊號)的過程中,模式調整區塊35亦可為放大電路的一部分,並協同放大區塊31進行訊號(如交流訊號)的放大。In the above embodiment of the present invention, the mode adjustment block 35 is mainly used to adjust the magnitude of the current supplied from the current input block 33 to the amplification block 31, thereby switching the gain mode of the adjustable gain amplifier 30. However, in the process of actually amplifying the signal (such as an alternating current signal), the mode adjustment block 35 may also be part of the amplifying circuit, and cooperate with the amplifying block 31 to amplify the signal (such as an alternating current signal).

  請參閱第4圖,為本發明又一實施例之可調增益放大器的電路示意圖。如圖所示,可調增益放大器300包括一放大區塊31、一電流輸入區塊330及一模式調整區塊350,其中電流輸入區塊330連接放大區塊31,並用以向放大區塊31提供電流I,而模式調整區塊350則連接放大區塊31及電流輸入區塊330,並用以調整電流輸入區塊330提供給放大區塊31之電流I的大小。Please refer to FIG. 4, which is a circuit diagram of an adjustable gain amplifier according to still another embodiment of the present invention. As shown, the adjustable gain amplifier 300 includes an amplification block 31, a current input block 330, and a mode adjustment block 350. The current input block 330 is connected to the amplification block 31 and used to the amplification block 31. The current I is supplied, and the mode adjustment block 350 is connected to the amplification block 31 and the current input block 330, and is used to adjust the magnitude of the current I supplied by the current input block 330 to the amplification block 31.

  在本發明一實施例中,電流輸入區塊330為一電流鏡,並包括一第四場效電晶體M4及一第五場效電晶體M5,例如第四場效電晶體M4及第五場效電晶體M5的閘極相連接;第四場效電晶體M4的閘極及汲極亦相連接;而第五場效電晶體M5的汲極則連接放大區塊31。In an embodiment of the invention, the current input block 330 is a current mirror and includes a fourth field effect transistor M4 and a fifth field effect transistor M5, such as a fourth field effect transistor M4 and a fifth field. The gate of the effect transistor M5 is connected; the gate and the drain of the fourth field effect transistor M4 are also connected; and the drain of the fifth field effect transistor M5 is connected to the amplification block 31.

  在本發明一實施例中,模式調整區塊350則包括一第六場效電晶體M6、一第七場效電晶體M7及一第八場效電晶體M8的串接,其中第六場效電晶體M6的汲極連接放大區塊31,並連接訊號輸出端315;第七場效電晶體M7的閘極連接放大區塊31之第三場效電晶體M3的閘極,並連接訊號輸入端314;而第八場效電晶體的閘極則連接電流輸入區塊330之第四場效電晶體M4及第五場效電晶體M5的閘極。In an embodiment of the invention, the mode adjustment block 350 includes a sixth field effect transistor M6, a seventh field effect transistor M7, and a eighth field effect transistor M8, wherein the sixth field effect The drain of the transistor M6 is connected to the amplification block 31 and connected to the signal output terminal 315; the gate of the seventh field effect transistor M7 is connected to the gate of the third field effect transistor M3 of the amplification block 31, and is connected to the signal input. The terminal 314; and the gate of the eighth field effect transistor is connected to the gates of the fourth field effect transistor M4 and the fifth field effect transistor M5 of the current input block 330.

  在本發明上述實施例中,模式調整區塊350主要用以調整電流輸入區塊330提供給放大區塊31之電流的大小,藉此並切換可調增益放大器300的增益模式。然而可調增益放大器300在實際放大訊號(如交流訊號)的過程中,模式調整區塊350亦可為放大電路的一部分,並協同放大區塊31進行訊號(如交流訊號)的放大。In the above embodiment of the present invention, the mode adjustment block 350 is mainly used to adjust the magnitude of the current supplied from the current input block 330 to the amplification block 31, thereby switching the gain mode of the adjustable gain amplifier 300. However, in the process of actually amplifying the signal (such as an alternating current signal), the mode adjustment block 350 may also be part of the amplifying circuit, and cooperate with the amplifying block 31 to amplify the signal (such as an alternating current signal).

  請參閱第5圖,為本發明又一實施例之可調增益放大器的電路示意圖。如圖所示,可調增益放大器40包括一放大區塊41、一電流輸入區塊43及一模式調整區塊35,其中電流輸入區塊43連接放大區塊41,並用以向放大區塊41提供電流I,而模式調整區塊35則連接放大區塊41及電流輸入區塊43,並用以調整電流輸入區塊43提供給放大區塊41之電流I的大小。Please refer to FIG. 5, which is a circuit diagram of an adjustable gain amplifier according to still another embodiment of the present invention. As shown, the adjustable gain amplifier 40 includes an amplification block 41, a current input block 43 and a mode adjustment block 35. The current input block 43 is connected to the amplification block 41 and used to the amplification block 41. The current I is supplied, and the mode adjustment block 35 is connected to the amplification block 41 and the current input block 43 and is used to adjust the magnitude of the current I supplied to the amplification block 41 by the current input block 43.

  在本發明一實施例中,放大區塊41包括一第一場效電晶體M1、一第二場效電晶體M2及一第三場效電晶體M34。此外放大區塊41亦可包括一訊號輸入端414及一訊號輸出端415,例如訊號輸入端414可連接第三場效電晶體M3的閘極,而訊號輸出端415則可連接第二場效電晶體M2的汲極。In an embodiment of the invention, the amplification block 41 includes a first field effect transistor M1, a second field effect transistor M2, and a third field effect transistor M34. In addition, the amplifying block 41 can also include a signal input terminal 414 and a signal output terminal 415. For example, the signal input terminal 414 can be connected to the gate of the third field effect transistor M3, and the signal output terminal 415 can be connected to the second field effect. The drain of the transistor M2.

  本發明實施例所述之電流輸入區塊43包括一第四場效電晶體M4,其中訊號輸入端414、放大區塊41之第三場效電晶體M3的閘極及模式調整區塊35可透過電阻R連接第四場效電晶體M4的閘極。The current input block 43 of the embodiment of the present invention includes a fourth field effect transistor M4, wherein the signal input terminal 414, the gate of the third field effect transistor M3 of the amplification block 41, and the mode adjustment block 35 can be The gate of the fourth field effect transistor M4 is connected through the resistor R.

  在本發明一實施例中,電流輸入區塊43還包括一參考電流源431,連接第四場效電晶體M4的汲極,其中參考電流源431為一可變電流源,電流輸入區塊43則會依據參考電流源431向放大區塊41提供電流I。In an embodiment of the invention, the current input block 43 further includes a reference current source 431 connected to the drain of the fourth field effect transistor M4, wherein the reference current source 431 is a variable current source, and the current input block 43 The current I is supplied to the amplification block 41 according to the reference current source 431.

  本發明所述之模式調整區塊35包括一第五場效電晶體M5及一第六場效電晶體M6,其中第五場效電晶體M5串接(串聯)第六場效電晶體M6,而第五場效電晶體M5的閘極則連接切換訊號V1。在實際應用時可透過切換訊號V1切換第五場效電晶體M5,以調整電流輸入區塊43提供給放大區塊41之電流I的大小,並進一步調整放大區塊41的增益。The mode adjustment block 35 of the present invention includes a fifth field effect transistor M5 and a sixth field effect transistor M6, wherein the fifth field effect transistor M5 is connected in series (series) to the sixth field effect transistor M6, The gate of the fifth field effect transistor M5 is connected to the switching signal V1. In the actual application, the fifth field effect transistor M5 can be switched by the switching signal V1 to adjust the magnitude of the current I supplied to the amplification block 41 by the current input block 43, and further adjust the gain of the amplification block 41.

  在透過切換訊號V1切換模式調整區塊35時,將會改變訊號輸入端414的輸入阻抗。為此在本發明一較佳實施例中,訊號輸入端414及/或第三場效電晶體M3的閘極亦可連接一阻抗調整單元411。在實際應用時可依據模式切換單元35所切換的模式調整阻抗調整單元411的大小,以維持訊號輸入端414的輸入阻抗。例如阻抗調整單元411可為至少一可變電容及/或至少一可變電感,並連接第三場效電晶體M3的閘極及/或源極。When the mode adjustment block 35 is switched by switching the signal V1, the input impedance of the signal input terminal 414 is changed. To this end, in a preferred embodiment of the present invention, the gate of the signal input terminal 414 and/or the third field effect transistor M3 may also be connected to an impedance adjusting unit 411. In actual application, the size of the impedance adjusting unit 411 can be adjusted according to the mode switched by the mode switching unit 35 to maintain the input impedance of the signal input terminal 414. For example, the impedance adjusting unit 411 can be at least one variable capacitor and/or at least one variable inductor, and is connected to the gate and/or source of the third field effect transistor M3.

  在本發明上述實施例中,模式調整區塊35主要用以調整電流輸入區塊43提供給放大區塊41之電流的大小,藉此並切換可調增益放大器40的增益模式。然而可調增益放大器40在實際放大訊號(如交流訊號)的過程中,模式調整區塊35亦可為放大電路的一部分,並協同放大區塊41進行訊號(如交流訊號)的放大。In the above embodiment of the present invention, the mode adjustment block 35 is mainly used to adjust the magnitude of the current supplied from the current input block 43 to the amplification block 41, thereby switching the gain mode of the adjustable gain amplifier 40. However, in the process of actually amplifying the signal (such as an alternating current signal), the mode adjustment block 35 may also be part of the amplifying circuit, and cooperate with the amplifying block 41 to amplify the signal (such as an alternating current signal).

  請參閱第6圖,為本發明又一實施例之可調增益放大器的電路示意圖。如圖所示,可調增益放大器50包括一放大區塊41、一電流輸入區塊43及一模式調整區塊55,其中電流輸入區塊43連接放大區塊41,並用以向放大區塊41提供電流I,而模式調整區塊55則連接放大區塊41及電流輸入區塊43,並用以調整電流輸入區塊43提供給放大區塊41之電流I的大小。Please refer to FIG. 6 , which is a circuit diagram of an adjustable gain amplifier according to still another embodiment of the present invention. As shown, the adjustable gain amplifier 50 includes an amplification block 41, a current input block 43 and a mode adjustment block 55. The current input block 43 is connected to the amplification block 41 and used to the amplification block 41. The current I is supplied, and the mode adjustment block 55 is connected to the amplification block 41 and the current input block 43 and is used to adjust the magnitude of the current I supplied to the amplification block 41 by the current input block 43.

  模式調整區塊55包括一個或多個模式調整單元,且該一個或多個模式調整單元分別連接該一個或多個模式切換端,並透過模式切換端切換相連接的模式調整單元。The mode adjustment block 55 includes one or more mode adjustment units, and the one or more mode adjustment units are respectively connected to the one or more mode switching terminals, and the connected mode adjustment unit is switched through the mode switching end.

  在本發明實施例中,模式調整單元及模式切換端的數量皆為兩個,其中第一模式調整單元551連接一第一模式切換端552,而第二模式調整單元553則連接一第二模式切換端554。在實際應用時第一模式切換端551連接第一切換訊號V1,而第二模式切換端553則連接第二切換訊號V2,並可分別透過第一切換訊號V1及第二切換訊號V2切換第一模式調整單元551及第二模式調整單元553,例如開啟或關閉第一模式調整單元551及第二模式調整單元553。In the embodiment of the present invention, the number of the mode adjustment unit and the mode switching end are both, wherein the first mode adjusting unit 551 is connected to a first mode switching end 552, and the second mode adjusting unit 553 is connected to a second mode switching. End 554. In the actual application, the first mode switching end 551 is connected to the first switching signal V1, and the second mode switching end 553 is connected to the second switching signal V2, and can switch the first switching signal V1 and the second switching signal V2 respectively. The mode adjustment unit 551 and the second mode adjustment unit 553, for example, turn on or off the first mode adjustment unit 551 and the second mode adjustment unit 553.

  在本發明一實施例中,第一模式調整單元551包括一第五場效電晶體M5及一第六場效電晶體M6,其中第五場效電晶體M5串接(串聯)第六場效電晶體M6。第二模式調整單元553則包括一第七場效電晶體M7及一第八場效電晶體M8,其中第七場效電晶體M7串接(串聯)第八場效電晶體M8。例如第五場效電晶體M5的源極連接第六場效電晶體M6的汲極,第七場效電晶體M7的源極連接第八場效電晶體M8的汲極,而第六場效電晶體M6及第八場效電晶體M8的閘極則連接訊號輸入端(Input 414)、電流輸入區塊43的第四場效電晶體M4及/或第三場效電晶體M3的閘極。In an embodiment of the invention, the first mode adjusting unit 551 includes a fifth field effect transistor M5 and a sixth field effect transistor M6, wherein the fifth field effect transistor M5 is connected in series (series) to the sixth field effect. Transistor M6. The second mode adjusting unit 553 includes a seventh field effect transistor M7 and an eighth field effect transistor M8, wherein the seventh field effect transistor M7 is connected in series (series) to the eighth field effect transistor M8. For example, the source of the fifth field effect transistor M5 is connected to the drain of the sixth field effect transistor M6, and the source of the seventh field effect transistor M7 is connected to the drain of the eighth field effect transistor M8, and the sixth field effect The gates of the transistor M6 and the eighth field effect transistor M8 are connected to the signal input terminal (Input 414), the fourth field effect transistor M4 of the current input block 43 and/or the gate of the third field effect transistor M3. .

  在實際應用時可分別透過第一切換訊號V1及第二切換訊號V2切換第五場效電晶體M5及第七場效電晶體M7,以調整電流輸入區塊43提供給放大區塊41之電流I的大小,並進一步調整可調增益放大器50及/或放大區塊41的增益。In the actual application, the fifth field effect transistor M5 and the seventh field effect transistor M7 can be switched respectively through the first switching signal V1 and the second switching signal V2 to adjust the current supplied by the current input block 43 to the amplifying block 41. The size of I is further adjusted by the gain of the adjustable gain amplifier 50 and/or the amplification block 41.

  以本發明實施例所述之可調增益放大器50為例,使用者可透過第一切換訊號V1及/或第二切換訊號V2改變電流輸入區塊43提供給放大區塊41的電流I,並切換可調增益放大器50的增益模式。例如當第一切換訊號V1及第二切換訊號V2皆為高電壓時,第五場效電晶體M5及第七場效電晶體M7將會導通,則電流輸入區塊43提供給放大區塊41的電流I將會增加,使得放大區塊41具有較大的增益。當第一切換訊號V1為高電壓且第二切換訊號V2為低電壓時,第五場效電晶體M5將會導通,而第七場效電晶體M7則不會導通,此時電流輸入區塊43提供給放大區塊41的電流I將會減小,使得放大區塊41的增益下降。當第一切換訊號V1為低電壓且第二切換訊號V2為高電壓時,第五場效電晶體M5將不會導通,而第七場效電晶體M7則會導通,此時電流輸入區塊43提供給放大區塊41的電流I亦會減小,使得放大區塊41的增益下降。當第一切換訊號V1及第二切換訊號V2皆為低電壓時,第五場效電晶體M5及第七場效電晶體M7皆不會導通,而電流輸入區塊43提供給放大區塊41的電流I則會減小,使得放大區塊41的增益再次下降。For example, the adjustable gain amplifier 50 of the embodiment of the present invention can change the current I supplied to the amplifying block 41 by the current input block 43 through the first switching signal V1 and/or the second switching signal V2. The gain mode of the adjustable gain amplifier 50 is switched. For example, when the first switching signal V1 and the second switching signal V2 are both high voltages, the fifth field effect transistor M5 and the seventh field effect transistor M7 are turned on, and the current input block 43 is supplied to the amplification block 41. The current I will increase so that the amplification block 41 has a larger gain. When the first switching signal V1 is high voltage and the second switching signal V2 is low voltage, the fifth field effect transistor M5 will be turned on, and the seventh field effect transistor M7 will not be turned on, at this time, the current input block The current I supplied to the amplifying block 41 will be reduced, so that the gain of the amplifying block 41 is lowered. When the first switching signal V1 is low voltage and the second switching signal V2 is high voltage, the fifth field effect transistor M5 will not be turned on, and the seventh field effect transistor M7 will be turned on, at this time, the current input block The current I supplied to the amplifying block 41 is also reduced, so that the gain of the amplifying block 41 is lowered. When both the first switching signal V1 and the second switching signal V2 are low voltage, the fifth field effect transistor M5 and the seventh field effect transistor M7 are not turned on, and the current input block 43 is supplied to the amplification block 41. The current I is reduced so that the gain of the amplification block 41 drops again.

  本發明所述之可調增益放大器50,可依據需要的增益調整電流輸入區塊43提供給放大區塊41的電流I大小,並降低可調增益放大器50所消耗的能量。此外在本發明所述之實施例中,可調增益放大器50具有多段的增益切換功能,例如具有三段或四段的增益切換功能。The adjustable gain amplifier 50 of the present invention can adjust the magnitude of the current I supplied to the amplifying block 41 by the current input block 43 according to the required gain, and reduce the energy consumed by the adjustable gain amplifier 50. Further in the embodiment of the present invention, the adjustable gain amplifier 50 has a multi-segment gain switching function, such as a three- or four-segment gain switching function.

  在本發明上述實施例中,模式調整區塊55主要用以調整電流輸入區塊43提供給放大區塊41之電流的大小,藉此並切換可調增益放大器50的增益模式。然而可調增益放大器50在實際放大訊號(如交流訊號)的過程中,模式調整區塊55亦可為放大電路的一部分,並協同放大區塊41進行訊號(如交流訊號)的放大。In the above embodiment of the present invention, the mode adjustment block 55 is mainly used to adjust the magnitude of the current supplied from the current input block 43 to the amplification block 41, thereby switching the gain mode of the adjustable gain amplifier 50. However, in the process of actually amplifying the signal (such as an alternating current signal), the mode adjustment block 55 may also be part of the amplifying circuit, and cooperate with the amplifying block 41 to amplify the signal (such as an alternating current signal).

  請參閱第7圖,為本發明又一實施例之可調增益放大器的電路示意圖。如圖所示,可調增益放大器60包括一放大區塊41、一電流輸入區塊43及一模式調整區塊65,其中電流輸入區塊43連接放大區塊41,並用以向放大區塊41提供電流I,而模式調整區塊65則連接電流輸入區塊23,並用以調整電流輸入區塊43提供給放大區塊41之電流I的大小。Please refer to FIG. 7 , which is a circuit diagram of an adjustable gain amplifier according to still another embodiment of the present invention. As shown, the adjustable gain amplifier 60 includes an amplification block 41, a current input block 43 and a mode adjustment block 65. The current input block 43 is connected to the amplification block 41 and used to the amplification block 41. The current I is supplied, and the mode adjustment block 65 is connected to the current input block 23 and is used to adjust the magnitude of the current I supplied to the amplification block 41 by the current input block 43.

  本發明實施例所述之模式調整區塊65包括複數個模式調整單元,其中各個模式調整單元皆包括兩個場效電晶體的串接(串聯),且各個模式調整單元分別連接一個或多個模式切換端,並可透過模式切換端切換相連接的模式調整單元。The mode adjustment block 65 of the embodiment of the present invention includes a plurality of mode adjustment units, wherein each mode adjustment unit includes a series connection (series) of two field effect transistors, and each mode adjustment unit is respectively connected to one or more The mode switching end can switch the connected mode adjusting unit through the mode switching end.

  在本發明一實施例中,模式調整單元包括第一模式調整單元651、…及第n模式調整單元657,而模式切換端則包括第一模式切換端652、…及第n模式切換端658,其中第一模式切換端652、…及第n模式切換端658分別連接第一模式調整單元651、…及第n模式調整單元657。In an embodiment of the invention, the mode adjustment unit includes a first mode adjustment unit 651, . . . and an nth mode adjustment unit 657, and the mode switching end includes a first mode switching end 652, . . . and an nth mode switching end 658. The first mode switching end 652, . . . and the nth mode switching end 658 are respectively connected to the first mode adjusting unit 651, . . . and the nth mode adjusting unit 657.

  在實際應用時可將第一切換訊號V1輸入第一模式切換端651、…及將第n切換訊號Vn輸入第n模式切換端658,並可透過第一切換訊號V1…及將第n切換訊號Vn開啟或關閉第一模式調整單元651、…及第n模式調整單元657,使得可調增益放大器60及/或放大區塊41具有複數種增益模式。此外在使用時可依據需要的增益區段,調整可調增益放大器60及/或放大區塊41的增益模式,藉此將可以降低可調增益放大器60及/或放大區塊41的工作電流及消耗的能量。In the actual application, the first switching signal V1 can be input to the first mode switching end 651, ... and the nth switching signal Vn can be input to the nth mode switching end 658, and the first switching signal V1... and the nth switching signal can be transmitted. Vn turns on or off the first mode adjusting unit 651, ... and the nth mode adjusting unit 657 such that the adjustable gain amplifier 60 and/or the amplifying block 41 have a plurality of gain modes. In addition, the gain mode of the adjustable gain amplifier 60 and/or the amplification block 41 can be adjusted according to the required gain section during use, thereby reducing the operating current of the adjustable gain amplifier 60 and/or the amplification block 41 and The energy consumed.

  在本發明上述實施例中,模式調整區塊65主要用以調整電流輸入區塊43提供給放大區塊41之電流的大小,藉此並切換可調增益放大器60的增益模式。然而可調增益放大器60在實際放大訊號(如交流訊號)的過程中,模式調整區塊65亦可為放大電路的一部分,並協同放大區塊41進行訊號(如交流訊號)的放大。In the above embodiment of the present invention, the mode adjustment block 65 is mainly used to adjust the magnitude of the current supplied from the current input block 43 to the amplification block 41, thereby switching the gain mode of the adjustable gain amplifier 60. However, in the process of actually amplifying the signal (such as an alternating current signal), the mode adjustment block 65 may also be part of the amplifying circuit, and cooperate with the amplifying block 41 to amplify the signal (such as an alternating current signal).

  在本發明中所述之連接指的是一個或多個物體或構件之間的直接連接或者是間接連接,例如可在一個或多個物體或構件之間存在有一個或多個中間連接物。A connection as referred to in the present invention refers to a direct connection or an indirect connection between one or more objects or members, for example one or more intermediate connections may be present between one or more objects or members.

  說明書之系統中所描述之也許、必須及變化等字眼並非本發明之限制。說明書所使用的專業術語主要用以進行特定實施例的描述,並不為本發明的限制。說明書所使用的單數量詞(如一個及該個)亦可為複數個,除非在說明書的內容有明確的說明。例如說明書所提及之一個裝置可包括有兩個或兩個以上之裝置的結合,而說明書所提之一物質則可包括有多種物質的混合。The words "may," and "changes" described in the system of the specification are not limitations of the invention. The technical terms used in the specification are mainly for the description of specific embodiments and are not intended to be limiting. The single quantifiers (such as one and the one) used in the specification may also be plural, unless explicitly stated in the contents of the specification. For example, a device referred to in the specification may include a combination of two or more devices, and one of the materials mentioned in the specification may include a mixture of a plurality of substances.

  以上所述者,僅為本發明之較佳實施例而已,並非用來限定本發明實施之範圍,即凡依本發明申請專利範圍所述之形狀、構造、特徵及精神所為之均等變化與修飾,均應包括於本發明之申請專利範圍內。
The above is only the preferred embodiment of the present invention, and is not intended to limit the scope of the present invention, that is, the variations, modifications, and modifications of the shapes, structures, features, and spirits described in the claims of the present invention. All should be included in the scope of the patent application of the present invention.

 

20‧‧‧可調增益放大器 20‧‧‧Adjustable Gain Amplifier

21‧‧‧放大區塊 21‧‧‧Amplified block

211‧‧‧第一控制端 211‧‧‧ first control end

213‧‧‧第二控制端 213‧‧‧Second console

214‧‧‧訊號輸入端 214‧‧‧Signal input

215‧‧‧訊號輸出端 215‧‧‧ signal output

23‧‧‧電流輸入區塊 23‧‧‧ Current input block

25‧‧‧模式調整區塊 25‧‧‧ mode adjustment block

251‧‧‧模式切換端 251‧‧‧ mode switch end

Claims (9)

一種可調增益放大器,包括:一放大區塊,包括一第一控制端及一第二控制端,其中該第一控制端及該第二控制端分別用以接收一第一控制電壓及一第二控制電壓,並透過該第一控制電壓及該第二控制電壓調整該放大區塊的增益;一電流輸入區塊,連接該放大區塊,並向該放大區塊提供一電流;及一模式調整區塊,連接該放大區塊及該電流輸入區塊,其中該模式調整單元包括一個或多個模式切換端,並透過該模式切換端調整該電流輸入區塊提供給該放大區塊的電流。 An adjustable gain amplifier includes: an amplifying block, comprising a first control end and a second control end, wherein the first control end and the second control end are respectively configured to receive a first control voltage and a first Controlling the voltage, and adjusting the gain of the amplifying block through the first control voltage and the second control voltage; a current input block connecting the amplifying block and providing a current to the amplifying block; and a mode Adjusting a block, connecting the amplifying block and the current input block, wherein the mode adjusting unit comprises one or more mode switching ends, and adjusting a current supplied by the current input block to the amplifying block through the mode switching end . 如申請專利範圍第1項所述之可調增益放大器,其中該放大區塊包括一訊號輸入端及一訊號輸出端。 The adjustable gain amplifier of claim 1, wherein the amplifying block comprises a signal input end and a signal output end. 如申請專利範圍第2項所述之可調增益放大器,還包括一阻抗調整單元連接該訊號輸入端,並用以調整該訊號輸入端的輸入阻抗。 The adjustable gain amplifier of claim 2, further comprising an impedance adjusting unit connected to the signal input terminal for adjusting an input impedance of the signal input end. 如申請專利範圍第2項所述之可調增益放大器,其中該模式調整區塊包括一個或多個模式調整單元,且該一個或多個模式切換端分別連接該一個或多個模式調整單元,並透過該模式切換端切換相連接的模式調整單元。 The adjustable gain amplifier of claim 2, wherein the mode adjustment block comprises one or more mode adjustment units, and the one or more mode switching ends are respectively connected to the one or more mode adjustment units, And switching the connected mode adjustment unit through the mode switching end. 如申請專利範圍第4項所述之可調增益放大器,其中該一個或多個模式調整單元分別包括兩個或兩個以上串接的場效電晶體。 The adjustable gain amplifier of claim 4, wherein the one or more mode adjustment units respectively comprise two or more field effect transistors connected in series. 如申請專利範圍第5項所述之可調增益放大器,其中該一個或多個模式調整單元的一個場效電晶體的閘極為該模式切換 端,而另一個場效電晶體的閘極則連接該訊號輸入端及該電流輸入區塊。 The adjustable gain amplifier of claim 5, wherein the gate of one of the field effect transistors of the one or more mode adjustment units is substantially switched The gate of the other field effect transistor is connected to the signal input terminal and the current input block. 如申請專利範圍第4項所述之可調增益放大器,還包括一個或多個切換訊號分別連接該一個或多個模式切換端,並透過該一個或多個切換訊號開啟或關閉該一個或多個模式調整單元。 The adjustable gain amplifier of claim 4, further comprising one or more switching signals respectively connected to the one or more mode switching ends, and turning on or off the one or more through the one or more switching signals Mode adjustment unit. 如申請專利範圍第1項所述之可調增益放大器,其中該放大區塊為一電流引導電路。 The adjustable gain amplifier of claim 1, wherein the amplifying block is a current guiding circuit. 如申請專利範圍第1項所述之可調增益放大器,其中該電流輸入區塊為一場效電晶體或一電流鏡。 The adjustable gain amplifier of claim 1, wherein the current input block is a field effect transistor or a current mirror.
TW102123553A 2013-07-01 2013-07-01 Adjustable gain amplifier TWI523412B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
TW102123553A TWI523412B (en) 2013-07-01 2013-07-01 Adjustable gain amplifier

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
TW102123553A TWI523412B (en) 2013-07-01 2013-07-01 Adjustable gain amplifier

Publications (2)

Publication Number Publication Date
TW201503576A TW201503576A (en) 2015-01-16
TWI523412B true TWI523412B (en) 2016-02-21

Family

ID=52718562

Family Applications (1)

Application Number Title Priority Date Filing Date
TW102123553A TWI523412B (en) 2013-07-01 2013-07-01 Adjustable gain amplifier

Country Status (1)

Country Link
TW (1) TWI523412B (en)

Also Published As

Publication number Publication date
TW201503576A (en) 2015-01-16

Similar Documents

Publication Publication Date Title
US8514023B2 (en) Accurate bias tracking for process variation and supply modulation
TWI559676B (en) Apparatus for class ab audio amplifier output stage voltage protection
JP2018504032A5 (en)
US8766722B2 (en) Quiescent control circuit for providing control current for an amplifier
GB2546576A (en) Hybrid switched mode amplifier
JP2015089126A5 (en)
US9455670B2 (en) Scalable periphery for digital power control
KR20170094401A (en) Differential amplifiers
JP2013192110A (en) Bias voltage generation circuit and differential circuit
TWI523412B (en) Adjustable gain amplifier
JP4907395B2 (en) Variable gain amplifier circuit
JP2013149031A (en) Voltage regulator
KR101620683B1 (en) Cascode amplifier for changing a power
JP6183458B2 (en) Gate drive circuit
US20160036396A1 (en) Power Amplifier, and Method of the Same
JP2010219709A (en) Amplifier circuit
TW201642580A (en) Power control method of amplifier module
US20150002222A1 (en) Combined input stage for transconductance amplifier having gain linearity over increased input voltage range
KR101338711B1 (en) Apparatus for power amplication using current source
KR20180108496A (en) Differential amplifier circuit
KR100801563B1 (en) Variable gain amplifier
TWI677185B (en) Differential amplifier circuit
US8786366B1 (en) Amplifier circuit
Banda et al. A low voltage cascode biasing circuit with gain-boosting
JP2012182764A5 (en)