TWI383460B - Metal bump structure and its application in package structure - Google Patents

Metal bump structure and its application in package structure Download PDF

Info

Publication number
TWI383460B
TWI383460B TW097119573A TW97119573A TWI383460B TW I383460 B TWI383460 B TW I383460B TW 097119573 A TW097119573 A TW 097119573A TW 97119573 A TW97119573 A TW 97119573A TW I383460 B TWI383460 B TW I383460B
Authority
TW
Taiwan
Prior art keywords
metal
bump
layer
metal bump
barrier layer
Prior art date
Application number
TW097119573A
Other languages
Chinese (zh)
Other versions
TW200949390A (en
Original Assignee
Hannstar Display Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hannstar Display Corp filed Critical Hannstar Display Corp
Priority to TW097119573A priority Critical patent/TWI383460B/en
Publication of TW200949390A publication Critical patent/TW200949390A/en
Application granted granted Critical
Publication of TWI383460B publication Critical patent/TWI383460B/en

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L24/10Bump connectors ; Manufacturing methods related thereto
    • H01L24/11Manufacturing methods
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/01Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
    • H01L2224/10Bump connectors; Manufacturing methods related thereto
    • H01L2224/11Manufacturing methods

Landscapes

  • Engineering & Computer Science (AREA)
  • Manufacturing & Machinery (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Wire Bonding (AREA)

Description

金屬凸塊結構及其應用於封裝結構Metal bump structure and its application to package structure

本發明係有關一種覆晶玻璃(COG)構裝技術,特別是指一種金屬凸塊結構及其應用於封裝結構。The present invention relates to a flip-chip glass (COG) fabrication technique, and more particularly to a metal bump structure and its application to a package structure.

覆晶玻璃(Chip on Glass;COG)乃為高腳數(high pin count)及超細節距(fine pitch)平面顯示器(Flat Panel Display)之模組構裝技術。此模組構裝之技術特徵為驅動IC訊號源及面板玻璃基板間具有最少接合點且其不須使用可撓性基板,因此,可以克服捲帶式封裝(TCP)容易因彎摺而產生引腳斷裂的現象,進而提高產品之可靠度。Chip on Glass (COG) is a module assembly technology for high pin count and fine pitch flat panel displays. The technical feature of the module assembly is that there is a minimum joint between the driving IC signal source and the panel glass substrate and it does not need to use a flexible substrate, so that the tape-and-reel package (TCP) can be easily caused by bending. The phenomenon of broken feet, thereby improving the reliability of the product.

目前COG技術是使用異方性導電膜(Anisotropic Conductive Film;ACF)作為導電接合之介質。請參照第1圖,異方性導電膜10為一種高分子材料,係由導電粒子11及接著劑均勻混合後,塗佈在離型材質上而成。而異方性導電膜10的厚度選擇與金屬凸塊(Gold Bump)12之高度有關,若金屬凸塊12之高度為15~18微米(μm),異方性導電膜10之膜厚約在23-25μm左右。At present, the COG technology uses an anisotropic conductive film (ACF) as a medium for conductive bonding. Referring to Fig. 1, the anisotropic conductive film 10 is a polymer material which is uniformly mixed with conductive particles 11 and an adhesive and then applied to a release material. The thickness of the anisotropic conductive film 10 is selected to be related to the height of the metal bumps 12. If the height of the metal bumps 12 is 15 to 18 micrometers (μm), the film thickness of the anisotropic conductive film 10 is about 23-25μm or so.

然而,量產的COG技術存在著接合面異方性導電膜導電粒子數捕捉率不足的問題,此現象會造成接合點阻抗過高及可靠度降低(見第1圖)。異方性導電膜導電粒子數捕捉率不足的原因,包括有異方性導電膜導電粒子的密度、接合界面的粗糙度及表面形狀、以及接合界面的升溫速率。However, in the mass-produced COG technology, there is a problem that the number of conductive particles of the joint surface anisotropic conductive film is insufficient, and this phenomenon causes the joint impedance to be too high and the reliability to be lowered (see Fig. 1). The reason why the number of conductive particles of the anisotropic conductive film is insufficient is the density of the conductive particles of the anisotropic conductive film, the roughness and surface shape of the joint interface, and the temperature increase rate of the joint interface.

其中,若以增加異方性導電膜導電粒子的數目改善捕捉率,過多的導電粒子會降低金屬凸塊間的絕緣阻抗,造成導線間的短路機率增加。部分異方性導電膜的廠商提出雙層(double layer)異方性導電膜的解決方案,如第2圖所示,此方案是將傳統的異方性導電膜分為導電接合層(ACF)20及非導電性接合層(NCF)21,利用非導電性接合層21將導電粒子22限制在導電接合層20中,以導電接合層20及 非導電性接合層21不同膠材的黏滯係數來控制導電粒子22的流動速率。但是,此方案的製程較為複雜,不但成本提高,也仍舊存在有短路的問題。Among them, if the number of conductive particles of the anisotropic conductive film is increased to improve the capturing ratio, excessive conductive particles reduce the insulation resistance between the metal bumps, resulting in an increase in the probability of short circuit between the wires. Some manufacturers of anisotropic conductive films have proposed a double layer anisotropic conductive film solution. As shown in Fig. 2, this scheme divides a conventional anisotropic conductive film into a conductive bonding layer (ACF). 20 and a non-conductive bonding layer (NCF) 21, the conductive particles 22 are confined in the conductive bonding layer 20 by the non-conductive bonding layer 21, and the conductive bonding layer 20 and The non-conductive bonding layer 21 controls the flow rate of the conductive particles 22 by the viscosity coefficient of the different rubber materials. However, the process of this solution is more complicated, not only the cost is increased, but also there is still a short circuit problem.

另外,有些驅動IC廠商則是以金屬凸塊的表面凹陷部分去捕捉異方性導電膜導電粒子,但因金屬凸塊的楊氏係數(Young’s Modulus)大於異方性導電膜導電粒子,會造成異方性導電膜導電粒子壓合不良的現象。In addition, some driver IC manufacturers use the concave portion of the metal bump to capture the conductive particles of the anisotropic conductive film, but the Young's Modulus of the metal bump is larger than the conductive particles of the anisotropic conductive film, which may cause The phenomenon that the conductive particles of the anisotropic conductive film are poorly pressed.

鑒於以上的問題,本發明的主要目的在於提供一種金屬凸塊結構及其應用於封裝結構,其金屬凸塊四週圍繞有高度超出於金屬凸塊之阻障層,此阻障層可限制異方性導電層中導電粒子的流動,藉以提高導電粒子的捕捉率,並大體上解決先前技術存在之缺失。In view of the above problems, the main object of the present invention is to provide a metal bump structure and a package structure thereof, wherein a metal bump surrounds a barrier layer having a height exceeding a metal bump, and the barrier layer can limit the alienation. The flow of conductive particles in the conductive layer, thereby increasing the capture rate of the conductive particles, and substantially solving the lack of prior art.

本發明的另一目的在於提供一種金屬凸塊結構及其應用於封裝結構,係利用高分子材料之阻障層的熱阻高於金屬凸塊,使得異方性導電層產生流動性之差異,進而減少導電粒子的流失,及提高導電粒子的捕捉率。Another object of the present invention is to provide a metal bump structure and a package structure thereof, wherein a barrier layer of a polymer material has a higher thermal resistance than a metal bump, so that a difference in fluidity between the anisotropic conductive layer occurs. Further, the loss of conductive particles is reduced, and the capture rate of the conductive particles is increased.

因此,為達上述目的,本發明揭露一種金屬凸塊結構,是在半導體元件上形成有凸塊底部金屬層(UBM),且凸塊底部金屬層電性連接至半導體元件之連接墊,凸塊底部金屬層上為金屬凸塊,而阻障層形成於半導體元件上並位於金屬凸塊周圍,其高度超出於金屬凸塊,使阻障層圍繞於金屬凸塊而形成一半封閉空間。此金屬凸塊結構係可應用於封裝產品上作為兩基板接合的媒介。Therefore, in order to achieve the above object, the present invention discloses a metal bump structure in which a bump bottom metal layer (UBM) is formed on a semiconductor element, and a bump metal layer is electrically connected to a connection pad of the semiconductor element, and the bump The bottom metal layer is a metal bump, and the barrier layer is formed on the semiconductor element and around the metal bump, the height of which exceeds the metal bump, so that the barrier layer surrounds the metal bump to form a half enclosed space. This metal bump structure can be applied to a packaged product as a medium for bonding two substrates.

本發明也揭露一種封裝結構,是將凸塊底部金屬層形成於第一基板的第一連接墊上,金屬凸塊形成於凸塊底部金屬層上,而阻障層形成於第一連接墊周圍的第一保護層上並位於金屬凸塊周圍,且阻障層之高度超出金屬凸塊之高度,使阻障層圍繞金屬凸塊形成一半封閉空間,另外,第二基板具有第二連接墊與第二保護層,將第一基板翻覆 朝下接合於第二基板,阻障層會頂抵於第二連接墊周圍的第二保護層,使半封閉空間密閉於第二基板,而異方性導電層(ACF)則形成於第一基板與第二基板之間,其內散佈有複數導電粒子,在第一基板與第二基板接合期間,導電粒子係受到阻障層的阻擋而減少流失於半封閉空間外的機會。The invention also discloses a package structure, wherein the bottom metal layer of the bump is formed on the first connection pad of the first substrate, the metal bump is formed on the bottom metal layer of the bump, and the barrier layer is formed around the first connection pad. The first protective layer is located around the metal bump, and the height of the barrier layer exceeds the height of the metal bump, so that the barrier layer forms a half enclosed space around the metal bump, and the second substrate has a second connection pad and a second a second protective layer that flips the first substrate Bonding downward to the second substrate, the barrier layer abuts against the second protective layer around the second connection pad, so that the semi-closed space is sealed to the second substrate, and the anisotropic conductive layer (ACF) is formed at the first A plurality of conductive particles are interspersed between the substrate and the second substrate. During the bonding between the first substrate and the second substrate, the conductive particles are blocked by the barrier layer to reduce the chance of being lost outside the semi-closed space.

再者,本發明之阻障層可為高分子材料,其熱阻高於金屬凸塊,所以異方性導電層的流動性會受到阻障層較慢的熱傳作用而降低,從而減少導電粒子的流失,使導電粒子的捕捉率得以提高。Furthermore, the barrier layer of the present invention may be a polymer material, and its thermal resistance is higher than that of the metal bumps, so the fluidity of the anisotropic conductive layer may be reduced by the slow heat transfer of the barrier layer, thereby reducing the conductivity. The loss of particles increases the capture rate of conductive particles.

為使對本發明的目的、特徵及其功能有進一步的了解,茲配合圖式詳細說明如下:In order to further understand the purpose, features and functions of the present invention, the drawings are described in detail as follows:

請參照第3A圖與第3B圖,係分別繪示本發明之實施例所提供之金屬凸塊結構的剖面圖與俯視圖。此金屬凸塊結構主要包含一凸塊底部金屬層(UBM)30、一金屬凸塊31與一阻障層(dam structure)32,其中凸塊底部金屬層30設置於半導體元件40的連接墊41與金屬凸塊31之間,而阻障層32是以高分子材料於半導體元件40上所構成,且阻障層32完整環繞於金屬凸塊31四週,其中,阻障層32之高度b乃超出於金屬凸塊31之高度a,如第3A圖所示之b>a,且阻障層32係與金屬凸塊31不相互接觸,即阻障層32係與金屬凸塊31之間具有一間隙,如第3A圖所示之c>e。Please refer to FIG. 3A and FIG. 3B , which are respectively a cross-sectional view and a plan view of a metal bump structure provided by an embodiment of the present invention. The metal bump structure mainly comprises a bump bottom metal layer (UBM) 30, a metal bump 31 and a dam structure 32, wherein the bump bottom metal layer 30 is disposed on the connection pad 41 of the semiconductor component 40. The barrier layer 32 is formed of a polymer material on the semiconductor device 40, and the barrier layer 32 is completely surrounded by the metal bumps 31. The height b of the barrier layer 32 is Exceeding the height a of the metal bump 31, b>a as shown in FIG. 3A, and the barrier layer 32 is not in contact with the metal bump 31, that is, between the barrier layer 32 and the metal bump 31. A gap, such as c>e shown in Figure 3A.

請參照第4A圖~第4F圖,以下詳細說明本實施例藉由蝕刻製程製作金屬凸塊結構的整個流程。Referring to FIGS. 4A to 4F, the entire flow of the metal bump structure by the etching process in this embodiment will be described in detail below.

首先,如第4A圖所示,提供一半導體元件40,譬如驅動IC,然後,在其基板42上覆蓋於連接墊41周圍的保護層43上方塗佈聚亞醯胺材料,並加以圖案化,以形成本實施例之阻障層32。其中,連接墊41係以鋁(Al)、金(Au)或其他合金等金屬材質形成。First, as shown in FIG. 4A, a semiconductor element 40, such as a driver IC, is provided, and then a polyimide material is coated on the substrate 42 over the protective layer 43 around the connection pad 41, and patterned. To form the barrier layer 32 of the present embodiment. Among them, the connection pad 41 is formed of a metal material such as aluminum (Al), gold (Au) or other alloy.

如第4B圖所示,再於整個基板42上方濺鍍上一層凸塊底部金屬 層30,其中,凸塊底部金屬層30其材質可為鋁(Al)、鈦(Ti)、鎢(W)、金(Au)或其合金等金屬材質形成。As shown in FIG. 4B, a bump bottom metal is sputtered over the entire substrate 42. The layer 30, wherein the bump bottom metal layer 30 is made of a metal material such as aluminum (Al), titanium (Ti), tungsten (W), gold (Au) or an alloy thereof.

如第4C圖所示,塗佈光阻層44於凸塊底部金屬層30上方,並加以圖案化,以露出部分的凸塊底部金屬層30之蝕刻區域。As shown in FIG. 4C, a photoresist layer 44 is applied over the bump bottom metal layer 30 and patterned to expose portions of the bumped bottom metal layer 30 etched regions.

如第4D圖所示,鍍上一金屬層於前述蝕刻區域上,以形成金屬凸塊31,其中,金屬凸塊31之材質可為鋁(Al)、金(Au)或其合金等金屬材質形成。As shown in FIG. 4D, a metal layer is plated on the etched region to form a metal bump 31. The material of the metal bump 31 may be metal such as aluminum (Al), gold (Au) or alloy thereof. form.

如第4E圖所示,將剩下的光阻層44予以蝕刻移除。As shown in FIG. 4E, the remaining photoresist layer 44 is etched away.

如第4F圖所示,再蝕刻除去金屬凸塊31周圍的凸塊底部金屬層30,最後,即完成本實施例之金屬凸塊結構。As shown in FIG. 4F, the bump bottom metal layer 30 around the metal bump 31 is etched away, and finally, the metal bump structure of this embodiment is completed.

此金屬凸塊結構可應用於封裝產品上作為兩基板接合的媒介。請參照第5圖所示,係繪示本發明之實施例所提供之金屬凸塊結構應用於驅動IC晶片50與TFT液晶基板60之覆晶接合的封裝結構中。凸塊底部金屬層30形成於驅動IC晶片50的連接墊51上,金屬凸塊31形成於凸塊底部金屬層30上,阻障層32形成於驅動IC晶片50的的保護層52上並位於金屬凸塊31周圍,且阻障層32之高度超出金屬凸塊31之高度,使阻障層32完整圍繞於金屬凸塊31四周,並且阻障層32與金屬凸塊31不相互接觸,即阻障層32係與金屬凸塊31之間具有一間隙。在覆晶接合期間,藉由將驅動IC晶片50翻覆朝下接合於TFT液晶基板60,使阻障層32頂抵於TFT液晶基板60上位於連接墊61周圍的保護層62,至於異方性導電層(ACF)33形成於驅動IC晶片50與TFT液晶基板60之間,異方性導電層33內散佈有複數導電粒子34,則阻障層32會阻擋導電粒子34,以減少或避免導電粒子34流失於阻障層32圍繞範圍之外。This metal bump structure can be applied to a packaged product as a medium for bonding two substrates. Referring to FIG. 5, the metal bump structure provided by the embodiment of the present invention is applied to a package structure in which flip-chip bonding of the IC chip 50 and the TFT liquid crystal substrate 60 is performed. The bump bottom metal layer 30 is formed on the connection pad 51 of the driving IC wafer 50, the metal bump 31 is formed on the bump bottom metal layer 30, and the barrier layer 32 is formed on the protective layer 52 of the driving IC wafer 50 and located Around the metal bump 31, and the height of the barrier layer 32 exceeds the height of the metal bump 31, the barrier layer 32 is completely surrounded by the metal bump 31, and the barrier layer 32 and the metal bump 31 do not contact each other, that is, The barrier layer 32 has a gap between the metal bumps 31 and the metal bumps 31. During the flip chip bonding, the barrier layer 32 is brought into the protective layer 62 on the TFT liquid crystal substrate 60 around the connection pad 61 by flipping the driving IC wafer 50 downward and bonding to the TFT liquid crystal substrate 60, as for the anisotropy. The conductive layer (ACF) 33 is formed between the driving IC chip 50 and the TFT liquid crystal substrate 60. The plurality of conductive particles 34 are interspersed in the anisotropic conductive layer 33, and the barrier layer 32 blocks the conductive particles 34 to reduce or avoid conduction. Particles 34 are lost outside of the barrier layer 32.

其中,由於阻障層32為高分子材料,阻障層32的熱阻會高於金屬凸塊31之熱阻,也就是說,阻障層32的溫度變化率低於金屬凸塊31,能使異方性導電層33產生流動性差異,進而限制異方性導電層 33之導電粒子34的流失,進而提高導電粒子34的捕捉率。其中,阻障層32的熱阻係數約略為0.042至0.488W/m-K,而金屬凸塊31之熱阻之熱阻係數約略為301W/m-K。此外,本發明還可以降低異方性導電層33之導電粒子34的使用量,並降低異方性導電層33購入成本。Wherein, since the barrier layer 32 is a polymer material, the thermal resistance of the barrier layer 32 is higher than the thermal resistance of the metal bump 31, that is, the temperature change rate of the barrier layer 32 is lower than that of the metal bump 31, and The anisotropic conductive layer 33 is caused to have a difference in fluidity, thereby restricting the anisotropic conductive layer The loss of the conductive particles 34 of 33 further increases the capture rate of the conductive particles 34. The thermal resistance coefficient of the barrier layer 32 is approximately 0.042 to 0.488 W/m-K, and the thermal resistance coefficient of the thermal resistance of the metal bump 31 is approximately 301 W/m-K. Further, the present invention can also reduce the amount of use of the conductive particles 34 of the anisotropic conductive layer 33 and reduce the cost of purchasing the anisotropic conductive layer 33.

進一步而言,導電粒子34的原始直徑大約為3~4微米(μm),而導電粒子34於兩基板接合而變形後的直徑大約符合下列方程式:D-1≧d≧D-2;其中,D表示導電粒子34的原始直徑(μm);且d表示導電粒子34於兩基板接合而變形後的直徑(μm)。Further, the original diameter of the conductive particles 34 is about 3 to 4 micrometers (μm), and the diameter of the conductive particles 34 after being bonded by the two substrates is approximately in accordance with the following equation: D-1≧d≧D-2; D represents the original diameter (μm) of the conductive particles 34; and d represents the diameter (μm) of the conductive particles 34 after being bonded by the two substrates.

更進一步而言,本發明之阻障層32與金屬凸塊31於與TFT液晶基板60接合前的高度差係以符合下列規格為較佳:2D≧b-a≧0.5d;其中,a表示金屬凸塊31的高度;且b表示阻障層32的高度。Furthermore, the height difference between the barrier layer 32 of the present invention and the metal bump 31 before bonding with the TFT liquid crystal substrate 60 is preferably in accordance with the following specifications: 2D≧b-a≧0.5d; wherein a represents The height of the metal bump 31; and b represents the height of the barrier layer 32.

因此,本發明之阻障層32與金屬凸塊31於與TFT液晶基板60接合前的高度差約略範圍為:8um≧b-a≧0.5um。Therefore, the height difference between the barrier layer 32 of the present invention and the metal bump 31 before bonding with the TFT liquid crystal substrate 60 is approximately 8 μm b-a ≧ 0.5 um.

再者,本發明之阻障層32與金屬凸塊31於與TFT液晶基板60接合後的高度差係以符合下列規格為佳:1.2D≧b-a≧0.5d;其中,a表示金屬凸塊31的高度;且b表示阻障層32的高度。Furthermore, the height difference between the barrier layer 32 of the present invention and the metal bump 31 after bonding with the TFT liquid crystal substrate 60 is preferably in accordance with the following specifications: 1.2D≧b-a≧0.5d; wherein a represents a metal bump The height of the block 31; and b represents the height of the barrier layer 32.

因此,本發明之阻障層32與金屬凸塊31於TFT液晶基板60接合後的高度差約略範圍在:4.8um≧b-a≧0.5um。Therefore, the height difference between the barrier layer 32 of the present invention and the metal bump 31 after bonding to the TFT liquid crystal substrate 60 is approximately 4.8 um b-a ≧ 0.5 um.

另外,在實際應用上,本發明之金屬凸塊可以為單一或複數個;如第6A圖~第6C圖所示,係繪示本發明之金屬凸塊結構應用於驅動IC晶片之不同排列方式的實施例。這些金屬凸塊結構70具有直線排 列或交錯排列的複數金屬凸塊71,且每一金屬凸塊71相對應有一阻障層72。In addition, in practical applications, the metal bumps of the present invention may be single or plural; as shown in FIGS. 6A-6C, the different arrangement of the metal bump structure of the present invention applied to the driver IC chip is illustrated. An embodiment. These metal bump structures 70 have straight rows Columns or staggered plurality of metal bumps 71, and each of the metal bumps 71 has a barrier layer 72 corresponding thereto.

另外,如第7A圖~第7C圖所示,這些金屬凸塊結構80具有直線排列或交錯排列的複數金屬凸塊81,且阻障層82形成於每一列的金屬凸塊81周圍,再者,該阻障層82係可一體成形,且每一金屬凸塊81所對應之阻障層82結構彼此間並無任何間隙。或者,如第8A圖~第8B圖所示,這些金屬凸塊結構90具有直線排列或交錯排列的複數金屬凸塊91,且阻障層92形成於全部的金屬凸塊91周圍。In addition, as shown in FIGS. 7A to 7C, the metal bump structures 80 have a plurality of metal bumps 81 arranged linearly or staggered, and a barrier layer 82 is formed around the metal bumps 81 of each column. The barrier layer 82 can be integrally formed, and the barrier layer 82 corresponding to each of the metal bumps 81 has no gap with each other. Alternatively, as shown in FIGS. 8A to 8B, the metal bump structures 90 have a plurality of metal bumps 91 arranged in a line or staggered, and a barrier layer 92 is formed around all of the metal bumps 91.

又,本發明之阻障層實務上係可為長方形或梯形之截面,且阻障層與金屬凸塊之間可具有一間隙,當然,阻障層也可以緊鄰於金屬凸塊,只要能達到作為導電粒子之屏障的效果即可,皆不脫離本發明之精神和範圍。Moreover, the barrier layer of the present invention may be a rectangular or trapezoidal cross section, and a gap may exist between the barrier layer and the metal bump. Of course, the barrier layer may also be adjacent to the metal bump as long as it can be achieved. The effect of the barrier of the conductive particles is sufficient without departing from the spirit and scope of the invention.

雖然本發明以前述之實施例揭露如上,然其並非用以限定本發明。在不脫離本發明之精神和範圍內,所為之更動與潤飾,均屬本發明之專利保護範圍。關於本發明所界定之保護範圍請參考所附之申請專利範圍。Although the present invention has been disclosed above in the foregoing embodiments, it is not intended to limit the invention. It is within the scope of the invention to be modified and modified without departing from the spirit and scope of the invention. Please refer to the attached patent application for the scope of protection defined by the present invention.

10‧‧‧異方性導電膜10‧‧‧ anisotropic conductive film

11‧‧‧導電粒子11‧‧‧Electrical particles

12‧‧‧金屬凸塊12‧‧‧Metal bumps

20‧‧‧導電接合層20‧‧‧ Conductive bonding layer

21‧‧‧非導電性接合層21‧‧‧ Non-conductive bonding layer

22‧‧‧導電粒子22‧‧‧Electrical particles

30‧‧‧凸塊底部金屬層30‧‧‧Bump bottom metal layer

31‧‧‧金屬凸塊31‧‧‧Metal bumps

32‧‧‧阻障層32‧‧‧Barrier layer

33‧‧‧異方性導電層33‧‧‧ anisotropic conductive layer

34‧‧‧導電粒子34‧‧‧Electrical particles

40‧‧‧半導體元件40‧‧‧Semiconductor components

41‧‧‧連接墊41‧‧‧Connecting mat

42‧‧‧基板42‧‧‧Substrate

43‧‧‧保護層43‧‧‧Protective layer

44‧‧‧光阻層44‧‧‧ photoresist layer

50‧‧‧驅動IC晶片50‧‧‧Drive IC chip

51‧‧‧連接墊51‧‧‧Connecting mat

52‧‧‧保護層52‧‧‧Protective layer

60‧‧‧TFT液晶基板60‧‧‧TFT liquid crystal substrate

61‧‧‧連接墊61‧‧‧Connecting mat

62‧‧‧保護層62‧‧‧Protective layer

70、80、90‧‧‧金屬凸塊結構70, 80, 90‧‧‧ metal bump structure

71、81、91‧‧‧金屬凸塊71, 81, 91‧‧‧ metal bumps

72、82、92‧‧‧阻障層72, 82, 92‧‧‧ barrier layers

第1圖係先前技術所提供之COG產品所產生的異方性導電膜導電粒子捕捉數不足的現象之示意圖;第2圖係先前技術所提供之雙層異方性導電膜結構之示意圖;第3A圖與第3B圖係分別為本發明之實施例所提供之金屬凸塊結構的剖面圖與俯視圖;第4A圖~第4F圖係依序為本發明之實施例藉由光蝕刻製程製作金屬凸塊結構的流程示意圖;第5圖係本發明之實施例所提供之金屬凸塊結構應用於驅動IC晶片與TFT液晶基板之覆晶接合的封裝結構示意圖;第6A圖~第6C圖係本發明之金屬凸塊結構應用於驅動IC晶片之不同 排列方式的實施例;第7A圖~第7C圖係本發明之金屬凸塊結構應用於驅動IC晶片之不同排列方式的實施例;以及第8A圖~第8B圖係本發明之金屬凸塊結構應用於驅動IC晶片之不同排列方式的實施例。1 is a schematic diagram showing a phenomenon in which the number of conductive particles of the anisotropic conductive film generated by the COG product provided by the prior art is insufficient; FIG. 2 is a schematic diagram of the structure of the double-layered anisotropic conductive film provided by the prior art; 3A and 3B are respectively a cross-sectional view and a plan view of a metal bump structure provided by an embodiment of the present invention; FIGS. 4A to 4F are sequential steps of fabricating a metal by photolithography process according to an embodiment of the present invention; Schematic diagram of a bump structure; FIG. 5 is a schematic diagram of a package structure of a metal bump structure provided by an embodiment of the present invention applied to flip chip bonding of a driver IC wafer and a TFT liquid crystal substrate; FIG. 6A to FIG. 6C are diagrams The metal bump structure of the invention is applied to the difference of the driver IC chip Embodiments of the arrangement; FIGS. 7A to 7C are embodiments in which the metal bump structure of the present invention is applied to different arrangements of the driver IC wafer; and FIGS. 8A to 8B are the metal bump structures of the present invention. An embodiment applied to different arrangements of driver IC chips.

30‧‧‧凸塊底部金屬層30‧‧‧Bump bottom metal layer

31‧‧‧金屬凸塊31‧‧‧Metal bumps

32‧‧‧阻障層32‧‧‧Barrier layer

40‧‧‧半導體元件40‧‧‧Semiconductor components

41‧‧‧連接墊41‧‧‧Connecting mat

Claims (30)

一種金屬凸塊結構,其包含:一凸塊底部金屬層(UBM),形成於一半導體元件上並電性連接至該半導體元件之一連接墊;一金屬凸塊,形成於該凸塊底部金屬層上;以及一阻障層(dam structure),形成於該半導體元件上並完整環繞於該金屬凸塊周圍,且該阻障層之高度係超出該金屬凸塊之高度;其中該阻障層與該金屬凸塊於該半導體元件與一基板接合前的高度差係符合下列方程式:2D≧b-a≧0.5d;其中,D表示一導電粒子的原始直徑(μm);a表示該金屬凸塊的高度;b表示該阻障層的高度;及d表示一導電粒子因兩基板接合而變形後的直徑(μm)。 A metal bump structure comprising: a bump bottom metal layer (UBM) formed on a semiconductor element and electrically connected to one of the semiconductor element connection pads; a metal bump formed on the bottom metal of the bump And a dam structure formed on the semiconductor element and completely surrounding the metal bump, and the height of the barrier layer is beyond a height of the metal bump; wherein the barrier layer The height difference from the metal bump before the semiconductor element is bonded to a substrate is in accordance with the following equation: 2D≧ba≧0.5d; wherein D represents the original diameter (μm) of a conductive particle; a represents the metal bump Height; b represents the height of the barrier layer; and d represents the diameter (μm) of a conductive particle deformed by the bonding of the two substrates. 如申請專利範圍第1項所述之金屬凸塊結構,其中該阻障層係為高分子材料。 The metal bump structure according to claim 1, wherein the barrier layer is a polymer material. 如申請專利範圍第1項所述之金屬凸塊結構,其中該阻障層係具有一為長方形或梯形之截面。 The metal bump structure of claim 1, wherein the barrier layer has a rectangular or trapezoidal cross section. 如申請專利範圍第1項所述之金屬凸塊結構,其中該阻障層與該金屬凸塊之間係具有一間隙。 The metal bump structure of claim 1, wherein the barrier layer and the metal bump have a gap therebetween. 如申請專利範圍第1項所述之金屬凸塊結構,其中該阻障層係緊鄰於該金屬凸塊。 The metal bump structure of claim 1, wherein the barrier layer is in close proximity to the metal bump. 如申請專利範圍第1項所述之金屬凸塊結構,其中該連接墊之材質係選自鋁(Al)、金(Au)之金屬或合金。 The metal bump structure of claim 1, wherein the material of the connection pad is selected from the group consisting of aluminum (Al), gold (Au) metal or alloy. 如申請專利範圍第1項所述之金屬凸塊結構,其中該凸塊底部金屬層之材質係選自鋁(Al)、鈦(Ti)、鎢(W)、金(Au)之金屬或其合金。 The metal bump structure according to claim 1, wherein the material of the bottom metal layer of the bump is selected from the group consisting of aluminum (Al), titanium (Ti), tungsten (W), gold (Au) or alloy. 如申請專利範圍第1項所述之金屬凸塊結構,其中該金屬凸塊之材質係選自鋁(Al)、金(Au)之金屬或其合金。 The metal bump structure according to claim 1, wherein the material of the metal bump is selected from the group consisting of aluminum (Al), gold (Au) metal or alloy thereof. 如申請專利範圍第1項所述之金屬凸塊結構,其中該阻障層的熱阻係數係高於該金屬凸塊之熱阻係數。 The metal bump structure according to claim 1, wherein the barrier layer has a thermal resistance coefficient higher than a thermal resistance coefficient of the metal bump. 如申請專利範圍第1項所述之金屬凸塊結構,其中該阻障層的熱阻係數為0.042至0.488 W/m-K。 The metal bump structure according to claim 1, wherein the barrier layer has a thermal resistance coefficient of 0.042 to 0.488 W/m-K. 一種封裝結構,其包含:一第一基板,具有一第一連接墊與一第一保護層,該第一保護層係形成於該第一連接墊周圍;一凸塊底部金屬層(UBM),形成於該第一連接墊上;一金屬凸塊,形成於該凸塊底部金屬層上;一阻障層(dam structure),形成於該第一保護層上並完整環繞於該金屬凸塊之周圍,且該阻障層之高度係超出該金屬凸塊之高度;一第二基板,具有一第二連接墊與一第二保護層,該第二保護層係形成於該第二連接墊周圍;以及一異方性導電層(Anisotropic Conductive Film;ACF),係散佈有複數導電粒子,形成於該第一基板與該第二基板之間;其中該些導電粒子於該第一基板接合於該第二基板而變形後的直徑係符合下列方程式:D-1≧d≧D-2;其中,D表示該些導電粒子的原始直徑(μm);及d表示該些導電粒子於該第一基板接合於該第二基板而變形後的直徑(μm)。 A package structure comprising: a first substrate having a first connection pad and a first protection layer, the first protection layer being formed around the first connection pad; and a bump bottom metal layer (UBM), Formed on the first connection pad; a metal bump formed on the bottom metal layer of the bump; a dam structure formed on the first protective layer and completely surrounding the metal bump And the height of the barrier layer is beyond the height of the metal bump; a second substrate has a second connection pad and a second protection layer, the second protection layer is formed around the second connection pad; And an anisotropic conductive layer (ACF), which is formed by interposing a plurality of conductive particles between the first substrate and the second substrate; wherein the conductive particles are bonded to the first substrate The diameter after deformation of the two substrates conforms to the following equation: D-1≧d≧D-2; wherein D represents the original diameter (μm) of the conductive particles; and d indicates that the conductive particles are bonded to the first substrate Diameter (μm) after deformation on the second substrate 如申請專利範圍第11項所述之封裝結構,其中該阻障層係為高分子材料。 The package structure of claim 11, wherein the barrier layer is a polymer material. 如申請專利範圍第11項所述之封裝結構,其中該阻障層係具有一為長方形或梯形之截面。 The package structure of claim 11, wherein the barrier layer has a rectangular or trapezoidal cross section. 如申請專利範圍第11項所述之封裝結構,其中該阻障層與該金屬凸塊之間係具有一間隙。 The package structure of claim 11, wherein the barrier layer and the metal bump have a gap therebetween. 如申請專利範圍第11項所述之封裝結構,其中該阻障層係緊鄰於 該金屬凸塊。 The package structure of claim 11, wherein the barrier layer is adjacent to The metal bump. 如申請專利範圍第11項所述之封裝結構,其中該些導電粒子的原始直徑係3~4微米(μm)。 The package structure of claim 11, wherein the conductive particles have an original diameter of 3 to 4 micrometers (μm). 如申請專利範圍第11項所述之封裝結構,其中該金屬凸塊係複數個,且每一該金屬凸塊係相對應一該阻障層。 The package structure of claim 11, wherein the metal bumps are plural, and each of the metal bumps corresponds to the barrier layer. 如申請專利範圍第17項所述之封裝結構,其中該些金屬凸塊係直線排列或交錯排列於該第一基板上。 The package structure of claim 17, wherein the metal bumps are linearly arranged or staggered on the first substrate. 如申請專利範圍第11項所述之封裝結構,其中該金屬凸塊係複數個,且該阻障層係形成於該些金屬凸塊周圍。 The package structure of claim 11, wherein the metal bumps are plural, and the barrier layer is formed around the metal bumps. 如申請專利範圍第19項所述之封裝結構,其中該些金屬凸塊係直線排列或交錯排列於該第一基板上。 The package structure of claim 19, wherein the metal bumps are linearly arranged or staggered on the first substrate. 如申請專利範圍第11項所述之封裝結構,其中該第一基板係為IC晶片。 The package structure of claim 11, wherein the first substrate is an IC wafer. 如申請專利範圍第11項所述之封裝結構,其中該第二基板係為TFT液晶面板。 The package structure of claim 11, wherein the second substrate is a TFT liquid crystal panel. 如申請專利範圍第11項所述之封裝結構,其中該連接墊之材質係選自鋁(Al)、金(Au)之金屬或合金。 The package structure of claim 11, wherein the material of the connection pad is selected from the group consisting of aluminum (Al), gold (Au) metal or alloy. 如申請專利範圍第11項所述之封裝結構,其中該凸塊底部金屬層之材質係選自鋁(Al)、鈦(Ti)、鎢(W)、金(Au)之金屬或其合金。 The package structure according to claim 11, wherein the material of the bottom metal layer of the bump is selected from the group consisting of aluminum (Al), titanium (Ti), tungsten (W), gold (Au) metal or alloy thereof. 如申請專利範圍第11項所述之封裝結構,其中該金屬凸塊之材質係選自鋁(Al)、金(Au)之金屬或其合金。 The package structure according to claim 11, wherein the material of the metal bump is selected from the group consisting of aluminum (Al), gold (Au) metal or alloy thereof. 如申請專利範圍第11項所述之封裝結構,其中該阻障層的熱阻係數係高於該金屬凸塊之熱阻係數。 The package structure of claim 11, wherein the barrier layer has a thermal resistance coefficient higher than a thermal resistance coefficient of the metal bump. 如申請專利範圍第11項所述之封裝結構,其中該阻障層的熱阻係數為0.042至0.488 W/m-K。 The package structure according to claim 11, wherein the barrier layer has a thermal resistance coefficient of 0.042 to 0.488 W/m-K. 一種金屬凸塊結構,其包含:一凸塊底部金屬層(UBM),形成於一半導體元件上並電性連接至該 半導體元件之一連接墊;一金屬凸塊,形成於該凸塊底部金屬層上;以及一阻障層(dam structure),形成於該半導體元件上並完整環繞於該金屬凸塊周圍,且該阻障層之高度係超出該金屬凸塊之高度;其中該阻障層與該金屬凸塊於該半導體元件與一基板接合前的高度差係符合下列方程式:8um≧b-a≧0.5um;其中,a表示該金屬凸塊的高度;及b表示該阻障層的高度。 A metal bump structure comprising: a bump bottom metal layer (UBM) formed on a semiconductor component and electrically connected to the One of the semiconductor elements is connected to the pad; a metal bump is formed on the bottom metal layer of the bump; and a dam structure is formed on the semiconductor element and completely surrounds the metal bump, and the The height of the barrier layer is beyond the height of the metal bump; wherein the height difference between the barrier layer and the metal bump before the semiconductor component is bonded to a substrate is in accordance with the following equation: 8um≧ba≧0.5um; a represents the height of the metal bump; and b represents the height of the barrier layer. 一種封裝結構,其包含:一第一基板,具有一第一連接墊與一第一保護層,該第一保護層係形成於該第一連接墊周圍;一凸塊底部金屬層(UBM),形成於該第一連接墊上;一金屬凸塊,形成於該凸塊底部金屬層上;一阻障層(dam structure),形成於該第一保護層上並完整環繞於該金屬凸塊之周圍,且該阻障層之高度係超出該金屬凸塊之高度;一第二基板,具有一第二連接墊與一第二保護層,該第二保護層係形成於該第二連接墊周圍;以及一異方性導電層(Anisotropic Conductive Film;ACF),係散佈有複數導電粒子,形成於該第一基板與該第二基板之間;其中該阻障層與該金屬凸塊於該第一基板與該第二基板接合後的高度差係符合下列方程式:2D≧b-a≧0.5d;其中,a表示該金屬凸塊的高度;及b表示該阻障層的高度。 A package structure comprising: a first substrate having a first connection pad and a first protection layer, the first protection layer being formed around the first connection pad; and a bump bottom metal layer (UBM), Formed on the first connection pad; a metal bump formed on the bottom metal layer of the bump; a dam structure formed on the first protective layer and completely surrounding the metal bump And the height of the barrier layer is beyond the height of the metal bump; a second substrate has a second connection pad and a second protection layer, the second protection layer is formed around the second connection pad; And an anisotropic conductive layer (ACF), which is interspersed with a plurality of conductive particles, formed between the first substrate and the second substrate; wherein the barrier layer and the metal bump are in the first The height difference between the substrate and the second substrate is in accordance with the following equation: 2D≧ba≧0.5d; wherein a represents the height of the metal bump; and b represents the height of the barrier layer. 一種封裝結構,其包含:一第一基板,具有一第一連接墊與一第一保護層,該第一保護層係形成於該第一連接墊周圍;一凸塊底部金屬層(UBM),形成於該第一連接墊上; 一金屬凸塊,形成於該凸塊底部金屬層上;一阻障層(dam structure),形成於該第一保護層上並完整環繞於該金屬凸塊之周圍,且該阻障層之高度係超出該金屬凸塊之高度;一第二基板,具有一第二連接墊與一第二保護層,該第二保護層係形成於該第二連接墊周圍;以及一異方性導電層(Anisotropic Conductive Film;ACF),係散佈有複數導電粒子,形成於該第一基板與該第二基板之間;其中該阻障層與該金屬凸塊於該第一基板與該第二基板接合後的高度差係符合下列方程式:4.8um≧b-a≧0.5um;其中,a表示該金屬凸塊的高度;及b表示該阻障層的高度。A package structure comprising: a first substrate having a first connection pad and a first protection layer, the first protection layer being formed around the first connection pad; and a bump bottom metal layer (UBM), Formed on the first connection pad; a metal bump is formed on the bottom metal layer of the bump; a dam structure is formed on the first protective layer and completely surrounds the metal bump, and the height of the barrier layer Exceeding the height of the metal bump; a second substrate having a second connection pad and a second protection layer formed around the second connection pad; and an anisotropic conductive layer ( An Aisotropic Conductive Film (ACF) is formed by interposing a plurality of conductive particles between the first substrate and the second substrate; wherein the barrier layer and the metal bump are bonded to the first substrate and the second substrate The height difference is in accordance with the following equation: 4.8 um ≧ ≧ ≧ 0.5 um; where a represents the height of the metal bump; and b represents the height of the barrier layer.
TW097119573A 2008-05-27 2008-05-27 Metal bump structure and its application in package structure TWI383460B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
TW097119573A TWI383460B (en) 2008-05-27 2008-05-27 Metal bump structure and its application in package structure

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
TW097119573A TWI383460B (en) 2008-05-27 2008-05-27 Metal bump structure and its application in package structure

Publications (2)

Publication Number Publication Date
TW200949390A TW200949390A (en) 2009-12-01
TWI383460B true TWI383460B (en) 2013-01-21

Family

ID=44870934

Family Applications (1)

Application Number Title Priority Date Filing Date
TW097119573A TWI383460B (en) 2008-05-27 2008-05-27 Metal bump structure and its application in package structure

Country Status (1)

Country Link
TW (1) TWI383460B (en)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI671921B (en) * 2018-09-14 2019-09-11 頎邦科技股份有限公司 Chip package and chip

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020090805A1 (en) * 2000-03-09 2002-07-11 Daniel Yap Precision electroplated solder bumps and method for manufacturing thereof
US20030201525A1 (en) * 2002-04-25 2003-10-30 Micron Technology, Inc. Standoffs for centralizing internals in packaging process
US20040178515A1 (en) * 2001-12-11 2004-09-16 Hilton Robert M. Flip-chip package with underfill dam for stress control
US20060234491A1 (en) * 2005-04-19 2006-10-19 Chun-Ping Hu Bumping process and bump structure

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20020090805A1 (en) * 2000-03-09 2002-07-11 Daniel Yap Precision electroplated solder bumps and method for manufacturing thereof
US20040178515A1 (en) * 2001-12-11 2004-09-16 Hilton Robert M. Flip-chip package with underfill dam for stress control
US20030201525A1 (en) * 2002-04-25 2003-10-30 Micron Technology, Inc. Standoffs for centralizing internals in packaging process
US20060234491A1 (en) * 2005-04-19 2006-10-19 Chun-Ping Hu Bumping process and bump structure

Also Published As

Publication number Publication date
TW200949390A (en) 2009-12-01

Similar Documents

Publication Publication Date Title
TWI311346B (en)
KR101134168B1 (en) Semiconductor chip and manufacturing method thereof, display panel using the same and manufacturing method thereof
TWI381464B (en) The bump structure and its making method
TWI262347B (en) Electrical conducting structure and liquid crystal display device comprising the same
JP4115832B2 (en) Semiconductor device and liquid crystal display panel
TWI328868B (en) Semiconductor packages
TW200537631A (en) A semiconductor device and the fabrication thereof
TWI434383B (en) Bonding pad structure and integrated cicruit comprise a pluirality of bonding pad structures
JP2011176112A (en) Semiconductor integrated circuit and method of manufacturing the same
JP4651367B2 (en) Semiconductor device and manufacturing method of semiconductor device
KR20060090551A (en) Structure and method for bonding an ic chip
JP2009049155A (en) Electronic device and electronic equipment
TWI412107B (en) Bump structure, chip package structure including the bump structure, and method of manufacturing the bump sutructure
CN101635290B (en) Metal bump structure and application thereof to packaging structure
TWI383460B (en) Metal bump structure and its application in package structure
TWI469288B (en) Bumped chip and semiconductor flip-chip device applied from the same
TWI409917B (en) Chip layout for reducing warpage and method thereof
JP4990711B2 (en) IC chip manufacturing method and IC chip mounting method
TWI276212B (en) Electric connecting pad structure
JP2004128364A (en) Semiconductor package and its mounting structure
TWI332254B (en) Flip chip device with acf connections
TWI263349B (en) Bonding pads structure of the package
KR101344345B1 (en) Bonding pad structure and integrated circuit comprising a plurality of bonding pad structures
TW200837912A (en) IC chip having finger-like bumps
TW201541590A (en) Integrated circuit

Legal Events

Date Code Title Description
MM4A Annulment or lapse of patent due to non-payment of fees