TWI349231B - Memory rewind and reconstruction for hardware emulator - Google Patents
Memory rewind and reconstruction for hardware emulatorInfo
- Publication number
- TWI349231B TWI349231B TW092132739A TW92132739A TWI349231B TW I349231 B TWI349231 B TW I349231B TW 092132739 A TW092132739 A TW 092132739A TW 92132739 A TW92132739 A TW 92132739A TW I349231 B TWI349231 B TW I349231B
- Authority
- TW
- Taiwan
- Prior art keywords
- reconstruction
- hardware emulator
- rewind
- memory
- memory rewind
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F30/00—Computer-aided design [CAD]
- G06F30/30—Circuit design
- G06F30/32—Circuit design at the digital level
- G06F30/33—Design verification, e.g. functional simulation or model checking
- G06F30/3308—Design verification, e.g. functional simulation or model checking using simulation
- G06F30/331—Design verification, e.g. functional simulation or model checking using simulation with hardware acceleration, e.g. by using field programmable gate array [FPGA] or emulation
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Evolutionary Computation (AREA)
- Geometry (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Test And Diagnosis Of Digital Computers (AREA)
- Tests Of Electronic Circuits (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US44217603P | 2003-01-23 | 2003-01-23 | |
US10/373,558 US7440884B2 (en) | 2003-01-23 | 2003-02-24 | Memory rewind and reconstruction for hardware emulator |
Publications (2)
Publication Number | Publication Date |
---|---|
TW200424941A TW200424941A (en) | 2004-11-16 |
TWI349231B true TWI349231B (en) | 2011-09-21 |
Family
ID=32599725
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW092132739A TWI349231B (en) | 2003-01-23 | 2003-11-21 | Memory rewind and reconstruction for hardware emulator |
Country Status (6)
Country | Link |
---|---|
US (1) | US7440884B2 (zh) |
EP (1) | EP1441296A2 (zh) |
JP (1) | JP4439926B2 (zh) |
KR (1) | KR101044169B1 (zh) |
CN (1) | CN100359473C (zh) |
TW (1) | TWI349231B (zh) |
Families Citing this family (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6659504B2 (en) * | 2001-05-18 | 2003-12-09 | Delphi Technologies, Inc. | Steering column for a vehicle |
JP3766413B2 (ja) * | 2003-09-10 | 2006-04-12 | 沖電気工業株式会社 | データ並び替え方法 |
US7379861B2 (en) * | 2004-05-28 | 2008-05-27 | Quickturn Design Systems, Inc. | Dynamic programming of trigger conditions in hardware emulation systems |
US7353162B2 (en) * | 2005-02-11 | 2008-04-01 | S2C, Inc. | Scalable reconfigurable prototyping system and method |
US20070038431A1 (en) * | 2005-08-12 | 2007-02-15 | Arm Limited | Data processing apparatus simulation |
CN100383798C (zh) * | 2005-09-07 | 2008-04-23 | 深圳市海思半导体有限公司 | 一种对随机存储器封装文件进行仿真的仿真平台及方法 |
WO2007096372A1 (en) * | 2006-02-21 | 2007-08-30 | Mentor Graphics Corporation | Memory tracing in an emulation environment |
EP1854035A1 (en) | 2006-02-28 | 2007-11-14 | Mentor Graphics Corporation | Memory-based trigger generation scheme in an emulation environment |
US7555424B2 (en) * | 2006-03-16 | 2009-06-30 | Quickturn Design Systems, Inc. | Method and apparatus for rewinding emulated memory circuits |
JP4855177B2 (ja) * | 2006-08-10 | 2012-01-18 | 住友大阪セメント株式会社 | 静電チャック装置 |
US7908574B2 (en) | 2007-05-09 | 2011-03-15 | Synopsys, Inc. | Techniques for use with automated circuit design and simulations |
US8756557B2 (en) * | 2007-05-09 | 2014-06-17 | Synopsys, Inc. | Techniques for use with automated circuit design and simulations |
US7984400B2 (en) | 2007-05-09 | 2011-07-19 | Synopsys, Inc. | Techniques for use with automated circuit design and simulations |
US7904859B2 (en) | 2007-05-09 | 2011-03-08 | Synopsys, Inc. | Method and apparatus for determining a phase relationship between asynchronous clock signals |
DE102007044803A1 (de) * | 2007-09-20 | 2009-04-09 | Robert Bosch Gmbh | Schaltungsanordnung zur Signalaufnahme und -erzeugung sowie Verfahren zum Betreiben dieser Schaltungsanordnung |
US7930165B2 (en) * | 2008-02-07 | 2011-04-19 | Accemic Gmbh & Co. Kg | Procedure and device for emulating a programmable unit providing system integrity control |
US9069918B2 (en) * | 2009-06-12 | 2015-06-30 | Cadence Design Systems, Inc. | System and method implementing full-rate writes for simulation acceleration |
US9384107B2 (en) * | 2010-11-08 | 2016-07-05 | Mentor Graphics Corporation | Improper voltage level detection in emulation systems |
JP5991211B2 (ja) * | 2012-05-25 | 2016-09-14 | 富士通株式会社 | シミュレーション方法、およびシミュレーションプログラム |
KR20160049200A (ko) * | 2014-10-27 | 2016-05-09 | 삼성전자주식회사 | 데이터 저장 장치의 작동 방법, 이를 포함하는 모바일 컴퓨팅 장치, 및 이의 작동 방법 |
CN104536807B (zh) * | 2014-12-30 | 2018-05-18 | 武汉理工大学 | 基于fpga的dc/dc实时仿真器及方法 |
US9286424B1 (en) * | 2015-05-04 | 2016-03-15 | Synopsys, Inc. | Efficient waveform generation for emulation |
US9852244B2 (en) | 2015-05-04 | 2017-12-26 | Synopsys, Inc. | Efficient waveform generation for emulation |
US10210294B1 (en) * | 2015-07-09 | 2019-02-19 | Xilinx, Inc. | System and methods for simulating a circuit design |
US9684746B2 (en) * | 2015-10-13 | 2017-06-20 | Synopsys, Inc. | Signal reconstruction in sequential logic circuitry |
US11038768B1 (en) * | 2016-09-15 | 2021-06-15 | Xilinx, Inc. | Method and system for correlation of a behavioral model to a circuit realization for a communications system |
Family Cites Families (30)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE68929518T2 (de) | 1988-10-05 | 2005-06-09 | Quickturn Design Systems, Inc., Mountain View | Verfahren zur Verwendung einer elektronisch wiederkonfigurierbaren Gatterfeld-Logik und dadurch hergestelltes Gerät |
US5109353A (en) | 1988-12-02 | 1992-04-28 | Quickturn Systems, Incorporated | Apparatus for emulation of electronic hardware system |
JPH05151305A (ja) * | 1991-11-29 | 1993-06-18 | Hokuriku Nippon Denki Software Kk | 論理検証装置 |
US5475830A (en) | 1992-01-31 | 1995-12-12 | Quickturn Design Systems, Inc. | Structure and method for providing a reconfigurable emulation circuit without hold time violations |
US5398330A (en) * | 1992-03-05 | 1995-03-14 | Seiko Epson Corporation | Register file backup queue |
JPH05274384A (ja) * | 1992-03-26 | 1993-10-22 | Sharp Corp | アナログ回路の設計方法 |
US5425036A (en) | 1992-09-18 | 1995-06-13 | Quickturn Design Systems, Inc. | Method and apparatus for debugging reconfigurable emulation systems |
IL109921A (en) * | 1993-06-24 | 1997-09-30 | Quickturn Design Systems | Method and apparatus for configuring memory circuits |
US5568380A (en) | 1993-08-30 | 1996-10-22 | International Business Machines Corporation | Shadow register file for instruction rollback |
US5455929A (en) * | 1993-10-14 | 1995-10-03 | Texas Instruments Incorporated | Logic simulator employing hierarchical checkpointing |
US5551013A (en) | 1994-06-03 | 1996-08-27 | International Business Machines Corporation | Multiprocessor for hardware emulation |
US5604889A (en) * | 1994-06-15 | 1997-02-18 | Texas Instruments Incorporated | Memory management system for checkpointed logic simulator with increased locality of data |
US5819065A (en) * | 1995-06-28 | 1998-10-06 | Quickturn Design Systems, Inc. | System and method for emulating memory |
US5777489A (en) | 1995-10-13 | 1998-07-07 | Mentor Graphics Corporation | Field programmable gate array with integrated debugging facilities |
US5822564A (en) * | 1996-06-03 | 1998-10-13 | Quickturn Design Systems, Inc. | Checkpointing in an emulation system |
JP2916420B2 (ja) * | 1996-09-04 | 1999-07-05 | 株式会社東芝 | チェックポイント処理加速装置およびデータ処理方法 |
TW379298B (en) * | 1996-09-30 | 2000-01-11 | Toshiba Corp | Memory updating history saving device and memory updating history saving method |
US5960191A (en) | 1997-05-30 | 1999-09-28 | Quickturn Design Systems, Inc. | Emulation system with time-multiplexed interconnect |
US5943490A (en) | 1997-05-30 | 1999-08-24 | Quickturn Design Systems, Inc. | Distributed logic analyzer for use in a hardware logic emulation system |
US6138266A (en) * | 1997-06-16 | 2000-10-24 | Tharas Systems Inc. | Functional verification of integrated circuit designs |
US6051030A (en) | 1998-03-31 | 2000-04-18 | International Business Machines Corporation | Emulation module having planar array organization |
US6035117A (en) | 1998-03-31 | 2000-03-07 | International Business Machines Corporation | Tightly coupled emulation processors |
US6061511A (en) | 1998-06-12 | 2000-05-09 | Ikos Systems, Inc. | Reconstruction engine for a hardware circuit emulator |
KR100337006B1 (ko) | 1998-11-17 | 2002-05-17 | 김 만 복 | 전자회로 설계검증장치 및 방법 |
US6622263B1 (en) * | 1999-06-30 | 2003-09-16 | Jack Justin Stiffler | Method and apparatus for achieving system-directed checkpointing without specialized hardware assistance |
US6697957B1 (en) | 2000-05-11 | 2004-02-24 | Quickturn Design Systems, Inc. | Emulation circuit with a hold time algorithm, logic analyzer and shadow memory |
US6766428B2 (en) * | 2001-04-06 | 2004-07-20 | Sun Microsystems, Inc. | Method and apparatus for storing prior versions of modified values to facilitate reliable execution |
US6948112B2 (en) * | 2001-05-10 | 2005-09-20 | Hewlett-Packard Development Company, L.P. | System and method for performing backward error recovery in a computer |
US6941489B2 (en) * | 2002-02-27 | 2005-09-06 | Hewlett-Packard Development Company, L.P. | Checkpointing of register file |
US7058849B2 (en) * | 2002-07-02 | 2006-06-06 | Micron Technology, Inc. | Use of non-volatile memory to perform rollback function |
-
2003
- 2003-02-24 US US10/373,558 patent/US7440884B2/en active Active
- 2003-11-21 TW TW092132739A patent/TWI349231B/zh not_active IP Right Cessation
-
2004
- 2004-01-14 JP JP2004006505A patent/JP4439926B2/ja not_active Expired - Fee Related
- 2004-01-20 KR KR1020040004109A patent/KR101044169B1/ko not_active IP Right Cessation
- 2004-01-23 EP EP04001480A patent/EP1441296A2/en not_active Withdrawn
- 2004-01-29 CN CNB2004100035577A patent/CN100359473C/zh not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
EP1441296A2 (en) | 2004-07-28 |
CN100359473C (zh) | 2008-01-02 |
US20040148153A1 (en) | 2004-07-29 |
JP2004227571A (ja) | 2004-08-12 |
TW200424941A (en) | 2004-11-16 |
JP4439926B2 (ja) | 2010-03-24 |
KR101044169B1 (ko) | 2011-06-24 |
US7440884B2 (en) | 2008-10-21 |
CN1573695A (zh) | 2005-02-02 |
KR20040067996A (ko) | 2004-07-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TWI349231B (en) | Memory rewind and reconstruction for hardware emulator | |
AU2003259099A8 (en) | Data storage device | |
EP1498817A4 (en) | DATA STORAGE DEVICE | |
EP1628477A4 (en) | REPRODUCTIVE DEVICE AND PROGRAM | |
EP1680177A4 (en) | SURGICAL ACCESS SYSTEM AND CORRESPONDING METHODS | |
TWI351033B (en) | Magnetic memory device | |
SG107641A1 (en) | Memory storage device | |
GB0613489D0 (en) | Data storage devices | |
GB0321954D0 (en) | Data compression | |
GB2407694B (en) | Data storage device | |
EP1675500A4 (en) | EXPANDABLE SURGICAL SHUNT DEVICE | |
IL155175A0 (en) | Diagnostic device using data compression | |
EP1575088A4 (en) | MAGNETIC MEMORY SYSTEM | |
HK1091414A1 (en) | Cosmetic for cilia | |
GB0328104D0 (en) | Storage device | |
GB2407442B (en) | Self-test system | |
GB0415017D0 (en) | Data storage apparatus | |
GB0417279D0 (en) | Access methods and apparatus | |
GB2403854B (en) | Casing for storage apparatus and storage apparatus | |
GB0207160D0 (en) | Data storage device | |
GB0312569D0 (en) | Data storage device | |
EP1610298A4 (en) | DATA SYNTHETIC DEVICE AND DATA SYNTHESIS METHOD | |
GB2404755B (en) | Cache structure and methodology | |
AU2003276387A8 (en) | Magnetic memory device | |
EP1584015A4 (en) | SYSTEMS AND METHODS FOR RECRUITING CONFIGURATION DATA |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
MM4A | Annulment or lapse of patent due to non-payment of fees |