TWI256591B - Method of reducing interrupts - Google Patents

Method of reducing interrupts

Info

Publication number
TWI256591B
TWI256591B TW093124075A TW93124075A TWI256591B TW I256591 B TWI256591 B TW I256591B TW 093124075 A TW093124075 A TW 093124075A TW 93124075 A TW93124075 A TW 93124075A TW I256591 B TWI256591 B TW I256591B
Authority
TW
Taiwan
Prior art keywords
interrupts
interrupt
reducing
reducing interrupts
group
Prior art date
Application number
TW093124075A
Other languages
English (en)
Other versions
TW200606718A (en
Inventor
Chien-Yu Chen
Original Assignee
Benq Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Benq Corp filed Critical Benq Corp
Priority to TW093124075A priority Critical patent/TWI256591B/zh
Priority to US11/161,642 priority patent/US20060036792A1/en
Publication of TW200606718A publication Critical patent/TW200606718A/zh
Application granted granted Critical
Publication of TWI256591B publication Critical patent/TWI256591B/zh

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/20Handling requests for interconnection or transfer for access to input/output bus
    • G06F13/24Handling requests for interconnection or transfer for access to input/output bus using interrupt
    • G06F13/26Handling requests for interconnection or transfer for access to input/output bus using interrupt with priority control
TW093124075A 2004-08-11 2004-08-11 Method of reducing interrupts TWI256591B (en)

Priority Applications (2)

Application Number Priority Date Filing Date Title
TW093124075A TWI256591B (en) 2004-08-11 2004-08-11 Method of reducing interrupts
US11/161,642 US20060036792A1 (en) 2004-08-11 2005-08-10 Method of Reducing Interrupts In a Processor

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
TW093124075A TWI256591B (en) 2004-08-11 2004-08-11 Method of reducing interrupts

Publications (2)

Publication Number Publication Date
TW200606718A TW200606718A (en) 2006-02-16
TWI256591B true TWI256591B (en) 2006-06-11

Family

ID=35801336

Family Applications (1)

Application Number Title Priority Date Filing Date
TW093124075A TWI256591B (en) 2004-08-11 2004-08-11 Method of reducing interrupts

Country Status (2)

Country Link
US (1) US20060036792A1 (zh)
TW (1) TWI256591B (zh)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8930603B2 (en) 2008-10-21 2015-01-06 International Business Machines Corporation Interruption facility for adjunct processor queues
TWI777277B (zh) * 2020-10-20 2022-09-11 鴻海精密工業股份有限公司 用於人工智慧學習之處理方法及裝置、設備及存儲介質

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080126618A1 (en) * 2006-06-28 2008-05-29 Ilan Pardo System, method and device of a scheduling interrupt controller
US8041848B2 (en) * 2008-08-04 2011-10-18 Apple Inc. Media processing method and device
US8244947B2 (en) * 2009-02-20 2012-08-14 Qualcomm Incorporated Methods and apparatus for resource sharing in a programmable interrupt controller
GB2522477B (en) * 2014-01-28 2020-06-17 Advanced Risc Mach Ltd Speculative interrupt signalling
WO2017023659A1 (en) * 2015-08-03 2017-02-09 Marvell World Trade Ltd. Method and apparatus for a processor with cache and main memory
US10198376B2 (en) 2015-08-03 2019-02-05 Marvell World Trade Ltd. Methods and apparatus for accelerating list comparison operations
US20220206971A1 (en) * 2020-12-24 2022-06-30 Intel Corporation Interrupt and exception clustering in a processor using membership groups

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3242508B2 (ja) * 1993-11-05 2001-12-25 松下電器産業株式会社 マイクロコンピュータ
DE69724969D1 (de) * 1997-10-29 2003-10-23 St Microelectronics Srl System zum Anschluss von Peripheriegeräten mit Prioritätarbitrierung, insbesondere in einem Mikrocontollerchip-Emulator
US6148361A (en) * 1998-12-17 2000-11-14 International Business Machines Corporation Interrupt architecture for a non-uniform memory access (NUMA) data processing system
US6633942B1 (en) * 1999-08-12 2003-10-14 Rockwell Automation Technologies, Inc. Distributed real-time operating system providing integrated interrupt management
KR100469237B1 (ko) * 2000-03-09 2005-01-31 엘지전자 주식회사 상호 프로세서 통신 장치
JP2002055830A (ja) * 2000-05-29 2002-02-20 Seiko Epson Corp 割込信号生成装置及び割込信号の生成方法
DE10063936A1 (de) * 2000-12-20 2002-06-27 Thomson Brandt Gmbh Interrupt Controller für einen Mikroprozessor
DE60210990D1 (de) * 2002-11-19 2006-06-01 St Microelectronics Srl Verfahren zur Erzeugung von Unterbrechungsbefehlen in einem Mikroprozessorsystem und bezügliches Prioritätsunterbrechungssteuerungsgerät
US6938130B2 (en) * 2003-02-13 2005-08-30 Sun Microsystems Inc. Method and apparatus for delaying interfering accesses from other threads during transactional program execution
WO2004114132A1 (ja) * 2003-06-20 2004-12-29 Fujitsu Limited 割り込み制御方法、割り込み制御装置及び割り込み制御プログラム

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8930603B2 (en) 2008-10-21 2015-01-06 International Business Machines Corporation Interruption facility for adjunct processor queues
TWI484408B (zh) * 2008-10-21 2015-05-11 Ibm 用於附屬處理器佇列之中斷設備
US9251106B2 (en) 2008-10-21 2016-02-02 International Business Machines Corporation Interruption facility for adjunct processor queues
US10019393B2 (en) 2008-10-21 2018-07-10 International Business Machines Corporation Interruption facility for adjunct processor queues
US10409745B2 (en) 2008-10-21 2019-09-10 International Business Machines Corporation Interruption facility for adjunct processor queues
US10657085B2 (en) 2008-10-21 2020-05-19 International Business Machines Corporation Interruption facility for adjunct processor queues
TWI777277B (zh) * 2020-10-20 2022-09-11 鴻海精密工業股份有限公司 用於人工智慧學習之處理方法及裝置、設備及存儲介質

Also Published As

Publication number Publication date
US20060036792A1 (en) 2006-02-16
TW200606718A (en) 2006-02-16

Similar Documents

Publication Publication Date Title
TW200707297A (en) Real-time embedded simple monitor method and computer product
WO2003062988A3 (en) Executing processes in a multiprocessing environment
WO2006014354A3 (en) Method and system for concurrent excution of mutiple kernels
WO2010107774A3 (en) Real-time multithreaded scheduler and scheduling method
TW200604941A (en) Processor having parallel vector multiply and reduce operations with sequential semantics
TW200630878A (en) Processor and information processing method
GB2496765A (en) Systems and methods for scheduling driver interface tasks based on driver workload
WO2003102773A3 (en) Architecture to support multiple concurrent execution contexts on a processor
WO2008118805A3 (en) Processor with adaptive multi-shader
TW200502847A (en) Control device and method for reducing number of interrupts in a processor
TWI256591B (en) Method of reducing interrupts
WO2012040684A3 (en) Application scheduling in heterogeneous multiprocessor computing platforms
TW200643793A (en) Processor and information processing method
EP1194855A4 (en) METHOD AND APPARATUS TO ENHANCE ORDERING IN AN ADVANCED MICROPROCESSOR
WO2005084240A3 (en) Method and system for providing links to resources related to a specified resource
EP1748068A4 (en) METHOD FOR BREEDING LIPID-PRODUCING STRAIN AND USE THEREOF
TW200703093A (en) System for speculative branch prediction optimization and method thereof
DK1562444T3 (da) Fremgangsmåde til formindskelse af acrylamidindholdet i varmebehandlede levnedsmidler
EP2551767A4 (en) METHOD AND DEVICE FOR ADJUSTING A CYCLE INTERRUPTING CYCLE
WO2012025837A3 (en) Adaptive processing for sequence alignment
ATE406613T1 (de) Effiziente umschaltung zwischen priorisierten tasks
WO2007047784A3 (en) Shared interrupt control method and system for a digital signal processor
WO2008094961A3 (en) Clock circuitry architecture to improve electro-magnetic compatibility and optimize peak of currents in micro-controller
MX2008000623A (es) Sistema y metodo para controlar multiples hilos de ejecucion de programa dentro de un procesador de hilos de ejecucion multiples.
EP4035016A4 (en) PROCESSOR AND INTERRUPT CONTROL INSIDE

Legal Events

Date Code Title Description
MM4A Annulment or lapse of patent due to non-payment of fees