TWI222179B - Method of fabricating NMOS and CMOS transistors - Google Patents

Method of fabricating NMOS and CMOS transistors Download PDF

Info

Publication number
TWI222179B
TWI222179B TW92131764A TW92131764A TWI222179B TW I222179 B TWI222179 B TW I222179B TW 92131764 A TW92131764 A TW 92131764A TW 92131764 A TW92131764 A TW 92131764A TW I222179 B TWI222179 B TW I222179B
Authority
TW
Taiwan
Prior art keywords
scope
manufacturing
item
patent application
oxide
Prior art date
Application number
TW92131764A
Other languages
Chinese (zh)
Other versions
TW200516716A (en
Inventor
Chia-Lin Chen
Tze-Liang Lee
Shih-Chang Chen
Original Assignee
Taiwan Semiconductor Mfg
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Taiwan Semiconductor Mfg filed Critical Taiwan Semiconductor Mfg
Priority to TW92131764A priority Critical patent/TWI222179B/en
Application granted granted Critical
Publication of TWI222179B publication Critical patent/TWI222179B/en
Publication of TW200516716A publication Critical patent/TW200516716A/en

Links

Landscapes

  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
  • Electrodes Of Semiconductors (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)

Abstract

A method of fabricating an NMOS transistor, a substrate is provided, and a cleaning procedure is performed thereon, a gate dielectric layer is formed on the substrate, a plasma nitridation procedure is performed in the gate dielectric layer, the gate dielectric layer is annealed, and a gate conductive layer is formed on the gate dielectric layer. Procedures are performed in a multi-chamber system, a cluster process, with vacuum maintained. Finally, a gate electrode with patterning on the gate dielectric layer is formed, and a source and drain are formed on both sides of the gate electrode. A method of fabricating the CMOS transistor is also disclosed.

Description

12221791222179

發明所屬之技術領域 方法本U 5 Ϊ關於一 #N型金氧半(NM0S)電晶體之製造 =之Ϊ =關:;:於不破真空之環境中整合各製程 本餐明亦可應用於CMOS電晶體之製造。 先前技術 藉玎f積體電路集積度的增加,為了使晶片i的單位面 '谷納更多的電晶體,電晶體本身的體積必須能夠做 I $ ^ ^使線見得以持續且順利地往下推進。而在此微縮 π t二、’右仍欲維持元件的良好電性’如高電容值或高 //流.,則電晶體中的等效氧化層厚度(equivalent 0X1 e thickness, EOT)必須也要能同時地向下縮減。 立f效氧化層厚度所跨之區域係包括:(1)埋入矽底材上 ^之氧化層,(2 )閘介電層,(3)複晶矽層中摻質的分佈 區—(4 )矽底材與閘介電層之接觸界面,以及(5 )閘介電層 與複晶矽層之接觸界面。 曰 其中,(4 )、( 5 )項所述之接觸界面,其厚度之所以累 增’係由於晶片在整個製造過程中皆暴露於空氣的環境; 所致因空氣中大篁充滿的氧、氫和碳原子,在底材的、、主 洗步驟結束後至閘介電層開始成長前,以及在閘介電層2 長步驟結束後至複晶石夕層開始沉積前的這兩段等待時門 (queue time, Q time),會附著、沉積於矽底材及閘;、 層上。且若再經後續的高溫製程,接觸界面的厚度^ , 向上成長累積,導致E 0 T大幅增加,影響元件的品質。、灵Method of the invention to which the invention belongs U 5 ΪAbout the manufacture of a #N type metal-oxide-semiconductor (NM0S) transistor = Ϊ = OFF:; Integrating various processes in a vacuum-free environment This recipe can also be applied to CMOS Manufacturing of transistors. In the prior art, by increasing the integration degree of the integrated circuit, in order to make more transistors on the unit surface of the chip i, the volume of the transistor itself must be able to make I $ ^ ^ so that the line can be continuously and smoothly Advance. In this case, if you want to maintain the good electrical properties of the device, such as high capacitance or high current, the equivalent oxide thickness (EOT) of the transistor must also be Be able to scale down simultaneously. The area covered by the thickness of the vertical-effect oxide layer includes: (1) an oxide layer buried on a silicon substrate, (2) a gate dielectric layer, and (3) a doped distribution region in a polycrystalline silicon layer— ( 4) the contact interface between the silicon substrate and the gate dielectric layer, and (5) the contact interface between the gate dielectric layer and the polycrystalline silicon layer. It is said that the thickness of the contact interface described in (4) and (5) is increased because the wafer is exposed to the environment of the air during the entire manufacturing process; Hydrogen and carbon atoms are waiting for the substrate, after the main washing step is completed, before the gate dielectric layer starts to grow, and after the gate dielectric layer 2 long step is completed, before the polycrystalline spar layer begins to deposit The time gate (queue time, Q time) will adhere to and deposit on the silicon substrate and gate; Furthermore, if the subsequent high-temperature process is followed, the thickness of the contact interface ^ will grow and accumulate upwards, resulting in a significant increase in E 0 T and affecting the quality of the device. ,spirit

12221791222179

五、發明說明(2) 根據上述接觸界面厚度增加的原因推之,若能謀求% 低環境中氧、氫、碳等原子的數量濃度,或是減少雜質(1 付 著於石夕底材和閘介電層表面上的程度,或盡可能縮短製矛呈 步驟間的等待時間等方法,均是可供參酌的解決之道: 如美國專利第6, 232, 24 1號所揭露之改善方法,此處 係於基底上形成一閘介電層前,所實施的一包括數個步驟 的清洗程序。首先,以一第一清洗液清洗基底表面,^要 清除基底上之金屬離子及含碳、氫之有機物質。接著,以 一第二清洗液繼續清洗基底表面,主要清除基底上之 微粒及有機物質,續再以一第三清洗液進行第三次清洗基 步驟,主要清除基底上之重金屬離子及其他殘留的化 底上的 液遂進 該形成 化程序 佳界面 透 可達到 程,環 沉積於 與後續 體等效 後,以該第一清洗 微粒或化學物質, 一步與基底反應形 層’即在保 於損傷,以 的氧化 時,免 品質。 過上述多重步驟的 一較佳預期效果, 帶含氧、碳 上,加上此 層沉積時的 厚度的控制 境中所 該基底 閘界電 氧化層 ’便冉 洗基底一次,由於此時 均已移除大半,使得該第一清 成一厚度極薄的化學氧化層, 瘦該基底表面於後續高溫的熱 維基底與閘氧化層之間接觸的 ’月洗程序,於基底上之清潔, 也就是在此數個步驟的清洗過 :氫等的雜質,將不易再附著 4化學氧化層的形成,另提供 良好接觸界面,此等均有利於 與縮減。V. Description of the invention (2) According to the reasons for the increase in the thickness of the contact interface, if the% concentration of oxygen, hydrogen, carbon and other atoms in the environment can be sought, or the impurities (1 attached to the substrate and Methods such as the extent on the surface of the gate dielectric layer, or minimizing the waiting time between the spear-making steps, can be considered as solutions: the improvement methods disclosed in U.S. Patent No. 6,232,24 1 Here, before the formation of a gate dielectric layer on the substrate, a cleaning process including several steps is performed. First, the surface of the substrate is cleaned with a first cleaning solution, and the metal ions and carbon on the substrate are removed. And organic substances of hydrogen. Then, continue cleaning the surface of the substrate with a second cleaning solution, mainly removing particles and organic substances on the substrate, and then perform a third cleaning step with a third cleaning solution, mainly cleaning the substrate on the substrate. The heavy metal ions and other residual liquid on the bottom of the chemical enter the formation process, and the interface can be reached. After the ring is deposited equivalent to the subsequent body, the first particles or chemicals are cleaned in one step. The substrate-reactive layer is quality-free when it is protected from damage and oxidation. A better expected effect through the above multiple steps is with oxygen and carbon, plus the thickness of this layer during deposition control. The substrate gate boundary electrical oxidation layer 'once washed the substrate, and since most of it has been removed at this time, the first cleared into a very thin chemical oxide layer, thinning the surface of the substrate on subsequent high-temperature thermal-dimensional substrates and gates. The 'monthly cleaning procedure of the contact between the oxide layers, cleaning on the substrate, that is, the cleaning in these several steps: impurities such as hydrogen will not be easy to reattach. 4 The formation of a chemical oxide layer, and also provide a good contact interface, All these are conducive to reduction.

1222179 五、發明說明(3) 但由於清洗結束後的等待時間,晶片仍處於水分與碳 化物均豐的破真空環境,如此一來,勢必又開始會有雜質 ’儿積、附著於基底表面上’且此處對等待時間並未予以縮 短控制,致使雜質有更多的時間累積於基底上,種種結果 將使之前清潔基底的工作大打折扣,而降低了對等效氧化 層厚度的縮減效果。 再如美國專利第6,4 9 8,1 0 7號所揭露之改善方法,其 將清洗過後之基底置入一真空的反應腔室(chamber),期 間加熱溫度至攝氏20 0〜4 0 0度,同時對基底實施一惰性氣 體如氮氣或鼠氣的轟擊,以去除基底表面上殘留的雜質如 氧化物或碳化物,之後,在同一腔室中續成長一閘介電層 於該基底表面上。 在閘 的腔室中 底表面上 電層的成 於不同腔 但後 之腔室係 (cluster 且晶圓於 加了水氣 介電層形成前的這段時間,由於基底是置於真空 等待,因λ ’可有效阻絕水氣、雜質其附著到基 的情形,而得到-較佳的接觸界面品質。且間介 長步驟係在同-腔室中進行,亦可藉此減少轉接 室間的等待時間。 一;積閘導電層的步,,唯此步驟所使用 未與前一步驟所使用之腔室做製程上的串接 ),此將導致閘導電層沉積 此等待過程中係處於破真空的環境,$也大大增 、雜質黏附於問介電層表面上的機會。1222179 V. Description of the invention (3) However, due to the waiting time after cleaning, the wafer is still in a vacuum-breaking environment where moisture and carbides are abundant. In this way, impurities will begin to accumulate on the substrate surface. 'And the waiting time is not shortened here, so that the impurities have more time to accumulate on the substrate. Various results will greatly reduce the previous work of cleaning the substrate, and reduce the effect of reducing the thickness of the equivalent oxide layer. As another improvement method disclosed in US Patent No. 6, 4 98, 107, the cleaned substrate is placed in a vacuum reaction chamber, and the heating temperature is between 20 ° C and 4 ° C. At the same time, the substrate is bombarded with an inert gas such as nitrogen or rat gas to remove impurities such as oxides or carbides remaining on the surface of the substrate, and then a gate dielectric layer is continuously grown on the surface of the substrate in the same chamber. on. On the bottom surface of the chamber of the gate, an electrical layer formed in a different cavity but a later cavity system (cluster and wafer before the formation of a water vapor dielectric layer), because the substrate is placed in a vacuum waiting, Because λ 'can effectively prevent the moisture and impurities from attaching to the substrate, a better contact interface quality is obtained. Moreover, the intermediate step is performed in the same-chamber, which can also reduce the transfer chamber. First, the step of depositing the conductive layer of the gate, except that the process used in this step is not in series with the chamber used in the previous step), this will cause the conductive layer of the gate to be deposited during this waiting process. In a vacuum-breaking environment, the chance of impurities sticking to the surface of the dielectric layer is also greatly increased.

1222179 五、發明說明(4) 發明内容 有鑑於此,本發明之目的在於提供一種於密閉環境中 整合各製程步驟的NM〇s電晶體之製造方法,其中利用一多 腔(mul ti -chamber )反應室的串接製程,及一不破真空 (without breaking vacuum)的環境條件,除可有效縮短 製程步驟間的等待時間外,亦可免除水氣、雜質於基底與 閘介電層上的沉積附著,對元件EOT的縮減,具顯著之貢 獻。 為了達成上述目的,本發明提供一種NM〇s電晶體之製 造方法,包括下列步驟:提供一基底,於該基底表面上, 進行一清洗程序,續形成一閘介電層於該基底上,接著, 對該閘介電層進行一電漿氮化程序,並對該閘介電層進行 一回火程序,之後’形成一閘導電層於該閘介電層上。上 述步驟係組成為一串接製程,其中該製程具一多腔反應室 且保持不破真空,各步驟遂於該多腔反應室的個別腔室中 進行。 利用多腔反應室的串接製程,可節省晶圓往返輸送於 不同機台間的等待時間及免除傳統製程上對晶圓採批次式 (batch type )進樣的等待時間,且多腔反應室的串接製程 係在一不破真空的環境中進行。此等均有利於減少空氣中 雜質對基底及閘介電層表面上的附著,使各層間的界面厚 度不致增厚,縮減EOT,而達到改善電性的效果。 最後,圖案化該閘導電層,以形成一閘極結構,及形 成一源極與一汲極於該閘極結構兩側之該基底中。1222179 V. Description of the invention (4) In view of this, the object of the present invention is to provide a method for manufacturing an NMMOS transistor integrating various process steps in a closed environment, in which a multi-chamber (mul ti-chamber) is used The series connection process of the reaction chambers and an environmental condition without breaking vacuum can not only effectively reduce the waiting time between process steps, but also avoid the deposition of water vapor and impurities on the substrate and the gate dielectric layer. It has a significant contribution to the reduction of the EOT of the component. In order to achieve the above object, the present invention provides a method for manufacturing a NMOS transistor, including the following steps: providing a substrate, performing a cleaning process on the surface of the substrate, and continuing to form a gate dielectric layer on the substrate, and then A plasma nitriding process is performed on the gate dielectric layer, and a tempering process is performed on the gate dielectric layer, and then a gate conductive layer is formed on the gate dielectric layer. The above steps are constituted as a series connection process, wherein the process has a multi-chamber reaction chamber and is maintained without breaking the vacuum, and each step is performed in a separate chamber of the multi-chamber reaction chamber. The multi-chamber reaction chamber tandem process can save the waiting time for wafers to be transported to and from different machines, and eliminate the waiting time for batch type injection of wafers in the traditional process, and the multi-chamber reaction The series connection process of the chamber is performed in a vacuum-proof environment. All of these are conducive to reducing the adhesion of impurities in the air to the surface of the substrate and the gate dielectric layer, so that the interface thickness between the layers does not increase, the EOT is reduced, and the effect of improving electrical properties is achieved. Finally, the gate conductive layer is patterned to form a gate structure, and a source and a drain are formed in the substrate on both sides of the gate structure.

第8頁 1222179 五、發明說明(5) 本發明另提供一種CMOS電晶體之製造方法,包括下列 步驟:提供一基底,該基底具有一預定形成NM0S電晶體之 第一區域與一預定形成PM0S電晶體之第二區域,並於該基 底上之該第一區域與該第二區域,依序形成一閘介電層與 一閘導電層,該閘介電層形成前,於該基底表面上,進行 一清洗程序。上述步驟係組成為一串接製程,其中該製程 具一多腔反應室且保持不破真空,各步驟遂於該多腔反應 室的個別腔室中進行。 續定義該閘導電層,以分別形成一閘極結構於該第一 區域與該第二區域上。形成一第一罩幕層於該第一區域 上,並施行一 P+摻雜,以於該第二區域之該閘極兩側之該 基底中形成一源極與一汲極,該閘極、該源極與該汲極所 構成之電晶體為一PM0S電晶體。 去除該第一罩幕層,形成一第二罩幕層於該第二區域 上,並施行一 N+摻雜,以於該第一區域之該閘極兩側之該 基底中形成一源極與一汲極,該閘極、該源極與該汲極所 構成之電晶體為一NM0S電晶體。之後,去除該第二罩幕 層。 為讓本發明之上述目的、特徵及優點能更明顯易懂, 下文特舉一較佳實施例,並配合所附圖式,作詳細說明如 下:Page 812222179 V. Description of the invention (5) The present invention further provides a method for manufacturing a CMOS transistor, including the following steps: providing a substrate having a first region where a NMOS transistor is scheduled to be formed and a PMOS transistor which is scheduled to form A second region of the crystal, and a first gate dielectric layer and a second gate conductive layer are sequentially formed on the first region and the second region on the substrate. Before the gate dielectric layer is formed, on the surface of the substrate, Perform a cleaning procedure. The above steps are constituted as a series connection process, wherein the process has a multi-chamber reaction chamber and is maintained without breaking the vacuum, and each step is then performed in a separate chamber of the multi-chamber reaction chamber. Continue to define the gate conductive layer to form a gate structure on the first region and the second region, respectively. A first mask layer is formed on the first region, and a P + doping is performed to form a source and a drain in the substrate on both sides of the gate in the second region. The gate, The transistor formed by the source and the drain is a PMOS transistor. The first mask layer is removed, a second mask layer is formed on the second region, and an N + doping is performed to form a source electrode in the substrate on both sides of the gate in the first region. A drain, the transistor formed by the gate, the source and the drain is a NMOS transistor. After that, the second cover layer is removed. In order to make the above-mentioned objects, features, and advantages of the present invention more comprehensible, a preferred embodiment is given below in conjunction with the accompanying drawings for detailed description as follows:

0503-9763twf(nl);tsmc2002-1015;David.ptd 第9頁 1222179 五、發明說明(6) 貫施方式 實施例10503-9763twf (nl); tsmc2002-1015; David.ptd page 9 1222179 V. Description of the invention (6) Implementation method Example 1

電曰二二=ί1 a圖至1 c圖,根據本發明之一實施例,NM0S ΠίΓ,ΐ/作包括下列步驟:如第1a圖所示’提供一基底 ,j 土底110上依序形成一閘介電層12〇與一閘導電層 /、中基底110的材質可為矽,閘介電層120的材質可 辦氧化石夕或氮氧化石夕,且閘介電層1 20的厚度大 體"於10〜20埃,閘導電層13〇的材質可為複晶矽。 首先將基底11〇由晶圓傳輸腔室5〇〇送入此多腔串接 J應室中之第-反應腔室50 2,如第5圖所示。於基底110 =^ 士,進行一清洗程序,此清洗程序所使用之清洗液, ::物包括氨水、雙氧水與去離子水,其組成之混合比 〜1 : 1〜2 : 80。經濃度換算後,氨水的重量百 度係小於2.3 %。本清洗程序之工作溫度大體介於 攝氏25〜45度。 完成清洗程序後,續將基底110移至串接反應室中之 f二反/腔室504,以進行閘介電層120之熱成長。閘介電 S係由熱氧化法成長形成,該熱氧化法之工作溫度大 H攝\7 00〜1 2 00度。於問介電層120形成後,將基底 !二傳輸至。串接腔室中之第三反應腔室5〇6,對該層進行一 U H =紅序,该電漿氮化程序之工作溫度大體介於攝氏 10〜350度,工作壓力大體介於5毫托〜5 介於100〜1 50 0瓦特。 千 待該電聚氮化程序完成後’於第四反應腔室5〇8進行Electricity 22 = 1a to 1c, according to one embodiment of the present invention, NMOS ΠίΓ, the operation includes the following steps: as shown in FIG. 1a 'provide a substrate, j sequentially formed on the soil bottom 110 The material of the gate dielectric layer 120 and the gate conductive layer / and the middle substrate 110 can be silicon, the material of the gate dielectric layer 120 can be oxide oxide or oxynitride, and the thickness of the gate dielectric layer 120 Generally " at 10-20 angstroms, the material of the gate conductive layer 13o may be polycrystalline silicon. First, the substrate 11 is sent from the wafer transfer chamber 500 to the first reaction chamber 50 2 in the multi-chamber series connection chamber J, as shown in FIG. 5. A cleaning process is performed on the substrate 110 = ^, and the cleaning solution used in this cleaning process includes: ammonia, hydrogen peroxide, and deionized water, and the composition ratio of the composition is ~ 1: 1 ~ 2: 80. After concentration conversion, the weight percentage of ammonia is less than 2.3%. The working temperature of this cleaning procedure is generally between 25 ~ 45 ° C. After the cleaning process is completed, the substrate 110 is moved to the f / inverter / chamber 504 in the reaction chamber in series to perform thermal growth of the gate dielectric layer 120. The gate dielectric S is formed by the thermal oxidation method, and the operating temperature of the thermal oxidation method is large. After the dielectric layer 120 is formed, the substrate is transferred to the substrate. The third reaction chamber 506 in the chamber is connected in series, and a UH = red sequence is performed on the layer. The working temperature of the plasma nitridation process is generally between 10 and 350 degrees Celsius, and the working pressure is generally between 5 millitorr. ~ 5 is between 100 ~ 150 0 watts. After the completion of the electro-polynitriding process, it is performed in the fourth reaction chamber 508.

五、發明說明(7) 一回火程序,以依斗、丄 損傷,該回火程^夕兩能^電浆對閘介電層120所造成的 導電層130則由第五/V乍溫度大體介於攝氏10〜350度。閘 積法沉積形成。上、Λ應腔室510中進行的低壓化學氣相沉 程具一多腔反庫^r^ッ驟係組成為一串接製程,其中該製 應室的個別腔以:持不破真$,各步驟遂於該多腔反 前,:ί: 5 ί:在成長閘介電層12〇與沉積閘導電層13〇 過程,晶圓:處ί:?控制的等待時㈤,且這兩段的等待 碳化物氣環境,許多氧或 上,而增厚等效氧底110與閉介電層120的表面 層的】t技ϊ ΐ ?決此問題時’不論是加強清洗各被覆蓋 . ,疋串接部分製程步驟於同一腔室中進行等, ㈣底杜絕水氣、雜f在基底110或閘介電層12〇 露在大象,其原因在於晶圓於製程中仍有機會暴 軋、衣兄且各製程步驟並未加以完全整合為一串接 =的:;各步驟間仍存有等待時間,而更促使水氣、雜 埶-ί t明將基底11 〇表面上的清洗程序、閘介電層12 〇的 ”、、軋化步驟、閘介電層120的電漿氮化程序、閘介電層12〇 ::火程序及料電層1 30的化學氣相沉積等五#驟‘合 f二起,形成一多腔反應室的串接製程,並維持該多腔反 :室的不破真S狀是考量使晶圓在各製程步驟結束 後的傳輸過程仍可處於不破真空的環境,阻絕水氣、雜質 五、發明說明(8) 的附著。 τ ^且在5亥串接製程運作下,各步驟間幾乎盞兩耸$ 可龜績進行下一步驟,確 f二而荨待,即 成電曰“將可大大縮減等效氧化層的厚度,以: 成電曰曰體70件其電性、品質等改善的目的。 乂達 接製氧Κι據進一步說明該多腔反應室的串 效。1第2上 縮減及元件電性、品質改善上的: 女弟2圖所示,縱座才發故 ^成 (埃),橫座標為晶圓編號為4乳化層之觀測厚度 電層二20電°=;:閘介電層m 220為串接二序:乂及間介電層12°的回火程序, 聚氮化程序,但對曰閑介電d步驟與開介電層12〇的電 士 & 晃屬1 2 0的回火程序不串接,9 4 f)也 工接閘介電層12。的電襞氮 串接: 序,但對間介電層12。的熱氧化步驟不串:層120的回火知 而260為串接閘介電層1 120的電聚氮化程序與閑 】二:化:驟、閘介電層 接閘介電層120㈣氧化^層m的回火程序’ 28 0為串 序與閘介電層)20的回火:::閘介電層120的電漿氮化程 驟不串接。 壬 但對閘導電層13 0的沉積步 由圖中200至260的不回由4立 變化影響可發現,隨著夢斤牛=、、且合對等效氧化層厚度的 化層厚度會有相當顯著的串接數的增加,等效氧 接的26 0製程較製程步驟完^:咸^由果,如將製程步驟完全串 哪疋王不串接的200製程,其等效氧 1222179 五、發明說明(9) 化層厚度大體可縮減4〜6埃。而能有此尺寸的縮減效果, 尤其面對0· 1 # m以下的閘極製作,是極為重要的。 ,在進行28 0製程時,等效氧化層厚度又再度增厚至 大體具施2 0 0製程的結果,由此可推知,若將閘導電層工3 〇 的沉積步驟與前述步驟共同串接,將極有可能使等效氧化 層厚度繼縯縮減至1 5埃以下,達到更佳之元件品質。 由第3a與3b圖中,可觀察不同製程步驟的串接組合, 其對元件的電性如汲極電流的提升與漏電流的控制,亦有 一定程度的影響。 ^ 如第3a圖所示,縱座標為漏電流量(奈安培/微米), 橫座標為飽和汲極電流量(微安培/微米),圖^中p的空心 圓形為串接閘介電層1 2 〇的熱氧化步驟、閘介電層丨2 〇的電 ::化程序、閘介電層12〇的回火程序與閘導電釗3〇的沉 圖示中的空心方形為串接基底110表面的清洗程庠、 =電層1 20的熱氧化步驟、閘介電層】2〇的 :、閑介電層120的回火程序與間導電層、 以 的汲極電流分佈態樣32g。目中可看出,當 ,電流量時(如100奈安培/微米),態樣3 里勺 :)電流值較態樣34。所對應者大體高出3〇,(微安之二 另如第3b圖所示。第3b时,縱座㈣ 培/平方厘米),帛座標為等效氧化層厚度(埃),^&安 的V. Description of the invention (7) A tempering procedure to damage by the bucket and the pimple. The tempering process ^ evening dual energy ^ the conductive layer 130 caused by the plasma to the gate dielectric layer 120 is determined by the fifth / V first temperature Roughly between 10 and 350 degrees Celsius. Sedimentation method. The low-pressure chemical vapor deposition process performed in the upper and lower chambers 510 has a multi-cavity anti-storage system ^ r ^ k. The system is composed of a series of processes. The individual chambers of the chamber are: Each step is reversed before this multi-cavity: ί: 5 ί: During the process of growing the gate dielectric layer 12 and the deposition gate conductive layer 13o, the wafer: processing ί:? Controlled waiting time, and these two sections Waiting for the carbide gas environment, a lot of oxygen or more, and thickening the surface layer of the equivalent oxygen bottom 110 and the closed dielectric layer 120] t technology ϊ 决? When this problem is resolved, whether it is to strengthen the cleaning each is covered.,部分 Serial part of the process steps are performed in the same chamber, etc., to prevent water and air from being exposed to the elephant on the substrate 110 or the gate dielectric layer 120. The reason is that the wafer still has the opportunity to be rolled during the process. , Yi Xiong, and the process steps have not been fully integrated into a series of = :; there is still waiting time between each step, but also promote the water, gas, miscellaneous-埶 t will be the cleaning process on the surface of the substrate 11 〇 ", Gate dielectric layer 120", rolling step, plasma nitriding process of gate dielectric layer 120, gate dielectric layer 12 :: fire process and charge The chemical vapor deposition of layers 1 to 30 and other steps are combined to form a multi-chamber reaction chamber in a tandem process, and to maintain the multi-chamber reaction: the unbreakable S shape of the chamber is considered to make the wafer in each process After the end of the step, the transmission process can still be in a vacuum-free environment to prevent the adhesion of water vapor and impurities. 5. Description of the invention (8). Τ ^ In the operation of the 5H series process, almost two steps between each step The next step is to carry out the next step, and it will continue to work, that is, the electricity will greatly reduce the thickness of the equivalent oxide layer, so as to: improve the electrical properties and quality of the 70 electricity bodies. Tiida's oxygen production further explains the stringency of the multi-chamber reaction chamber. 1 on the second reduction and component electrical properties, quality improvement: Girl brother 2 shown in the figure, the vertical position only happened (Angstroms), the horizontal axis is the wafer thickness of the observation layer 4 emulsified layer electrical layer 2 20 Electrical ° = ;: Gate dielectric layer m 220 is a series sequence: tempering process of 12 ° and interlayer dielectric layer 12 °, polynitriding process, but the idle dielectric step d and open dielectric layer 12. The tempering procedure of the electrician & 1 2 0 is not connected in series, 9 4 f) is also connected to the gate dielectric layer 12. The electrical tritium tandem is connected in series, but on the interlayer dielectric layer 12. The thermal oxidation step is not stringed: the tempering of layer 120 is known, and 260 is the electrical polynitriding process and connection of gate dielectric layer 1 120] Second: chemical: step, gate dielectric layer and gate dielectric layer 120 层 oxidation ^ Tempering procedure of layer m '28 0 is the tempering of the serial sequence and the gate dielectric layer) 20: The plasma nitriding process of the gate dielectric layer 120 is not connected in series. Ren Dan ’s deposition of the gate conductive layer 13 0 from 200 to 260 in the figure does not affect the change in thickness. It can be found that as the dream thickness is equal to the thickness of the chemical layer of the equivalent oxide thickness, Quite a significant increase in the number of concatenations, the equivalent oxygen connection of the 26 0 process is more complete than the process steps ^: salty ^ by the fruit, if the process steps are completely connected to the 200 process which is not connected to the king, its equivalent oxygen 1222179 5 2. Description of the invention (9) The thickness of the chemical layer can be reduced by 4 to 6 angstroms. It is very important to have a reduction effect of this size, especially for gates below 0.1 m. During the 280 process, the thickness of the equivalent oxide layer was increased again to the result of applying the 20,000 process. From this, it can be inferred that if the deposition step of the gate conductive layer 30 is connected in series with the foregoing steps, It is very possible to reduce the thickness of the equivalent oxide layer successively to less than 15 angstroms, and achieve better component quality. From Figures 3a and 3b, you can observe the series combination of different process steps. It also has a certain degree of influence on the electrical properties of the device, such as the improvement of the drain current and the control of the leakage current. ^ As shown in Figure 3a, the ordinate is the amount of leakage current (nanoamperes / micron), and the abscissa is the amount of saturated drain current (microamperes / micron). The hollow circle in p in Figure ^ is the gate dielectric layer The thermal oxidation step of 1.2, the gate dielectric layer, and the electric power of the gate dielectric layer: the oxidization process, the tempering process of the gate dielectric layer, and the hollow square in the sink diagram of the gate conductive layer are connected in series. The cleaning process of the 110 surface, = thermal oxidation step of the electrical layer 1 20, the gate dielectric layer] 20 :, the tempering process of the idle dielectric layer 120, the intermediate conductive layer, and the drain current distribution pattern 32g . It can be seen from the eyes that, when the current amount is (eg, 100 nanoamperes / micron), the current value is 3 spoons :) The current value is higher than that in status 34. The corresponding counterpart is approximately 30% higher (as shown in Figure 3b, as shown in Figure 3b. At 3b, the vertical axis is ㈣ // cm2), and the 帛 coordinate is the equivalent oxide thickness (Angstroms). ^ &Amp; of

0503-9763twf(nl);tsmc2002-1015;David.ptd 第13頁 12221790503-9763twf (nl); tsmc2002-1015; David.ptd p. 13 1222179

ί =形為串接閘介電層12G的熱氧化步驟、閘介電層120 的電忒氮化程序與閘介電層12〇的回火程序,但對閘導電 層^30的沉積步驟不串接時的等效氧化層厚度分佈態樣ί = The thermal oxidation step in the form of a gate dielectric layer 12G in series, the electro-nitriding procedure of the gate dielectric layer 120 and the tempering procedure of the gate dielectric layer 120, but the deposition step of the gate conductive layer ^ 30 is not Distribution of Equivalent Oxide Layer Thickness in Series

圖不中的空心三角形為串接閘介電層丨2〇的熱氧化 閘介電層⑽的電衆氮化㈣、閑介電層12〇的 :與,導電層U0的沉積步驟,㈣基底11〇表面的清洗卷 序不串接時的等效氧化層厚度分佈態樣37〇,圖示中的空 形為串接閘介電層12〇的熱氧化步驟、閘介電層"Ο的 ==化程序1介電層12G的回火程序、間導電層13〇的 此、v驟與基底1 1 〇表面的清洗程序時的等效 分佈態樣3 90。 《 + & 圖中可看出,隨製程步驟被串接數的增加,如態樣 350至態樣39 0,等效氧化層厚度最多可自21 〇埃下^至 19· 5埃,大體縮減h 4埃,而漏電流在此處僅有輕微且緩 慢的增加。 接著,如第lb圖所示,定義閘導電層丨30,以形成一 閘極結構132,其中定義閘極圖案的步驟可由乾蝕刻中之 等向性姓刻如反應性離子蝕刻(R IE)技術達成。The hollow triangle in the figure is the thermal oxidation of the gate dielectric layer, the thermal oxide gate dielectric layer, and the dielectric layer, which are connected in series with the gate dielectric layer. The deposition step of the conductive layer U0, and the substrate The appearance of the equivalent oxide layer thickness distribution pattern when the surface cleaning roll sequence is not connected in series 37. The hollow shape in the figure is the thermal oxidation step of the gate dielectric layer 12 series, the gate dielectric layer " 〇 == Chemical procedure 1 Tempering procedure of the dielectric layer 12G, this and v step of the interconducting layer 13 °, and equivalent distribution pattern 3 90 during the cleaning procedure of the surface of the substrate 1 10. "+ &Amp; It can be seen in the figure that with the increase in the number of concatenations in the process steps, such as state 350 to state 39 0, the equivalent oxide thickness can be up to 20.1 angstroms to 19.5 angstroms, generally The h 4 Angstrom is reduced, and the leakage current here only increases slightly and slowly. Next, as shown in FIG. Lb, the gate conductive layer 30 is defined to form a gate structure 132, and the step of defining the gate pattern can be etched by an isotropic surname in dry etching such as reactive ion etching (R IE) Technology reached.

m a再如第1C圖所示,卩—輕#雜之離子佈植程序於閘極 兩側的基底1 1 0中形成一輕摻雜汲極區丨4 〇,續以化學 氣相沉積法於閘極132之側壁成長一間隙壁134,、再藉一重 摻雜之離子佈植製程於輕摻雜汲極區14〇之兩側形3一 極150、一汲極16〇,以形成_NM〇s電晶體結構1〇〇,其中As shown in FIG. 1C, the 卩 —light # impurity ion implantation procedure forms a lightly doped drain region in the substrate 1 10 on both sides of the gate, and then continues by chemical vapor deposition on the substrate. A sidewall 134 is grown on the side wall of the gate electrode 132, and then a heavily doped ion implantation process is performed on both sides of the lightly doped drain region 14 to form a 3 pole 150 and a drain 16 to form _NM. 〇s transistor structure 100, of which

1222179 五、發明說明(11) 上述輕摻雜與重摻雜之離子佈植程序係使用包括如罐或石申 等離子進行佈植。 實施例2 請參閱第4 a圖至4 c圖,根據本發明之另一實施例, CMOS電晶體的製作方法,首先,如第“圖所示,提供一基 底41〇 ’該基底具有一預定形成NM0S電晶體之第一區域42"〇 與一預定形成PM0S電晶體之第二區域430。 並於該基底410上之該第一區域420與該第二區域 430 ’依序形成一閘介電層435與一閘導電層46〇,其中基 底410的材質可為矽,閘介電層4 35的材質可為氮化'石夕、ι氧 化石夕或氮氧化矽,且閘介電層43 5的厚度大體介於1〇〜2〇 埃,閘導電層4 6 0的材質可為複晶矽。 首先,將基底41 0由晶圓傳輸腔室5 〇 〇送入此多腔串接 反應室中之第一反應腔室512,如第5圖所示。於基1〇 表面上,進行一清洗程序,此清洗程序所使用之清洗液, 其内含物包括氨水、雙氧水與去離子水,其組成之混合比 例為〇· 25〜1 : 1〜2 ·· 80。經濃度換算後,氨水的重量百 为率、/辰度係小於2 · 3 %。本清洗程序之工作溫度大體介於 攝氏25〜45度。 完成清洗程序後,續將基底41〇移至串接反應室中之 第二反應腔室514,以進行閘介電層43 5之熱成長。閘介電 層435係由熱氧化法成長形成,該熱氧化法之工作溫度大 體介於攝氏7 00〜1200度。在形成閘介電層435之同時更包 括進行一熱氮化程序,熱氮化程序之反應氣體係包括氨氣1222179 V. Description of the invention (11) The lightly-doped and heavily-doped ionic implantation procedures are performed using plasmas such as cans or shishen. Embodiment 2 Please refer to FIGS. 4 a to 4 c. According to another embodiment of the present invention, a method for fabricating a CMOS transistor. First, as shown in FIG. 1, a substrate 41 is provided. The substrate has a predetermined structure. Form a first region 42 of the NMOS transistor and a second region 430 that is scheduled to form a PMOS transistor. The first region 420 and the second region 430 on the substrate 410 sequentially form a gate dielectric. The layer 435 and a gate conductive layer 46, wherein the material of the substrate 410 may be silicon, and the material of the gate dielectric layer 4 35 may be nitride nitride, silicon oxide, or silicon oxynitride, and the gate dielectric layer 43 The thickness of 5 is generally between 10 and 20 angstroms, and the material of the gate conductive layer 460 may be polycrystalline silicon. First, the substrate 410 is sent from the wafer transfer chamber 5000 to this multi-chamber tandem reaction. The first reaction chamber 512 in the chamber is shown in Figure 5. On the surface of the substrate 10, a cleaning process is performed. The cleaning liquid used in this cleaning process includes ammonia, hydrogen peroxide, and deionized water. , The composition of the mixing ratio is 0.25 ~ 1: 1 ~ 2 ... 80. After concentration conversion, the weight of ammonia water For the rate, the temperature is less than 2.3%. The working temperature of this cleaning procedure is generally between 25 and 45 degrees Celsius. After completing the cleaning procedure, continue to move the substrate 41 to the second reaction chamber in the tandem reaction chamber. The chamber 514 is used for thermal growth of the gate dielectric layer 435. The gate dielectric layer 435 is formed by the thermal oxidation method, and the operating temperature of the thermal oxidation method is generally between 7 00 and 1200 degrees Celsius. The layer 435 also includes a thermal nitriding process. The reaction gas system of the thermal nitriding process includes ammonia.

1222179 五、發明說明(12) (NH3)、一氧化氮(N0)或一氧化二氮(N2〇)。 閘導電層46 0則由第三反應腔室5丨6中進行的低壓化學 氣相沉積法沉積形成。上述各步驟係於一多腔反應室之個 別腔室中進行及不破真空,以組成一串接製程。〜 圖案化閘導電層460,如第4b圖所示,以分別形成一 閘極結構442、452於該苐一區域420與該第二區域430上。 如第4c圖所示,形成一第一罩幕層47〇於該第_區域42〇 上,並施行一 P+掺雜。以於該第二區域4 3 〇之該閘極4 5 2兩 側之該基底410中形成一源極480與一汲極490,該閘極 452、該源極480與該汲極49 0所構成之電晶體為一pM〇s電 晶體400,如第4d圖所示。 去除該第一罩幕層470,形成一第二罩幕層495於該第 二區域430上,並施行一N+摻雜,如第“圖所示。以於該第 一區域420之該閘極442兩側之該基底410中形成一源極/44 與一及極4 4 6 ’該閘極4 4 2、該源極4 4 4與該汲極4 4 6所構成 之電晶體為一NM0S電晶體405,如第4f圖所示,之後, 除該第二罩幕層495。 雖然本發明已以較佳貫施例揭露如上,然其並非用、 限定本發明,任何熟習此技藝者,在不脫離本^明之於= 和範圍内,當可作更動與潤飾,因此本發明之保護範 視後附之申請專利範圍所界定者為準。 田1222179 V. Description of the invention (12) (NH3), nitric oxide (N0) or nitrous oxide (N2O). The gate conductive layer 460 is deposited by a low-pressure chemical vapor deposition method performed in the third reaction chamber 51-6. The above steps are performed in separate chambers of a multi-chamber reaction chamber without breaking the vacuum to form a series connection process. ~ The gate conductive layer 460 is patterned, as shown in FIG. 4b, to form a gate structure 442, 452 on the first region 420 and the second region 430, respectively. As shown in FIG. 4c, a first mask layer 47o is formed on the _ area 42o, and a P + doping is performed. A source 480 and a drain 490 are formed in the substrate 410 on both sides of the gate 4 5 2 in the second region 4 3 0. The gate 452, the source 480 and the drain 490 are formed. The transistor is a pM0s transistor 400, as shown in FIG. 4d. The first mask layer 470 is removed, a second mask layer 495 is formed on the second region 430, and an N + doping is performed, as shown in the figure ". The gate electrode in the first region 420 A source / 44 and a sum electrode 4 4 6 are formed in the substrate 410 on both sides of 442. The transistor 4 4 2, the source 4 4 4 and the drain 4 4 6 constitute an NMOS. The transistor 405, as shown in FIG. 4f, is thereafter removed from the second cover layer 495. Although the present invention has been disclosed above with preferred embodiments, it is not intended to limit or limit the present invention. Anyone skilled in the art, Changes and modifications can be made without departing from the scope and scope of the present invention. Therefore, the scope of protection of the present invention is determined by the scope of the attached patent application.

1222179 圖式簡單說明 第1 a圖至1 c圖係根據本發明之一實施例,NMOS電晶體 製程之剖面示意圖。 第2圖係根據本發明之一實施例,依不同串接組合對 等效氧化層厚度之比較示意圖。 第3a圖係根據本發明之一實施例,依不同串接組合對 飽和没極電流量之比較示意圖。 第3b圖係根據本發明之一實施例,依不同串接組合對 等效氧化層厚度、漏電流量之比較示意圖。1222179 Brief description of the drawings Figures 1a to 1c are schematic cross-sectional views of an NMOS transistor process according to an embodiment of the present invention. Fig. 2 is a schematic diagram of comparison of equivalent oxide layer thicknesses according to different series combinations according to an embodiment of the present invention. Fig. 3a is a schematic diagram of a comparison of the amount of saturation anode current according to different series combinations according to an embodiment of the present invention. Figure 3b is a schematic diagram comparing the equivalent oxide layer thickness and the leakage current according to different series combinations according to an embodiment of the present invention.

第4a圖至4f圖係根據本發明之另一實施例,CMOS電晶 體製程之剖面示意圖。 第5圖係根據本發明之一實施例,一多腔串接反應室 之上方透視圖。 符號說明 100、40 5〜NM0S電晶體; 110、410〜基底; 120、435〜閘介電層; 130、132、44 2、45 2、460 〜閘導電層;4a to 4f are schematic cross-sectional views of a CMOS transistor structure according to another embodiment of the present invention. Figure 5 is a top perspective view of a multi-chamber series reaction chamber according to an embodiment of the present invention. Explanation of symbols 100, 40 5 ~ NM0S transistor; 110, 410 ~ substrate; 120, 435 ~ gate dielectric layer; 130, 132, 44 2, 45 2, 460 ~ gate conductive layer;

1 4 0、4 4 5、4 8 5〜輕摻雜沒極區; 150、444、48 0 〜源極; 160、446、490〜汲極; 2 0 0〜完全未串接之製程組; 22 0、24 0、28 0、34 0、3 5 0、37 0〜未完全串接之製程1 4 0, 4 4 5, 4 8 5 ~ lightly doped electrodeless region; 150, 444, 48 0 ~ source; 160, 446, 490 ~ drain; 2 0 0 ~ completely unconnected process group; 22 0, 24 0, 28 0, 34 0, 3 5 0, 37 0 ~ Incomplete process

0503-9763twf(nl);tsmc2002-1015;David.ptd 第17頁 1222179 圖式簡單說明 260、320、390〜完全串接之製程組; 40 0〜PMOS電晶體; 4 2 0〜第一區域; 4 3 0〜第二區域; 47 0〜第一罩幕層; 49 5〜第二罩幕層; 5 0 0〜晶圓傳輸腔室; 5 0 2、5 1 2〜第一反應腔室; 5 0 4、5 1 4〜第二反應腔室;0503-9763twf (nl); tsmc2002-1015; David.ptd page 17 1222179 The drawing briefly illustrates the process group of 260, 320, 390 ~ completely connected; 40 0 ~ PMOS transistor; 4 2 0 ~ the first area; 4 3 0 ~ second area; 4 70 ~ first cover layer; 49 5 ~ second cover layer; 5 0 0 ~ wafer transfer chamber; 50 2 5 1 2 ~ first reaction chamber; 5 0 4, 5 1 4 to the second reaction chamber;

506、516〜第三反應腔室; 5 0 8〜第四反應腔室; 5 1 0〜第五反應腔室。506, 516 to the third reaction chamber; 508 to the fourth reaction chamber; and 510 to the fifth reaction chamber.

0503-9763twf(nl);tsmc2002-1015;David.ptd 第18頁0503-9763twf (nl); tsmc2002-1015; David.ptd p.18

Claims (1)

1222179 六、申請專利範圍 1. 一種N型金氧半(NMOS)電晶體之製造方法,包括下 列步驟: 提供一基底; 於該基底表面上,進行一清洗程序; 形成一閘介電層於該基底上; 對該閘介電層進行一電漿氮化程序; 對該閘介電層進行一回火程序; 形成一閘導電層於該閘介電層上;以及 上述各步驟係於一多腔(multi-chamber)反應室之個 別腔室中進行且不破真空(without breaking vacuum), 以組成一串接製程(cluster process)。 2. 如申請專利範圍第1項所述之N型金氧半電晶體之製 造方法,其中該基底係為一石夕基底。 3. 如申請專利範圍第1項所述之N型金氧半電晶體之製 造方法,其中該閘介電層係由氮化矽、氧化矽或氮氧化矽 所構成。 4. 如申請專利範圍第1項所述之N型金氧半電晶體之製 造方法,其中該閘介電層之厚度大體介於10〜20埃。 5. 如申請專利範圍第1項所述之N型金氧半電晶體之製 造方法,其中該閘導電層係由複晶矽所構成。 6. 如申請專利範圍第1項所述之N型金氧半電晶體之製 造方法,其中該清洗程序係使用一清洗液,且該清洗液係 包含氨水、雙氧水與去離子水。 7. 如申請專利範圍第6項所述之N型金氧半電晶體之製1222179 VI. Scope of patent application 1. A method for manufacturing an N-type metal-oxide-semiconductor (NMOS) transistor, including the following steps: providing a substrate; performing a cleaning process on the surface of the substrate; forming a gate dielectric layer on the substrate; On the substrate; performing a plasma nitridation process on the gate dielectric layer; performing a tempering process on the gate dielectric layer; forming a gate conductive layer on the gate dielectric layer; and the above steps are performed in more than one step Multi-chamber reaction chambers are performed in individual chambers without breaking vacuum to form a cluster process. 2. The method for manufacturing an N-type metal-oxide semiconductor transistor as described in item 1 of the scope of patent application, wherein the substrate is a shixi substrate. 3. The method for manufacturing an N-type metal-oxide semiconductor transistor as described in item 1 of the patent application scope, wherein the gate dielectric layer is composed of silicon nitride, silicon oxide, or silicon oxynitride. 4. The method for manufacturing an N-type metal-oxide semiconductor transistor as described in item 1 of the scope of patent application, wherein the thickness of the gate dielectric layer is generally between 10 and 20 angstroms. 5. The method for manufacturing an N-type metal-oxide semiconductor transistor as described in item 1 of the scope of patent application, wherein the gate conductive layer is composed of polycrystalline silicon. 6. The method for manufacturing an N-type metal-oxide semiconductor transistor as described in item 1 of the scope of the patent application, wherein the cleaning procedure uses a cleaning solution, and the cleaning solution includes ammonia, hydrogen peroxide, and deionized water. 7. Manufacturing of N-type metal-oxide semiconductors as described in item 6 of the scope of patent application 0503-9763twf(nl);tsmc2002-1015;David.ptd 第19頁 1222179 六、申請專利範圍 造方法,其中該氨水、雙氧水與去離子水之混合比例係為 0 · 2 5〜1 : 1〜2 ·· 8 0,且該氨水之重量百分率濃度係小於 2 · 3 °/〇。 8. 如申請專利範圍第1項所述之N型金氧半電晶體之製 造方法,其中該清洗程序之工作溫度大體介於攝氏 2 5〜4 5度。 9. 如申請專利範圍第1項所述之N型金氧半電晶體之製 造方法,其中該閘介電層係由熱氧化法.成長形成。 1 0 .如申請專利範圍第9項所述之N型金氧半電晶體之 製造方法,其中該熱氧化法之工作溫度大體介於攝氏 70 0 〜1 2 0 0 度 ° 11.如申請專利範圍第1項所述之N型金氧半電晶體之 製造方法,其中該電漿氮化程序之工作温度大體介於攝氏 10〜350度,工作壓力大體介於5毫托〜5托,工作功率大體 介於100〜1500瓦特。 1 2 .如申請專利範圍第1項所述之N型金氧半電晶體之 製造方法,其中該回火程序之工作溫度大體介於攝氏 10〜3 5 0度。 1 3 .如申請專利範圍第1項所述之N型金氧半電晶體之 製造方法,其中該閘導電層係由低壓化學氣相沉積法沉積 形成。 1 4.如申請專利範圍第1項所述之N型金氧半電晶體之 製造方法,其中形成該閘導電層之步驟之後更包括: 圖案化該閘導電層,以形成一閘極結構;以及0503-9763twf (nl); tsmc2002-1015; David.ptd page 19 1222179 6. Method for applying for a patent, wherein the mixing ratio of the ammonia, hydrogen peroxide and deionized water is 0 · 2 5 ~ 1: 1 ~ 2 ·· 80, and the weight percentage concentration of the ammonia water is less than 2.3 ° / 〇. 8. The method for manufacturing an N-type metal-oxide-semiconductor crystal as described in item 1 of the scope of the patent application, wherein the working temperature of the cleaning procedure is generally between 25 and 45 degrees Celsius. 9. The method for manufacturing an N-type metal-oxide-semiconductor crystal according to item 1 of the scope of the patent application, wherein the gate dielectric layer is formed by thermal oxidation. 10. The method for manufacturing an N-type metal-oxide semiconductor transistor as described in item 9 of the scope of patent application, wherein the operating temperature of the thermal oxidation method is generally between 70 ° C and 120 ° C. 11. The manufacturing method of the N-type metal-oxide semiconductor transistor described in the first item of the scope, wherein the working temperature of the plasma nitriding process is generally between 10 and 350 degrees Celsius, and the working pressure is generally between 5 mTorr and 5 torr. The power is generally between 100 and 1500 watts. 12. The method for manufacturing an N-type metal-oxide-semiconductor crystal according to item 1 of the scope of patent application, wherein the working temperature of the tempering process is generally between 10 and 350 degrees Celsius. 13. The method for manufacturing an N-type metal-oxide-semiconductor crystal according to item 1 of the scope of the patent application, wherein the gate conductive layer is formed by a low-pressure chemical vapor deposition method. 1 4. The method for manufacturing an N-type metal-oxide semiconductor transistor as described in item 1 of the scope of patent application, wherein the step of forming the gate conductive layer further comprises: patterning the gate conductive layer to form a gate structure; as well as 0503-9763twf(nl);tsmc2002-1015;David.ptd 第20頁 1222179 六、申請專利範圍 形成一源極與一汲極於該閘極結構兩側之該基底中 15. -種N型金氧半t晶體之製造方法,&括下列步 鄉: 提供一基底’於該基底上依序形成一閉介電層與一問 導電層; 該閘介電層形成前,於該基底表面上,進行一清洗程 序;以及 上述各步驟係於一多腔反應室之個別腔室中進行及不 破真空,以組成一串接製程。 1 6 ·如申請專利範圍第1 5項所述之N型金氧半電晶體之 製造方法,其中該基底係為一矽基底。 1 7 ·如申請專利範圍第1 5項所述之N型金氧半電晶體之 製造方法,其中該閘介電層係由氮化矽、氧化矽或氮氧化 秒所構成。 1 8 .如申請專利範圍第丨5項所述之N型金氧半電晶體之 製造方法,其中該閘介電層之厚度大體介於10〜20埃。 1 9 ·如申請專利範圍第1 5項所述之N型金氧半電晶體之 製造方法,其中該閘導電層係由複晶矽所構成二,曰體之 20 ·如申請專利範圍第丨5項所述之N型金氧半電f洗液 製造方法,其中該清洗程序係使用/清洗液’且^ ’月 係包含氨水、雙氧水與去離子水。 "雷曰體之 21.如申請專利範圍第20項戶斤述之N型金氧===例係 製造方法,其中該氨水、雙氧水與女離子水之混:係小 為0. 25〜1 : :1〜2 : 80,且該氨水之重量百分率派又,0503-9763twf (nl); tsmc2002-1015; David.ptd Page 20 1222179 Sixth, the scope of the patent application forms a source and a drain in the substrate on both sides of the gate structure 15.-N-type gold oxide A semi-t crystal manufacturing method includes the following steps: A substrate is provided on the substrate to sequentially form a closed dielectric layer and a conductive layer; on the surface of the substrate, before the gate dielectric layer is formed, A cleaning procedure is performed; and the above steps are performed in individual chambers of a multi-chamber reaction chamber without breaking the vacuum to form a series connection process. 16 · The method for manufacturing an N-type metal-oxide-semiconductor crystal as described in item 15 of the scope of patent application, wherein the substrate is a silicon substrate. 17 · The method for manufacturing an N-type metal-oxide-semiconductor crystal according to item 15 of the scope of patent application, wherein the gate dielectric layer is composed of silicon nitride, silicon oxide, or oxynitride. 18. The method for manufacturing an N-type metal-oxide-semiconductor crystal according to item 5 in the scope of the patent application, wherein the thickness of the gate dielectric layer is generally between 10 and 20 angstroms. 1 9 · The method for manufacturing an N-type metal-oxide-semiconductor crystal as described in item 15 of the scope of patent application, wherein the gate conductive layer is composed of polycrystalline silicon. The method for manufacturing an N-type metal-oxygen semi-electric f lotion according to item 5, wherein the cleaning procedure is a use / cleaning solution and the month system includes ammonia, hydrogen peroxide, and deionized water. " Lei Yueti No. 21. Such as the application of the scope of the patent No. 20 households described N-type metal oxygen === example of the manufacturing method, wherein the ammonia, hydrogen peroxide and female ion water mixture: the system is 0. 25 ~ 1: : 1 ~ 2: 80, and the weight percentage of the ammonia water is 12221791222179 於2. 3 % 。 如申睛專利範圍第1 5項所述之N型金氧半雷曰 造方法,其中該清洗程序之工作溫度大體介於攝曰曰之 〜45度。 胃 2 3 ·如申睛專利範圍第1 5項所述之N型金氧半電曰 製造方法,其中該閘介電層係由熱氧化法成長形成。3 _之 24 ·如申請專利範圍第2 3項所述之N型金氧半電曰 製造方法,其中該熱氧化法之工作溫度大體介於9 _之 700〜1200度。 攝氏 2 5 ·如申請專利範圍第1 5項所述之N型金氧半雷曰 製xe方法’其中形成該閘介電層之同時更包括一 化程序。 1T 熟鼠 • 2 6 ·如申請專利範圍第2 5項所述之Ν型金氧半電晶體 製造方法’其中該熱氮化程序之反應氣體係包括氨氣-之 (ΝΗ3)、一氧化氮(NO)或一氧化二氮(Ν20)。 卞少、 2 7 ·如申請專利範圍第丨5項所述之Ν型金氧半電晶體 製造方法,其中該閘導電層係由低壓化學氣相沉積=沉= 形成。 、 2 8 ·如申請專利範圍第丨5項所述之Ν型金氧半電晶體之 製造方法,其中形成該閘導電層之少驟之後更包括: 圖案化該閘導電層,以形成/閘極結構;以及 形成一源極與一汲極於該閘極結構兩側之該基底中。 29· —種互補式金氧半(CM〇s)電晶體之製造方法,包 括下列步驟:At 2.3%. The N-type metal-oxygen semi-thunder manufacturing method as described in item 15 of Shenyan's patent scope, wherein the working temperature of the cleaning procedure is approximately between 45 degrees and 45 degrees. Stomach 2 3 · The N-type metal-oxygen semi-electric manufacturing method as described in item 15 of the Shin-Ken patent scope, wherein the gate dielectric layer is formed by thermal oxidation. 3 _ of 24 · The N-type metal-oxygen semi-electric manufacturing method as described in item 23 of the scope of patent application, wherein the operating temperature of the thermal oxidation method is generally between 700 and 1200 degrees of 9 _. 25 ° C · The N-type metal-oxygen semi-thunder method xe method described in item 15 of the scope of patent application, wherein the gate dielectric layer is formed and a normalization process is also included. 1T cooked rat • 2 6 · The method for manufacturing N-type metal oxysemiconductor as described in item 25 of the patent application scope, wherein the reaction gas system of the thermal nitridation process includes ammonia-of (NΗ3), nitric oxide (NO) or nitrous oxide (N20).卞 少 , 2 7 · The method for manufacturing N-type metal-oxide-semiconductor crystals as described in item 5 of the patent application scope, wherein the gate conductive layer is formed by low-pressure chemical vapor deposition = sink =. 2. 28. The method for manufacturing an N-type metal-oxide-semiconductor crystal as described in item 5 of the patent application scope, wherein after forming the gate conductive layer, the method further includes: patterning the gate conductive layer to form a gate. A pole structure; and a source and a drain formed in the substrate on both sides of the gate structure. 29 · —A method for manufacturing a complementary metal oxide semiconductor (CM0s) transistor, including the following steps: 0503-9763twf(nl);tsmc2002-l0l5;David.ptd α々179 '申請專利範圍 —。提供一基底,該基底具有一預定形成nmos電晶體之第 上區域與一預定形成PM0S電晶體之第二區域,並於該基底 "亥苐一區域與該第二區域,依序形成一閘介電層斑一 間導電層; 〃 邊閘介電層形成前,於該基底表面上,進行一清洗程 吁;以及 破直ΐ述各步驟係於一多腔反應室之個別腔室中進行及不 一、空,以組成一串接製程。 體 7 ·如申請專利範圍第2 9項所述之互補式金氧半電晶 一之製造方法,其中該基底係為一矽基底。 31·如申請專利範圍第29項所述之互補式金氧半電晶 & 表w方法,其中該閘介電層係由氮化矽、氧化矽或氮 虱化矽所構成。 〆, 埃 32 ·如申請專利範圍第2 9項所述之互補式金氧半電 之製造方法,其中該閘介電層之厚度大體介於1〇〜20 晶 _ 33·如申請專利範圍第29項所述之互補式金氧半電晶 體之製造方法,其中該閘導電層係由複晶矽所構成。 34 ·如申請專利範圍第2 9項所述之互補式金氧半 丨 屯日日 ' β造方法,其中該清洗程序係使用一清洗液,且該清 洗液係包含氨水、雙氧水與去離子水。 3 5 ·如申請專利範圍第3 4項所述之互補式金氧半雷曰 曰曰 體之製造方法,其中該氨水、雙氧水與去離子水之混合比 例係為0 . 2 5〜1 : 1〜2 : 8 0,且該氨水之重量百分率濃度0503-9763twf (nl); tsmc2002-l0l5; David.ptd α々179 'Scope of patent application —. A substrate is provided. The substrate has an upper region that is intended to form a nmos transistor and a second region that is intended to form a PMOS transistor, and a gate is sequentially formed on the substrate " Heihe region and the second region. The dielectric layer is a conductive layer; 前 Before the formation of the edge gate dielectric layer, a cleaning process is performed on the surface of the substrate; and each step is described in a separate chamber of a multi-chamber reaction chamber. And different, empty to form a series connection process. Body 7 · The manufacturing method of the complementary metal-oxide-semiconductor one described in item 29 of the patent application scope, wherein the substrate is a silicon substrate. 31. The complementary metal-oxide-semiconductor method described in item 29 of the scope of the patent application, wherein the gate dielectric layer is composed of silicon nitride, silicon oxide, or silicon nitride. 〆, 埃 32 · The manufacturing method of complementary metal-oxide-semiconductor as described in item 29 of the patent application scope, wherein the thickness of the gate dielectric layer is generally between 10 and 20 crystals_ 33 · The method for manufacturing a complementary metal-oxide-semiconductor crystal according to item 29, wherein the gate conductive layer is composed of polycrystalline silicon. 34. The complementary metal-oxygen halves as described in item 29 of the scope of the patent application, wherein the cleaning process uses a cleaning solution, and the cleaning solution includes ammonia, hydrogen peroxide, and deionized water. . 3 5 · The manufacturing method of the complementary metal-oxygen semi-thunder body as described in item 34 of the scope of patent application, wherein the mixing ratio of the ammonia water, hydrogen peroxide water and deionized water is 0.2 5 to 1: 1 ~ 2: 80, and the weight percentage concentration of the ammonia water 0503-9763twf(nl);tsmc2002-1015;David.ptd 第23頁 1222179 六、申請專利範圍 係小於2. 3 %。 3 6 .如申請專利範圍第2 9項所述之互補式金氧半電晶 體之製造方法,其中該清洗程序之工作溫度大體介於攝氏 25〜45度。 3 7.如申請專利範圍第2 9項所述之互補式金氧半電晶 體之製造方法,其中該閘介電層係由熱氧化法成長形成。 3 8 .如申請專利範圍第3 7項所述之互補式金氧半電晶 體之製造方法,其中該熱氧化法之工作溫度大體介於攝氏 700〜1200 度。 3 9 .如申請專利範圍第2 9項所述之互補式金氧半電晶 體之製造方法,其中形成該閘介電層之同時更包括進行一 熱氮化程序。 40.如申請專利範圍第3 9項所述之互補式金氧半電晶 體之製造方法,其中該熱氮化程序之反應氣體係包括氨 氣、一氧化氮或一氧化二氮。 4 1 .如申請專利範圍第2 9項所述之互補式金氧半電晶 體之製造方法,其中該閘導電層係由低壓化學氣相沉積法 沉積形成。 42.如申請專利範圍第2 9項所述之互補式金氧半電晶 體之製造方法,其中形成該閘導電層之步驟之後更包括: 定義該閘導電層,以分別形成一閘極結構於該第一區 域與該第二區域上; 形成一第一罩幕層於該第一區域上’並施行一 P+摻 雜,以於該第二區域之該閘極兩側之該基底中形成一源極0503-9763twf (nl); tsmc2002-1015; David.ptd page 23 1222179 VI. The scope of patent application is less than 2.3%. 36. The method for manufacturing a complementary metal-oxide semiconductor as described in item 29 of the scope of the patent application, wherein the working temperature of the cleaning process is generally between 25 and 45 degrees Celsius. 37. The method for manufacturing a complementary metal-oxide semiconductor as described in item 29 of the scope of the patent application, wherein the gate dielectric layer is formed by a thermal oxidation method. 38. The method for manufacturing a complementary metal-oxide-semiconductor as described in item 37 of the scope of the patent application, wherein the working temperature of the thermal oxidation method is generally between 700 and 1200 degrees Celsius. 39. The method for manufacturing a complementary metal-oxide-semiconductor as described in item 29 of the patent application scope, wherein forming the gate dielectric layer further includes performing a thermal nitridation process. 40. The method for manufacturing a complementary metal-oxide-semiconductor as described in item 39 of the scope of the patent application, wherein the reaction gas system of the thermal nitriding process includes ammonia, nitrogen monoxide, or nitrous oxide. 41. The method for manufacturing a complementary metal-oxide-semiconductor crystal according to item 29 of the scope of the patent application, wherein the gate conductive layer is formed by low-pressure chemical vapor deposition. 42. The method for manufacturing a complementary metal-oxide-semiconductor crystal according to item 29 of the patent application scope, wherein the step of forming the gate conductive layer further comprises: defining the gate conductive layer to form a gate structure respectively On the first region and the second region; forming a first mask layer on the first region; and performing a P + doping to form a substrate on both sides of the gate of the second region Source 0503-9763twf(nl);tsmc2002-1015;David.ptd 第24頁 1222179 六、申請專利範圍 與一汲極,該閘極、該源極與該汲極所構成之電晶體為一 PMOS電晶體; 去除該第一罩幕層; 形成一第二罩幕層於該第二區域上,並施行一 N+摻 雜,以於該第一區域之該閘極兩側之該基底中形成一源極 與一汲極,該閘極、該源極與該汲極所構成之電晶體為一 NMOS電晶體;以及 去除該第二罩幕層。0503-9763twf (nl); tsmc2002-1015; David.ptd page 24 1222179 6. The scope of patent application and a drain, the transistor formed by the gate, the source and the drain is a PMOS transistor; Removing the first mask layer; forming a second mask layer on the second region, and performing an N + doping to form a source electrode in the substrate on both sides of the gate electrode in the first region; A drain, the transistor formed by the gate, the source, and the drain is an NMOS transistor; and the second mask layer is removed. 0503-9763twf(nl);tsmc2002-1015;David.ptd 第25頁0503-9763twf (nl); tsmc2002-1015; David.ptd p. 25
TW92131764A 2003-11-13 2003-11-13 Method of fabricating NMOS and CMOS transistors TWI222179B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
TW92131764A TWI222179B (en) 2003-11-13 2003-11-13 Method of fabricating NMOS and CMOS transistors

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
TW92131764A TWI222179B (en) 2003-11-13 2003-11-13 Method of fabricating NMOS and CMOS transistors

Publications (2)

Publication Number Publication Date
TWI222179B true TWI222179B (en) 2004-10-11
TW200516716A TW200516716A (en) 2005-05-16

Family

ID=34433031

Family Applications (1)

Application Number Title Priority Date Filing Date
TW92131764A TWI222179B (en) 2003-11-13 2003-11-13 Method of fabricating NMOS and CMOS transistors

Country Status (1)

Country Link
TW (1) TWI222179B (en)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI451531B (en) * 2008-12-17 2014-09-01 United Microelectronics Corp Method for gate leakage reduction and vt shift control and complementary metal-oxide-semiconductor device

Also Published As

Publication number Publication date
TW200516716A (en) 2005-05-16

Similar Documents

Publication Publication Date Title
US6150286A (en) Method of making an ultra thin silicon nitride film
TWI450338B (en) Method for fabricating a gate dielectric of a field effect transistor
TWI252527B (en) High-K gate dielectric stack plasma treatment to adjust threshold voltage characteristics
US20150132938A1 (en) Methods and Systems for Forming Reliable Gate Stack on Semiconductors
CN101924026B (en) Method for reducing interfacial layer thickness
CN102629559B (en) Manufacture method of stacked gate SiC-metal insulator semiconductor (MIS) capacitor
KR20040018225A (en) Dual-gate structure and method of fabricating integrated circuits having dual-gate structures
TW200301957A (en) Manufacturing method for semiconductor integrated circuit device
WO2011153845A1 (en) Integration method for dual metal gate and dual high dielectric of cmos device
US20120003827A1 (en) Method for manufacturing metal gate stack structure in gate-first process
CN103730359A (en) Manufacturing method of composite gate media SiC MISFET
US20160027640A1 (en) Hydroxyl group termination for nucleation of a dielectric metallic oxide
CN112490191A (en) Semiconductor device and method for forming the same
US20050236675A1 (en) Semiconductor device and manufacturing method thereof
TWI279891B (en) Method of manufacturing a flash memory cell
CN103451611B (en) Be applicable to the low-leakage current HfO of gate dielectric layer 2the preparation method of film
CN104810293B (en) The preparation method of subregion composite grid structure SIC DMISFET devices
JP3727299B2 (en) Manufacturing method of semiconductor device
CN111430228A (en) Preparation method of dielectric film with ultrahigh dielectric constant
TWI222179B (en) Method of fabricating NMOS and CMOS transistors
WO2012113247A1 (en) Method for manufacturing stacked structure of pmos device
CN106531785A (en) La-base medium material high-K metal gate structure based on Ge substrate, and preparation method
CN113241373A (en) Ferroelectric doping-based field effect transistor and preparation method thereof
CN104851802B (en) A kind of semiconductor devices and preparation method thereof
JPH07162002A (en) Manufacture of semiconductor film and manufacture of thin-film transistor

Legal Events

Date Code Title Description
MK4A Expiration of patent term of an invention patent