TW364081B - Method and system for implementing a cache coherency mechanism for utilization within a non-inclusive cache memory hierarchy - Google Patents
Method and system for implementing a cache coherency mechanism for utilization within a non-inclusive cache memory hierarchyInfo
- Publication number
- TW364081B TW364081B TW086110164A TW86110164A TW364081B TW 364081 B TW364081 B TW 364081B TW 086110164 A TW086110164 A TW 086110164A TW 86110164 A TW86110164 A TW 86110164A TW 364081 B TW364081 B TW 364081B
- Authority
- TW
- Taiwan
- Prior art keywords
- cache memory
- cache
- state bit
- memory
- inclusive
- Prior art date
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
- G06F12/0802—Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches
- G06F12/0806—Multiuser, multiprocessor or multiprocessing cache systems
- G06F12/0811—Multiuser, multiprocessor or multiprocessing cache systems with multilevel cache hierarchies
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Memory System Of A Hierarchy Structure (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/810,775 US5787478A (en) | 1997-03-05 | 1997-03-05 | Method and system for implementing a cache coherency mechanism for utilization within a non-inclusive cache memory hierarchy |
Publications (1)
Publication Number | Publication Date |
---|---|
TW364081B true TW364081B (en) | 1999-07-11 |
Family
ID=25204675
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW086110164A TW364081B (en) | 1997-03-05 | 1997-07-17 | Method and system for implementing a cache coherency mechanism for utilization within a non-inclusive cache memory hierarchy |
Country Status (5)
Country | Link |
---|---|
US (1) | US5787478A (zh) |
JP (1) | JP3281893B2 (zh) |
KR (1) | KR19980079433A (zh) |
CN (1) | CN1110752C (zh) |
TW (1) | TW364081B (zh) |
Families Citing this family (31)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6374330B1 (en) * | 1997-04-14 | 2002-04-16 | International Business Machines Corporation | Cache-coherency protocol with upstream undefined state |
US6061766A (en) * | 1997-06-24 | 2000-05-09 | Sun Microsystems, Inc. | Non-inclusive cache method using pipelined snoop bus |
US6076147A (en) * | 1997-06-24 | 2000-06-13 | Sun Microsystems, Inc. | Non-inclusive cache system using pipelined snoop bus |
US6065098A (en) * | 1997-09-18 | 2000-05-16 | International Business Machines Corporation | Method for maintaining multi-level cache coherency in a processor with non-inclusive caches and processor implementing the same |
US6216218B1 (en) | 1997-11-03 | 2001-04-10 | Donald L. Sollars | Processor having a datapath and control logic constituted with basis execution blocks |
US6067601A (en) * | 1997-11-03 | 2000-05-23 | Brecis Communications | Cache memory based instruction execution |
US6397298B1 (en) * | 1999-07-30 | 2002-05-28 | International Business Machines Corporation | Cache memory having a programmable cache replacement scheme |
US6715040B2 (en) * | 2001-01-05 | 2004-03-30 | Nec Electronics, Inc. | Performance improvement of a write instruction of a non-inclusive hierarchical cache memory unit |
US6584546B2 (en) * | 2001-01-16 | 2003-06-24 | Gautam Nag Kavipurapu | Highly efficient design of storage array for use in first and second cache spaces and memory subsystems |
US6922753B2 (en) * | 2002-09-26 | 2005-07-26 | International Business Machines Corporation | Cache prefetching |
US6922756B2 (en) * | 2002-12-19 | 2005-07-26 | Intel Corporation | Forward state for use in cache coherency in a multiprocessor system |
US7020746B2 (en) * | 2003-01-28 | 2006-03-28 | Microsoft Corporation | Method and system for an atomically updated, central cache memory |
US7373466B1 (en) * | 2004-04-07 | 2008-05-13 | Advanced Micro Devices, Inc. | Method and apparatus for filtering memory write snoop activity in a distributed shared memory computer |
US7383388B2 (en) | 2004-06-17 | 2008-06-03 | International Business Machines Corporation | Method for storing data |
US20060155934A1 (en) * | 2005-01-11 | 2006-07-13 | Ramakrishnan Rajamony | System and method for reducing unnecessary cache operations |
US7325101B1 (en) * | 2005-05-31 | 2008-01-29 | Sun Microsystems, Inc. | Techniques for reducing off-chip cache memory accesses |
US20070038814A1 (en) * | 2005-08-10 | 2007-02-15 | International Business Machines Corporation | Systems and methods for selectively inclusive cache |
JP5319049B2 (ja) * | 2005-08-22 | 2013-10-16 | 富士通セミコンダクター株式会社 | キャッシュシステム |
US7596661B2 (en) * | 2005-09-01 | 2009-09-29 | Mediatek Inc. | Processing modules with multilevel cache architecture |
US7725619B2 (en) * | 2005-09-15 | 2010-05-25 | International Business Machines Corporation | Data processing system and method that permit pipelining of I/O write operations and multiple operation scopes |
US7404045B2 (en) * | 2005-12-30 | 2008-07-22 | International Business Machines Corporation | Directory-based data transfer protocol for multiprocessor system |
CN101595462B (zh) * | 2007-01-31 | 2012-04-25 | 高通股份有限公司 | 用以减少多级高速缓冲存储器层级中的掷出的设备和方法 |
US8661208B2 (en) * | 2007-04-11 | 2014-02-25 | Hewlett-Packard Development Company, L.P. | Non-inclusive cache systems and methods |
US9279079B2 (en) * | 2007-05-30 | 2016-03-08 | Sharp Kabushiki Kaisha | Method of manufacturing phosphor, light-emitting device, and image display apparatus |
JP2009053820A (ja) * | 2007-08-24 | 2009-03-12 | Nec Electronics Corp | 階層型キャッシュメモリシステム |
US9442846B2 (en) * | 2009-03-17 | 2016-09-13 | Cisco Technology, Inc. | High speed memory systems and methods for designing hierarchical memory systems |
US20110202727A1 (en) * | 2010-02-18 | 2011-08-18 | Qualcomm Incorporated | Apparatus and Methods to Reduce Duplicate Line Fills in a Victim Cache |
US9378148B2 (en) | 2013-03-15 | 2016-06-28 | Intel Corporation | Adaptive hierarchical cache policy in a microprocessor |
US9418009B2 (en) * | 2013-12-27 | 2016-08-16 | Intel Corporation | Inclusive and non-inclusive tracking of local cache lines to avoid near memory reads on cache line memory writes into a two level system memory |
US10204047B2 (en) * | 2015-03-27 | 2019-02-12 | Intel Corporation | Memory controller for multi-level system memory with coherency unit |
US11954034B2 (en) * | 2022-03-28 | 2024-04-09 | Woven By Toyota, Inc. | Cache coherency protocol for encoding a cache line with a domain shared state |
Family Cites Families (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2622011B2 (ja) * | 1990-04-16 | 1997-06-18 | 三菱電機株式会社 | 画面切替方法 |
EP0461926B1 (en) * | 1990-06-15 | 1998-09-02 | Compaq Computer Corporation | Multilevel inclusion in multilevel cache hierarchies |
US5379396A (en) * | 1991-10-11 | 1995-01-03 | Intel Corporation | Write ordering for microprocessor depending on cache hit and write buffer content |
US5428761A (en) * | 1992-03-12 | 1995-06-27 | Digital Equipment Corporation | System for achieving atomic non-sequential multi-word operations in shared memory |
US5636365A (en) * | 1993-10-05 | 1997-06-03 | Nec Corporation | Hierarchical buffer memories for selectively controlling data coherence including coherence control request means |
US5564035A (en) * | 1994-03-23 | 1996-10-08 | Intel Corporation | Exclusive and/or partially inclusive extension cache system and method to minimize swapping therein |
-
1997
- 1997-03-05 US US08/810,775 patent/US5787478A/en not_active Expired - Fee Related
- 1997-07-17 TW TW086110164A patent/TW364081B/zh active
- 1997-10-22 KR KR1019970054287A patent/KR19980079433A/ko active IP Right Grant
-
1998
- 1998-01-27 CN CN98104031A patent/CN1110752C/zh not_active Expired - Fee Related
- 1998-02-17 JP JP03458498A patent/JP3281893B2/ja not_active Expired - Fee Related
Also Published As
Publication number | Publication date |
---|---|
JP3281893B2 (ja) | 2002-05-13 |
KR19980079433A (ko) | 1998-11-25 |
US5787478A (en) | 1998-07-28 |
CN1110752C (zh) | 2003-06-04 |
CN1195817A (zh) | 1998-10-14 |
JPH10254772A (ja) | 1998-09-25 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
TW364081B (en) | Method and system for implementing a cache coherency mechanism for utilization within a non-inclusive cache memory hierarchy | |
TW351788B (en) | Method and apparatus for caching system management mode information with other information | |
GB2374962A (en) | Cache line flush micro-architectural implementation method and system | |
NO870415L (no) | Datamaskinsystem. | |
CA2062910A1 (en) | Optimum write-back strategy for directory-based cache coherence protocols | |
SG47655A1 (en) | Computer system that maintains system wide cache coherency during deffered communication transactions | |
TW371331B (en) | System for prefetching data | |
AU7806298A (en) | Three tier financial transaction system with cache memory | |
CA2100094A1 (en) | Memory control circuit for use with a copy back cache system | |
EP0681240A3 (en) | Memory tag copying system. | |
EP0496506A3 (en) | A processing unit for a computer and a computer system incorporating such a processing unit | |
GB9724031D0 (en) | Cache memory operation | |
EP0959421A3 (en) | Electronic notebook for maintaining design information | |
IL187807A0 (en) | Method and apparatus for managing cache memory accesses | |
GB2357867A (en) | Out-of-order snooping for multiprocessor computer systems | |
ES8305516A1 (es) | "una instalacion de ordenador". | |
EP0905628A3 (en) | Reducing cache misses by snarfing writebacks in non-inclusive memory systems | |
MY120522A (en) | Redundant memory array. | |
MY119935A (en) | Pseudo precise i-cache inclusivity for vertical caches | |
DE69618831D1 (de) | ECC-geschützte Speicherorganisation mit Lese-Änderungs-Schreib-Pipelinezugriff | |
TW368624B (en) | Method for providing virtual atomicity in multi-processor environment having access to multilevel caches | |
CA2034709A1 (en) | System for controlling an internally-installed cache memory | |
CA2221797A1 (en) | Linked caches for context data search | |
TW234174B (en) | System and method for maintaining memory coherency | |
GB2275797B (en) | Data transfer processing system |