TW357349B - Input buffer of memory device for reducing current consumption in standby mode - Google Patents

Input buffer of memory device for reducing current consumption in standby mode

Info

Publication number
TW357349B
TW357349B TW086117480A TW86117480A TW357349B TW 357349 B TW357349 B TW 357349B TW 086117480 A TW086117480 A TW 086117480A TW 86117480 A TW86117480 A TW 86117480A TW 357349 B TW357349 B TW 357349B
Authority
TW
Taiwan
Prior art keywords
bus
input buffer
bus data
standby mode
input
Prior art date
Application number
TW086117480A
Other languages
English (en)
Inventor
Jae-Myoung Choi
Original Assignee
Hyundai Electronics Ind
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Hyundai Electronics Ind filed Critical Hyundai Electronics Ind
Application granted granted Critical
Publication of TW357349B publication Critical patent/TW357349B/zh

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1078Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
    • G11C7/1093Input synchronization
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1078Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits

Landscapes

  • Static Random-Access Memory (AREA)
  • Dram (AREA)
  • Power Sources (AREA)
  • Logic Circuits (AREA)
  • Communication Control (AREA)
  • Bus Control (AREA)
TW086117480A 1996-12-31 1997-11-22 Input buffer of memory device for reducing current consumption in standby mode TW357349B (en)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
KR1019960080249A KR100232896B1 (ko) 1996-12-31 1996-12-31 저전력형 반도체 메모리 소자

Publications (1)

Publication Number Publication Date
TW357349B true TW357349B (en) 1999-05-01

Family

ID=19493501

Family Applications (1)

Application Number Title Priority Date Filing Date
TW086117480A TW357349B (en) 1996-12-31 1997-11-22 Input buffer of memory device for reducing current consumption in standby mode

Country Status (4)

Country Link
US (1) US5903508A (zh)
JP (1) JP3312586B2 (zh)
KR (1) KR100232896B1 (zh)
TW (1) TW357349B (zh)

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100287186B1 (ko) * 1999-03-29 2001-04-16 윤종용 반도체 메모리 장치의 상보형 차동 입력 버퍼
JP4216415B2 (ja) * 1999-08-31 2009-01-28 株式会社ルネサステクノロジ 半導体装置
JP2001093275A (ja) 1999-09-20 2001-04-06 Mitsubishi Electric Corp 半導体集積回路装置
US6496915B1 (en) * 1999-12-31 2002-12-17 Ilife Solutions, Inc. Apparatus and method for reducing power consumption in an electronic data storage system
US6807613B1 (en) * 2000-08-21 2004-10-19 Mircon Technology, Inc. Synchronized write data on a high speed memory bus
JP3958546B2 (ja) * 2001-10-01 2007-08-15 フリースケール セミコンダクター インコーポレイテッド バッファ制御システムおよびバッファ制御可能なメモリー
US7155630B2 (en) * 2002-06-25 2006-12-26 Micron Technology, Inc. Method and unit for selectively enabling an input buffer based on an indication of a clock transition
DE10244516B4 (de) * 2002-09-25 2006-11-16 Infineon Technologies Ag Integrierte Schaltung mit einer Eingangsschaltung
KR100788980B1 (ko) * 2006-02-03 2007-12-27 엠텍비젼 주식회사 휴대형 장치 및 공유 메모리의 저전력 모드 제어 방법
US8031533B2 (en) * 2008-02-14 2011-10-04 Hynix Semiconductor Inc. Input circuit of semiconductor memory apparatus and controlling method thereof

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5542067A (en) * 1992-04-23 1996-07-30 International Business Machines Corporation Virtual multi-port RAM employing multiple accesses during single machine cycle
JP3490131B2 (ja) * 1994-01-21 2004-01-26 株式会社ルネサステクノロジ データ転送制御方法、データプロセッサ及びデータ処理システム

Also Published As

Publication number Publication date
KR19980060882A (ko) 1998-10-07
JPH10228774A (ja) 1998-08-25
KR100232896B1 (ko) 1999-12-01
JP3312586B2 (ja) 2002-08-12
US5903508A (en) 1999-05-11

Similar Documents

Publication Publication Date Title
TW358264B (en) Semiconductor memory system using a clock-synchronous semiconductor device and a semiconductor memory device for use in the same
TW353750B (en) Synchronous type semiconductor memory
TW357349B (en) Input buffer of memory device for reducing current consumption in standby mode
TW374175B (en) Data output buffer control circuit of synchronous semiconductor memory device
TW353176B (en) A semiconductor device capable of holding signals independent of the pulse width of an external clock and a computer system including the semiconductor
TW365659B (en) Method and apparatus for providing a program suspend command with respect to a nonvolatile memory
TW358910B (en) A semiconductor device having a refresh device of a noise reductive type
TW200506959A (en) On-die termination circuit and method for reducing on-chip DC current, and memory system including memory device having the same
TW358994B (en) Circuit for SRAM test mode isolated bitline modulation
TW344074B (en) Charge transfer sense amplifier
TW200615968A (en) Local input/output line precharge circuit of semiconductor memory device
TW336313B (en) Phase locked loop system and method for use in a data channel
TW359831B (en) Buffer control circuit and method for semiconductor memory device with power saving function
TW340923B (en) Over-time processing circuit and the receiver
TW362176B (en) High-speed clock-synchronous semiconductor integrated circuit and semiconductor integrated circuit system
TW374170B (en) Clock-synchronized input circuit and semiconductor memory device that utilizes same
EP1163569A4 (en) METHOD AND CIRCUIT TO RECEIVE DATA CLOCKED AT TWO ENDS
AU6272299A (en) Regulating a data transfer time
WO2002078008A3 (en) Independent asynchronous boot block for synchronous non-volatile memory devices
TW358178B (en) Power-off saving push-button telephone system memory data circuit
MY121210A (en) Nonvolatile memory with output mode configuration
TW328602B (en) Camera system and semiconductor memory circuit for image thereof
GB2316779B (en) Computer monitoring unit and power window system
AU2045699A (en) Display element, control for a display element, corresponding control method in addition to a register element and registering system
TW287254B (en) Memory look-up method and device

Legal Events

Date Code Title Description
MM4A Annulment or lapse of patent due to non-payment of fees