OA21086A - Light-Emitting Diode - Google Patents

Light-Emitting Diode Download PDF

Info

Publication number
OA21086A
OA21086A OA1202100492 OA21086A OA 21086 A OA21086 A OA 21086A OA 1202100492 OA1202100492 OA 1202100492 OA 21086 A OA21086 A OA 21086A
Authority
OA
OAPI
Prior art keywords
layer
light emitting
conductivity type
type semiconductor
semiconductor layer
Prior art date
Application number
OA1202100492
Inventor
Jae Kwon Kim
Min Chan HEO
Kyoung Wan Kim
Jong Kyu Kim
Hyun A Kim
Joon Sup LEE
Original Assignee
Seoul Viosys Co., Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Seoul Viosys Co., Ltd filed Critical Seoul Viosys Co., Ltd
Publication of OA21086A publication Critical patent/OA21086A/en

Links

Abstract

A Light Emitting Diode according to an exemplary embodiment includes: a first conductivity type semiconductor layer; a mesa disposed on the first conductivity type semiconductor layer, and including an active layer and a second conductivity type semiconductor layer; and a lower insulation layer covering the mesa and at least a portion of the first conductivity type semiconductor layer exposed around the mesa, and having a first opening for allowing electrical connection to the first conductivity type semiconductor layer and a second opening for allowing electrical connection to the second conductivity type semiconductor layer, in which the active layer generates light having a peak wavelength of about 500 nm or less, the lower insulation layer includes a distributed Bragg reflector, the lower insulation layer has a high reflection wavelength band continuously exhibiting reflectances of 90% or more in a wavelength range of the visible region, reflectances in a first wavelength region including a peak wavelength of light generated in the active layer within the high reflection wavelength band are higher than those in a second wavelength region within a range of 554 nm to 700 nm, and the first wavelength region is located in a region of wavelengths shorter than 554 nm.

Description

[DESCRIPTION]
[invention Title]
LIGHT EMITTING DIODE
[TECHNICAL FIELD]
[1] Exemplary embodiments relate to a light emitting diode,
[Background Art]
[2] In general, with favorable thermal stability and a direct transition type energy band structure, Group III-based nitrides, such as gallium nîtride (GaN), aluminum nitride (AIN), and the like, hâve been spotlighted as materials for light sources in the visible range and the ultraviolet range. In particular, blue and green light emitting diodes using indium gallium nitride are used in various fields that include large full color fiat panel display s, signal lamps, interior lighting, high densîty light sources, high resolution output Systems, optical communication, and the like.
[3] Meanwhîle, a distributed Bragg reflector is a reflector having a high réflectance in a spécifie wavelength band by stacking insolation layers having different indices of refraction from one another. The distributed Bragg reflector reduces light loss by reflecting light in the light emitting diode, thereby improving light efficiency of the light emitting diode.
[4] The distributed Bragg reflector formed on a fiat surface such as a substrate can form a uni form layer, and thus, the reflector is highly reliable. Meanwhîle, when the distributed Bragg reflector is formed on a structure having a side surface such as a mesa, a large number of fine cracks or pinholes may be formed in the distributed Bragg reflector, and thus, reliability may deteriorate due to moisture perméation.
[5] In particular, the distributed Bragg reflector requires a large number of stacks since réflectance thereof increases as the number of stacked layers increases. In addition, a thickness / 110 of the distributed Bragg reflector is further increased so as to hâve a high réflectance in a wîde wavelength band of the visible région. The increased thickness of the distributed Bragg reflector further reduces reliability of the light emitting diode and makes a manufacturing process of the light emitting diode difficult.
[6] Meanwhile, the light emitting diode is provided in various chip types, and light emitting diode chips are mounted on a mounting surface of a package, a sub-mount, a printed circuit board, or the like. For example, a flip-chip type light emitting diode includes bump pads, and the bump pads are mounted on connection pads of a printed circuit board or the like through a solder paste.
[7] A mounting process according to a prior art is generally carried out through a reflow process after applying the solder paste on the connection pads, and putting the bump pads of the light emitting diode chip on the solder paste, and accordingly, the bump pads are bonded to the connection pads by the solder.
[8] However, in order to bond the light emitting diode chips, it is necessary to apply a significant amount of solder paste on the connection pads. For this purpose, it is sometimes required to apply the solder paste several times on one connection pad. Accordingly, as the amount of the solder paste applied on the connection pads increases, the mounting process ofthe light emitting diode chips becomes more complicated, and possibility of a process failure increases. [9] Since the bump pads formed on the light emitting diode chips generally hâve a relatively small thickness, it is not helpful to handle the light emitting diode chips. Accordingly, it is difficult to form a white wall for improving luminous intensity of the light emitting diode chip. In addition, since it is difficult lo handle the light emitting diode chip having a relatively small size, the mounting process using the solder paste is difficult.
[Disclosure!
[Technical Problem] / 110
[lÛ] Exemplary embodiments provide a light emitting diode employing a distributed Bragg reflector capable of reducing a thickness thereof while maintaining a relatively high réflectance. [I l] Exemplary embodiments provide a light emitting diode having high reliability under a high humidity environment.
[ 12] Exemplary embodiments provide a light emitting diode chip with which a bonding process can be easily carried out using solder.
[13] Exemplary embodiments provide a light emitting diode chip that is easy to handle.
[Technical Solution]
[14] A light emitting diode according to an exemplary embodiment includes: a first conductivity type semiconductor layer; a mesa disposed on the first conductivity type semiconductor layer, and including an active layer and a second conductivity type semiconductor layer; and a lower Însulation layer coverîng the mesa and at least a portion of the first conductivity type semiconductor layer exposed around tire mesa, and having a first opening for allowing electrical connection to the first conductivity type semiconductor layer and a second opening for allowing electrical connection to the second conductivity type semiconductor layer, in which the active layer generates light having a peak wavelength of about 500 nm or less, the lower însulation layer includes a distributed Bragg reflector, the lower însulation layer has a high refiection wavelength band continuously exhibiting réflectances of 90% or more in a wavelength range of the visible région, réflectances in a first wavelength région including a peak wavelength of light generated in the active layer within the high refiection wavelength band are higher than those in a second wavelength région within a range of 554 nm to 700 nm, and the first wavelength région is located in a région of wavelengths shorter than 554 nm.
[15] A light emitting diode according to another exemplary embodiment includes: a first conductivity type semiconductor layer; a mesa disposed on the first conductivity type
3/110 semiconductor layer, and including an active layer and a second conductivity type semiconductor layer; and a lower insulation layer covering the mesa and at least a portion of the first conductivity type semiconductor layer exposed around the mesa, and having a first opening for allowing electrical connection to the first conductivity type semiconductor layer and a second opening for allowing electrical connection to the second conductivity type semiconductor layer, in which the lower insulation layer includes a dîstributed Bragg reflector and a capping layer disposed on the distributed Bragg reflector, and the capping layer includes a mixed layer of at least two kinds of oxides including SiOs.
[ 16] A light emitting diode according to another exemplary embodiment includes: a first conductivity type semiconductor layer; a mesa disposed on the first conductivity type semiconductor layer, and including an active layer and a second conductivity type semiconductor layer; a distributed Bragg reflector covering a side surface of the mesa and at least a portion of the first conductivity type semiconductor layer exposed around the mesa; and a protection layer covering the distributed Bragg reflector on the first conductivity type semiconductor layer, in which the protection layer includes a mixed layer of at least two kinds of oxides including SiCh. [17] A light emitting diode according to another exemplary embodiment includes: a first conductivity type semiconductor layer; an active layer disposed on the first conductivity type semiconductor layer; a second conductivity type semiconductor layer disposed on the active layer; a first bump pad electrically connected to the first conductivity type semiconductor layer; a second bump pad electrically connected to the second conductivity type semiconductor layer; a first solder bump disposed on the first bump pad; and a second solder bump disposed on the second bump pad, in which the first and second solder bumps hâve thicknesses within a range of 10 times to 80 times of thicknesses of the first and second bump pads, respectively.
[18] A light emitting diode according to another exemplary embodiment includes: a substrate; a first conductivity type semiconductor layer disposed on the substrate; an active layer disposed / 110 on the first conductivity type semiconductor layer; a second conductivity type semiconductor layer disposed on the active layer; an upper insulation layer disposed on the second conductivity type semiconductor layer, and having openings for allowing electrical connection; and first and second solder bumps disposed on the upper insulation layer, and electrically connected to the first and second conductivity type semiconductor layers through the openings of the upper insulation layer, respectively, in which each ofthe first and second solder bumps has a thickness within a range of about ΙΟ μηι to about 100 pm.
[19] A light emîtting device according to another exemplary embodiment includes: a mountîng surface having connection pads; and a light emitting diode mounted on the mounting surface through solders, in which the light emitting diode includes: a first conductivity type semiconductor layer; an active layer disposed on the first conductivity type semiconductor layer; a second conductivity type semiconductor layer disposed on the active layer; a first bump pad electrically connected to the first conductivity type semiconductor layer; and a second bump pad electrically connected to the second conductivity type semiconductor layer, in which the solders bond the connection pads and the first and second bump pads, and the solders hâve thicknesses within a range of 10 times to 80 times of thicknesses of the first and second bump pads.
[20] A light emitting diode according to another exemplary embodiment includes: a substrate; at least four light emitting cells disposed on the substrate, each of the light emitting cells including a first conductivity type semiconductor layer, an active layer, and a second conductivity type semiconductor layer; and at least two solder bumps disposed on the light emitting cells, in which the at least four light emitting cells include at least two light emitting cells disposed near one edge of the substrate and at least two light emitting cells disposed near the opposite edge of the substrate, a solder bump(s) is provided on two or more light emitting cells among the at least two light emitting cells disposed near one edge of the substrate, and a solder bump(s) is provided on two or more light emitting cells among the at least two light emitting cells disposed near the opposite / 110 edge of the substrate.
[Advantageous Effect]
[21] According to exemplary embodiments of the present disclosure, a thickness of a distributed Bragg reflector may be reduced by having a high réflectance for light generated in an active layer, and by having a relatively low réflectance for visible light în a région of relatively longer wavelengths, and thus, it is possible to provide a light emitting diode with high reliability.
[22] In addition, it is possible to provide a light emitting diode with high reliability under a high température and high humîdity environment by protecting a distributed Bragg reflector using a waterproof capping layer capable of preventing moîsture perméation.
[23] Furthermore, according to exemplary embodiments of the present disclosure, a bondîng process may be easily carried ont by providing a relatively thick solder bump on a light emitting diode, and handling of a light emitting diode chip may be facilitated.
[24] Other advantages and effects of the present disclosure will become more apparent through detailed descriptions.
[Description of Drawings]
[25] FIG. I is a schematic plan view îllustrating a light emitting diode according to an exemplary embodiment.
[26] FIG. 2 is a cross-sectîonal view taken along line A-A of FIG. 1.
[27] FIG. 3 is a schematic cross-sectional view îllustrating an example of a lower insulation layer.
[28] FIG. 4 is a schematic graph îllustrating thicknesses of layers of an example of a distributed Bragg reflector in the lower insulation layer of FIG. 3.
[29] FIG. 5 is a simulation graph îllustrating a réflectance of the lower insulation layer employîng the distributed Bragg reflector of FIG. 4.
6/110
[30] FIG. 6 is a schematic cross-sectional view illustrating another example of a lower insolation layer.
[31] FIG. 7 is a schematic graph illustrating an example of a distributed Bragg reflector in the lower insolation layer of FIG. 6.
[32] FIG. 8 is a simulation and an actual measurement graphs illustrating a réflectance of the lower insolation layer employing the distriboted Bragg reflector of FIG. 6.
[33] FIG. 9A and FIG. 9B are schematic cross-sectional views illustrating a distributed Bragg reflector and a capping layer.
[34] FIG. 10 is a schematic cross-sectional view illustrating a light emitting diode according to another exemplary embodiment.
[35] FIG. 11 is a schematic plan view illustrating a light emitting diode according to another exemplary embodiment.
[36] FIG. 12 is a schematic circuit diagram illustrating the light emitting diode of FIG 11.
[37] FIG. 13 is a schematic cross-sectional view taken along line B-B of FIG. 11.
[38] FIG. 14 is a schematic cross-sectional view taken along line C-C of FIG. 11.
[39] FIG. 15 is a schematic plan view illustrating a light emitting diode according to an exemplary embodiment.
[40] FIG. 16 is a cross-sectional view taken along line A-A of FIG. 15.
[41] FIG. 17 is a schematic cross-sectional view illustrating a solder bump of a light emitting diode according to an exemplary embodiment.
[42] FIG. 18 is a schematic plan view illustrating a light emitting diode according to an exemplary embodiment.
|43] FIGS. 19A through I9F are schematic cross-sectional views illustrating a manufacturing process of a light emitting device according to an exemplary embodiment.
[44] FIG. 20 is a schematic plan view illustrating a light emitting diode according to another / 110 exemplary embodiment.
[45] FIG. 21 is a schematic circuit diagram illustrating the light emitting diode of FIG. 20.
[46] FIG. 22 is a schematic cross-sectional view taken along line B-B of FIG. 20.
[47] FIG. 23 îs a schematic cross-sectional view taken along line C-C of FIG. 20.
[48] FIG. 24 is a schematic cross-sectional view illustrating a light emitting diode according to another exemplary embodiment.
[49] FIG. 25 is a schematic plan view illustrating a light emitting diode according to another exemplary embodiment.
[50] FIG. 26 is an exploded perspective view illustrating a lighting apparatus to which a light emitting diode according to an exemplary embodiment is applied.
[51 ] FIG. 27 is a cross-sectional view illustrating a display apparatus to which a light emitting diode according to another exemplary embodiment is applied.
[52] FIG. 28 îs a cross-sectional view illustrating a display apparatus to which a light emitting diode according to another exemplary embodiment is applied.
[53] FIG. 29 is a cross-sectional view illustrating an example in which a light emitting diode according to another exemplary embodiment îs applied to a head lamp.
[Best Mode]
[54] Hereinafter, embodiments will be described in detail with reference to the accompanying drawings. The foîlowing embodiments are provided by way of example so as to fully convey the spirit of the present disclosure to those skilled in the art to which the present disclosure pertains. Accordingly, the present disclosure is not limited to the embodiments disclosed herein and can also be implemented in different forms. In the drawings, widths, lengths, thicknesses, and the like of devices can be exaggerated for clarity and descriptive purposes. When an element or layer is referred to as being disposed above or disposed on another element or layer, it can be directiy / 110 disposed above or disposed on the other element or layer or intervening devices or layers can be present. Throughout the spécification, like reference numéral s dénoté like devices having the same or similar functions.
[55] A light emitting diode according to an exemplary embodiment includes: a first conductivity type semiconductor layer; a mesa disposed on the first conductivity type semiconductor layer, and including an active layer and a second conductivity type semiconductor layer; and a lower insulation layer coverîng the mesa and at least a portion of the first conductivity type semiconductor layer exposed around the mesa, and having a first opening for allowing electrical connection to the first conductivity type semiconductor layer and a second opening for allowing electrical connection to the second conductivity type semiconductor layer, in which the active layer generates light having a peak wavelength of about 500 nm or less, the lower insulation layer includes a distributed Bragg reflector, the lower insulation layer has a high reflection wavelength band contînuously exhibiting réflectances of 90% or more in a wavelength range of the visible région, réflectances in a first wavelength région including a peak wavelength of light generated in the active layer within the high reflection wavelength band are higher than those in a second wavelength région within a range of 554 nm to 700 nm, and the first wavelength région is located in a région of wavelengths shorter than 554 nm.
[56] Since the first wavelength région having relatively high réflectances within the high reflection wavelength band is provided, an overall thickness of the distributed Bragg reflector may be reduced, and thus, a light emitting diode capable of improvîng relîability may be provided.
[57] The lower insulation layer may further include a capping layer disposed on the distributed Bragg reflector.
[58] In some exemplary embodiments, tire capping layer may include a mixed layer of at least two kinds of oxides including SiCb. Herein, the term “mixed layer” refers to a layer in which two or more kinds of oxides are mixed with one another. For example, an oxide such as TiCh, ! 110
SnO2, MgO, ZnO, or the like may be mixed in a SiChlayer. In an exemplary embodiment, the capping layer may include a SiCh-TiCh mixed layer. The SiO2-TiO2 mixed layer refers to a layer in which SiÛ2and T1O2 are mixed, and in considération of DBR design, about l mol% to 5 mol% of T1O2 may be randomly mixed in the SiCb-TiCh mixed layer. The SiO2-TiO2 capping layer has a waterproof characteristic, and thus, reliabîlity ofthe light emitting diode may be improved under a high température and high humidity environment.
[59] In an exemplary embodiment, the capping layer may cover an upper surface of the distributed Bragg reflector and expose a side surface thereof. In another exemplary embodiment, the capping layer may cover the upper and side surfaces ofthe distributed Bragg reflector.
[60] Meanwhile, the lower insulation layer may hâve a réflectance of 98% or more in a wavelength range of 420 nm to 480 nm, and may hâve a réflectance of 90% or more in a wavelength range of 554 nm to 700 nm.
[61 ] In an exemplary embodiment, the first wavelength région may be within the range of 420 nm to 480 uni, and réflectances in the first wavelength région may be higher than those in wavelengths in a range of 500 nm to 700 nm.
[62] The light emitting diode may further include: a transparent conductive oxide layer disposed on the mesa and electrically connected to the second conductivity type semiconductor layer; a dielectric layer covering the conductive oxide layer, and having a plurality of openings exposîng the conductive oxide layer; and a métal reflection layer disposed on the dielectric layer, and connected to the conductive oxide layer through the openings ofthe dielectric layer, in which the lower insulation layer may be disposed on the métal reflection layer, the first opening may expose the first conductivity type semiconductor layer, and the second opening may expose the métal reflection layer.
[63] Moreover, the light emitting diode may further include: a first pad métal layer disposed on the lower insulation layer, and electrically connected to the first conductivity type i 110
Semiconductor layer through the first opening of the Iower insulation layer; and a second pad métal layer disposed on the Iower insulation layer, and electrically connected to the second conductivity type semiconductor layer through the second opening ofthe Iower insulation layer.
[64] In addition, the light emitting diode may further include an upper insulation layer covering the first pad métal layer and the second pad métal layer, and including a first opening exposing the first pad métal layer and a second opening exposing the second pad métal layer.
[65] In some exemplary embodiments, the upper insulation layer may include a SiOs-TiCh mixed layer.
[66] In addition, the upper insulation layer may cover a side surface of the Iower insulation layer.
[67] The light emitting diode may further include: a first bump pad; and a second bump pad, în which the first bump pad and the second bump pad may be electrically connected to the first pad métal layer and the second pad métal layer through the first opening and the second opening of the upper insulation layer, respectiveîy
[68] In some exemplary embodiments, the light emitting diode may further include: a substrate; and a plurality of light emitting cells disposed on the substrate, in which each of the light emitting cells may include the first conductivity type semiconductor layer and the mesa, in which the Iower insulation layer may cover the plurality of light emitting cells, and may hâve first openings and second openings for allowing electrical connection to the first conductivity type semiconductor layer and the second conductivity type semiconductor layer of each of the light emitting cells.
[69] In addition, the Iower insulation layer may cover the substrate exposed between the light emitting cells.
[70] In addition, the light emitting diode may further include: a transparent conductive oxide layer disposed on the mesa of each of the light emitting cells and electrically connected to the second conductivity type semiconductor layer; a dielectric layer covering the conductive oxide / 110 layer on each of the light emitting cells, and having a plurality of openings exposing the conductive oxide layer; and a meta! reflection layer disposed on the dielectric layer on each of the light emitting cells, and connected to the conductive oxide layer through the openings of the dielectric layer, in which the lower insulation layer may be disposed on the métal reflection layers, the first openings may expose the first conductivity type semiconductor layers, and the second openings may expose the métal reflection layers.
[71 ] The dielectric layers may be spaced apart from one another, and each of the dielectric layers may be located in an upper région of the first conductivity type semiconductor layer of each of the light emitting cells.
[72] Moreover, the light emitting diode may further include: a first pad métal layer disposed on any one of the light emitting cells and connected to the first conductivity type semiconductor layer through the first opening; a second pad métal layer disposed on another one of the light emitting cells and electrically connected to the second conductivity type semiconductor layer through the second opening; and a connection métal layer electrically connecting adjacent light emitting cells.
[73] A light emitting diode according to another exemplary embodiment includes: a first conductivity type semiconductor layer; a mesa disposed on the first conductivity type semiconductor layer, and including an active layer and a second conductivity type semiconductor layer; and a lower insulation layer covering the mesa and at least a portion of the first conductivity type semiconductor layer exposed around the mesa, and having a first opening for allowing electrical connection to the first conductivity type semiconductor layer and a second opening for allowing electrical connection to the second conductivity type semiconductor layer, in which the lower insulation layer includes a distributed Bragg reflector and a capping layer disposed on the distributed Bragg reflector, and the capping layer includes a mixed layer of at least two kînds of oxides including SiCh.
/ 110
[74] In an exemplary embodiment, the mixed layer may be a SiO2-TiO2 mixed layer.
[75] A light emitting diode according to another exemplary embodiment includes: a first conductivity type semiconductor layer; a mesa disposed on the first conductivity type semiconductor layer, and including an active layer and a second conductivity type semiconductor layer; a distributed Bragg reflector covering a side surface ofthe mesa and at least a portion ofthe first conductivity type semiconductor layer exposed around the mesa; and a protection layer covering the distributed Bragg reflector on the first conductivity type semiconductor layer, in which the protection layer includes a mixed layer of at least two kinds of oxides including S1Ο2.
[76] In an exemplary embodiment, the mixed layer may be a SiO2'TiO2 mixed layer.
[77] The protection layer may cover an entire upper surface ofthe distributed Bragg reflector. For example, the protection layer may be a cappîng layer.
[78] In some exemplary embodiments, the protection layer may cover a portion of the upper surface and a side surface of the distributed Bragg reflector. For example, the protection layer may be an upper insulation layer.
[79] A light emitting diode according to another exemplary embodiment may include: a first conductivity type semiconductor layer; an active layer disposed on the first conductivity type semiconductor layer; a second conductivity type semiconductor layer disposed on the active layer; a first bump pad electrically connected to the first conductivity type semiconductor layer; a second bump pad electrically connected to the second conductivity type semiconductor layer; a first solder bump disposed on the first bump pad; and a second solder bump disposed on the second bump pad, in which the first and second solder bumps may hâve thicknesses within a range of 10 times to 80 times of thicknesses of the first and second bump pads, respectively.
[80] Further, the first solder bump and the second solder bump may hâve an inclined side surface, and an inclination angle of the inclined side surface may be in a range of 65 degrees to 75 degrees with respect to a bottom surface thereof.
/ 110
[81 ] Meanwhile, an interval between the first solder bump and tire second solder bump may be 2 times or more and 10 times or less of the thickness of the first solder bump or the second solder bump.
[82] Moreover, the light emitting diode may further include a substrate disposed under the first conductivity type semiconductor layer, and a shortest distance in a latéral direction between the first solder bump or the second solder bump and the substrate may be equal to or greater than the thicknesses of the first solder bump and the second solder bump.
[83] The light emitting diode may further include an upper insulation layer disposed on the second conductivity type semiconductor layer, în which the upper insulation layer may hâve openings for allowing electrical connection, in which the first and second bump pads may be disposed on the upper insulation layer, and electrically connected to the first and second conductivity type semiconductor layers through the openings.
[84] In an exemplary embodiment, the first and second solder bumps may cover an entire upper surface of the first and second bump pads, respectively.
[85] An interval between the first bump pad and the second bump pad may be 2 times or more and 10 times or less of the thickness of the first solder bump or the second solder bump.
[86] The light emitting diode may further include a substrate disposed under the first conductivity type semiconductor layer, and a shortest distance in a latéral direction between the first bump pad or the second bump pad and an edge of the substrate may be equal to or greater than the thicknesses of the first solder bump and the second solder bump.
[87] The light emitting diode may further include: a transparent conductive oxide layer electrically connected to the second conductivity type semiconductor layer; a dielectric layer covering the conductive oxide layer, and having a plurality of openings exposing the conductive oxide layer; a métal reflection layer disposed on the dielectric layer, and connected to the conductive oxide layer through the openings of the dielectric layer; a lower insulation layer / 110 disposed on the métal reflection layer, and including a first opening exposîng the first conductivity type semiconductor layer and a second opening exposîng the métal reflection layer; a first pad métal layer disposed on the lower insulation layer, and electrically connected to the first conductivity type semiconductor layer through the first opening ofthe lower insulation layer; and a second pad métal layer disposed on the lower insulation layer, and electrically connected to the second conductivity type semiconductor layer through the second opening of the lower insulation layer, in which the openings of the upper insulation layer may expose the first pad métal layer and the second pad métal layer.
[88] In some exemplary embodiments, the light emitting diode may further includes: a substrate; and a plurality of light emitting cells disposed on the substrate, in which each of the light emitting cells may include the first conductivity type semiconductor layer, the active layer, and the second conductivity type semiconductor layer, the first bump pad may be electrically connected to the first conductivity type semiconductor layer of one of the plurality of light emitting cells, and the second bump pad may be electrically connected to the second conductivity type semiconductor layer of another one of the plurality of light emitting cells.
[89] In an exemplary embodiment, the light emitting diode may further include a dummy bump pad disposed on another one of the plurality of light emitting cells, in which the dummy bump pad may be electrically spaced apart from the light emitting cells.
[90] In another exemplary embodiment, the first bump pad and the second bump pad may be disposed over at least two light emitting cells, respectively.
[91 ] Furthermore, the first and second bump pads may include a région having a narrow width in a région between the light emitting cells.
[92] A light emitting diode according to another exemplary embodiment may include: a substrate; a first conductivity type semiconductor layer disposed on the substrate; an active layer disposed on the first conductivity type semiconductor layer; a second conductivity type i 110 semiconductor layer disposed on the active layer; an upper însulation layer disposed on the second conductivity type semiconductor layer, and having openings for allowing electrical connection; and first and second solder bumps disposed on the upper însulation layer, and electrically connected to the first and second conductivity type semiconductor layers through the openings of the upper însulation layer, respectively, în which each of the first and second solder bumps may hâve a thickness within a range of about 10 qm to about 100 qm.
[93] In addition, the first solder bump and the second solder bump may hâve an inclined side surface, and an inclination angle of the inclined side surface may be in a range of 65 degrees to 75 degrees with respect to a bottom surface thereof.
[94] Furthermore, an interval between the first solder bump and the second solder bump may be 2 times or more and 10 times or less of the thickness of the first solder bump or the second solder bump.
[95] A shortest distance in a latéral direction between the first solder bump or the second solder bump and the substrate may be equal to or greater than l/2 of the interval between the first solder bumps and the second solder bumps.
[96] A light emitting device according to another exemplary embodiment may include: a mounting surface having connection pads; and a light emitting diode mounted on the mounting surface through solders, in which the light emitting diode may include: a first conductivity type semiconductor layer; an active layer disposed on the first conductivity type semiconductor layer; a second conductivity type semiconductor layer disposed on the active layer; a first bump pad electrically connected to the first conductivity type semiconductor layer; and a second bump pad electrically connected to the second conductivity type semiconductor layer, in which the solders may bond the connection pads and the first and second bump pads, and the solders may hâve thicknesses within a range of 10 times to 80 times of thicknesses of the first and second bump pads. [97] The light emitting diode may further include an upper însulation layer located between / 110 the second conductivity type semiconductor layer and the first and second bump pads, and having openings for allowing electrical connection.
[98] Moreover, the light emitting diode may further include: a transparent conductive oxide layer electrically connected to the second conductivity type semiconductor layer; a dielectric layer covering the conductive oxide layer, and having a plurality of openings exposing the conductive oxide layer; a métal reflection layer disposed on the dielectric layer, and connected to the conductive oxide layer through the openings of the dielectric layer; a lower insulation layer disposed on the métal reflection layer, and including a first opening exposing the first conductivity type semiconductor layer and a second opening exposing the métal reflection layer; a first pad métal layer disposed on the lower insulation layer, and electrically connected to the first conductivity type semiconductor layer through the first opening of the lower insulation layer; and a second pad métal layer disposed on the lower insulation layer, and electrically connected to the second conductivity type semiconductor layer through the second opening of the lower insulation layer, in which tire openings of the upper insulation layer may expose the first pad métal layer and the second pad métal layer.
[99] A light emitting diode according to another exemplary embodiment includes: a substrate; at least four light emitting cells disposed on the substrate, each of the light emitting cells including a first conductivity type semiconductor layer, an active layer, and a second conductivity type semiconductor layer; and at least two solder bumps disposed on the light emitting cells, in which the at least four light emitting cells include at least two light emitting cells disposed near one edge ofthe substrate and at least two light emitting cells disposed near the opposite edge ofthe substrate, a solder bump(s) is provided on two or more light emitting cells aniong the at least two light emitting cells disposed near one edge of the substrate, and a solder bump(s) is provided on two or more light emitting cells among the at least two light emitting cells disposed near the opposite edge of the substrate.
/ 110
[100] The solder bumps may be arranged in a symmetrical structure to stably mount the light emitting diode.
[ΙΟΙ] Meanwhile, the at least two solder bumps may include: a first solder bump electrically connected to one light emitting cell; and a second solder bump electrically connected to another light emitting cell.
[102] Further, the light emitting diode may further include: a first bump pad located between the first solder bump and the light emitting cell; and a second bump pad located between the second solder bump and the light emitting cell, in which the first and second solder bumps may hâve thicknesses within a range of 10 times to 80 times of thîcknesses of the first and second bump pads, respectively.
[103] Hereinafter, exemplary embodiments of the present disclosure will be described în detail with reference to the accompanying drawings.
[104] FIG. 1 is a schematic plan view illustrating a light emitting diode according to an exemplary embodiment, and FIG. 2 is a cross-sectional view taken along line A-A of FIG. 1.
[105] Referring to FIGS. 1 and 2, the light emitting diode includes a substrate 21, a first conductivity type semiconductor layer 23, an active layer 25, a second conductivity type semiconductor layer 27, and a conductive oxide layer 28, a dielectric layer 29, a métal reflectîon layer 31, a lower insulation layer 33, a first pad métal layer 35a, a second pad métal layer 35b, and an upper insulation layer 37. Furthermore, the light emitting diode may further include a first bump pad 39a and a second bump pad 39b.
[106] The substrate 21 is not particularly limited as long as it îs a substrate capable of growing a gallium nitride-based semiconductor layer. The substrate 21 may be one of various substrates, such as a sapphire substrate, a gallium nitride substrate, a SiC substrate, or the like, and may be a patterned sapphire substrate. The substrate 21 may hâve a rectangular or square shape as seen in plan view, but the inventive concepts are not necessarily limited thereto. A size of the substrate / 110 is not particularly limited and may be selected in various ways.
[107] The first conductivity type semiconductor layer 23 is disposed on the substrate 21. The first conductivity type semiconductor layer 23 is a layer grown on the substrate 21, which may be a gallium nitride-based semiconductor layer. The first conductivity type semiconductor layer 23 may be a gallium nitride-based semiconductor layer doped with an împurity, for example. Si.
[108] In the illustrated exemplary embodiment, an edge of the first conductivity type semiconductor layer 23 is flush with an edge of the substrate 21. However, the inventive concepts are not limited thereto, and the first conductivity type semiconductor layer 23 may be located inside a région surrounded by the edge of the substrate 21. In this case, a partial région of an upper surface of the substrate 21 may be exposed along a periphery of the first conductivity type semiconductor layer 23.
[109] A mesa M is disposed on the first conductivity type semiconductor layer 23. The mesa M may be disposed within an inner région surrounded by the first conductivity type semiconductor layer 23, and thus, régions near the edge of the first conductivity type semiconductor layer 23 are not covered by the mesa M, but exposed to the outside.
[110] The mesa M includes the second conductivity type semiconductor layer 27 and the active layer 25. The active layer 25 is interposed between the first conductivity type semiconductor layer 23 and the second conductivity type semiconductor layer 27. The active layer 25 may hâve a single quantum well structure or a multiple quantum well structure. A composition and a thickness of the well layer in the active layer 25 détermines a wavelength of light generated. In particular, it is possible to provide an active layer that generates ultraviolet light, blue light or green light by controlling the composition of the well layer. In the illustrated exemplary embodiment, the active layer 25 may generate ultraviolet or blue light of 500 nm or less, and further, may generate visible light within a range of 400 nm to 470 nm.
[111] Meanwhile, the second conductivity type semiconductor layer 27 may be a gallium l 110 nitride-based semiconductor layer doped with a p-type impurity, for example, Mg. A concentration ofthe p-type impurity in the second conductivity type semiconductor layer 27 may be in a range of, for example, 8x1018 to 4x102 '/cm3. In particular, the concentration of the p-type impurity in the second conductivity type semiconductor layer 27 may hâve a concentration profile that varies with a thickness within the above range.
[112] Meanwhile, each of the first conductivity type semiconductor layer 23 and the second conductivity type semiconductor layer 27 may be a single layer, but the inventive concepts are not limited thereto, and may be a multilayer, or may include a superlattice layer. The first conductivity type semiconductor layer 23, the active layer 25, and the second conductivity type semiconductor layer 27 may be formed by growing on the substrate 21 in a chamber using a known method such as métal organic Chemical vapor déposition (MOCVD) process or a molecular beam epitaxy (MBE) process.
[113] In the mesa M, an indentation 30 penetrating into the inside may be formed as shown in FIG. 1, and an upper surface ofthe first conductivity type semiconductor layer 23 may be exposed by the indentation 30. The indentation 30 may be formed lengthily inside the mesa M from one edge of the mesa M toward another edge opposite to the one edge. A length of the indentation 30 is not particularly limited, but may be 1/2 or longer than a length of the mesa M. Further, although two indentations 30 are shown in FIG. 1, the number of indentations 30 may be one or three or more. As the number of indentations 30 increases, the number of internai contact portions 35a2 of the first pad métal layer 35a increases, which will be described later, thereby împroving a current spread performance.
[114] Meanwhile, the indentation 30 has an end portion having a widened width and a round shape. The lower insulation layer 33 may be patterned in a similar shape by making the shape of the end portion of the indentation 30 in this manner. In particular, in a case that the lower insulation layer 33 includes a distributed Bragg reflector, when a width is not widened at the end 20 / 110 portion as shown in FIG. 1, a severe double step is formed on a sidewall of the distributed Bragg reflector, and cracks are likely to occur in the first pad métal layer 35a since an inclination angle of the sidewall increases. As such, the shape of the end portion of the indentation 30 and that of the end portion ofa first opening 33a2 ofthe lower insulation layer 33 are made as in the illustrated exemplary embodiment, and thus, an edge of the lower insulation layer 33 is formed to hâve a gentle inclination angle, thereby improving a yield of the light emitting diode.
[115] In the exemplary embodiment, although it has illustrated and described that the indentation 30 is formed in the mesa M, but the mesa M may hâve at least one via hole passing through the second conductivity type semiconductor layer 27 and the active layer 25 instead of the indentation 30.
[116] Meanwhile, the conductive oxide layer 28 is disposed over the mesa M to contact the second conductivity type semiconductor layer 27. The conductive oxide layer 28 may be disposed over almost an entire région of the mesa M in an upper région of the mesa M. For example, the conductive oxide layer 28 may cover 80% or more, and further, 90% or more ofthe upper région ofthe mesa M.
[117] The conductive oxide layer 28 is formed of an oxide layer that transmits light generated in the active layer 25. The conductive oxide layer 28 may be formed of, for example, indium tin oxide (ITO), ZnO, or the like. The conductive oxide layer 28 is formed to hâve a thickness sufficient to make ohmic contact with the second conductivity type semiconductor layer 27, and for example, may be formed to hâve a thickness within a thickness range of about 3 nm to about 50 nm, specifically, within a thickness range of about 6 nm to about 30 nm. When the thickness of the conductive oxide layer 28 is too thin, a sufficient ohmic characteristic cannot be provided, and a forward voltage increases. In addition, when the thickness of the conductive oxide layer 28 is too thick, loss due to light absorption occurs, thereby reducing luminous efficiency.
[118] Meanwhile, the dielectric layer 29 covers the conductive oxide layer 28. Furthermore, / 110 the dielectric layer 29 may cover side surfaces of the second conductivity type semiconductor layer 27 and the active layer 25. An edge of the dielectric layer 29 may be covered with the Iower insulation layer 33. Accordingly, the edge of the dielectric layer 29 is located farther from the edge of the substrate 21 than the edge of the Iower insulation layer 33. Accordingly, as will be described later, a portion of the Iower insulation layer 33 may be in contact with the first conductivity type semiconductor layer 23 around the mesa M. Furthermore, the dielectric layer 29 may be defined in an upper région of the second conductivity type semiconductor layer 27, and the Iower insulation layer 33 may be in contact with the side surfaces ofthe second conductivity type semiconductor layer 27 and the active layer 25.
[119] The dielectric layer 29 has openings 29a exposing the conductive oxide layer 28. A plurality of openings 29a may be disposed over the conductive oxide layer 28. The openings 29a are used as connection passages so that the métal reflection layer 31 can connect to the conductive oxide layer 28. The dielectric layer 29 also exposes the first conductivity type semiconductor layer 23 around the mesa M, and exposes the first conductivity type semiconductor layer 23 in the indentation 30.
[120] The dielectric layer 29 is formed of an insulating material having an index of refraction Iower than those of the second conductivity type semiconductor layer 27 and the conductive oxide layer 28. The dielectric layer 29 may be formed of, for example, SiCF.
[121] A thickness of the dielectric layer 29 may be in a range of about 200 nm to about 1000 nm, and specifically may hâve a thickness in a range of about 300 nm to about 800 nm. When the thickness of the dielectric layer 29 is less than 200 nm, a forward voltage is high and a light output is low, which is not favorable. Meanwhîle, when the thickness of the dielectric layer 29 exceeds 400 nm, the light output is saturated, and the forward voltage is likely to increase again. Therefore, it is advantageous that the thickness of the dielectric layer 29 does not exceed 1000 nm, and particularly, may be 800 nm or less.
/ 110
[ΐ22] The métal reflection layer 31 is disposed on the dielectric layer 29 and is connected to the conductive oxide layer 28 through the openings 29a. The métal reflection layer 31 includes a reflective métal, and may include Ag or Ni/Ag, for example. Further, the métal reflection layer 31 may include a barrier layer for protecting the reflective métal material layer, such as Ni, and may also include an Au layer to prevent oxidation ofthe metallic layers. Furthermore, to improve the adhesion of the Au layer, a Ti layer may be included under the Au layer. The métal reflection layer 31 is in contact with an upper surface of the dielectric layer 29, and thus, the thickness of the dielectric layer 29 is equal to a séparation distance between the conductive oxide layer 28 and the métal reflection layer 31.
[123] Since the ohmic contact is formed with the conductive oxide layer 28, and the métal reflection layer 31 is disposed on the dielectric layer 29, it is possible to prevent an increase in ohmic résistance due to solder or the like. Further, since the conductive oxide layer 28, the dielectric layer 29, and the métal reflection layer 31 are disposed on the second conductivity type semiconductor layer 27, a réflectance of light may be improved, thereby improving luminous efficiency.
[124] The lower insulation layer 33 covers the mesa M and the métal reflection layer 31. The lower insulation layer 33 may also cover the first conductivity type semiconductor layer 23 along a periphery of the mesa M, and may cover the first conductivity type semiconductor layer 23 in the indentation 30 inside the mesa M. The lower insulation layer 33 particularly covers a side surface of the mesa M. The lower insulation layer 33 may also cover the dielectric layer 29.
[125] The lower insulation layer 33 has first openings 33al and 33a2 exposing the first conductivity type semiconductor layer 23 and a second opening 33b exposing the métal reflection layer 31. The first opening 33a 1 exposes the first conductivity type semiconductor layer 23 along the periphery of the mesa M, and the first opening 33a2 exposes the first conductivity type semiconductor layer 23 in the indentation 30. When the via hole is formed înstead of the 23 / 110 indentation 30, the first opening 33a2 exposes the first conductivity type semiconductor layer 23 in the via hole.
[126] As shown in FIG. I, the first opening 33al and the first opening 33a2 may be connected to each other. I-lowever, the inventive concepts are not limited thereto, and the first openings 33al and 33a2 may be spaced apart from each other.
[127] In the exemplary embodiment, the first opening 33al ofthe lower insulation layer 33 is formed to expose ail of peripheral régions thereof including the edge of the first conductivity type semiconductor layer 23. However, the inventive concepts are not limited thereto, and the first opening 33a 1 of the lower insulation layer 33 may be formed in a band shape along the periphery of the mesa M. In this case, the edge of the first conductivity type semiconductor layer 23 may be covered with the lower insulation layer 33 or flush with the edge of the lower insulation layer 33.
[128] The second opening 33b exposes the métal reflection layer 31. A plurality of second openings 33b may be formed, and these second openings 33b may be disposed near one edge of the substrate 21 to face the indentation 30. Locations of the second openings 33b will be described again later.
[129] Meanwhile, the lower insulation layer 33 includes a distributed Bragg reflector. The distributed Bragg reflector may be formed by stacking insulation layers having different indices of refraction from one another. For example, the distributed Bragg reflector may be formed by alternately stacking a Silicon nitride layer and a Silicon oxide layer one above another. The lower insulation layer 33 may also include a capping layer. The capping layer may function as a protection layer covering an upper surface of the distributed Bragg reflector to protect the distributed Bragg reflector. The capping layer also improves adhesion of the pad métal layers 35a and 35b disposed on the distributed Bragg reflector. A spécifie structure of the lower insulation layer 33 will be described later with reference to FIGS. 3 through 8.
! 110
[l30] The first pad métal layer 35a is disposed on the lower insulation layer 33, and is insulated from the mesa M and the métal reflection layer 31 by the lower insulation layer 3 3. The first pad métal layer 35a contacts the first conductivity type semiconductor layer 23 through the first openings 33al and 33a2 of the lower insulation layer 33. The first pad métal layer 35a may include an extemai contact portion 35al in contact with the first conductivity type semiconductor layer 23 along the periphery of the mesa M, and an internai contact portion 35a2 in contact with the first conductivity type semiconductor layer 23 in the indentation 30 or a via hole. The external contact portion 35al contacts the first conductivity type semiconductor layer 23 near the edge of the substrate 21 along the periphery of the mesa M, and the internai contact portion 35a2 contacts the first conductivity type semiconductor layer 23 in a région surrounded by the external contact portion 35al. The external contact paortion35al and the internai contact portion 35a2 may be connected to each other, but the inventive concepts are not limited thereto, and may be spaced apart from each other. In addition, the external contact portion 35al may continuously contact the first conductivity type semiconductor layer 23 along the periphery of the mesa M, but the inventive concepts are not limited thereto, and a plurality of extemai contact portions 35al is disposed apart from one another.
[131] The second pad métal layer 35b is disposed in the upper région of the mesa M on the lower insulation layer 33, and is electrically connected to the métal reflection layer 31 through the second opening 33b of the lower insulation layer 33. The second pad métal layer 35b may be surrounded by the first pad métal layer 35 a, and a boundary région 35ab may be formed therebetween. The lower insulation layer 33 is exposed in the boundary région 35ab, and the boundary région 35ab is covered with the upper insulation layer 37 which will be described later.
[132] The first pad métal layer 35a and the second pad métal layer 35b may be formed together with an identîcal material in an identîcal process. The first and second pad métal layers 35a and 35b may include an ohmic reflection layer such as an Al layer, and the ohmic reflection layer may / 110 be formed on an adhesive layer such as Ti, Cr, Ni, or the like. In addition, a protection layer having a single layer structure or a composite layer structure such as Ni, Cr, or Au may be formed on the ohmic reflection layer. The first and second pad métal layers 35a and 35b may hâve a multi-layered structure of, for example, Cr/Al/Ni/Ti/Ni/Ti/Au/Ti.
[133] The upper insulation layer 37 covers the first and second pad métal layers 35a and 35b. In addition, the upper insulation layer 37 may cover the first conductivity type semiconductor layer 23 along the periphery of the mesa M. In the exemplary embodiment, the upper insulation layer 37 may expose the first conductivity type semiconductor layer 23 along the edge of the substrate 21. However, the inventive concepts are not limited thereto, and the upper insulation layer 37 may cover ail of the first conductivity type semiconductor layer 23, or may be flush with the edge ofthe substrate 21.
[134] Meanwhile, the upper insulation layer 37 has a first opening 37a exposîng the first pad métal layer 35a and a second opening 37b exposîng the second pad métal layer 35b. The first opening 37a and the second opening 37b may be disposed in the upper région of the mesa M, and may be disposed to face each other. In particular, the first opening 37a and the second opening 37b may be disposed close to both edges of the mesa M.
[135] The upper insulation layer 37 may be formed of a single layer of SiO2 or S13N4, but the inventive concepts are not limited thereto, and may include a SiOj-TiOi mixed layer or an MgF2 layer. Since the SiCb-TiOz mixed layer or the MgF2 layer has a favorable waterproof characteristic, reliability of the light emitting diode may be improved in a high temperature and high humidity environment. In addition, the upper insulation layer 37 may hâve a multi-layered structure including a Silicon nitride layer and a Silicon oxide layer, and may include a distributed Bragg reflector in which a Silicon oxide layer and a titanium oxide layer are alternately stacked one above another.
[136] The first bump pad 39a electrically contacts the first pad métal layer 35a exposed through 26 / 110 the first opening 37a of the upper insulation layer 37, and the second bump pad 39b electrically contacts the second pad métal layer 35b exposed through the second opening 37b. As shown in FIG. I, the first bump pad 39a may be disposed in the first opening 37a of the upper insulation layer 37, and the second bump pad 39b may be disposed in the second opening 37b ofthe upper insulation layer 37. However, the inventive concepts are not limited thereto, and the first bump pad 39a and the second bump pad 39b may cover ail of the first opening 37a and the second opening 37b and seal them, respectively. Further, the second bump pad 39b may cover an upper région of the second opening 33b of the lower insulation layer 33. The second bump pad 39b may cover ail of the second openings 33b of the lower insulation layer 33, but the inventive concepts are not limited thereto, and a portion of the openings 33b may be located outside the second bump pad 39b.
[137] In addition, as shown in FIG. 1, the second bump pad 39b may be disposed within an upper région of the second pad métal layer 35a. However, the inventive concepts are not limited thereto, and a portion of the second bump pad 3 9b may be overlapped with the first pad métal layer 35a. However, the upper insulation layer 37 may be disposed between the first pad métal layer 35a and the second bump pad 39b to insulate them.
[138] According to the exemplary embodiment, a reflection structure of the conductive oxide layer 28, the dielectric layer 29, and the métal reflection layer 31 is used instead of a conventional ohmic reflection layer. Accordingly, it is possible to block intrusion of a bonding material such as solder into a contact région, and to secure a stable ohmic contact résistance, thereby improving the reliability of the light emitting diode. Furthermore, by making the dielectric layer 29 thicker than 300 nm, a high light output and a low forward voltage may be achieved.
[139] FIG. 3 is a schematic cross-sectional view illustrating an example of a lower insulation layer 33, and FIG. 4 is a schematic graph illustrating thicknesses of layers of an example of a distributed Bragg reflector in the lower insulation layer of FIG. 3, FIG. 5 is a simulation graph / 110 illustratîng a réflectance of the lower însulation layer employing the distributed Bragg reflector of FIG. 4.
[ 140] First, referring to FIG. 3, the lower însulation layer 33 may include a distributed Bragg reflector I33a including a plurality of pairs of a first însulation layer 33a having a first index of refraction and a second însulation layer 33b having a second index of refraction and a capping layer 33c.
[I4l ] The first însulation layer 33a may hâve a lower index of refraction than tirât of the second însulation layer 33b, and for example, may be formed of a Silicon oxide layer (index of refraction: about l .47). The second însulation layer 33b may be formed of, for example, a titanium oxide layer (index of refraction: about 2.39).
[142] The first însulation layer 33a and the second însulation layer 33b may be formed, for example, in 12 pairs, as shown in FIG. 4, and the first însulation layers 33a in the distributed Bragg reflector may hâve different thicknesses from one another, and the second însulation layers 33b may also hâve different thicknesses from one another.
[143] In particular, since the thicknesses of the first însulation layers 33a and the second însulation layers 33b are adjusted, a light emitting diode having a relatively high light efficiency may be provided while reducing an overall thickness ofthe distributed Bragg reflector.
[144] For example, the first însulation layers 33a and the second însulation layers 33b may exhibit relatively high réflectances in a first wavelength région including a peak wavelength of light generated în the active layer 25, and may be formed to exhibit relatively low réflectances in a région including a longer wavelength than the first wavelength région. FIG. 4 shows an example of optical thicknesses according to an order of layers of the first însulation layers 33a and the second însulation layers 33b. Herein, a central wavelength λ was set to 554 nm in considération of the visible région.
[145] As shown in FIG. 4, the optical thicknesses ofthe first însulation layers 33a and the second / 110 insulation layers 33b are different from each other, and in particular, the layers located in a lower région of the distributed Bragg reflector (eg, l to lOth layers) hâve a greater thickness déviation than layers (eg, l Ith to 24th layers) located in an upper région thereof. For example, the layers located in the lower région include layers having an optical thickness of 0.3λ or greater and layers having an optical thickness of 0.25λ or less. In contrast, the layers located in the upper région generally hâve a thickness of 0.25λ or less.
[ 146] Moreover, in the illustrated exemplary embodiment, layers having the optical thickness of 0.25λ or less may be more than layers having the optical thickness of 0.25λ or more. As such, it is possible to form wavelength bands having different réflectances within a stop band of the distributed Bragg reflector, and to hâve higher réflectances in a région of relatively short wavelengths.
[147] Meanwhile, the capping layer 33c may be formed of a same materiai as that of the first insulation layer 33a, for example, a S1O2 layer. However, the capping layer 33c is not limited to SiO2. The capping layer 33c may be a mixed layer of at least two kinds of oxides including SiÛ2. Examples of the mixed layer may be SiO2-TiO2, SiCh-SnCh, SiÛ2-ZnO, or the like. In particular, FIG. 6 shows that a capping layer 33d is a SiO2-TiO2 mixed layer or an MgF2 layer, which will be described later.
[148] FIG. 5 is a simulation graph illustrating a réflectance of the lower insulation layer 33 including the distributed Bragg reflector having the optical thickness of FIG. 4 and the S1O2 capping layer 33c. Herein, a simulation graph of a lower insulation layer including a distributed Bragg reflector formed to hâve a high réflectance over a wide wavelength région of a conventional visible région is shown with a dotted fine, and the simulation graph according to an exemplary embodiment of the present disclosure is shown with a solid line. The simulation was carried out to show réflectances on a side of a glass substrate after alternately stacking the first insulation layers 33a and the second insulation layers 33b on the glass substrate (n: about 1.52) one above 29 / 110 another and finally forming the S1O2 capping layer 33c to hâve a thickness of about 120 nm.
[149] Referring to FIG. 5, the lower insulation layer including the conventionai distributed Bragg reflector exhibits generally high réflectances in the stop band région, and generally exhibits constant réflectances although several ripples are observed în the stop band. On the contrary, it can be seen that the graph of the lower insulation layer 33 according to certain exemplary embodiments of the present disclosure is divided into a first wavelength région exhibîting relatively high réflectances within the stop band and a second wavelength région exhibîting relatively lower réflectances than those of the first wavelength région.
[150] Herein, the present disclosure introduces a high reflection wavelength band similar to the stop band to describe the present disclosure because it is difficult to define the stop band. In the présent spécification, the high reflection wavelength band is defined as a wavelength band continuously exhibîting réflectances of 90% or more. Accordingly, the high reflection wavelength band of the lower insulation layer according to the prior art is a région between about 420 nm and about 750 nm, and the high reflection wavelength band according to an exemplary embodiment is a région between about 400 nm and about 700 nm.
[151] By adjusting materials and thicknesses of the first insulation layer 33a, the second insulation layer 33b, and the capping layer 33c, the high reflection wavelength band may be adjusted to cover a wide wavelength région of the visible région.
[152] Meanwhile, the conventionai lower insulation layer exhibits the réflectance having an approximately symmetrical shape with respect to a central wavelength within the high reflection wavelength band, but the lower insulation layer 33 according to exemplary embodiments of the present disclosure exhibits a distinct asymmetrical réflectance with respect to the central wavelength. That is, the lower insulation layer 33 according to the exemplary embodiments of the present disclosure includes the first wavelength région that exhibits relatively high réflectances in a shorter wavelength région than the central wavelength région within tire high reflection / 110 wavelength band compared to those of other wavelength régions. The first wavelength région in FIG. 5 may hâve a wavelength range of about 420 nm to about 480 nm, and exhibits réflectances of 98% or more in this range, and has réflectances of 90% or more in a wavelength range of about 500 nm to about 700 nm.
[153] In the illustrated exemplary embodiment, a reason for setting to hâve the relatively high réflectance în the wavelength range of 420 nm to 480 nm is to obtain the high réflectance of light with respect to light emitted from the active layer 25, assuming that a peak wavelength of light emitted from the active layer is about 450 nm. Accord ingly, the first wavelength région exhibiting the réflectances of 98% or more may be changed in considération of the wavelength of light generated in the active layer 25.
[154] Meanwhile, a wavelength range exhibiting relatively low réflectances within the high reflection wavelength band is also not limited to 500 nm to 700 nm, and may be changed to another wavelength range. However, the visible région of 554 nm or more, which is the central wavelength, may be set to hâve a relatively low réflectance compared to that of the first wavelength région. Also, the first wavelength région may be limited to a région of wavelengths shorter than the central wavelength of 554 mn.
[155] Within the high reflection wavelength band, since the first wavelength région îs set to hâve the relatively high réflectances and the other régions îs set to hâve the relatively low réflectances, light loss of the light emitting diode may be prevented while reducing an overall thickness of the distributed Bragg reflector 133a. Furthermore, by reducing the thickness of the distributed Bragg reflector 133a, a thickness of the lower insolation layer 33 in the light emitting diode may be reduced, and thus, process stability and reliability may be obtained.
[156] Meanwhile, FIG. 5 shows the simulation graph, but an actual measured réflectance may show a slight différence from those of the simulation. Nevertheless, the lower insulation layer 33 will include the first wavelength région that exhibits the relatively high réflectances at the / 110 région of wavelengths shorter than the central wavelength région within the high reflection wavelength band.
[157] FIG. 6 is a schematic cross-sectional view îllustrating another example of a Iower insulation layer, FIG. 7 is a schematic graph îllustrating an example of a distributed Bragg reflector in the Iower insulation layer of FIG. 6, FIG. 8 is a simulation and an actual measurement graph îllustrating a réflectance of the Iower insulation layer employing the distributed Bragg reflector of FIG. 6.
[158] Referring to FIG. 6, a Iower insulation layer 33' according to the illustrated embodiment is substantially similar to the Iower insulation layer 33 of FIG. 3 except that a capping layer 33d is a waterproof capping layer for preventing moisture perméation. The capping layer 33d may include, for example, a SiCh-TiCh mixed layer or an MgFz layer.
[159] The SiO2-TÎO2 mixed layer or the MgF2 layer has a hydrophobie characteristic, thereby preventing moisture from penetrating into a distribution Bragg reflector 133b. When moisture pénétrâtes into a distributed Bragg reflector 133b including the TiO? layer, a réflectance of the distributed Bragg reflector may rapidly deteriorate due to the T1O2 layer which is vulnérable to moisture, and further, an electrical short circuit may occur through the Iower insulation layer to cause a device failure. Since the waterproof capping layer 33d îs employed, it is possible to protect the distributed Bragg reflector 133b, thereby improving reliability in a high humidity environment.
[160] The SiO2-TiO2 mixed layer ay be formed by using a S1O2 target and a T1O2 target at the same lime or by using a target mixed with an S1O2 oxide and a T1O2 oxide using électron beani déposition technology. In considération of DBR design, a content of TiO2 in the SiOz-TÎOa mixed layer may be about 1 mol% to about 5 mol% based on an entire mixed layer. The capping layer 33d may hâve a thickness of about 100 nm or more, about 200 nm or more, and further about 300 nm or more. However, since an increase in a thickness of the capping layer 33d leads to an / 110 increase in a thickness of the lower insulation layer 33', the thickness of the cappîng layer 33d may be limited to be, for example, about 400 nm or less.
[161 ] Meanwhile, the dîstrîbuted Bragg reflector 133b may hâve a same layer structure as that ol' the distributed Bragg reflector 133a, but as the capping layer 33d is formed of the SiCh-TiCh mixed layer, an insulation layer right below the capping layer 33d may be a first insulation layer 33a, and thicknesses of the first insulation layers 33a and the second insulation layers 33b may be modîfied to be suitable for the capping layer 33d. FIG. 7 shows an optical thickness of each of the insulation layers 33a and 33b of the distributed Bragg reflector 133b.
[162] Referring to FIG. 7, the thickness of each of the first insulation layers 33a and the second insulation layers 33b is different from the thickness described with reference to FIG. 4, but an overall configuration is substantially similar. That is, the optical thicknesses of the first insulation layers 33a and the second insulation layers 33b are different from each other, and in particular, layers (eg, Ist to 9th layers) located in a lower région ofthe distributed Bragg reflector 133b hâve a greater thickness déviation than layers (eg, lOth to 23rd layers) located in an upper région thereof. For example, the layers located in the lower région include layers having an optical thickness of 0.3λ or greater and layers having an optical thickness of 0.25λ or less. In contrast, the layers located in the upper région generally hâve a thickness of 0.25λ or less. Moreover, in the illustrated exemplary embodiment, there may be more layers having the optical thickness of 0.25λ or less compared to layers having the optical thickness greater than or equal to 0.25λ. As such, it is possible to form wavelength bands having different réflectances within a stop band of the distributed Bragg reflector, and to hâve higher réflectances in a région of reîatively short wavelengths.
[163] Meanwhile, in a case of FIG. 7, as the capping layer 33d is formed on the first insulation layer 33a, one second insulation layer 33b is omitted from the number of layers of the distributed Bragg reflector 133a, and thus, a total number of layers has decreased.
/ 110
[164] FIG. 8 shows a simulation graph (solid line) illustrating a réflectance of the lower insulation layer 33' including the distributed Bragg reflector I33b having the optical thicknesses of FIG. 7 and the capping layer 33d formed of the SiO2-TiO2 mixed layer of about 300 nm as the capping layer 33d and an actual measurement graph (dotted line).
[165] The simulation was carried out to show réflectances on a side of a glass substrate after altemately stacking the first insulation layers 33a and the second insulation layers 33b on the glass substrate (n: about 1.52) and finally forming the SiO2-TiO2 mixed layer (n: about l.5l) as the capping layer 33d to hâve the thickness of about 300 nm. The actual measurement was also carried out on the side of the glass substrate after forming the lower insulation layer 33' on the glass substrate.
[ 166] First, looking at the simulation graph (solid line), il shows relatively high réflectances in a range of about 405 nm to about 485 nm among high reflection wavelength bands in which a réflectance is 90% or more, and shows relatively low réflectances în a range of about 500 nm to about 700 nm. A first wavelength région exhibiting high réflectances is located in a région of wavelengths shorter than 554 nm, and a wavelength région of 554 nm to 700 nm exhibits relatively low réflectances compared to those ofthe first wavelength région.
[167] Meanwhile, looking at the actual measurement graph (dotted line), it can be seen that, similar to the simulation graph, a high réflectance région and a low réflectance région are distinct, although a boundary between the high réflectance région and the low réflectance région is vague compared to that of the simulation graph.
[ 168] In the actual measurement graph, relatively high réflectances are exhibited în a région of about 420 nm to about 500 nm, and relatively low réflectances are exhibited in a région of about 520 nm to about 700 nm. That is, a réflectance of a first wavelength région including a peak wavelength (eg, 450 nm) of light generated in the active layer 25 is higher than that ofthe visible région of 554 nm or more which is a central wavelength.
/ 110
[169] According to the exemplary embodiments of the present disclosure, since the distributed Bragg reflectors 133a and 3 33b exhibit the relatively high réflectances in the spécifie visible région of the région that has the shorter wavelength than the central wavelength, an overall thickness of the distributed Bragg reflector does not need to be increased, and thus, thicknesses of the lower insulation layers 33 and 33' may be reduced.
[170] Furthermore, by forming the capping layer 33d with the SÎO2-TÎO2 mixed layer or the MgF? layer, the lower insulation layer 33’ may prevent moisture perméation, thereby improving the reliability of the light emitting diode under a high température and high humidity environment. [I7l] Meanwhile, in the illustrated exemplary embodiment, the lower insulation layer 33’ has been described as including the distributed Bragg reflector I33b and the capping layer 33d, but it is also possible to apply the capping layer 33d to the conventional distributed Bragg reflector since the reliability of the light emitting diode under the high température and high humidity environment is achieved by the capping layer 33d.
[1.7 2] FIG. 9A and FIG. 9B are schematic cross-sectional views illustrating a distributed Bragg reflector 133b and a capping layer 33d.
[173] Referring to FIG. 9A, the capping layer 33d may be located on the distributed Bragg reflector 133b, and may cover an entire upper surface of the distributed Bragg reflector 133b. The capping layer 33d may be continuously deposited after the distributed Bragg reflector 133b is deposited, and may be patterned together with the distributed Bragg reflector 133b. Accordingly, the capping layer 33d exposes side surfaces of the distributed Bragg reflector 133b.
[174] Referring to FIG. 9B, in the illustrated exemplary embodiment, the capping layer 33d covers the upper surface and the side surface of the distributed Bragg reflector 133b. A lower insulation layer having a structure as shown in FIG. 9B may be provided by patterning the distributed Bragg reflector 133b first, and forming the capping layer 33d on the patterned distributed Bragg reflector 133b. As such, the capping layer 33d may protect the side surface as 35/110 well as the upper surface of the distributed Bragg reflector 133b.
[175] In the exemplary embodiments of the present disclosure, it has been described that the capping layer 33d protects the distributed Bragg reflector 133b, but the above-described upper insulation layer 37 may protect the distributed Bragg reflector I33b by covering the upper and side surfaces of the distributed Bragg reflector 133b. Furthermore, the upper insulation layer 37 may be formed of a SiCh-TiCh mixed layer or an MgF; layer, and the capping layer 33d may be omitted. [176] FIG. 10 is a schematic cross-sectîonal view îllustrating a light emitting diode according to another exemplary embodiment. FIG. 10 is an enlarged cross-sectîonal view of an edge portion of a substrate 21.
[177] Referring to FIG. 10, the light emitting diode according to the exemplary embodiment îs substantially similar to the light emitting diode described above with reference to FIGS. 1 and 2 except that an upper insulation layer 37 covers a side surface of a lower insulation layer 33.
[ 178] As illustrated, a first conductivity type semiconductor layer 23 may be formed to expose the edge portion of the substrate 21.
[179] The lower insulation layer 33 may cover a side surface of the first conductivity type semiconductor layer 23, but the inventive concepts are not limited thereto, and an edge ofthe lower insulation layer 33 may be located on the first conductivity type semiconductor layer 23. The edge of the lower insulation layer 33 may be located outside a first pad métal layer 35a. As illustrated, an external contact portion 35al may be located in an opening 33al of the lower insulation layer 33.
[1 80] The upper insulation layer 37 may be in contact with a side surface of the lower insulation layer 33, and further, may be in contact with a portion of the upper surface of the lower insulation layer 33.
[181] In the illustrated exemplary embodiment, the lower insulation layer 33 may be identical to that described above with reference to FIG. 3 or FIG. 6, but the inventive concepts are not 36 / 110 limited thereto, and may be a lower insulation layer including a distributed Bragg reflector according to a prior art (for example, the lower insulation layer showing réflectance indicated by the dotted line in FIG. 5).
[182] Meanwhile, when the lower insulation layer 33 includes the distributed Bragg reflector according to the prior art, the upper insulation layer 37 may be formed of a SiCh-TiCh mixed layer or an MgFz layer, and thus, moisture perméation into the distributed Bragg reflector may be prevented.
[183] FIG. Il is a schematic plan view illustrating a light emitting diode according to another exemplary embodiment, FIG. 12 is a schematic circuit diagram illustrating the light emitting diode of FIG 11, FIG. 13 is a schematic cross-sectîonal view taken along line B-B of FIG. 11, and FIG. 14 is a schematic cross-sectional view taken along line C-C of FIG. 11.
[184] Referring to FIGS. 11 through 14, the light emitting diode according to the illustrated exemplary embodiment is substantially similar to those described with above embodiments except that a plurality of light emitting cells Cl, C2, C3, and C4 is arranged on a substrate 21. The light emitting cells Cl, C2, C3, and C4 may be connected în sériés between a first bump pad 39aand a second bump pad 39b as shown in FIG. 12.
[185] The first through fourth light emitting cells Cl, C2, C3, and C4 are disposed on the substrate 21. The first through fourth light emitting cells Cl, C2, C3, and C4 are spaced apart from one another by an isolation région exposing the substrate 21. An upper surface of the substrate 21 may be exposed in a région between the light emitting cells.
[186] In the illustrated exemplary embodiment, the first and second light emitting cells Cl and C2 are shown as being disposed below, and the third and fourth light emitting cells C3 and C4 are shown as being disposed above, but the first through fourth light emitting cells Cl, C2, C3, and C4 may be arranged in various ways. Further, in the illustrated exemplary embodiment, although four light emitting cells are shown and described as being arranged on the substrate 21, the number 37 / 110 of light emitting cells is not particularly limited. For example, two light emitting cells may be disposed on the substrate 21, or seven light emitting cells may be disposed on the substrate 21.
[187] Each of the light emitting cells includes a first conductivity type semiconductor layer 23 and a mesa M. Since the first conductivity type semiconductor layer 23 and the mesa M are identîcal to those described above with reference to FIGS. I and 2, detailed descriptions of the same éléments will be omitted to avoid redundancy.
[188] The mesa M may be located within a région surrounded by the first conductivity type semiconductor layer 23, and thus, régions near edges of the first conductivity type semiconductor layer 23 adjacent to outer side surfaces of the first conductivity type semiconductor layer 23 are not covered by the mesa M and exposed to the outside.
[189] In the illustrated exemplary embodiment, each mesa M may include vias 27a, and the first conductivity type semiconductor layer 23 is exposed in the vias 27a.
[ 190] Meanwhile, a conductive oxide layer 28 is disposed on each mesa M, and dielectric layers 29 cover the conductive oxide layer 28 and the mesa M on the light emitting cells Cl, C2, C3, and C4, respectively. The conductive oxide layer 28 is in ohmic contact with a second conductivity type semiconductor layer 27. The conductive oxide layer 28 may be disposed over almost an entire région of the mesa M in an upper région of the mesa M. However, the conductive oxide layer 28 may be spaced apart from an edge of the mesa M.
[I9l ] The dielectric layer 29 may cover the upper région and side surfaces of the mesa M, and may cover the first conductivity type semiconductor layer exposed around the mesa M. The dielectric layer 29 also has openings 29a exposîng the conductive oxide layer 28. The dielectric layer 29 may be located in an upper région of the first conductivity type semiconductor layer 23, and thus, the dielectric layers 29 on different light emitting cells may be spaced apart from one another. However, the inventive concepts are not necessarily limited thereto, and dielectric layers on adjacent light emitting cells may be connected to one another.
/ 110
[ 192] A métal reflection layer 31 is disposed on the dielectric layer 29, and connected to the conductive oxide layer 28 through the openings 29a of tire dielectric layer 29. The métal reflection layer 31 is disposed in the upper région of the mesa M of each of the light emitting cells Cl, C2, C3, and C4.
[193] A lower insulation layer 33 covers the mesas M and covers the métal reflection layer 31 and the dielectric layer 29. The lower insulation layer 33 also covers the first conductivity type semiconductor layer 23 and the substrate 21 exposed to the outside of the dielectric layer 29. When the substrate 21 is a patterned sapphire substrate, the lower insulation layer 33 may be formed along shapes of protrusions on the substrate 21.
[194] As illustrated, an edge of the lower insulation layer 33 may be located on the first conductivity type semiconductor layer 23 of each of the light emitting cells, but the inventive concepts are not limited thereto, and may be located on the substrate 21 while covering a side surface of the first conductivity type semiconductor layer 23.
[195] The lower insulation layer 33 has first openings 33a exposîng the first conductivity type semiconductor layer 23 in vias 27a of each mesa M, and also has a second opening 33b 1 exposîng the métal reflection layer 31 on the first light emitting cell Cl and second openings 33b2 exposîng the métal reflection layers 31 on the second, third, and third light emitting cells C2, C3, and C4.
[196] In the illustrated exemplary embodiment, the lower insulation layer 33 does not include an opening exposîng the first conductivity type semiconductor layer 23 around the mesa M. However, the inventive concepts are not limited thereto, and the lower insulation layer 33 may include the opening exposîng the first conductivity type semiconductor layer 23 around the mesa. [197] The second openings 33b 1 are disposed on the first light emitting cells Cl, and the second openings 33b2 expose the métal reflection layers 31 of each of the light emitting cells near an isolation région of the light emitting cells. The second openings 33b2 may generally hâve an elongated shape along the isolation région, but the inventive concepts are not limited thereto, and / 110 may hâve various shapes.
[198] Meanwhile, the second opening 33bl may be located on the first light emitting cell Cl, and may be located within a lower région of the second bump pad 39b. However, in another exemplary embodiment, the second opening 33bl may be disposed apart from the second bump pad 39b on the first light emitting cell Cl in a latéral direction.
[199J Meanwhile, a first pad métal layer 35a, a second pad métal layer 35b, and a connection métal layer 35c are disposed on the lower insulation layer 33.
[200] The first pad métal layer 35a is disposed on the fourth light emitting cell C4, and is in ohmic contact with the first conductivity type semiconductor layer 23 exposed in the vias 27a of the mesa M. In the illustrated exemplary embodiment, although internai contacts are shown as being formed in the vias 27a, external contacts may be formed around the mesa M. However, by disposing the first pad meta! layer 35a in the upper région of the mesa M, the first pad métal layer 35a may be spaced far apart from an edge of the substrate 21, and thus, it is possible to prevent the first pad métal layer 35a from being damaged by moisture perméation from a side surface of the substrate 21.
[201] The second pad métal layer 35b may be disposed on the first light emitting cell Cl, and may be electrically connected to the métal reflection layer 31 through the second opening 33bl. Accordîngly, the second pad métal layer 35b is electrically connected to the second conductivity type semiconductor layer 27 of the first light emitting cell Cl.
[202] The second pad métal layer 35b is located on the mesa M and insulated from the first conductivity type semiconductor layer 23. Furthermore, the second pad métal layer 35b may be spaced apart from the side surfaces of the mesa M on the first light emitting cell Cl. As such, it is possible to prevent the second pad métal layer 35b from being damaged by moisture perméation from tire side surface of the substrate 21.
[203] Meanwhile, the connection métal layers 35c connect adjacent light emitting cells in sériés / 110 with one another. The connection métal layers 35c may be electrically connected to the first conductivity type semiconductor layer 23 and the second conductivity type semiconductor layer 27 of the adjacent light emitting cells through the first opening 33a and the second opening 33b2 of the lower insulation layer 33. For example, one connection métal layer 35c may be electrically connected to the first conductivity type semiconductor layer 23 în the first light emitting cell CI, and may also be electrically connected to the métal reflection layer 31 on the second light emitting cell C2. Accordingly, the first light emitting cell Cl and the second light emitting cell C2 are connected în sériés with each other through the connection métal layer 33c. As such, the second light emitting cell C2 and the third light emitting cell C3 may be connected in sériés through the connection métal layer 35 c, and the third light emitting cell C3 and the fourth light emitting cell C4 may be connected in sériés through the connection métal layer 35c.
[204] The connection métal layers 35c are spaced apart from the first pad métal layer 35a and the second pad métal layer 35b. Furthermore, the connection métal layers 35c may be formed to hâve a narrower width than that of the mesa M, and thus, may be spaced apart from the edge of the substrate 21 farther than the mesa M.
[205] The first and second pad métal layers 35a and 35b and the connection métal layers 35c may be formed together using a same material through a same process. For example, the first and second pad métal layers 35a and 35b and the connection métal layers 35c may include an ohmic reflection layer such as an Al layer, and the ohmic reflection layer may be formed on an adhesive layer such as Ti, Cr, Ni, or the like. In addition, a protection layer having a single layer or a composite layer structure of Ni, Cr, Au, or the like may be formed on the ohmic reflection layer. The first and second pad métal layers 35a and 35b and the connection métal layers 35c may hâve, for example, a multi-iayered structure of Cr/Al/Ni/Ti/Ni/Ti/Au/Ti.
[206] An upper insulation layer 37 is disposed on the first pad métal layer 35a, the second pad métal layer 35b, and the connection métal layers 35c, and has a first opening 37a exposing the first 41 / 110 pad métal layer 35a and a second opening 37b exposing the second pad métal layer 35b. The upper Însulation layer 37 may cover the upper surface of the substrate 21 exposed around the light emitting cells. The upper însulation layer 37 may cover the edge ofthe substrate 21 as illustrated, but the inventive concepts are not limited thereto, and an edge of the upper însulation layer 37 may be located inside tire edge ofthe substrate 21.
[207] Meanwhile, the first opening 37a is disposed in an upper région ofthe first pad métal layer 35a, and thus, is spaced apart from the connection métal layer 35c and the second opening 33b2 of the lower însulation layer 33. In addition, the second opening 37b is also lîmîtedly located on the second pad métal layer 35b, and spaced apart from the connection métal layer 35c.
[208] In the illustrated exemplary embodiment, the first and second pad métal layers 35a and 35b exposed through the first and second openings 37a and 37b of the upper însulation layer 37 may be used as a bonding pad to which solder is directly bonded. Alternatively, as described with reference to FIGS. 1 and 2, the first and second bump pads 39a and 39b may cover the first and second pad métal layers 35a and 35b exposed through the first and second openings 37a and 37b of the upper însulation layer 37, respectively. The first and second bump pads 39a and 39b may be disposed over a plurality of light emitting cells, respectively, and may cover the first and second openings 37a and 37b and seal them.
[209] In the illustrated exemplary embodiment, the lower însulation layer 33 may be the lower însulation layer described with reference to FIG. 3, but the inventive concepts are not limited thereto, and may be the lower însulation layer 33' described with reference to FIG.6. In addition, it may be the lower însulation layer described with reference to FIG. 9A or 9B. Furthermore, the lower însulation layer 33 may be a lower însulation layer including a conventional distributed Bragg refiector, and în this case, the upper însulation layer 37 may include a SiOz-TiCh mixed layer or an MgFz layer.
[210] Meanwhile, a reliabilîty test was carried out by applying a capping layer 33d formed of a / 110
SiOi-TiOz mixed layer and a lower insulation layer 33' to which the distributed Bragg reflector of FIG. 7 is applied to a light emitting diode including a plurality of light emitting cells under a high température and high humidity environment at a température of 85°C and a relative humidity of 85% and at a température of 60°C and a relative humidity of 90%. Meanwhile, a reliability test was carried out by applying the lower insulation layer according to the prior art of FIG. 5 to the light emitting diode including the plurality of light emitting cells under the same conditions.
[211] The reliability test with samples according to the prior art was stopped since most of the light emitting diodes failed after 500 hours, but a failure rate with samples according to the exemplary embodiment of the present disclosure did not exceed 5% until 2,000 hours under both conditions.
[212] Therefore, it was confirmed that reliability was improved in the high température and high humidity environment by using the SiOz-TiOa mixed layer.
[213] FIG. 15 is a schematic plan view illustrating a light emitting diode 1000 according to an exemplary embodiment, and FIG. 16 is a cross-sectional view taken along line A-A of FIG. 15.
[214] Referring to FIGS. 15 and 16, the light emitting diode may include a substrate 221, a first conductivity type semiconductor layer 223, an active layer 225, a second conductivity type semiconductor layer 227, and a conductive oxide layer 228, a dîelectric layer 229, a métal reflection layer 231, a lower insulation layer 233, a first pad métal layer 235a, a second pad métal layer 235b, an upper insulation layer 237, a first bump pad 239a, a second bump pad 239b, a first solder bump 241a, and a second solder bump 241b.
[215] The substrate 221 is not particularly limited as long as it is a substrate capable of growing a gallium nitride-based semiconductor layer. Examples of the substrate 221 may be various such as a sapphire substrate, a gallium nitride substrate, a SiC substrate, and may be a patterned sapphire substrate. The substrate 221 may hâve a rectangular or square shape as seen in plan view, but the inventive concepts are not necessarily limited thereto. A size of the substrate 221 is not / 110 particularly limited and may be selected in various ways.
[216] The first conductivity type semiconductor layer 223 îs disposed on the substrate 221, The first conductivity type semiconductor layer 223 is a layer grown on the substrate 221, and may be a gallium nitride-based semiconductor layer. The first conductivity type semiconductor layer 223 may be a gallium nitride-based semiconductor layer doped with an impurity, for example, Si. [217] In the illustrated exemplary embodiment, an edge of the first conductivity type semiconductor layer 223 is located inside a région surrounded by an edge of the substrate 221. Accordingly, a portion of an upper surface of the substrate 221 may be exposed along a periphery of the first conductivity type semiconductor layer 223. However, the inventive concepts are not limited thereto, and the edge of the first conductivity type semiconductor layer 223 may be in flush with the edge of the substrate 221.
[218] A mesa M may be disposed on the first conductivity type semiconductor layer 223. The mesa M may be located within a région surrounded by the first conductivity type semiconductor layer 223, and thus, régions near the edge of the first conductivity type semiconductor layer 223 may not be covered by the mesa M but may be exposed to the outside.
[219] The mesa M includes the second conductivity type semiconductor layer 227 and the active layer 225. Although not shown in the drawings, the mesa M may include a partial thickness of the first conductivity type semiconductor layer 223. The active layer 225 is interposed between the first conductivity type semiconductor layer 223 and the second conductivity type semiconductor layer 227. The active layer 225 may hâve a single quantum well structure or a multiple quantum well structure. A composition and a thickness of the well layer within the active layer 225 détermines a wavelength of light generated. In particular, it is possible to provide an active layer that generates ultraviolet light, bîue light or green light by controlling the composition of the well layer.
[220] Meanwhile, the second conductivity type semiconductor layer 227 may be a gallium / 110 nitride-based semiconductor layer doped with a p-type impurity, for example, Mg. A concentration of the p-type impurity in the second conductivity type semiconductor layer 227 may hâve a concentration profile that varies with a thickness within tire above range.
[221 ] Meanwhile, each of the first conductivity type semiconductor layer 223 and the second conductivity type semiconductor layer 227 may be a single layer, but the inventive concepts are not limited thereto, and may be a multilayer, and may include a superlattîce layer. The first conductivity type semiconductor layer 223, the active layer 225, and the second conductivity type semiconductor layer 227 may be formed by growing on the substrate 221 in a chamber using a known method such as métal organic Chemical vapor déposition (MOCVD) process or a molecular beam epitaxy (MBE) process.
[222] Meanwhile, in the mesa M, as shown in FIG. 15, a via hole 227a exposing the first conductivity type semiconductor layer 223 may be included. The via hole 227a may be surrounded by the second conductivity type semiconductor layer 227 and the active layer 225. The via hole 227a may hâve an elongated shape passing through a center of the light emitting diode as shown in FIG. 15. As shown in the drawings, the via hole 227a may pass through a center of the mesa M, and may be biased toward one edge of the mesa M. A length of the via hole 227a is not particularly limited, and may be 1/2 or longer than a length of the mesa M.
[223] Meanwhile, as shown the drawings, both end portions of the via hole 227a may hâve a relatively wide width and a round shape. The dielectric layer 229 and the lower insulation layer 233 may be pattemed in a similar shape by making the shape of the end portion of the via holes 227a in this manner. In particular, in a case that the lower insulation layer 233 includes a distributed Bragg reflector, when the width of the via hole is not widened at the end portion of the via hole 227a as shown in FIG. 15, a severe double step is formed on a sidewall ofthe distributed Bragg reflector, and cracks are likely to occur in the first pad métal layer 235a since an inclination angle of the sidewall increases As such, the shape of the end portion of the via hole 227a and / 110 that of the end portion of the first opening 233a2 of the lower insulation layer 233 are made as in the illustrated exemplary embodiment, and thus, an edge of the lower insulation layer 233 is formed to hâve a gentle inclination angle, thereby improving a yield of the light emitting diode.
[224] Although it has been illustrated and described that the mesa M has a single via hole 227a, but the inventive concepts are not limited thereto. For example, a plurality of via holes may be arranged in the mesa M. As the number of via holes 227a increases, current dissipation performance of the light emitting diode may be împroved. In addition, instead of the via hole 227a, an indentation penetratîng into the mesa M may be formed around the mesa M. The indentation may be formed lengthîly inside the mesa M from one edge of the mesa M toward another edge opposite to the one edge.
[225] Meanwhile, the conductive oxide layer 228 is disposed over the mesa M to contact the second conductivity type semiconductor layer 227. The conductive oxide layer 228 may be disposed over almost an entire région of the mesa M în an upper région of the mesa M. For example, the conductive oxide layer 228 may cover 80% or more of the upper région of the mesa M, and further 90% or more.
[226] The conductive oxide layer 228 is formed of an oxide layer that transmïts light generated în the active layer 225. The conductive oxide layer 228 may be formed of, for example, indium tin oxide (ITO), ZnO, or the like. The conductive oxide layer 228 is formed to hâve a thickness sufficient to make ohmic contact with the second conductivity type semiconductor layer 227, and for example, may be formed to hâve a thickness within a thickness range of about 3 nm to about 50 nm, specifically, within a thickness range of about 6 nm to about 30 nm. When the thickness of the conductive oxide layer 228 is too thin, a sufficient ohmic characteristic cannot be provided, and a forward voltage increases. In addition, when the thickness of the conductive oxide layer 228 is too thick, loss due to light absorption occurs, thereby reducing luminous efficiency.
[227] Meanwhile, the dielectric layer 229 covers the conductive oxide layer 228. Furthermore, / 110 the dielectric layer 229 may cover side surfaces of the second conductivity type semiconductor layer 227 and the active layer 225. An edge of the dielectric layer 229 may be covered with the Iower insulation layer 233. Accord ingl y, the edge of the dielectric layer 229 îs located farther from the edge of the substrate 221 compared to the edge of the Iower insulation layer 233. Accordingly, as it will be described later, a portion of the Iower insulation layer 233 may be in contact with the first conductivity type semiconductor layer 223 around the mesa M. Furthermore, the dielectric layer 229 may be defined in an upper région of the second conductivity type semiconductor layer 227, and the Iower insulation layer 233 may be in contact with the side surfaces of the second conductivity type semiconductor layer 227 and the active layer 225.
[228] The dielectric layer 229 has openings 229a exposing the conductive oxide layer 228. A plurality of openings 229a may be disposed over the conductive oxide layer 228. The openings 229a are used as connection passages so that the métal reflection layer 231 can be connected to the conductive oxide layer 228. The dielectric layer 229 may also hâve an opening 229b exposing the first conductivity type semiconductor layer 223 around the mesa M and exposing the first conductivity type semiconductor layer 223 in the via hole 227a.
[229] The dielectric layer 229 îs formed of an insulating material having a Iower index of refraction than those of the second conductivity type semiconductor layer 227 and the conductive oxide layer 228, The dielectric layer 229 may be formed of, for example, S1O2.
[230] The dielectric layer 229 may hâve a thickness within a range of about 200 nm to about 1000 nm, and specifically, may hâve a thickness within a range of about 300 nm to about 800 nm. When the thickness of the dielectric layer 229 is less than 200 nm, a forward voltage is high and a light output is low, which is not favorable. Meanwhîle, when the thickness of the dielectric layer 229 exceeds 400 nm, light output is saturated, and the fbrward voltage tends to increase again. As such, it îs advantageous that the thickness of the dielectric layer 229 does not exceed 1000 nm, and in particular, may be 800 nm or less.
/ 110
[231] The métal reflection layer 231 is disposed on the dielectric layer 229 to connect to the ohmîc contact layer 228 through the openings 229a. The métal reflection layer 231 may include a reflective métal, and for example, may include Ag or Ni/Ag. Furthermore, the meta! reflection layer 232 may include a barrier layer for protecting the reflective métal materiai layer, for example, Ni, and may include an Au layer to prevent oxidation of the métal layer. Furthermore, so as to improve adhesion of the Au layer, a Ti layer may be included under the Au layer. The métal reflection layer 231 is in contact with an upper surface of the dielectric layer 229, and thus, the thickness of the dielectric layer 229 is equal to a séparation distance between the conductive oxide layer 228 and the métal reflection layer 231.
[232] Since the ohmic contact is formed with the conductive oxide layer 228, and the métal reflection layer 231 is disposed on the dielectric layer 229, it is possible to prevent an increase in ohmic résistance due to solder or the like. Further, since the conductive oxide layer 228, the dielectric layer 229, and the métal reflection layer 231 are disposed on the second conductivity type semiconductor layer 227, a réflectance of light may be improved, thereby împroving luminous efficiency.
[233] The lower insulation layer 233 covers the mesa M and the métal reflection layer 231. The lower insulation layer 233 may also cover the first conductivity type semiconductor layer 223 along a periphery of the mesa M, and may cover the first conductivity type semiconductor layer 223 in the via hole 227a inside the mesa M. The lower insulation layer 233 covers a side surface of the mesa M, in particular. The lower insulation layer 233 may also cover the dielectric layer 229.
[234] The lower insulation layer 233 has first openings 233al and 233a2 exposîng the first conductivity type semiconductor layer 223 and a second opening 233b exposîng the métal reflection layer 231. The first opening 233al exposes the first conductivity type semiconductor layer 223 along the periphery of the mesa M, and the first opening 233a2 exposes the first 48 / 110 conductivity type semiconductor layer 223 in the via hole 227a.
[235] As shown in FIG. 15, a plurality of first openings 233al may be arranged along the periphery of the mesa M, but the inventive concepts are not limited thereto. For example, a single first opening 233al may be formed along the periphery of the mesa M.
[236] In the illustrated exemplary embodiment, although the first openings 233al of the lower insulation layer 233 hâve been illustrated and described as being disposed along the periphery of the mesa M, the lower insulation layer 233 may be formed to expose ail of a peripheral région of the first conductivity type semiconductor 223 including an edge of the first conductivity type semiconductor 223. That îs, in the illustrated exemplary embodiment, the edge of the lower insulation layer 233 has been illustrated as being in flush with the edge of the substrate 221, but the edge of the lower insulation layer 233 may be located on the first conductivity type semiconductor layer 223.
[237] The second opening 233b exposes the métal reflection layer 231. A plurality of second openings 233b may be formed, and these second openings 233b may be disposed near a central région of the mesa M.
[238] Meanwhile, the lower insulation layer 233 may be formed of a single layer of SiOi or S13N4, but the inventive concepts are not limited thereto, and may be formed of multiple layers. Furthermore, the lower insulation layer 233 may include a distributed Bragg reflector. The distributed Bragg reflector may be formed by stacking insulation layers having different indices of refraction from one another. For example, the distributed Bragg reflector may be formed by alternately stacking a Silicon oxide layer and a titanium oxide layer one above another. The lower insulation layer 233 may also include a capping layer. The capping layer may function as a protection layer covering an upper surface of the distributed Bragg reflector to protect the distributed Bragg reflector. The capping layer also împroves adhesion of the pad métal layers 235a and 235b disposed on the distributed Bragg reflector. The capping layer may be formed of 49 / 110
SiCh, but the inventive concepts are not limited thereto, and may be formed of a SiOs-TiOz mixed layer or an MgFs layer. Since the SiCh-TiCh mixed layer or the MgF2 layer has a waterproof characteristic, reliability of the light emitting diode is improved in a high température and high humidity environment.
[239] The first pad métal layer 235a is disposed on the lower insulation layer 233, and insulated from the mesa M and the métal reflection layer 231 by the lower insulation layer 233. The first pad métal layer 235a contacts the first conductivity type semiconductor layer 223 through the first openings 233al and 233a2 of the lower insulation layer 233. The first pad métal layer 235a may contact the first conductivity type semiconductor layer 223 through the first openings 233al along the periphery of the mesa M, and may also contact the first conductivity type semiconductor layer 223 in the via hole 227a through the second opening 233a2.
[240] Meanwhile, the second pad métal layer 235b is disposed over the upper région of the mesa M on the lower insulation layer 233, and electrically connected to the métal reflection layer 231 through the second opening 233b of the lower insulation layer 233. The second pad métal layer 235b may be surrounded by the first pad métal layer 235a, and a boundary région may be formed therebetween. As shown in FIG. 15, the boundary région may be formed in a ring shape. The lower insulation layer 233 is exposed in the boundary région, and the boundary région îs covered with an upper insulation layer 237 which will be described later.
[241] The first pad métal layer 235a and the second pad métal layer 235b may be formed together using a same material through a same process, The first and second pad métal layers 235a and 235b may include an ohmic reflection layer such as an Al layer, and the ohmic reflection layer may be formed on an adhesive layer such as Ti, Cr, Ni, or the like. In addition, a protection layer having a single layer or a composite layer structure of Ni, Cr, Au, or the like may be formed on the ohmic reflection layer. The first and second pad métal layers 235a and 235b may hâve, for example, a multî-layered structure of Cr/Al/Ni/Ti/Ni/Ti/Au/Ti.
/ 110
[242] The upper insulation layer 237 covers the first and second pad métal layers 235a and 235b. In addition, the upper insulation layer 237 may cover the first conductivity type semiconductor layer 223 along the periphery of the mesa M. In the illustrated exemplary embodiment, the upper insulation layer 237 is in flush with the edge of the substrate 221. However, the inventive concepts are not limited thereto, and an edge of the upper insulation layer 237 may be located inside a région surrounded by the edge of the substrate 221 so that the upper insulation layer 237 exposes an edge région of the substrate 221.
[243] The upper insulation layer 237 has a first opening 237a exposing the first pad métal layer 235a and a second opening 237b exposing the second pad métal layer 235b. The first opening 237a and the second opening 237b may be disposed in the upper région of the mesa M, and may be disposed to face each other. In particular, the first opening 237a and the second opening 237b may be disposed adjacent to both edges of the mesa M. Also, as illustrated, the second opening 237b of the upper insulation layer 237 may be latérally spaced apart from the second opening 233b of the lower insulation layer 233. Since the second opening 233b of the lower insulation layer 233 and the second opening 237b of the upper insulation layer 237 are latéral ly spaced apart, it is possible to prevent the métal reflectîve layer 231 and the conductive oxide layer 228 from being damaged by a solder.
[244] The upper insulation layer 237 may be formed of a single layer of SiCh or SijNi, but the inventive concepts are not limited thereto, and may include a SiCh-TiOz mixed layer or an MgFz layer. Since the SiOz-TiO? mixed layer or the MgFz layer has a favorable waterproof characteristic, reliabihty of the light emitting diode may be improved in a high température and high humidity environment. In addition, the upper insulation layer 237 may hâve a multi-Iayered structure including a Silicon nitride layer and a Silicon oxide layer, or may include a distributed Bragg reflector in which a Silicon oxide layer and a titanium oxide layer are alternately stacked one above another.
/ 110
[245] Meanwhile, the first bump pad 239a electrically contacts the first pad métal layer 235a exposed through the first opening 237a ofthe upper insulation layer 237, and the second bump pad 239b electrically contacts the second pad métal layer 235b exposed through the second opening 237b. As shown in FIG. 15, the first bump pad 239a and the second bump pad 239b cover ail of the first opening 237a and the second opening 237b of the upper insulation layer 237 and seal them, respectively, However, the inventive concepts are not limited thereto, the first bump pad 239a may be disposed in the first opening 237a of the upper insulation layer 237, and the second bump pad 239b may be disposed in the second opening 237b of the upper insulation layer 237.
[246] Moreover, as shown in FIG. 15, the second bump pad 239b may be located within an upper région of the second pad métal layer 235 a. However, the inventive concepts are not limited thereto, and a portion of the second bump pad 239b may be overlapped with the first pad métal layer 235a. However, the upper insulation layer 237 may be disposed between the first pad métal layer 235a and the second bump pad 239b to insulate them.
[247] The first and second bump pads 239a and 239b may be formed of a métal layer, and may include a plurality of layers. In particular, the first and second bump pads 239a and 239b may include Au or Pt.
[248] The first solder bump 241 a is disposed on the first bump pads 239a, and the second solder bump 241b is disposed on the second bump pads 239b. The first and second solder bumps 241a and 241 b may include, for example, AgCuSn.
[249] The first and second solder bumps 241a and 241b are formed by removing flux using a reflow process after disposing a solder paste including solder powder and flux on the first and second bump pads 239a and 239b, respectively. Accordingly, the first and second solder bumps 241a and 241b may hâve same bottom areas as those of the first bump pads 239a and 239b, respectively.
[250] Meanwhile, the first and second solder bumps 241a and 241b are relatively thicker than / 110 the first and second bump pads 239a and 239b. For example, a thickness T2 of the first or second solder bumps 241a or 241 b may be 10 to 80 times of a thickness Tl of the first or second bump pads 239a or 239b. Specifically, the first and second bump pads 239a and 239b may hâve a thickness of about 1 pm, whereas the first and second solder bumps 241a and 241b may hâve a thickness of about 10 pm to about 100 pm.
[251 ] In addition, the first and second solder bumps 241 a and 241b may hâve an inclined side surface, and may hâve a substantially trapézoïdal cross-sectional shape. As shown in FIG. 17, an inclination angle Θ of side surfaces of the first and second solder bumps 241a and 241b with respect to a bottom surface thereof may be in a range of about 65 degrees to about 75 degrees. When the inclination angle Θ is within the above range, the solder bumps 241a and 241b may be easily formed, and further, the light emitting diode 1000 may be easily transferred.
[252] Meanwhile, as shown in FIG. 18, an interval si between the first solder bump 241a and the second solder bump 241b, intervals s2 and s3 between the first and second solder bumps 241a and 241b and the edge of the substrate 221 need to be controlied. For exaniple, the interval si is twice or more of thicknesses of the first and second solder bumps 241 a and 241b. An upper limit ofthe interval si is not particularly limited, butmay not exceed 10 timesto secure sufficient areas of the solder bumps 241 a and 241 b.
[253] Meanwhile, the intervals s2 and s3 may be 1/2 or more of the interval si. Further, the intervals s2 and s3 may be equal to or greater than the thickness T2 of the first and second solder bumps 241a and 241b. By controlling the intervals si, s2, and s3, the first and second solder bumps 241a and 241b may be easily formed using screen printing technology, and an electrical short circuit between the solder bumps may be prevented.
[254] According to an exemplary embodiment of the present disclosure, a reflection structure of the conductive oxide layer 228, the dielectric layer 229, and the métal reflection layer 231 is used instead of a conventional ohmic reflection layer. Accordingly, it is possible to block intrusion of / 110 a bonding material such as solder into a contact région, and to secure a stable ohmic contact résistance, thereby improving the reliability of the light emitting diode. Furthermore, by making the dielectric layer 229 thicker than 300 nm, a high light output and a low forward voltage may be achieved.
[255] Furthermore, since the first and second solder bumps 241a and 241b are formed on the first and second bump pads 239a and 239b, an amount of solder paste used în a mounting process of the light emitting diode may be reduced, the mounting process of the light emitting diode may be simplified.
[256] In addition, the solder bumps 241a and 241b having the thickness of 10 times or greater than those of the first and second bump pads 239a and 239b are arranged, it is possible to easily handle the light emitting diode.
[257] FIGS. 19A through 19F are schematic cross-sectional views illustrating a manufacturing process of a light emitting device according to an exemplary embodiment. Herein, a process of forming solder bumps 241a and 241b using screen prînting technology and mounting them on a mounting surface using the same will be described.
[258] First, referring to FIG. 19A, a substrate 221 on which bump pads 239a and 239b are formed is prepared. Although not shown in the drawîng, a first conductivity type semiconductor layer 223, an active layer 225, a second conductivity type semiconductor layer 227, and a conductive oxide layer 228, a dielectric layer 229, a métal reflection layer 231, a lower insulation layer 233, a first pad métal layer 235a, a second pad métal layer 235b, and an upper insulation layer 237 as those described with reference to FIGS. 15 and 16 may be formed on the substrate 221. The first and second bump pads 239a and 239b may be disposed on the upper insulation layer 237.
[259] A plurality of light emitting diode régions may be disposed on the substrate 221, and the first and second bump pads 239a and 239b may be formed in each région.
/ 110
[260] Referring to FIG. 19B, a mask 210 is disposed on the substrate 221. The mask 210 has openings exposing the bump pads 239a and 239b, and the mask 210 is disposed so that the openings are arranged on the bump pads 239a and 239b. Heights of the openings may be greater than or equal to about 20 pm, and may be about 300 pm or less.
[261] Subsequently, a solder paste 240 fills the openings of the mask 210. The solder paste 240 may be applied using, for example, a squeeze printing technique. Accordingly, the solder paste 240 having a thickness substantially corresponding to the heîghts of the openings is disposed on the bump pads.
[262] Referring to FIG. I9C, the mask 210 is removed, and the solder paste is reflowed through a reflow process. Accordingly, the solder paste is aggregated to form solder bumps 240a having an inclined side surface and a convex upper surface. Most of flux in the solder paste may be removed in the reflow process.
[263] To remove the mask 210, an interval between the solder pastes 240 needs to be equal to or greater than the thickness of the solder paste 240. When the interval between the solder pastes 240 is too narrow, the solder pastes 240 may be connected to one another, and thus, it is difficult to remove the mask 210.
[264] Meanwhile, in the reflow process, the first and second bump pads 239a and 239b and solders may be diffused and mixed with one another. Accordingly, a boundary between the first and second bump pads 239a and 239b and the solder bump 240a may not be distinct. However, when the first and second bump pads 239a and 239b are formed of a multi-layered métal layer, some of them may be mixed with the solder and some of them may remain.
[265] Referring to FIG. 19D, the first and second solder bumps 241a and 241b are formed by removing a portion of thicknesses of the solder bumps 240a. The solder bumps 240a may be eut using a cutting process, such as a flying eut technique, for example.
[266] In particular, the solder bumps 240a may be eut by 50% or more. Accordingly, the first / 110 and second solder bumps 24la and 241b may be formed to hâve a thickness equal to or less than l/2 of the height of the opening of the mask 210. In a case tirât the cutting of the solder bumps 240a is less than 50%, when the light emitting diodes are transferred, adhesion of the solder bumps 24la and 241b is not favorable, and thus, a process failure is likely to occur.
[267] Referring to FIG. 19E, fabrication of individual light emitting diodes 1000 is completed by dividing the substrate 221. A process of reducing a thickness of the substrate by grinding a bottom surface of the substrate 221 before dividing the substrate 221 may be added. The process of reducing the thickness of the substrate 221 may be carried out before printing the solder paste.
[268] Meanwhile, although it has been illustrated in the drawings that two light emitting diodes 1000 are formed, hundreds or thousands of light emitting diodes 1000 may be formed on one substrate 221.
[269] Referring to FIG. 19F, the light emitting diode 1000 is bonded on a sub-mount substrate 251 having connection pads 251a and 251b. The solder bumps 241a and 241b of the light emitting diode 1000 may be arranged on the connection pads 25 la and 251b, and the light emitting diode 1000 may be bonded to the sub-mount substrate 251 by a bonding technique using a reflow process.
[270] In this case, a solder paste may be applied in advance on the connection pads 251a and 251b. However, as the solder bumps 241a and 241b are disposed on the light emitting diode 1000, an amount of solder paste applied on the connection pads 25 la and 251 b may be significantly reduced compared to that of a prior art.
[271] As such, a light emitting device in which the connection pads 251a and 251b and the first and second bump pads 241a and 241b are bonded to one another by solders 241a' and 241b’ is provided.
[272] Herein, although it has been described that the light emitting diode 1000 is mounted on the sub-mount substrate 251, a printed circuit board may be used instead of the sub-mount substrate 56 / 110
251, or a package having leads may be used.
[273] Accordingly, various types of light emitting devices, such as a light emitting diode package on which the light emitting diode 1000 is mounted, or a light emitting module, may be provided.
[274] FIG. 20 is a schematic plan view illustrating a light emitting diode 2000 according to another exemplary embodiment, FIG. 21 îs a schematic circuit diagram illustrating the light emitting diode of FIG. 20, FIG. 22 is a schematic cross-sectional view taken along line B-B of FIG. 20, and FIG. 23 is a schematic cross-sectional view taken along line C-C of FIG. 20.
[275] Referring to FIGS. 20 through 23, the light emitting diode according to the exemplary embodiment is substantially similar to that of the exemplary embodiment described above with reference to FIG. 15 except that a plurality of light emitting cells Cl, C2, C3, and C4 is arranged on a substrate 221. The light emitting cells Cl, C2, C3, and C4 may be connected in sériés between a first bump pad 239a and a second bump pad 239b as shown in FIG. 21.
[276] The first through fourth light emitting cells Cl, C2, C3, and C4 are disposed on the substrate 221. The first through fourth light emitting cells Cl, C2, C3, and C4 are spaced apart from one another by an isolation région exposing the substrate 221. An upper surface of the substrate 221 may be exposed in a région between the light emitting cells.
[277] In the illustrated exemplary embodiment, the first and second light emitting cells C l and C2 are shown as being disposed below, and the tliîrd and fourth light emitting cells C3 and C4 are shown as being disposed above, but the first through fourth light emitting cells Cl, C2, C3, and C4 may be arranged în various ways. Further, in the illustrated exemplary embodiment, although four light emitting cells are shown and described as being arranged on tire substrate 221, the number of light emitting cells is not particularly limited. For example, two light emitting cells may be disposed on the substrate 221, or seven light emitting cells may be disposed on the substrate 221.
/ 110
[278] Each of the light emitting cells includes a first conductivity type semiconductor layer 223 and a mesa M. Since the first conductivity type semiconductor layer 223 and the mesa M are identical to those described above with reference to FIGS. 15 and 16, detailed descriptions ofthe same éléments will be omitted to avoid redundancy.
[279] The mesa M may be located within a région surrounded by the first conductivity type semiconductor layer 223, and thus, régions near an edge of the first conductivity type semiconductor layer 223 adjacent to outer side surfaces of the first conductivity type semiconductor layer 223 are not covered by the mesa M but exposed to the outside.
[280] In the illustrated exemplary embodiment, each mesa M may include via holes 227a, and the first conductivity type semiconductor layer 223 is exposed in each via hole 227a.
[281] Meanwhile. a conductive oxide layer 228 is disposed on each mesa M, and dielectric layers 229 cover the conductive oxide layer 228 on the light emitting cells C1, C2, C3, and C4 and the mesa, respectively. The conductive oxide layer 228 is in ohmic contact with a second conductivity type semiconductor layer 227. The conductive oxide layer 228 may be disposed over almost an entire région of the mesa M in an upper région of the mesa M. However, the conductive oxide layer 228 may be spaced apart from an edge of the mesa M.
[282] The dielectric layer 229 may cover the upper région and side surfaces of the mesa M, and may cover the first conductivity type semiconductor layer 223 exposed around the mesa M. The dielectric layer 229 also has openings 229a exposing the conductive oxide layer 228, The dielectric layer 229 is located in an upper région of the first conductivity type semiconductor layer 223, and thus, the dielectric layers 229 on different light emitting cells may be spaced apart from one another. However, the inventive concepts are not necessarily limited thereto, and dielectric layers on adjacent light emitting cells may be connected to one another.
[283] A métal refiection layer 231 is disposed on the dielectric layer 229, and connected to the conductive oxide layer 228 through the openings 229a of the dielectric layer 229. The métal / 110 reflection layer 231 is disposed in the upper région of the mesa M of each of the light emitting cells Cl, C2, C3,and C4.
[284] A lower insulation layer 233 covers the mesas M and covers the métal reflection layer 231 and the dielectric layer 229. The lower insulation layer 233 also covers the first conductivity type semiconductor layer 223 and the substrate 221 exposed to the outside of the dielectric layer 229. When the substrate 221 is a patterned sapphire substrate, the lower insulation layer 233 may be formed along shapes of protrusions on the substrate 221.
[285] As illustrated, an edge of the lower insulation layer 233 may be located on the first conductivity type semiconductor layer 223 of each of the light emitting cells, but the inventive concepts are not limited thereto, and may be located on the substrate 221 while covering a side surface of the first conductivity type semiconductor layer 223.
[286] The lower insulation layer 233 has first openings 233a exposing the first conductivity type semiconductor layer 223 în the via holes 227a of each mesa M, and also has a second opening 233bl exposing the métal reflection layer 231 on the first light emitting cell Cl and second openings 233b2 exposing the métal reflection layers 231 on the second, third, and third light emitting cells C2, C3, and C4.
[287] In the illustrated exemplary embodiment, the lower insulation layer 233 does not include an opening exposing the first conductivity type semiconductor layer 223 around the mesa M. However, the inventive concepts are not limited thereto, and the lower insulation layer 233 may include the opening exposing the first conductivity type semiconductor layer 223 around the mesa. [288] The second opening 233bl is disposed on the first light emitting cell Cl, and the second opening 233b2 exposes the métal reflection layer 231 of each of the light emitting cells near the isolation région of the light emitting cells. The second openings 233b2 may generally hâve an elongated shape along the isolation région, but the inventive concepts are not limited thereto, and may hâve various shapes.
/ 110
[289] Meanwhîle, the second opening 233bl may be located on the first light emitting cell Cl, and may be located in a Iower région of the second bump pad 239b. However, in another exemplary embodiment, the second opening 233bl may be disposed apart from the second bump pad 239b on the first light emitting cell Cl in a latéral direction.
[290] The Iower insulation layer 233 may be formed of a single layer or multiple layers, as described with reference to FIGS. 15 and 16, or may include a distributed Bragg reflector. In addition, the Iower insulation layer 233 may further include a capping layer covering the distributed Bragg reflector.
[291] Meanwhîle, a first pad métal layer 235a, a second pad métal layer 235b, and a connection métal layer 235c are disposed on the Iower insulation layer 233.
[292] The first pad métal layer 235a is disposed on the fourth light emitting cell C4, and in ohmîc contact with the first conductivity type semiconductor layer 223 exposed in the via holes 227a of the mesa M. In the illustrated exemplary embodiment, although tire first pad métal layer 235a is illustrated as contacting the first conductivity type semiconductor layer 223 in the via holes 227a, the first pad métal layer 235a may contact the first conductivity type semiconductor layer 223 around the mesa M. However, by disposing the first pad métal layer 235a in the upper région of the mesa M, the first pad métal layer 235a may be spaced far apart from an edge of the substrate 221, and thus, it is possible to prevent the first pad métal layer 235a from being damaged by moisture perméation from a side surface of the substrate 221.
[293] The second pad métal layer 235b may be disposed on the first light emitting cell Cl, and may be electrically connected to the métal reflectîon layer 231 through the second opening 233bl. Accordingly, the second pad métal layer 235b is electrically connected to the second conductivity type semiconductor layer 227 of the first light emitting cell Cl.
[294] The second pad métal layer 235b is located on the mesa M, and însulated from the first conductivity type semiconductor layer 223. Furthermore, the second pad métal layer 235b may / 110 be spaced apart from the side surfaces of the mesa M on the first light emitting cell Cl. As such, ît is possible to prevent the second pad métal layer 235b from being damaged by moisture perméation from the side surface of the substrate 221.
[295] Meanwhile, the connection métal layers 235c connect adjacent light emitting cells in sériés with one another. The connection métal layers 235c may be electrically connected to the first conductivity type semiconductor layer 223 and the second conductivity type semiconductor layer 227 of the adjacent light emitting cells through the first opening 233a and the second opening 233b2 of the lower insulation layer 233. For example, one connection métal layer 235c may be electrically connected to the first conductivity type semiconductor layer 223 in the first light emitting cell Cl, and may also be electrically connected to the métal reflection layer 231 on the second light emitting cell C2. Accordingly, the first light emitting cell Cl and the second light emitting cell C2 are connected in sériés with each other through the connection métal layer 233c. As such, the second light emitting cell C2 and the third light emîttîng cell C3 may be connected in sériés through the connection métal layer 235c, and the thîrd light emitting cell C3 and the fourth light emitting cell C4 may be connected in sériés through the connection métal layer 235c.
[296] The connection métal layers 235c are spaced apart from the first pad métal layer 235a and the second pad métal layer 235b. Further, the connection métal layers 235c may be formed to hâve a narrower width than that of the mesa M, and thus, may be spaced apart from the edge of the substrate 221 farther than the mesa M.
[297] The first pad métal layer 235a and the second pad métal layer 235b may be formed together using a same material through a same process. For example, the first and second pad métal layers 235a and 235b and the connection métal layers 235c may include an ohmic reflection layer such as an Al layer, and the ohmic reflection layer may be formed on an adhesive layer such as Ti, Cr, Ni, or the like. In addition, a protection layer having a single layer or a composite layer structure of Ni. Cr, Au. or the like may be formed on the ohmic reflection layer. The first and 61 ! 110 second pad métal layers 235a and 235b and the connection métal layers 235c may hâve, for example, a multi-layered structure of Cr/Al/Ni/Ti/Ni/Ti/Au/Ti.
[298] An upper insulation layer 237 is disposed on the first pad métal layer 235a, the second pad métal layer 235b, and the connection métal layers 235c, and has a first opening 237a exposîng the first pad métal layer 235a and a second opening 237b exposîng the second pad métal layer 235b. The upper insulation layer 237 may cover an upper surface of the substrate 221 exposed around the light emitting cells. The upper insulation layer 237 may cover the edge of the substrate 221 as illustrated, but the inventive concepts are not limited thereto, and an edge of the upper insulation layer 237 may be located inside the edge ofthe substrate 221.
[299] Meanwhile, the first opening 237a may be disposed in an upper région of the first pad métal layer 235a, and thus, may be spaced apart from the connection métal layer 235c and the second opening 233b2 of the lower insulation layer 233. In addition, the second opening 237b is also limitedly located on the second pad métal layer 235b, and spaced apart from the connection métal layer 235c.
[300] In the illustrated exemplary embodiment, the first and second pad métal layers 235a and 235b exposed through the first and second openings 237a and 237b of the upper insulation layer 237 may be used as a bump pad on which solder bumps 241 a and 241b are formed. Alternatively, as described with reference to FIGS. 15 and 16, the first and second bump pads 239a and 239b may cover the first and second pad métal layers 235a and 235b exposed through the first and second openings 237a and 237b of the upper insulation layer 237, respectively. The first and second bump pads 239a and 239b may be disposed over the plurality of light emitting cells, respectively, and may cover the first and second openings 237a and 37b and seal them.
[301] The first solder bump 241a and the second solder bump 241b are disposed on the first bump pad 239a and the second bump pad 239b, respectively. The first and second solder bumps 241 a and 241b may hâve a bottom surface having a same shape as those ofthe first bump pad 239a 62 / 110 and the second bump pad 239b. Meanwhile, since thicknesses of the first solder bumps 24la and the second solder bumps 24lb, an interval therebetween, and an interval between the first solder bumps 24la and the second solder bumps 241b and the edge of the substrate 221 are identîcal to those described with reference to FIGS. 17 and 18, detailed descriptions thereof will be omittedto avoid redundancy.
[302] FIGS. 24 and 25 are schematic plan views illustrating light emitting diodes 200a and 200b according to other exemplary embodiments.
[303] Referring to FIG. 24, the light emitting diode 200a according to the illustrated exemplary embodiment is substantially similar to the light emitting diode described with reference to FIGS. 20 through 23, but there is a différence in shapes of first and second bump pads 239a and 239b, and thus, there is a différence in shapes of first and second solder bumps 241a and 241b.
[304] That is, în the light emitting diode 2000, the first and second bump pads 239a and 239b generally hâve the elongated rectangular shape, and are disposed over the plurality of light emitting cells, respectively. In contrast, in the light emitting diode 200a, the first and second bump pads 239a and 239b are disposed over the plurality of light emitting cells, respectively, but include a région having a narrow width between the light emitting cells.
[305] The first and second solder bumps 241 a and 241b may cover the first and second bump pads 239a and 239a, and may be formed to hâve a same shape as those of the first and second bump pads 239a and 239b.
[306] Referring to FIG. 25, the light emitting diode 200b according to the exemplary embodiment is substantially similar to the light emitting diode 2000 described with reference to FIGS. 20 through 23 except that the first and second bump pads 239a and 239b are disposed on single light emitting cells C4 and Cl, respectively, and dummy bump pads 239c are disposed on the other light emitting cells C2 and C3, respectively.
[307] The dummy bump pads 239c are formed together on an upper insulation layer 237 în a ! 110 same process as that of the first and second bump pads 239a and 239b. However, the dummy bump pads 239c are electrically spaced apart from the first through fourth light emitting cells Cl, C2, C3 and C4 by the upper insulation layer 237.
[308] Meanwhile, the first and second solder bumps 241 a and 241b may be disposed on the first and second bump pads 239a and 239b, respectively, and a dummy solder bump 24le may be disposed on the dummy bump pad 239c. The dummy solder bumps 24le may be omitted, and thus, an amount of solder paste for forming the solder bumps may be reduced.
[309] In the illustrated exemplary embodiment, the light emitting diode includîng four light emitting cells has been exemplarily described, but the light emitting diode may include more than four light emitting cells. In this case, the solder bumps may be arranged to stabilize a mounting process of the lîght emitting diode. For example, a first solder bump may be disposed over at least two light emitting cells disposed near one edge of a substrate, and a second solder bump may be disposed over at least two light emitting cells disposed near the opposite edge of the substrate. Alternatively, a dummy solder bump may be disposed on at least one of at least two light emitting cells disposed near one edge of the substrate, and a first solder bump may be disposed on at least one of the other light emitting cells. In addition, the dummy solder bump may be disposed on at least one of the at least two light emitting cells disposed near the opposite edge of the substrate, and a second solder bump may be disposed on at least one of the other light emitting cells.
[310] FIG. 26 is an exploded perspective view illustrating a lighting apparatus to which a light emitting diode according to an exemplary embodiment is applied.
[311 ] Referring to FIG. 26, the lighting apparatus according to the illustrated exemplary embodiment includes a diffusion cover 1010, a light emitting device module 1020, and a body 1030. The body 1030 may accommodate the light emitting device module 1020, and the diffusion cover 1010 may be disposed on the body 1030 to cover an upper portion of the light emitting device module 1020.
/ 110
[312] The body 1030 is not limited in a spécifie shape as long as it accommodâtes and supports the light emitting device module 1020, and is capable of supplying electrical power to the light emitting device module 1020. For example, as illustrated in the drawing, the body 1030 may include a body case 1031, a power supply device 1033, a power supply case 1035, and a power source connection 1037,
[313] The power supply device 1033 may be accommodated in the power supply case 1035 to be electrically connected to the light emitting device module 1020, and may include at least one IC chip, The IC chip may regulate, change, or control a characteristic of power supplied to the light emitting device module 1020. The power supply case 1035 may receive and support the power supply 1033, and the power supply case 1035 to which the power supply 1033 is secured therein may be located inside the body case 1031. The power source connection 1037 may be disposed at a lower end of the power supply case 1035 to be bound to the power supply case 1035, Accordingly, the power source connection 1037 may be electrically connected to the power supply 1033 inside the power supply case 1035, and may serve as a passage through which external power may be supplied to the power supply 1033.
[314] The light emitting device module 1020 includes a substrate 1023 and a light emitting device 1021 disposed on the substrate 1023. The light emitting device module 1020 may be provided on the body case 1031 and electrically connected to the power supply 1033,
[315] The substrate 1023 is not limited as long as it is a substrate capable of supporting the light emitting device 1021, and may be, for example, a printed circuit board including an interconnection formed thereon. The substrate 1023 may hâve a shape corresponding to a securing portion formed at the upper portion of the body case 1031 so as to be stably secured to the body case 1031. The light emitting device 1021 may include at least one of the light emitting diodes according to the above-described exemplary embodiments of the present disclosure.
[316] The diffusion cover 1010 may be disposed on the light emitting device 1021, and may be / 110 secured to the body case 1031 to cover the light emitting device 1021. The diffusion cover 1010 may be formed of a light transmitting material and light orientation of the lighting apparatus may be adjusted through régulation ofthe shape and optical transmissivity ofthe diffusion cover 1010. Therefore, the diffusione cover 1010 may be modified to hâve various shapes depending on usage and applications of the lighting apparatus.
[317] FIG. Tl is a cross-sectional view illustrating a display apparatus to which a light emitting diode according to another exemplary embodiment is applied.
[318] The display apparatus of the exemplary embodiment includes a display panel 2110, a backlight unit supplying light to the display panel 2110, and a panel guide supporting a lower edge of the display panel 2110.
[319] The display panel 2110 is not particularly limited, and may be, for example, a liquid crystal display panel including a liquid crystal layer. Gâte drîving PCBs for supplying a driving signal to a gâte line may be further located at an edge of the display panel 2110. Here, the gâte driving PCBs may be formed on a thin film transistor substrate instead of being formed on separate PCBs. [320] The backlight unit includes a light source module including at least one substrate and a plurality of light emitting devices 2160. Furthermore, the backlight unît may further include a bottom cover 2180, a reflection sheet 2170, a diffusion plate 2131, and optical sheets 2130.
[321 ] The bottom cover 2180 may be opened upward, and may accommodate the substrate 1023, the light emitting device 2160, the reflection sheet 2170, the diffusion plate 2131, and the optical sheets 2130. In addition, the bottom cover 2180 may be coupled to the panel guide. The substrate may be disposed under the reflection sheet 2170, and may be disposed in a form surrounded by the reflection sheet 2170. However, the inventive concepts are not limited thereto, and when a reflective material is coated on a surface of the substrate, the substrate may be located on the reflection sheet 2170. Moreover, a plurality of substrates may be formed so that the plurality of substrates is arranged in a form flush with one another, but the inventive concepts are / 110 not limited thereto, and may be formed as a single substrate.
[322j The light emitting device 2160 may include the light emitting diode according to the above-described exemplary embodiments of the present disclosure. The light emitting devices 2160 may be regularly arranged in a constant pattern on the substrate. In addition, a lens 2210 may be disposed on each light emitting device 2160 to improve uniformity of light emitted from the plurality of light emitting devices 2160.
[323] The diffusion plate 2131 and the optical sheets 2130 are located on the light emitting device 2160. Light emitted from the light emitting device 2160 may be supplied to the display panel 2110 in a form of a surface light source through the diffusion plate 2131 and the optical sheets 2130.
[324] As described above, the light emitting device according to the exemplary embodiments of the present disclosure may be applied to a direct type display apparatus as that of this exemplary embodiment.
[325] FIG.28 îs a cross-section al view îllustrating a display apparatus to which a light emitting diode according to another exemplary embodiment is applied.
[326] The display apparatus provided with a backlîght unit according to the illustrated exemplary embodiment includes a display panel 3210 on which an image is displayed, and a backlîght unit disposed on a rear surface of the display panel 3210 to irradiate lîght. Furthermore, the display apparatus includes a frame 240 supporting the display panel 3210 and accommodatîng the backlîght unît, and covers 3240 and 3280 covering the display panel 3210.
[327] The display panel 3210 is not particularly limited, and may be, for example, a liquid crystal display panel including a liquid crystal layer. Gâte driving PCB s for supply îng a driving signal to a gâte line may be further located at an edge of the display panel 3210. Here, the gâte driving PCBs may be formed on a thin film transistor substrate instead of being formed on separate PCBs. The dîsplay panel 3210 may be secured by the covers 3240 and 3280 located at upper and / 110 lower portions thereof, and the cover 3280 located thereunder may be coupled to the backlîght unit. [328] The backlîght unit supplying light to the display panel 3210 includes a lower cover 3270 having a partially opened upper surface, a light source module disposed ai an inner side of the lower cover 3270, and a light guide plate 3250 located in flush with the light source module and converting spot light into surface light. In addition, the backlîght unît ofthe illustrated exemplary embodiment may further include optical sheets 3230 located on the light guide plate 3250 to diffuse and collect light, and a reflection sheet 3260 disposed at a lower side of the light guide plate 3250 to reflect light proceeding in a downward direction of the light guide plate 3250 toward the display panel 3210.
[329] The light source module includes a substrate 3220 and a plurality of light emitting devices 3110 disposed apart from one another at regular intervals on one surface of the substrate 3220. The substrate 3220 is not limited as long as it supports the light emitting device 3110 and electrically connected to the light emitting device 3110, and may be, for example, a printed circuit board. The light emitting device 3110 may include at least one light emitting diode according to the above-described exemplary embodiments of the present disclosure. Light emitted from the light source module is incident on the light guide plate 3250 and supplied to the display panel 3210 through the optical sheets 3230. Through the light guide plate 3250 and the optical sheets 3230, a spot light source emitted from the light emitting devices 3110 may be converted into a surface light source.
[330] As described above, the light emitting device according to the exemplary embodiments of the present disclosure may be applied to an edge type display apparatus as that of this exemplary embodiment.
[331] FIG. 29 is a cross-sectional view illustrating an example in which a light emitting diode according to another exemplary embodiment is applied to a head lamp.
[332] Referring to FIG. 29, the head lamp includes a lamp body 4070, a substrate 4020, a light / 110 emitting device 4010, and a cover lens 4050. Moreover, the head lamp may further include a heat dissipation unit 4030, a support rack 4060, and a connection member 4040.
[333] The substrate 4020 is secured by the support rack 4060 and disposed apart on the lamp body 4070. The substrate 4020 îs not limited as long as it is a substrate capable of supportîng the light emitting device 4010, and may be, for example, a substrate having a conductive pattern such as a printed circuit board. The light emitting device 4010 may be located on the substrate 4020, and may be supported and secured by the substrate 4020. In addition, the light emitting device 4010 may be electrically connected to an external power source through the conductive pattern of the substrate 4020. Moreover, the light emitting device 4010 may include at least one light emitting diode according to the above-described exemplary embodiments of the present disclosure. [334] The cover lens 4050 is located on a path through which light emitted from the light emitting device 4010 proceeds. For example, as shown in the drawing, the cover lens 4050 may be disposed apart from the light emitting device 4010 by the connection member 4040, and may be disposed in a direction in which light emitted from the light emitting device 4010 is to be provided. A viewing angle and/or color of light emitted from the head lamp to the outside may be adjusted by the cover lens 4050. Meanwhile, the connecting member 4040 may be disposed to surround the light emitting device 4010 and serve as a light guide for providing the light emitting path 4045, while securing the cover lens 4050 to the substrate 4020. In this case, the connection member 4040 may be formed of a light reflective material or coated with the light reflective material. Meanwhile, the heat dissipation unit 4030 may include a heat dissipation fin 4031 and/or a heat dissipation fan 4033, and radiâtes heat generated when the light emitting device 4010 is driven to the outside.
[335] As described above, the light emitting device according to the exemplary embodiments of the present disclosure may be applied to a head lamp as that of this exemplary embodiment, particularly, a vehicle head lamp.
/ 110
[336] Although some embodiments hâve been described herein, it should be understood that these embodiments are provided for illustration only and are not to be construed in any way as limiting the present disclosure. It should be understood that features or components of an exemplary embodiment can also be applied to other embodiments without departing from the spirit and scope of the present disclosure.

Claims (3)

  1. [Claim l ]
    A light emitting diode, comprising:
    a first conductivity type semiconductor layer;
    a mesa disposed on the first conductivity type semiconductor layer, and including an active layer and a second conductivity type semiconductor layer; and a lower însulation layer covering the mesa and at least a portion of the first conductivity type semiconductor layer exposed around the mesa, and having a first opening for allowing electrical connection to tire first conductivity type semiconductor layer and a second opening for allowing electrical connection to the second conductivity type semiconductor layer, wherein:
    the active layer generates light having a peak wavelength of about 500 nm or less, the lower însulation layer includes a distributed Bragg reflector, the lower însulation layer has a high refiection wavelength band continuously exhibiting réflectances of 90% or more in a wavelength range of the visible région, réflectances in a first wavelength région including a peak wavelength of light generated in the active layer within the high refiection wavelength band are higher than those in a second wavelength région within a range of 554 nm to 700 nm, and the first wavelength région is located in a région of wavelengths shorter than 554 nm.
  2. [Claim 2]
    The light emitting diode of claim 1, wherein the lower insolation layer further includes a capping layer disposed on the distributed Bragg reflector.
  3. [Claim 3]
    71 ! 110
    The light emitting diode of claim 2, wherein the capping layer includes a SiCh-TiCh mixed layer.
    [Claim 41
    The light emitting diode of claim 3, wherein a content of T1O2 in the SiCh-TiO? mixed layer is within a range of about J mol% to about 5 moi% based on an entire mixed layer.
    [Claim 5]
    The light emitting diode of claim 3, wherein the capping layer covers upper and side surfaces ofthe distributed Bragg reflector. [Claim 6]
    The light emitting diode of claim 3, wherein the lower insulation layer has a réflectance of 98% or more in a wavelength range of about 420 nm to 480 nm, and has a réflectance of 90% or more in a wavelength range of 554 nm to 700 nm.
    [Claim 7]
    The light emitting diode of claim 1, wherein tire first wavelength région is within the range of 420 nm to 480 nm, and réflectances in the first wavelength région may be higher than those in wavelengths in a range of 500 nm to 700 nm.
    [Claim 8]
    The light emitting diode of claim 1, further comprising:
    a transparent conductive oxide layer disposed on the mesa and electrically connected to
    72 / 110 the second conductivity type semiconductor layer;
    a dielectric layer covering the conductive oxide layer, and having a plurality of openings exposîng the conductive oxide layer; and a métal reflection layer disposed on the dielectric layer, and connected to the conductive oxide layer through the openings of the dielectric layer, wherein the lower insulation layer is disposed on the métal reflection layer, and the first opening exposes tire first conductivity type semiconductor layer, and the second opening exposes the métal reflection layer.
    [Claim 9]
    The light emitting diode of claim 8, further comprising:
    a first pad métal layer disposed on the lower insulation layer, and electrically connected to the first conductivity type semiconductor layer through the first opening of the lower insulation layer; and a second pad métal layer disposed on the lower insulation layer, and electrically connected to the second conductivity type semiconductor layer through the second opening of the lower insulation layer.
    [Claim 10]
    The light emitting diode of claim 9, further comprising:
    an upper insulation layer covering the first pad métal layer and the second pad métal layer, and including a first opening exposîng the first pad métal layer and a second opening exposîng the second pad métal layer.
    [Claim 11 ]
    The light emitting diode of claim 10,
    73 / 110 wherein the upper insulation layer includes a SiCh-TiO? mixed layer.
    [Claim 12]
    The light emitting diode of claim H, wherein the upper insulation layer covers a side surface of the iower insulation layer.
    I Claim 13]
    The light emitting diode of claim 10, further comprising:
    a first bump pad; and a second bump pad, wherein the first bump pad and the second bump pad are electrically connected to the first pad meta! layer and the second pad métal layer through the first opening and the second opening of the upper insulation layer, respectiveîy
    [Claim 14]
    The light emitting diode of claim 1, further comprising:
    a substrate; and a plurality of light emitting cells disposed on the substrate, wherein:
    each of the light emitting cells includes the first conductivity type semiconductor layer and the mesa, and the iower insulation layer covers the plurality of light emitting cells, and has first openings and second openings for allowing electrical connection to the first conductivity type semiconductor layer and the second conductivity type semiconductor layer of each of the light emitting cells.
    [Claim 151
    The light emitting diode of claim 14,
    74 / 110 wherein the lower insulation layer covers the substrate exposed between the light emitting cells.
    [Claim 16]
    The light emitting diode of claim 14, further comprising:
    a transparent conductive oxide layer disposed on tire mesa of each of the light emitting cells and electrically connected to the second conductivity type semiconductor layer;
    a dielectric layer covering the conductive oxide layer on each of the light emitting cells, and having a plurality of openings exposîng the conductive oxide layer; and a métal reflection layer disposed on the dielectric layer on each of the light emitting cells, and connected to the conductive oxide layer through the openings of the dielectric layer, wherein the lower insulation layer is disposed on the métal reflection layers, the first openings expose the first conductivity type semiconductor layers, and the second openings expose the métal reflection layers.
    [Claim 17]
    The light emitting diode of claim 16, wherein the dielectric layers are spaced apart from one another, and each ofthe dielectric layers is located in an upper région of the first conductivity type semiconductor layer of each of the light emitting cells.
    [Claim 181
    The light emitting diode of claim 14, further comprising:
    a first pad meta! layer disposed on any one of the light emitting cells and connected to the first conductivity type semiconductor layer through the first opening;
    a second pad métal layer disposed on another one of the light emitting cells and
    75 / 110 electrically connected to the second conductivity type semiconductor layer through tire second opening; and a connection métal layer electrically connecting adjacent light emitting cells.
    [Claim I9l
    A light emitting diode, comprising:
    a first conductivity type semiconductor layer;
    a mesa disposed on the first conductivity type semiconductor layer, and including an active layer and a second conductivity type semiconductor layer; and a lower insulation layer co vérin g the mesa and at least a portion of the first conductivity type semiconductor layer exposed around the mesa, and having a first opening for allowing electrical connection to the first conductivity type semiconductor layer and a second opening for allowing electrical connection to the second conductivity type semiconductor layer, wherein:
    the lower insulation layer includes a distributed Bragg reflector and a capping layer disposed on the distributed Bragg reflector, and the capping layer includes a mixed layer of at least two kinds of oxides including S1O2.
    [Claim 20]
    The light emitting diode of claim 19, wherein the mixed layer is a SiOz-TiOz mixed layer.
    [Claim 21 ]
    A light emitting diode, comprising:
    a first conductivity type semiconductor layer;
    a mesa disposed on the first conductivity type semiconductor layer, and including an active layer and a second conductivity type semiconductor layer;
    76/110 a distributed Bragg reflector covering a side surface of the mesa and at least a portion of the first conductivity type semiconductor layer exposed around the mesa; and a protection layer covering the distributed Bragg reflector on the first conductivity type semiconductor layer, wherein the protection layer includes a mixed layer of at least two kinds of oxides including SiO?.
    [Claim 22]
    The light emitting diode of claim 21, wherein the mixed layer is a SiCh-TiCh mixed layer.
    [Claim 23]
    The light emitting diode of claim 22, wherein the protection layer covers an entire upper surface of the distributed Bragg reflector.
    (Claim 24]
    The light emitting diode of claim 22, wherein the protection layer covers a portion of the upper surface and a side surface of the distributed Bragg reflector.
    [Claim 25]
    A light emitting diode, comprising:
    a first conductivity type semiconductor layer;
    an active layer disposed on the first conductivity type semiconductor layer;
    a second conductivity type semiconductor layer disposed on the active layer;
    a first bump pad electrically connected to the first conductivity type semiconductor layer;
    77/110 a second bump pad electrically connected to the second conductivity type semiconductor layer;
    a first solder bump disposed on the first bump pad; and a second solder bump disposed on the second bump pad, wherein the first and second solder bumps hâve thîcknesses within a range of 10 times to 80 times of thîcknesses of the first and second bump pads, respectively.
    [Claim 261
    The light emitting diode of claim 25, wherein the first solder bump and the second solder bump hâve an inclined side surface, and an inclination angle of the inclined side surface is in a range of 65 degrees to 75 degrees wîth respect to a bottom surface thereof.
    [Claim 27]
    The light emitting diode of claim 25, wherein an interval between the first solder bump and the second solder bump is 2 times or more and 10 times or less of the thickness of the first solder bump or the second solder bump.
    [Claim 28]
    The light emitting diode of claim 27, further comprising:
    a substrate disposed under the first conductivity type semiconductor layer, wherein a shortest distance in a latéral direction between the first solder bump or the second solder bump and the substrate is equal to or greater than the thîcknesses of the first solder bump and the second solder bump.
    [Claim 291
    The light emitting diode of claim 25, further comprising:
    78 ! 110 an upper insulation layer disposed on the second conductivity type semiconductor layer, wherein:
    the upper insulation layer has openings for allowing electrical connection, and the first and second bump pads are disposed on the upper insulation layer, and electrically connected to the first and second conductivity type semiconductor layers through the openings.
    [Claim 30l
    The light emitting diode of claim 29, wherein the first and second solder bumps cover entire upper surfaces of the first and second bump pads, respectively.
    [Claim 31 ]
    The light emitting diode of claim 29, wherein an interval between the first bump pad and the second bump pad is 2 times or more and 10 times or less of the thickness of the first solder bump or the second solder bump.
    [Claim 32]
    The light emitting diode of claim 29, further comprising:
    a substrate disposed under the first conductivity type semiconductor layer, wherein a shortest distance in a latéral direction between the first bump pad or the second bump pad and an edge of the substrate is equal to or greater than the thicknesses of the first solder bump and the second solder bump.
    [Claim 33]
    The light emitting diode of claim 29, further comprising:
    a transparent conductive oxide layer electrically connected to the second conductivity type semiconductor layer;
    79 / 110 a dielectric layer covering the conductive oxide layer, and having a plurality of openings exposîng the conductive oxide layer;
    a métal reflectîon layer disposed on the dielectric layer, and connected to the conductive oxide layer through the openings of the dielectric layer;
    a lower insulation layer disposed on the métal reflection layer, and including a first opening exposing the first conductivity type semiconductor layer and a second opening exposing the métal reflection layer;
    a first pad métal layer disposed on the lower insulation layer, and electrically connected to the first conductivity type semiconductor layer through the first opening of the lower insulation layer; and a second pad meta] layer disposed on the lower insulation layer, and electrically connected to the second conductivity type semiconductor layer through the second opening of the lower insulation layer, wherein the openings of the upper insulation layer expose the first pad métal layer and the second pad métal layer.
    [Claim 34]
    The light emitting diode of claim 25, further comprising:
    a substrate; and a plurality of light emitting cells disposed on the substrate, wherein:
    each of the light emitting cells includes the first conductivity type semiconductor layer, the active layer, and the second conductivity type semiconductor layer, the first bump pad is electrically connected to the first conductivity type semiconductor layer of one of the plurality of light emitting cells, and the second bump pad is electrically connected to the second conductivity type
    80 / 110 semiconductor layer of another one of the plurality of light emitting cells.
    [Claim 35]
    The light emitting diode of claim 34, further comprising:
    a dummy bump pad disposed on another one of the plurality of light emitting cells, wherein the dummy bump pad is electrically spaced apart from the light emitting cells.
    [Claim 36]
    The light emitting diode of claim 34, wherein the first bump pad and the second bump pad are disposed over at least two light emitting cells, respectively.
    [Claim 37]
    The light emitting diode of claim 36, wherein the fïrst and second bump pads include a région having a narrow width in a région between the light emitting cells.
    [Claim 38]
    A light emitting diode, comprising:
    a substrate;
    a first conductivity type semiconductor layer disposed on the substrate;
    an active layer disposed on the first conductivity type semiconductor layer;
    a second conductivity type semiconductor layer disposed on the active layer;
    an upper insulation layer disposed on the second conductivity type semiconductor layer, and having openings for allowing electrical connection; and first and second solder bumps disposed on the upper insulation layer, and electrically connected to the fïrst and second conductivity type semiconductor layers through the openings of
    81 / 110 the upper insulation layer, respectively, wherein each of the first and second solder bumps has a thickness within a range of about 10 gm to about 100 gm.
    [Claim 39]
    The light emitting diode of claim 38, wherein the first solder bump and the second solder bump hâve an inclined side surface, and an inclination angle of the inclined side surface is in a range of 65 degrees to 75 degrees with respect to a bottom surface thereof
    [Claim 40]
    The light emitting diode of claim 38, wherein an interval between the first solder bump and the second solder bump is 2 tîmes or more and 10 times or less of the thickness of the first solder bump or the second solder bump.
    [Claim 41 ]
    The light emitting diode of claim 40, wherein a shortest distance in a latéral direction between the first solder bump or the second solder bump and the substrate is equal to or greater than l/2 of the interval between the first solder bumps and the second solder bumps.
    [Claim 42]
    A light emitting device, comprising:
    a mounting surface having connection pads; and a light emitting diode mounted on the mounting surface through solders, the light emitting diode, comprising:
    a first conductivity type semiconductor layer;
    82 / 110 an active layer disposed on the first conductivity type semiconductor layer;
    a second conductivity type semiconductor layer disposed on the active layer;
    a first bump pad electrically connected to the first conductivity type semiconductor layer; and a second bump pad electrically connected to the second conductivity type semiconductor layer, wherein the solders bond the connection pads and the first and second bump pads, and the solders hâve a thickness within a range of 10 times to 80 times of thicknesses of the first and second bump pads.
    ÏClaim 43]
    The light emitting device of claim 42, wherein the light emitting diode further comprises an upper însulation layer located between the second conductivity type semiconductor layer and the first and second bump pads, and having openings for allowing electrical connection.
    [Claim 44]
    The lîght emitting device of claim 43, the lîght emitting diode, further comprising:
    a transparent conductive oxide layer electrically connected to tire second conductivity type semiconductor layer;
    a dielectric layer covering the conductive oxide layer, and having a plurality of openings exposing the conductive oxide layer;
    a métal refiection layer disposed on the dielectric layer, and connected to the conductive oxide layer through the openings of the dielectric layer;
    a lower însulation layer disposed on the meta! refiection layer, and including a first
    83 / 110 opening exposîng the first conductivity type semiconductor layer and a second opening exposîng the métal reflection layer;
    a first pad métal layer disposed on the lower insulation layer, and electrically connected to the first conductivity type semiconductor layer through the first opening of the lower insulation layer; and a second pad métal layer disposed on the lower insulation layer, and electrically connected to the second conductivity type semiconductor layer through the second opening of the lower insulation layer, wherein the openings of the upper insulation layer expose the first pad métal layer and the second pad métal layer.
    [Claim 45]
    A light emitting diode, comprising:
    a substrate;
    at least four light emitting cells disposed on the substrate, each of the light emitting cells including a first conductivity type semiconductor layer, an active layer, and a second conductivity type semiconductor layer; and at least two solder bumps disposed on the light emitting cells, wherein:
    the at least four light emitting cells include at least two light emitting cells disposed near one edge of the substrate and at least two light emitting cells disposed near the opposite edge of the substrate, a solder bump(s) is provided on two or more light emitting cells among the at least two light emitting cells disposed near one edge ofthe substrate, and a solder bump(s) is provided on two or more light emitting cells among the at least two light emitting cells disposed near the opposite edge of the substrate.
    84 / 110
    [Claim 46]
    The light emitting diode of claim 45, the at least two solder bumps, including;
    a first solder bump electrically connected to one light emitting cell; and a second solder bump electrically connected to another light emitting cell.
    IClaim 47]
    The light emitting diode of claim 46, further comprising:
    a first bump pad located between the first solder bump and the light emitting cell; and a second bump pad located between the second solder bump and the light emitting cell, wherein the first and second solder bumps hâve thicknesses within a range of 10 times to
    80 times of thicknesses of the first and second bump pads, respectively.
OA1202100492 2019-01-31 2019-12-06 Light-Emitting Diode OA21086A (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
KR10-2019-0012988 2019-01-31
KR10-2019-0012666 2019-01-31

Publications (1)

Publication Number Publication Date
OA21086A true OA21086A (en) 2023-11-13

Family

ID=

Similar Documents

Publication Publication Date Title
US20210257528A1 (en) Light emitting diode
EP3364469B1 (en) Light emitting diode having side reflection layer
US12015112B2 (en) Light emitting diode
US10297725B2 (en) Light emitting package having phosphor layer over a transparent resin layer
US10636946B2 (en) Light emitting device package and light source unit
CN111048546B (en) Light emitting diode with multiple light emitting units
US11081626B2 (en) Light emitting diode packages
CN109994589B (en) Light emitting device package
KR20190025333A (en) Light emitting device package
JP2020533778A (en) Light emitting element package
KR102379733B1 (en) Light emitting device package
KR20180059157A (en) Light emitting diode having plurality of wavelength converter
US20220302363A1 (en) Light emitting device package and light source device
KR20180095426A (en) Light emitting diode having side reflection layer
OA21086A (en) Light-Emitting Diode
KR102610626B1 (en) Light emitting diode having solder bump
KR102632226B1 (en) Light emitting diode having distributed bragg reflector
KR20190117142A (en) Light emitting device package
KR20190105339A (en) Light emitting device package
KR20190087710A (en) Light emitting device package
KR20190021989A (en) Light emitting device package
KR20190044414A (en) Light emitting device package
KR20190014323A (en) Light emitting device package and manufacturing method of light emitting device package