|
IT1068248B
(it)
*
|
1976-11-16 |
1985-03-21 |
Selenia Ind Elettroniche |
Procedimento per la realizzazione di dispositivi a semiconduttore passivati con dissipatore di calore integrato
|
|
US4264382A
(en)
*
|
1978-05-25 |
1981-04-28 |
International Business Machines Corporation |
Method for making a lateral PNP or NPN with a high gain utilizing reactive ion etching of buried high conductivity regions
|
|
US4234362A
(en)
*
|
1978-11-03 |
1980-11-18 |
International Business Machines Corporation |
Method for forming an insulator between layers of conductive material
|
|
US4256514A
(en)
*
|
1978-11-03 |
1981-03-17 |
International Business Machines Corporation |
Method for forming a narrow dimensioned region on a body
|
|
US4214946A
(en)
*
|
1979-02-21 |
1980-07-29 |
International Business Machines Corporation |
Selective reactive ion etching of polysilicon against SiO2 utilizing SF6 -Cl2 -inert gas etchant
|
|
US4238278A
(en)
*
|
1979-06-14 |
1980-12-09 |
International Business Machines Corporation |
Polycrystalline silicon oxidation method for making shallow and deep isolation trenches
|
|
US4234357A
(en)
*
|
1979-07-16 |
1980-11-18 |
Trw Inc. |
Process for manufacturing emitters by diffusion from polysilicon
|
|
US4307180A
(en)
*
|
1980-08-22 |
1981-12-22 |
International Business Machines Corp. |
Process of forming recessed dielectric regions in a monocrystalline silicon substrate
|
|
DE3174468D1
(en)
*
|
1980-09-17 |
1986-05-28 |
Hitachi Ltd |
Semiconductor device and method of manufacturing the same
|
|
EP0059796A1
(en)
*
|
1981-03-02 |
1982-09-15 |
Rockwell International Corporation |
NPN lateral transistor isolated from a substrate by orientation-dependent etching, and method of making it
|
|
US4435899A
(en)
|
1981-03-02 |
1984-03-13 |
Rockwell International Corporation |
Method of producing lateral transistor separated from substrate by intersecting slots filled with substrate oxide
|
|
US4437226A
(en)
|
1981-03-02 |
1984-03-20 |
Rockwell International Corporation |
Process for producing NPN type lateral transistor with minimal substrate operation interference
|
|
EP0059264A1
(en)
*
|
1981-03-02 |
1982-09-08 |
Rockwell International Corporation |
NPN Type lateral transistor with minimal substrate operation interference and method for producing same
|
|
EP0069191A1
(en)
*
|
1981-06-25 |
1983-01-12 |
Rockwell International Corporation |
Complementary NPN and PNP lateral transistors separated from substrate by intersecting slots filled with substrate oxide for minimal interference therefrom and method for producing same
|
|
DE3279874D1
(en)
*
|
1981-08-21 |
1989-09-14 |
Toshiba Kk |
Method of manufacturing dielectric isolation regions for a semiconductor device
|
|
CA1186808A
(en)
*
|
1981-11-06 |
1985-05-07 |
Sidney I. Soclof |
Method of fabrication of dielectrically isolated cmos device with an isolated slot
|
|
US4380865A
(en)
*
|
1981-11-13 |
1983-04-26 |
Bell Telephone Laboratories, Incorporated |
Method of forming dielectrically isolated silicon semiconductor materials utilizing porous silicon formation
|
|
US4488349A
(en)
*
|
1982-04-09 |
1984-12-18 |
Nissan Motor Company, Limited |
Method of repairing shorts in parallel connected vertical semiconductor devices by selective anodization
|
|
JPS58192344A
(ja)
*
|
1982-05-07 |
1983-11-09 |
Nippon Telegr & Teleph Corp <Ntt> |
半導体装置及びその製造方法
|
|
US4502913A
(en)
*
|
1982-06-30 |
1985-03-05 |
International Business Machines Corporation |
Total dielectric isolation for integrated circuits
|
|
US4459181A
(en)
*
|
1982-09-23 |
1984-07-10 |
Eaton Corporation |
Semiconductor pattern definition by selective anodization
|
|
FR2559960B1
(fr)
*
|
1984-02-20 |
1987-03-06 |
Solems Sa |
Procede de formation de circuits electriques en couche mince et produits obtenus
|
|
US4532700A
(en)
*
|
1984-04-27 |
1985-08-06 |
International Business Machines Corporation |
Method of manufacturing semiconductor structures having an oxidized porous silicon isolation layer
|
|
FR2564241B1
(fr)
*
|
1984-05-09 |
1987-03-27 |
Bois Daniel |
Procede de fabrication de circuits integres du type silicium sur isolant
|
|
US4628591A
(en)
*
|
1984-10-31 |
1986-12-16 |
Texas Instruments Incorporated |
Method for obtaining full oxide isolation of epitaxial islands in silicon utilizing selective oxidation of porous silicon
|
|
US4627883A
(en)
*
|
1985-04-01 |
1986-12-09 |
Gte Laboratories Incorporated |
Method of forming an isolated semiconductor structure
|
|
US4648173A
(en)
*
|
1985-05-28 |
1987-03-10 |
International Business Machines Corporation |
Fabrication of stud-defined integrated circuit structure
|
|
US4685198A
(en)
*
|
1985-07-25 |
1987-08-11 |
Matsushita Electric Industrial Co., Ltd. |
Method of manufacturing isolated semiconductor devices
|
|
US4653177A
(en)
*
|
1985-07-25 |
1987-03-31 |
At&T Bell Laboratories |
Method of making and selectively doping isolation trenches utilized in CMOS devices
|
|
US4643804A
(en)
*
|
1985-07-25 |
1987-02-17 |
At&T Bell Laboratories |
Forming thick dielectric at the bottoms of trenches utilized in integrated-circuit devices
|
|
EP0225519A3
(en)
*
|
1985-12-06 |
1989-12-06 |
Texas Instruments Incorporated |
High definition anodized sublayer boundary
|
|
US4810667A
(en)
*
|
1987-04-28 |
1989-03-07 |
Texas Instruments Incorporated |
Dielectric isolation using isolated silicon by limited anodization of an N+ epitaxially defined sublayer in the presence of a diffusion under film layer
|
|
US4982263A
(en)
*
|
1987-12-21 |
1991-01-01 |
Texas Instruments Incorporated |
Anodizable strain layer for SOI semiconductor structures
|
|
US4849370A
(en)
*
|
1987-12-21 |
1989-07-18 |
Texas Instruments Incorporated |
Anodizable strain layer for SOI semiconductor structures
|
|
JPS63232350A
(ja)
*
|
1988-02-18 |
1988-09-28 |
Nippon Telegr & Teleph Corp <Ntt> |
半導体装置
|
|
US5091326A
(en)
*
|
1988-03-02 |
1992-02-25 |
Advanced Micro Devices, Inc. |
EPROM element employing self-aligning process
|
|
US5111221A
(en)
*
|
1988-05-13 |
1992-05-05 |
United States Of America As Represented By The Secretary Of The Navy |
Receptor-based sensor
|
|
US5225374A
(en)
*
|
1988-05-13 |
1993-07-06 |
The United States Of America As Represented By The Secretary Of The Navy |
Method of fabricating a receptor-based sensor
|
|
US4910165A
(en)
*
|
1988-11-04 |
1990-03-20 |
Ncr Corporation |
Method for forming epitaxial silicon on insulator structures using oxidized porous silicon
|
|
US5023200A
(en)
*
|
1988-11-22 |
1991-06-11 |
The United States Of America As Represented By The United States Department Of Energy |
Formation of multiple levels of porous silicon for buried insulators and conductors in silicon device technologies
|
|
US5057022A
(en)
*
|
1989-03-20 |
1991-10-15 |
Miller Robert O |
Method of making a silicon integrated circuit waveguide
|
|
US4927781A
(en)
*
|
1989-03-20 |
1990-05-22 |
Miller Robert O |
Method of making a silicon integrated circuit waveguide
|
|
US5156896A
(en)
*
|
1989-08-03 |
1992-10-20 |
Alps Electric Co., Ltd. |
Silicon substrate having porous oxidized silicon layers and its production method
|
|
US5132765A
(en)
*
|
1989-09-11 |
1992-07-21 |
Blouse Jeffrey L |
Narrow base transistor and method of fabricating same
|
|
US5008207A
(en)
*
|
1989-09-11 |
1991-04-16 |
International Business Machines Corporation |
Method of fabricating a narrow base transistor
|
|
US5110755A
(en)
*
|
1990-01-04 |
1992-05-05 |
Westinghouse Electric Corp. |
Process for forming a component insulator on a silicon substrate
|
|
US5277769A
(en)
*
|
1991-11-27 |
1994-01-11 |
The United States Of America As Represented By The Department Of Energy |
Electrochemical thinning of silicon
|
|
US5306659A
(en)
*
|
1993-03-29 |
1994-04-26 |
International Business Machines Corporation |
Reach-through isolation etching method for silicon-on-insulator devices
|
|
US6110833A
(en)
*
|
1998-03-03 |
2000-08-29 |
Advanced Micro Devices, Inc. |
Elimination of oxynitride (ONO) etch residue and polysilicon stringers through isolation of floating gates on adjacent bitlines by polysilicon oxidation
|
|
US5597738A
(en)
*
|
1993-12-03 |
1997-01-28 |
Kulite Semiconductor Products, Inc. |
Method for forming isolated CMOS structures on SOI structures
|
|
JPH0864674A
(ja)
*
|
1994-08-04 |
1996-03-08 |
Lg Semicon Co Ltd |
半導体素子の絶縁方法
|
|
US5583368A
(en)
*
|
1994-08-11 |
1996-12-10 |
International Business Machines Corporation |
Stacked devices
|
|
DE19501838A1
(de)
*
|
1995-01-21 |
1996-07-25 |
Telefunken Microelectron |
Verfahren zum Herstellen von SOI-Strukturen
|
|
JPH11195775A
(ja)
*
|
1997-12-26 |
1999-07-21 |
Sony Corp |
半導体基板および薄膜半導体素子およびそれらの製造方法ならびに陽極化成装置
|
|
US5939750A
(en)
*
|
1998-01-21 |
1999-08-17 |
Advanced Micro Devices |
Use of implanted ions to reduce oxide-nitride-oxide (ONO) etch residue and polystringers
|
|
US6043120A
(en)
*
|
1998-03-03 |
2000-03-28 |
Advanced Micro Devices, Inc. |
Elimination of oxynitride (ONO) etch residue and polysilicon stringers through isolation of floating gates on adjacent bitlines by polysilicon oxidation
|
|
US6030868A
(en)
*
|
1998-03-03 |
2000-02-29 |
Advanced Micro Devices, Inc. |
Elimination of oxynitride (ONO) etch residue and polysilicon stringers through isolation of floating gates on adjacent bitlines by polysilicon oxidation
|
|
US6051451A
(en)
*
|
1998-04-21 |
2000-04-18 |
Advanced Micro Devices, Inc. |
Heavy ion implant process to eliminate polystringers in high density type flash memory devices
|
|
JP3827056B2
(ja)
*
|
1999-03-17 |
2006-09-27 |
キヤノンマーケティングジャパン株式会社 |
層間絶縁膜の形成方法及び半導体装置
|
|
JP4304879B2
(ja)
*
|
2001-04-06 |
2009-07-29 |
信越半導体株式会社 |
水素イオンまたは希ガスイオンの注入量の決定方法
|
|
US20040048437A1
(en)
*
|
2002-09-11 |
2004-03-11 |
Dubin Valery M. |
Method of making oxide embedded transistor structures
|
|
GB0229212D0
(en)
*
|
2002-12-14 |
2003-01-22 |
Koninkl Philips Electronics Nv |
Method of manufacture of a trench semiconductor device
|
|
WO2004073043A2
(en)
*
|
2003-02-13 |
2004-08-26 |
Massachusetts Institute Of Technology |
Semiconductor-on-insulator article and method of making same
|
|
US7125458B2
(en)
*
|
2003-09-12 |
2006-10-24 |
International Business Machines Corporation |
Formation of a silicon germanium-on-insulator structure by oxidation of a buried porous silicon layer
|
|
DE10345990B4
(de)
*
|
2003-10-02 |
2008-08-14 |
Infineon Technologies Ag |
Verfahren zum Erzeugen einer Oxidschicht
|
|
JP2005229062A
(ja)
*
|
2004-02-16 |
2005-08-25 |
Canon Inc |
Soi基板及びその製造方法
|
|
US7172930B2
(en)
*
|
2004-07-02 |
2007-02-06 |
International Business Machines Corporation |
Strained silicon-on-insulator by anodization of a buried p+ silicon germanium layer
|
|
FR2887370B1
(fr)
*
|
2005-06-17 |
2007-12-28 |
Commissariat Energie Atomique |
Procede de fabrication d'un transistor isole a canal contraint
|
|
WO2007090055A1
(en)
*
|
2006-01-31 |
2007-08-09 |
Memc Electronic Materials, Inc. |
Semiconductor wafer with high thermal conductivity
|
|
US7541277B1
(en)
|
2008-04-30 |
2009-06-02 |
International Business Machines Corporation |
Stress relaxation, selective nitride phase removal
|
|
US8652929B2
(en)
*
|
2011-12-23 |
2014-02-18 |
Peking University |
CMOS device for reducing charge sharing effect and fabrication method thereof
|
|
CN103390575A
(zh)
*
|
2013-08-01 |
2013-11-13 |
上海集成电路研发中心有限公司 |
一种全隔离结构的制作方法
|