KR20110029541A - Semiconductor package device for shielding electromagnetic waves - Google Patents
Semiconductor package device for shielding electromagnetic waves Download PDFInfo
- Publication number
- KR20110029541A KR20110029541A KR1020090087255A KR20090087255A KR20110029541A KR 20110029541 A KR20110029541 A KR 20110029541A KR 1020090087255 A KR1020090087255 A KR 1020090087255A KR 20090087255 A KR20090087255 A KR 20090087255A KR 20110029541 A KR20110029541 A KR 20110029541A
- Authority
- KR
- South Korea
- Prior art keywords
- semiconductor chip
- electromagnetic wave
- grounding
- semiconductor
- electromagnetic
- Prior art date
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/58—Structural electrical arrangements for semiconductor devices not otherwise provided for, e.g. in combination with batteries
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/552—Protection against radiation, e.g. light or electromagnetic waves
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/73—Means for bonding being of different types provided for in two or more of groups H01L24/10, H01L24/18, H01L24/26, H01L24/34, H01L24/42, H01L24/50, H01L24/63, H01L24/71
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L25/00—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof
- H01L25/03—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes
- H01L25/04—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers
- H01L25/065—Assemblies consisting of a plurality of individual semiconductor or other solid state devices ; Multistep manufacturing processes thereof all the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/00, or in a single subclass of H10K, H10N, e.g. assemblies of rectifier diodes the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L25/0657—Stacked arrangements of devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1302—Disposition
- H01L2224/13025—Disposition the bump connector being disposed on a via connection of the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16135—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip
- H01L2224/16145—Disposition the bump connector connecting between different semiconductor or solid-state bodies, i.e. chip-to-chip the bodies being stacked
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/481—Disposition
- H01L2224/48151—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/48221—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/48225—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
- H01L2224/48227—Connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation connecting the wire to a bond pad of the item
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73201—Location after the connecting process on the same surface
- H01L2224/73207—Bump and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73253—Bump and layer connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/73—Means for bonding being of different types provided for in two or more of groups H01L2224/10, H01L2224/18, H01L2224/26, H01L2224/34, H01L2224/42, H01L2224/50, H01L2224/63, H01L2224/71
- H01L2224/732—Location after the connecting process
- H01L2224/73251—Location after the connecting process on different surfaces
- H01L2224/73257—Bump and wire connectors
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/0651—Wire or wire-like electrical connections from device to substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06513—Bump or bump-like direct electrical connections between devices, e.g. flip-chip connection, solder bumps
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06517—Bump or bump-like direct electrical connections from device to substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06527—Special adaptation of electrical connections, e.g. rewiring, engineering changes, pressure contacts, layout
- H01L2225/06537—Electromagnetic shielding
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2225/00—Details relating to assemblies covered by the group H01L25/00 but not provided for in its subgroups
- H01L2225/03—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00
- H01L2225/04—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers
- H01L2225/065—All the devices being of a type provided for in the same subgroup of groups H01L27/00 - H01L33/648 and H10K99/00 the devices not having separate containers the devices being of a type provided for in group H01L27/00
- H01L2225/06503—Stacked arrangements of devices
- H01L2225/06541—Conductive via connections through the device, e.g. vertical interconnects, through silicon via [TSV]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/30—Technical effects
- H01L2924/301—Electrical effects
- H01L2924/3025—Electromagnetic shielding
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Health & Medical Sciences (AREA)
- Electromagnetism (AREA)
- Toxicology (AREA)
- Structures Or Materials For Encapsulating Or Coating Semiconductor Devices Or Solid State Devices (AREA)
- Shielding Devices Or Components To Electric Or Magnetic Fields (AREA)
Abstract
Description
본 발명은 전자파 차폐수단을 갖는 반도체 패키지에 관한 것으로서, 더욱 상세하게는 기판 상에 적층된 반도체 칩에 연결된 전자파 접지용 와이어를 이용하여 반도체 칩에서 내부적으로 발생된 전자파를 접지시킬 수 있는 전자파 차폐수단을 갖는 반도체 패키지에 관한 것이다.The present invention relates to a semiconductor package having electromagnetic shielding means, and more particularly, electromagnetic shielding means capable of grounding electromagnetic waves generated internally in a semiconductor chip by using an electromagnetic grounding wire connected to a semiconductor chip stacked on a substrate. It relates to a semiconductor package having a.
통상적으로, 스택 패키지(Stack Package)는 복수의 반도체 칩을 적층한 패키지로서, 단순화된 공정에 의해 패키지의 제조 단가를 낮출 수 있고, 대량 생산이 가능하다.In general, a stack package is a package in which a plurality of semiconductor chips are stacked, and thus the manufacturing cost of the package can be reduced by a simplified process, and mass production is possible.
상기 스택 패키지의 한 예로 관통 실리콘 비아(Through Silicon Via : TSV)를 이용한 구조가 제안된 바 있고, 상기 관통 실리콘 비아를 이용한 스택 패키지는 웨이퍼 단계에서 각각의 반도체 칩 내에 수직방향으로 관통 실리콘 비아를 형성한 후, 이 관통 실리콘 비아를 매개로 상부와 하부 반도체 칩들간의 물리적 및 전기적 연결이 이루어지도록 한 구조이다.As an example of the stack package, a structure using a through silicon via (TSV) has been proposed, and the stack package using the through silicon via forms a through silicon via in a vertical direction in each semiconductor chip at a wafer stage. Afterwards, the through-silicon vias enable physical and electrical connections between the upper and lower semiconductor chips.
한편, 각종 전자기기의 마더보드에는 다양한 구조로 제조된 다수개의 반도체 패키지 뿐만아니라, 각종 신호 교환용 전자기기들이 한꺼번에 설치되는 바, 이러한 반도체 패키지와 기기들은 전기적인 작동중에 전자파를 발산시키는 것으로 알려져 있다.On the other hand, as well as a plurality of semiconductor packages made of various structures, as well as a variety of signal exchange electronics are installed on the motherboard of various electronic devices, such semiconductor packages and devices are known to emit electromagnetic waves during electrical operation. .
이러한 전자파들은 인체에 유해한 것으로 밝혀지고 있고, 각종 전자기기의 마더보드에 좁은 간격으로 실장된 반도체 패키지와 기기들로부터 전자파가 발산되면, 그 주변에 실장된 반도체 패키지에까지 직간접으로 영향이 미치게 되어, 칩 회로에 손상을 입히는 것으로 밝혀지고 있다.These electromagnetic waves have been found to be harmful to the human body, and when electromagnetic waves are emitted from semiconductor packages and devices mounted at a narrow interval on the motherboard of various electronic devices, the semiconductor packages mounted on the surroundings are directly or indirectly affected. It has been found to damage circuits.
보다 상세하게는, 현재 PC대중화, 전자제품의 디지털화, 무선화, 전자제품의 소형화로 인하여 전자파 장해 문제가 대두되고 있는 바, 실제적으로 마더보드와 같은 기판상의 각 반도체 패키지 및 회로기기들은 전자파를 발생하게 되고, 이러한 전자파의 간섭으로 인하여 전자장치 자체에 회로기능 약화 및 동작 불량 등의 기능 장애 및 고장을 유발하게 된다.More specifically, the problem of electromagnetic interference due to PC popularization, digitization of electronic products, wireless, and miniaturization of electronic products has been raised. Actually, each semiconductor package and circuit devices on a substrate such as a motherboard generate electromagnetic waves. In addition, due to the interference of the electromagnetic waves, the electronic device itself may cause functional failures and failures, such as weak circuit function and poor operation.
도 3은 종래기술에 따른 전자파 차폐수단을 갖는 반도체 패키지로서, 기판(10) 상에 복수의 반도체 칩(12)이 적층되어 있고, 기판(10) 상에 접지용 전도성 패턴(11)이 형성되어 있다.3 is a semiconductor package having electromagnetic wave shielding means according to the prior art, in which a plurality of
상기 반도체 칩(12)에는 복수의 관통 실리콘 비아(19)가 수직방향으로 동일한 배열로 각각 관통형성되어 있고, 이 관통 실리콘 비아(19)에는 범프(18)가 부착되어 상부 반도체 칩(13)과 하부 반도체 칩(14)을 물리적 및 전기적으로 연결시킨 다.A plurality of through
상기 반도체 칩(12) 및 기판(10)의 상부에는 절연물질의 몰딩컴파운드 수지(30)가 감싸여져서 외부로부터 반도체 칩(12) 및 기판(10)을 보호하고 있고, 상기 몰딩수지(30)의 상단에 전자파 차폐층(33)이 형성되어 외부에서 발생된 전자파가 반도체 칩(12) 및 기판(10)에 침투되지 못하도록 반도체 칩(12) 및 기판(10)을 전자파로부터 차폐시킨다.An upper surface of the
이때, 상기 접지용 전도성 패턴(11)은 기판(10)에서 발생된 전자파를 제거해 주는 역할을 한다.In this case, the grounding
그러나, 상기 전자파 차폐층(33)은 외부에서 발생된 전자파가 반도체 칩(12) 및 기판(10) 내부로 침투하지 못하도록 하나, 상기 전자파는 반도체 칩(12) 자체에서 발생된 전자파를 제거하지 못함에 따라, 이 반도체 칩(12) 자체에서 발생된 전자파가 반도체 칩(12) 및 기판(10)의 회로기능 약화 및 동작 불량 등의 기능 장애 및 고장을 유발하게 된다.However, the
본 발명은 상기와 같은 점을 감안하여 안출한 것으로서, 기판상에 적층된 각각의 반도체 칩과 기판상에 형성된 접지용 패턴을 와이어로 연결함으로써, 각 반도체 칩 자체에서 발생된 전자파를 제거할 수 있는 전자파 차폐수단을 갖는 반도체 패키지를 제공하는데 그 목적이 있다.The present invention has been made in view of the above, by connecting each semiconductor chip stacked on the substrate and the grounding pattern formed on the substrate with a wire, it is possible to remove the electromagnetic waves generated in each semiconductor chip itself It is an object of the present invention to provide a semiconductor package having an electromagnetic shielding means.
상기한 목적은 상면 테두리를 따라 접지용 전도성 패턴이 형성된 기판;The above object is a substrate formed with a conductive pattern for grounding along the upper edge;
상기 기판에 복수의 관통 실리콘 비아를 통해 통전가능하게 적층되는 다수의 반도체 칩; A plurality of semiconductor chips electrically stacked on the substrate through a plurality of through silicon vias;
상기 반도체 칩과 접지용 전도성 패턴을 연결하여 상기 반도체 칩에서 발생된 전자파를 접지시켜 제거하는 전자파 접지용 와이어; 및An electromagnetic wave grounding wire connecting the semiconductor chip and a conductive pattern for grounding to ground and remove the electromagnetic wave generated from the semiconductor chip; And
상기 반도체 칩 및 전자파 접지용 와이어를 외부로부터 절연 및 보호하기 위해 봉지되는 몰딩컴파운드 수지를 포함하는 전자파 차폐수단을 갖는 반도체 패키지에 의해 달성된다.It is achieved by a semiconductor package having electromagnetic shielding means including a molding compound resin sealed to insulate and protect the semiconductor chip and the electromagnetic wave grounding wire from the outside.
상기 과제해결수단에 의한 본 발명에 따른 전자파 차폐수단을 갖는 반도체 패키지의 장점 및 효과를 설명하면 다음과 같다.The advantages and effects of the semiconductor package having the electromagnetic shielding means according to the present invention by the above problem solving means are as follows.
1. 기판상에 적층된 각각의 반도체 칩과 접지용 전도성 패턴에 전자파 접지용 와이어를 연결함으로써, 반도체 칩에서 내부적으로 발생된 전자파를 접지하여 반도체 패키지에 대한 전자파 차폐효과를 증대시킬 수 있다.1. By connecting the electromagnetic grounding wire to each semiconductor chip and grounding conductive pattern stacked on the substrate, it is possible to increase the electromagnetic shielding effect on the semiconductor package by grounding the electromagnetic wave generated internally in the semiconductor chip.
2. 전자파 접지용 와이어와 접지용 전도성 패턴 사이에 연결된 히트스프레더가 반도체 칩에서 발생된 열을 전자파 접지용 와이어로부터 전달받아 방출함으로써, 각 반도체 칩의 열을 효과적으로 분산시킬 수 있다.2. The heat spreader connected between the electromagnetic grounding wire and the grounding conductive pattern receives and releases heat generated from the semiconductor grounding wire, thereby effectively dissipating the heat of each semiconductor chip.
이하, 본 발명의 바람직한 실시예를 첨부도면을 참조로 상세하게 설명한다.Hereinafter, preferred embodiments of the present invention will be described in detail with reference to the accompanying drawings.
첨부한 도 1은 본 발명의 일실시예에 따른 전자파 차폐수단을 갖는 반도체 패키지를 나타내는 단면도이고, 도 2는 본 발명의 다른 실시예에 따른 전자파 차폐수단을 갖는 반도체 패키지를 나타내는 단면도이다.1 is a cross-sectional view showing a semiconductor package having an electromagnetic shielding means according to an embodiment of the present invention, Figure 2 is a cross-sectional view showing a semiconductor package having an electromagnetic shielding means according to another embodiment of the present invention.
본 발명은 관통 실리콘 비아(19)를 이용한 스택 패키지에서 외부의 전자파 뿐만 아니라 내부적으로 반도체 칩(12)에서 발생된 전자파를 제거할 수 있는 전자파 차폐수단을 갖는 반도체 패키지에 관한 것이다.The present invention relates to a semiconductor package having electromagnetic shielding means capable of removing not only external electromagnetic waves but also electromagnetic waves generated internally from the
본 발명의 일실시예에 따른 반도체 패키지는 기판(10), 반도체 칩(12), 접지용 전도성 패턴(11), 전자파 접지용 와이어(20) 등을 포함한다.The semiconductor package according to an embodiment of the present invention includes a
상기 기판(10) 상에 상방향으로 제1 내지 제5반도체 칩(13~17)이 적층되어 있고, 상기 반도체 칩(12)에는 복수의 관통 실리콘 비아(19)가 수직방향으로 형성되어 있고, 상기 관통 실리콘 비아(19)에는 각각 범프(18)가 부착되어 있으며, 이 관통 실리콘 비아(19) 및 범프(18)를 통해 상부 반도체 칩과 하부 반도체 칩, 그리고 하부 반도체 칩과 기판(10)이 물리적 및 전기적으로 연결되어 있다.First to
상기 접지용 전도성 패턴(11)은 기판(10)상에 형성되고 반도체 패키지의 접지부와 연결되어, 기판(10)에서 발생된 전자파를 접지시킴으로써, 전자파의 간섭으로 인한 회로기능 약화 및 동작 불량 등의 기능 장애 등을 방지할 수 있다.The grounding
상기 전자파 접지용 와이어(20)는 각 반도체 칩(12)에서 발생된 전자파를 접지용 전도성 패턴(11)과 연결하여 전자파를 접지시킴으로써, 각각의 반도체 칩(12)에서 발생된 전자파를 접지시킴으로써, 전자파의 간섭으로 인한 회로 기능 약화 및 동작 불량 등의 기능 장애 등을 방지할 수 있다.The electromagnetic
본 발명의 일실시예에 따른 전자파 접지용 와이어(20)는 적층된 복수의 반도체 칩(12) 중 일부만을 선택적으로 연결하여 전자파를 제거할 수 있다.The electromagnetic
예를 들어, 상기 전자파 접지용 와이어(20)는 제1 내지 제3와이어(21~23)를 포함한다.For example, the
즉, 제1와이어(21)는 제1반도체 칩(13)과 접지용 전도성 패턴(11)을 연결하는 와이어로서, 제1와이어(21)의 일단부는 제1반도체 칩(13)의 상면에 형성된 입출력단자(24)에 연결되어 있고, 제1와이어(21)의 타단부는 접지용 전도성 패턴(11)에 연결되어 있다. That is, the
그리고, 상기 제1반도체 칩(13)의 입출력단자(24)와 최외각측에 있는 범프(18)(제1 및 제2반도체 칩(14) 사이) 사이에는 전도성 연결라인(25)이 연결되어, 제1반도체 칩(13)에서 발생된 전자파가 전도성 연결라인(25) 및 입출력단자(24)를 거쳐 제1와이어(21)를 통해 접지됨으로써 제거된다.A
상기 제2와이어(22)는 제2반도체 칩(14)과 접지용 전도성 패턴(11)을 연결하는 와이어로서, 제2와이어(22)의 일단부는 제2반도체 칩(14)의 상면에 형성된 입출력단자(24)에 연결되어 있고, 제2와이어(22)의 타단부는 접지용 전도성 패턴(11)에 연결되어, 제2반도체 칩(14)에서 발생된 전자파가 제2와이어(22)를 통해 접지됨으로써 제거된다.The
상기 제3와이어(23)는 제3반도체 칩(15)과 접지용 전도성 패턴(11)을 연결하는 와이어로서, 제3와이어(23)의 일단부는 제3반도체 칩(15)의 상면에 형성된 입출력단자(24)에 연결되어 있고, 제3와이어(23)의 타단부는 접지용 전도성 패턴(11)에 연결되어 제3반도체 칩(15)에서 발생된 전자파가 제3와이어(23)를 통해 접지됨으로써 제거된다.The
이와 같이, 상기 와이어를 통해 각각의 반도체 칩(12)과 기판(10)의 접지용 전도성 패턴(11)을 연결함으로써, 각각의 반도체 칩(12)에서 발생된 전자파를 접지시켜 제거할 수 있다.As such, by connecting each of the
본 발명의 다른 실시예에 따른 전자파 차폐수단을 갖는 반도체 패키지는 기판(10), 반도체 칩(12), 접지용 전도성 패턴(11), 전자파 접지용 와이어(20) 및 히트 스프레더를 포함한다.The semiconductor package having the electromagnetic shielding means according to another embodiment of the present invention includes a
상기 기판(10), 반도체 칩(12), 접지용 전도성 패턴(11) 및 전자파 접지용 와이어(20)의 구성 및 작용은 전술한 본 발명의 제1실시예와 동일하므로, 중복되는 설명을 생략하기로 한다.Since the structure and operation of the
여기서, 상기 전자파 접지용 와이어(20)는 반도체 칩(12)과 히트 스프레더를 연결함으로써, 반도체 칩(12)에서 발생된 열을 히트 스프레더를 통해 열 방출할 뿐만 아니라 각각의 반도체 칩(12)에서 발생된 전자파를 접지용 전도성 패턴(11)에 전도시켜 접지한다.Here, the
이때, 상기 히트 스프레더는 TIM(thermal interface material)에 의해 접지용 전도성 패턴(11) 위에 부착되고, 상기 TIM은 열전도성 물질로서 스크린 인쇄 방식에 의해 테입에 도포된다.At this time, the heat spreader is attached on the
상기 히트 스프레더(Heat spreader)는 구리 재질로 만들어진 얇은 판으로써, 열전도율이 매우 높다. The heat spreader is a thin plate made of copper and has a very high thermal conductivity.
그러나, 구리는 부식이 잘되므로, 보통 크롬 같은 내마모성과 내부식성이 강한 재질로 도금을 한다.However, copper is highly corrosive and is usually plated with materials that are resistant to wear and corrosion, such as chromium.
본 발명의 제1 및 제2실시예에서 기판(10), 접지용 전도성 패턴(11), 전자파 접지용 와이어(20), 반도체 칩(12)은 몰딩컴파운드 수지로 봉지되어 외부로부터 절연 및 보호된다.In the first and second embodiments of the present invention, the
상기 반도체 패키지에 대한 전자파 차폐를 위하여 상기 몰딩수지의 상단 표면에 전자파 차폐용 전도성 물질을 분사 도포하여 전자파 차폐층(33)을 형성한다.In order to shield the electromagnetic wave of the semiconductor package, the
도 1은 본 발명의 일실시예에 따른 전자파 차폐수단을 갖는 반도체 패키지를 나타내는 단면도1 is a cross-sectional view showing a semiconductor package having an electromagnetic shielding means according to an embodiment of the present invention
도 2는 본 발명의 다른 실시예에 따른 전자파 차폐수단을 갖는 반도체 패키지를 나타내는 단면도2 is a cross-sectional view showing a semiconductor package having an electromagnetic shielding means according to another embodiment of the present invention
도 3은 종래기술에 따른 전자파 차폐수단을 갖는 반도체 패키지를 나타내는 단면도3 is a cross-sectional view showing a semiconductor package having an electromagnetic shielding means according to the prior art
<도면의 주요부분에 대한 부호의 설명><Description of the symbols for the main parts of the drawings>
10 : 기판 11 : 접지용 전도성 패턴10
12 : 반도체 칩 13 : 제1반도체 칩12
14 : 제2반도체 칩 15 : 제3반도체 칩14: second semiconductor chip 15: third semiconductor chip
16 : 제4반도체 칩 17 : 제5반도체 칩16: fourth semiconductor chip 17: fifth semiconductor chip
18 : 범프 19 : 관통 실리콘 비아(TSV)18
20 : 전자파 접지용 와이어 21 : 제1와이어20: electromagnetic wave ground wire 21: the first wire
22 : 제2와이어 23 : 제3와이어22: second wire 23: third wire
24 : 입출력단자 25 : 전도성 연결라인24: input / output terminal 25: conductive connection line
30 : 몰딩컴파운드 수지 31 : 히트 스프레더30: molding compound resin 31: heat spreader
32 : TIM 33 : 전자파 차폐층32: TIM 33: electromagnetic shielding layer
Claims (4)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020090087255A KR101056748B1 (en) | 2009-09-15 | 2009-09-15 | Semiconductor package with electromagnetic shielding means |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020090087255A KR101056748B1 (en) | 2009-09-15 | 2009-09-15 | Semiconductor package with electromagnetic shielding means |
Publications (2)
Publication Number | Publication Date |
---|---|
KR20110029541A true KR20110029541A (en) | 2011-03-23 |
KR101056748B1 KR101056748B1 (en) | 2011-08-16 |
Family
ID=43935407
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1020090087255A KR101056748B1 (en) | 2009-09-15 | 2009-09-15 | Semiconductor package with electromagnetic shielding means |
Country Status (1)
Country | Link |
---|---|
KR (1) | KR101056748B1 (en) |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR101535914B1 (en) * | 2014-02-12 | 2015-07-10 | 알에프코어 주식회사 | Semiconductor package, circuit module having emi shield structure and circuit system comprising the same |
KR20170016026A (en) * | 2012-06-08 | 2017-02-10 | 히타치가세이가부시끼가이샤 | Method for manufacturing semiconductor device |
WO2017171807A1 (en) * | 2016-03-31 | 2017-10-05 | Intel Corporation | Semiconductor package with electromagnetic interference shielding using metal layers and vias |
CN111342814A (en) * | 2020-02-10 | 2020-06-26 | 诺思(天津)微系统有限责任公司 | Bulk acoustic wave filter, multiplexer and electronic equipment |
Families Citing this family (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR20140078223A (en) * | 2012-12-17 | 2014-06-25 | 하나 마이크론(주) | Integrated circuit device package |
Family Cites Families (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7427803B2 (en) * | 2006-09-22 | 2008-09-23 | Taiwan Semiconductor Manufacturing Company, Ltd. | Electromagnetic shielding using through-silicon vias |
US8198716B2 (en) * | 2007-03-26 | 2012-06-12 | Intel Corporation | Die backside wire bond technology for single or stacked die package |
-
2009
- 2009-09-15 KR KR1020090087255A patent/KR101056748B1/en active IP Right Grant
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR20170016026A (en) * | 2012-06-08 | 2017-02-10 | 히타치가세이가부시끼가이샤 | Method for manufacturing semiconductor device |
KR101535914B1 (en) * | 2014-02-12 | 2015-07-10 | 알에프코어 주식회사 | Semiconductor package, circuit module having emi shield structure and circuit system comprising the same |
WO2017171807A1 (en) * | 2016-03-31 | 2017-10-05 | Intel Corporation | Semiconductor package with electromagnetic interference shielding using metal layers and vias |
US11189573B2 (en) | 2016-03-31 | 2021-11-30 | Intel Corporation | Semiconductor package with electromagnetic interference shielding using metal layers and vias |
CN111342814A (en) * | 2020-02-10 | 2020-06-26 | 诺思(天津)微系统有限责任公司 | Bulk acoustic wave filter, multiplexer and electronic equipment |
Also Published As
Publication number | Publication date |
---|---|
KR101056748B1 (en) | 2011-08-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US9831282B2 (en) | Electronic device package and fabricating method thereof | |
US10211190B2 (en) | Semiconductor packages having reduced stress | |
US8008753B1 (en) | System and method to reduce shorting of radio frequency (RF) shielding | |
US8946886B1 (en) | Shielded electronic component package and method | |
US7411278B2 (en) | Package device with electromagnetic interference shield | |
US20070176281A1 (en) | Semiconductor package | |
US20070045829A1 (en) | Backside ground type flip chip semiconductor package | |
KR101046250B1 (en) | Electromagnetic Shielding Device of Semiconductor Package | |
KR20180060891A (en) | Semiconductor Package having Reliability and Method of manufacturing the same | |
KR20080031119A (en) | Semiconductor device | |
KR101983142B1 (en) | Semiconductor package | |
KR20140057979A (en) | Semiconductor package and method of manufacturing the semiconductor package | |
KR101099577B1 (en) | Semiconductor package having electromagnetic waves shielding and heat emission means | |
KR20140057982A (en) | Semiconductor package and method of manufacturing the semiconductor package | |
US11195800B2 (en) | Electronic device module and method of manufacturing the same | |
US20060208347A1 (en) | Semiconductor device package | |
US9780047B1 (en) | Semiconductor package | |
KR101056748B1 (en) | Semiconductor package with electromagnetic shielding means | |
KR101004684B1 (en) | Stacked semiconductor package | |
KR20180107877A (en) | Semiconductor package and method for manufacturing thereof | |
KR101858954B1 (en) | Semiconductor package and method of manufacturing the same | |
KR101088086B1 (en) | Semiconductor package having electromagnetic waves shielding and heat emission means | |
TWI484616B (en) | Package module with emi shielding | |
KR100895816B1 (en) | Semiconductor package | |
US20150115443A1 (en) | Semiconductor package |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A201 | Request for examination | ||
E902 | Notification of reason for refusal | ||
E701 | Decision to grant or registration of patent right | ||
GRNT | Written decision to grant | ||
FPAY | Annual fee payment |
Payment date: 20140805 Year of fee payment: 4 |
|
FPAY | Annual fee payment |
Payment date: 20150804 Year of fee payment: 5 |
|
FPAY | Annual fee payment |
Payment date: 20160802 Year of fee payment: 6 |
|
FPAY | Annual fee payment |
Payment date: 20170804 Year of fee payment: 7 |
|
FPAY | Annual fee payment |
Payment date: 20190807 Year of fee payment: 9 |