JPS6346460B2 - - Google Patents
Info
- Publication number
- JPS6346460B2 JPS6346460B2 JP8764281A JP8764281A JPS6346460B2 JP S6346460 B2 JPS6346460 B2 JP S6346460B2 JP 8764281 A JP8764281 A JP 8764281A JP 8764281 A JP8764281 A JP 8764281A JP S6346460 B2 JPS6346460 B2 JP S6346460B2
- Authority
- JP
- Japan
- Prior art keywords
- signal
- data
- memory
- cpu
- instruction
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
- 230000015654 memory Effects 0.000 claims description 41
- 238000013481 data capture Methods 0.000 claims 1
- 238000010926 purge Methods 0.000 claims 1
- 238000010586 diagram Methods 0.000 description 9
- 230000006870 function Effects 0.000 description 6
- 238000000034 method Methods 0.000 description 5
- 238000012544 monitoring process Methods 0.000 description 4
- 230000005540 biological transmission Effects 0.000 description 2
- 230000010354 integration Effects 0.000 description 2
- 230000008569 process Effects 0.000 description 2
- 230000000630 rising effect Effects 0.000 description 2
- 230000001360 synchronised effect Effects 0.000 description 2
- 230000008901 benefit Effects 0.000 description 1
- 230000001934 delay Effects 0.000 description 1
- 230000003111 delayed effect Effects 0.000 description 1
- 238000001514 detection method Methods 0.000 description 1
- 238000009432 framing Methods 0.000 description 1
- 230000008676 import Effects 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 238000007689 inspection Methods 0.000 description 1
- 229920006395 saturated elastomer Polymers 0.000 description 1
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F1/00—Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
- G06F1/22—Means for limiting or controlling the pin/gate ratio
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Debugging And Monitoring (AREA)
- Microcomputers (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP8764281A JPS57203162A (en) | 1981-06-08 | 1981-06-08 | One-chip microcomputer |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP8764281A JPS57203162A (en) | 1981-06-08 | 1981-06-08 | One-chip microcomputer |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS57203162A JPS57203162A (en) | 1982-12-13 |
JPS6346460B2 true JPS6346460B2 (fr) | 1988-09-14 |
Family
ID=13920632
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP8764281A Granted JPS57203162A (en) | 1981-06-08 | 1981-06-08 | One-chip microcomputer |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS57203162A (fr) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS61269705A (ja) * | 1985-05-24 | 1986-11-29 | Omron Tateisi Electronics Co | プログラマブル・コントロ−ラ |
JPH02181237A (ja) * | 1989-01-06 | 1990-07-16 | Hitachi Ltd | マイクロプロセッサ |
JPH10289126A (ja) * | 1997-04-15 | 1998-10-27 | Fujitsu Ltd | マイクロコントローラ及び中継器 |
-
1981
- 1981-06-08 JP JP8764281A patent/JPS57203162A/ja active Granted
Also Published As
Publication number | Publication date |
---|---|
JPS57203162A (en) | 1982-12-13 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP3105223B2 (ja) | マイクロコンピュータ,マイクロプロセッサおよびコア・プロセッサ集積回路用デバッグ周辺装置 | |
US7131114B2 (en) | Debugger breakpoint management in a multicore DSP device having shared program memory | |
US6101584A (en) | Computer system and semiconductor device on one chip including a memory and central processing unit for making interlock access to the memory | |
US5263168A (en) | Circuitry for automatically entering and terminating an initialization mode in a data processing system in response to a control signal | |
JPH048874B2 (fr) | ||
JP2595314B2 (ja) | 誤書き込み防止機能を備えたicカ―ド | |
US4348722A (en) | Bus error recognition for microprogrammed data processor | |
JPH0743653B2 (ja) | 割込みコントローラ | |
US5566303A (en) | Microcomputer with multiple CPU'S on a single chip with provision for testing and emulation of sub CPU's | |
US5933381A (en) | Semiconductor integrated circuit having DRAM mounted on semiconductor chip | |
US5903912A (en) | Microcontroller configured to convey data corresponding to internal memory accesses externally | |
EP0348240B1 (fr) | Microprocesseur équipé d'une unité de contrÔle de parité sur la même pastille | |
JP3202700B2 (ja) | 信号処理装置 | |
KR920001100B1 (ko) | 논리연산장치 | |
US10042692B1 (en) | Circuit arrangement with transaction timeout detection | |
US4636945A (en) | Microprocessor | |
JPH0724029B2 (ja) | エミュレーション装置 | |
JPH0159610B2 (fr) | ||
JP2559382B2 (ja) | 情報処理装置 | |
JPS62179033A (ja) | 集積回路マイクロプロセツサ | |
JPS6244284B2 (fr) | ||
US5860161A (en) | Microcontroller configured to indicate internal memory accesses externally | |
US5673419A (en) | Parity bit emulator with write parity bit checking | |
JPS6346460B2 (fr) | ||
US6550015B1 (en) | Scalable virtual timer architecture for efficiently implementing multiple hardware timers with minimal silicon overhead |