JPS6327741B2 - - Google Patents
Info
- Publication number
- JPS6327741B2 JPS6327741B2 JP56101203A JP10120381A JPS6327741B2 JP S6327741 B2 JPS6327741 B2 JP S6327741B2 JP 56101203 A JP56101203 A JP 56101203A JP 10120381 A JP10120381 A JP 10120381A JP S6327741 B2 JPS6327741 B2 JP S6327741B2
- Authority
- JP
- Japan
- Prior art keywords
- bus
- loop
- input
- serial bus
- output device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
- 230000008878 coupling Effects 0.000 claims description 17
- 238000010168 coupling process Methods 0.000 claims description 17
- 238000005859 coupling reaction Methods 0.000 claims description 17
- 230000005540 biological transmission Effects 0.000 claims description 7
- 238000000034 method Methods 0.000 claims description 7
- 238000010586 diagram Methods 0.000 description 17
- 230000004044 response Effects 0.000 description 8
- 230000007246 mechanism Effects 0.000 description 6
- 230000004913 activation Effects 0.000 description 5
- 230000008901 benefit Effects 0.000 description 4
- 230000008859 change Effects 0.000 description 3
- 230000003139 buffering effect Effects 0.000 description 2
- 230000002411 adverse Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 230000007704 transition Effects 0.000 description 1
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/38—Information transfer, e.g. on bus
- G06F13/40—Bus structure
- G06F13/4004—Coupling between buses
- G06F13/4027—Coupling between buses using bus bridges
Landscapes
- Engineering & Computer Science (AREA)
- General Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Multi Processors (AREA)
- Computer And Data Communications (AREA)
- Small-Scale Networks (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP56101203A JPS584427A (ja) | 1981-07-01 | 1981-07-01 | 複数のシリアルバスル−プを有するマルチコンピユ−タシステム |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP56101203A JPS584427A (ja) | 1981-07-01 | 1981-07-01 | 複数のシリアルバスル−プを有するマルチコンピユ−タシステム |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS584427A JPS584427A (ja) | 1983-01-11 |
JPS6327741B2 true JPS6327741B2 (de) | 1988-06-06 |
Family
ID=14294367
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP56101203A Granted JPS584427A (ja) | 1981-07-01 | 1981-07-01 | 複数のシリアルバスル−プを有するマルチコンピユ−タシステム |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS584427A (de) |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS61156376A (ja) * | 1984-12-27 | 1986-07-16 | Toshiba Corp | 画像処理装置 |
JPS62102348A (ja) * | 1985-10-29 | 1987-05-12 | Toshiba Corp | 共有入出力システム |
JPH0787457B2 (ja) * | 1986-03-20 | 1995-09-20 | トヨタ自動車株式会社 | 故障情報伝送方法 |
US10691632B1 (en) * | 2019-03-14 | 2020-06-23 | DeGirum Corporation | Permutated ring network interconnected computing architecture |
-
1981
- 1981-07-01 JP JP56101203A patent/JPS584427A/ja active Granted
Also Published As
Publication number | Publication date |
---|---|
JPS584427A (ja) | 1983-01-11 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
EP0282628B1 (de) | Zweifachbusstruktur für die Rechnerverbindung | |
JP3645281B2 (ja) | 共用メモリを有するマルチプロセッサ・システム | |
US5963976A (en) | System for configuring a duplex shared storage | |
EP0196911A2 (de) | Lokale Netzwerke | |
US4400775A (en) | Shared system for shared information at main memory level in computer complex | |
JP3138484B2 (ja) | 回路網を介して通信する通信方法及びそのステーション | |
Luttik | Description and formal specification of the link layer of P1394 | |
JPS63149939A (ja) | 通信回路網のためのトークン通過方法及び通信回路網 | |
US4649384A (en) | Method and apparatus for fault tolerant serial communication of digital information | |
US7069305B2 (en) | Computer system and a data transfer method thereof using remote direct memory access | |
US7609688B2 (en) | Serialized bus communication and control architecture | |
JPS6327741B2 (de) | ||
JPS61131060A (ja) | ネツトワーク制御システム | |
JPH06259343A (ja) | 多重バス制御方式及びそれを用いたシステム | |
US20020174282A1 (en) | Multiprocessor system | |
JPH09305494A (ja) | 拡張記憶装置のデータ転送制御回路 | |
JPS6213707B2 (de) | ||
US5592680A (en) | Abnormal packet processing system | |
JP2000165424A (ja) | ループ式データ伝送装置 | |
JP3127939B2 (ja) | イベント情報伝送装置 | |
WO1992005489A1 (en) | Method of nonsynchronous access to shared memory | |
JPH0784897A (ja) | 機器間のデータ転送に好適な情報処理システム | |
JPS60112155A (ja) | 障害識別方式 | |
JPS605099B2 (ja) | ロ−カルステ−シヨンの送信先アドレス制御方式 | |
JPS62192846A (ja) | バス切替え制御方式 |