JPS63151054U - - Google Patents
Info
- Publication number
- JPS63151054U JPS63151054U JP4131887U JP4131887U JPS63151054U JP S63151054 U JPS63151054 U JP S63151054U JP 4131887 U JP4131887 U JP 4131887U JP 4131887 U JP4131887 U JP 4131887U JP S63151054 U JPS63151054 U JP S63151054U
- Authority
- JP
- Japan
- Prior art keywords
- arithmetic processing
- control signal
- processing unit
- memory
- output
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000010586 diagram Methods 0.000 description 2
Landscapes
- Multi Processors (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP4131887U JPH0454522Y2 (enExample) | 1987-03-20 | 1987-03-20 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP4131887U JPH0454522Y2 (enExample) | 1987-03-20 | 1987-03-20 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS63151054U true JPS63151054U (enExample) | 1988-10-04 |
| JPH0454522Y2 JPH0454522Y2 (enExample) | 1992-12-21 |
Family
ID=30856204
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP4131887U Expired JPH0454522Y2 (enExample) | 1987-03-20 | 1987-03-20 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPH0454522Y2 (enExample) |
-
1987
- 1987-03-20 JP JP4131887U patent/JPH0454522Y2/ja not_active Expired
Also Published As
| Publication number | Publication date |
|---|---|
| JPH0454522Y2 (enExample) | 1992-12-21 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JPS63151054U (enExample) | ||
| JPS6137084Y2 (enExample) | ||
| JPS58139261A (ja) | メモリ共有方式 | |
| JPH0356983U (enExample) | ||
| JPS6214536U (enExample) | ||
| JPS6397149U (enExample) | ||
| JPS63163950A (ja) | アドレス変換回路 | |
| JPH0270252U (enExample) | ||
| JPH03141425A (ja) | 論理演算方式 | |
| JPH0328596U (enExample) | ||
| JPH096750A (ja) | 端子状態制御回路、及びマイクロコンピュータ | |
| JPS6113267B2 (enExample) | ||
| JPH06124228A (ja) | メモリアクセス方式 | |
| JPS6439540U (enExample) | ||
| JPS62290950A (ja) | メモリバンク回路 | |
| JPS63163541U (enExample) | ||
| JPH0466648U (enExample) | ||
| JPS61204893A (ja) | デ−タ出力バツフア回路 | |
| JPS61162160U (enExample) | ||
| JPS623699U (enExample) | ||
| JPH02145447U (enExample) | ||
| JPS62183263U (enExample) | ||
| JPS62100551U (enExample) | ||
| JPH03113653A (ja) | アドレス生成回路 | |
| JPS5836402U (ja) | シ−ケンサ |